adreno_gpu.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * Copyright (c) 2014 The Linux Foundation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "adreno_gpu.h"
  20. #include "msm_gem.h"
  21. #include "msm_mmu.h"
  22. #define RB_SIZE SZ_32K
  23. #define RB_BLKSIZE 32
  24. int adreno_get_param(struct msm_gpu *gpu, uint32_t param, uint64_t *value)
  25. {
  26. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  27. switch (param) {
  28. case MSM_PARAM_GPU_ID:
  29. *value = adreno_gpu->info->revn;
  30. return 0;
  31. case MSM_PARAM_GMEM_SIZE:
  32. *value = adreno_gpu->gmem;
  33. return 0;
  34. case MSM_PARAM_GMEM_BASE:
  35. *value = 0x100000;
  36. return 0;
  37. case MSM_PARAM_CHIP_ID:
  38. *value = adreno_gpu->rev.patchid |
  39. (adreno_gpu->rev.minor << 8) |
  40. (adreno_gpu->rev.major << 16) |
  41. (adreno_gpu->rev.core << 24);
  42. return 0;
  43. case MSM_PARAM_MAX_FREQ:
  44. *value = adreno_gpu->base.fast_rate;
  45. return 0;
  46. case MSM_PARAM_TIMESTAMP:
  47. if (adreno_gpu->funcs->get_timestamp)
  48. return adreno_gpu->funcs->get_timestamp(gpu, value);
  49. return -EINVAL;
  50. default:
  51. DBG("%s: invalid param: %u", gpu->name, param);
  52. return -EINVAL;
  53. }
  54. }
  55. int adreno_hw_init(struct msm_gpu *gpu)
  56. {
  57. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  58. int ret;
  59. DBG("%s", gpu->name);
  60. ret = msm_gem_get_iova(gpu->rb->bo, gpu->id, &gpu->rb_iova);
  61. if (ret) {
  62. gpu->rb_iova = 0;
  63. dev_err(gpu->dev->dev, "could not map ringbuffer: %d\n", ret);
  64. return ret;
  65. }
  66. /* reset ringbuffer: */
  67. gpu->rb->cur = gpu->rb->start;
  68. /* reset completed fence seqno: */
  69. adreno_gpu->memptrs->fence = gpu->fctx->completed_fence;
  70. adreno_gpu->memptrs->rptr = 0;
  71. adreno_gpu->memptrs->wptr = 0;
  72. /* Setup REG_CP_RB_CNTL: */
  73. adreno_gpu_write(adreno_gpu, REG_ADRENO_CP_RB_CNTL,
  74. /* size is log2(quad-words): */
  75. AXXX_CP_RB_CNTL_BUFSZ(ilog2(gpu->rb->size / 8)) |
  76. AXXX_CP_RB_CNTL_BLKSZ(ilog2(RB_BLKSIZE / 8)) |
  77. (adreno_is_a430(adreno_gpu) ? AXXX_CP_RB_CNTL_NO_UPDATE : 0));
  78. /* Setup ringbuffer address: */
  79. adreno_gpu_write64(adreno_gpu, REG_ADRENO_CP_RB_BASE,
  80. REG_ADRENO_CP_RB_BASE_HI, gpu->rb_iova);
  81. if (!adreno_is_a430(adreno_gpu)) {
  82. adreno_gpu_write64(adreno_gpu, REG_ADRENO_CP_RB_RPTR_ADDR,
  83. REG_ADRENO_CP_RB_RPTR_ADDR_HI,
  84. rbmemptr(adreno_gpu, rptr));
  85. }
  86. return 0;
  87. }
  88. static uint32_t get_wptr(struct msm_ringbuffer *ring)
  89. {
  90. return ring->cur - ring->start;
  91. }
  92. /* Use this helper to read rptr, since a430 doesn't update rptr in memory */
  93. static uint32_t get_rptr(struct adreno_gpu *adreno_gpu)
  94. {
  95. if (adreno_is_a430(adreno_gpu))
  96. return adreno_gpu->memptrs->rptr = adreno_gpu_read(
  97. adreno_gpu, REG_ADRENO_CP_RB_RPTR);
  98. else
  99. return adreno_gpu->memptrs->rptr;
  100. }
  101. uint32_t adreno_last_fence(struct msm_gpu *gpu)
  102. {
  103. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  104. return adreno_gpu->memptrs->fence;
  105. }
  106. void adreno_recover(struct msm_gpu *gpu)
  107. {
  108. struct drm_device *dev = gpu->dev;
  109. int ret;
  110. // XXX pm-runtime?? we *need* the device to be off after this
  111. // so maybe continuing to call ->pm_suspend/resume() is better?
  112. gpu->funcs->pm_suspend(gpu);
  113. gpu->funcs->pm_resume(gpu);
  114. ret = msm_gpu_hw_init(gpu);
  115. if (ret) {
  116. dev_err(dev->dev, "gpu hw init failed: %d\n", ret);
  117. /* hmm, oh well? */
  118. }
  119. }
  120. void adreno_submit(struct msm_gpu *gpu, struct msm_gem_submit *submit,
  121. struct msm_file_private *ctx)
  122. {
  123. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  124. struct msm_drm_private *priv = gpu->dev->dev_private;
  125. struct msm_ringbuffer *ring = gpu->rb;
  126. unsigned i;
  127. for (i = 0; i < submit->nr_cmds; i++) {
  128. switch (submit->cmd[i].type) {
  129. case MSM_SUBMIT_CMD_IB_TARGET_BUF:
  130. /* ignore IB-targets */
  131. break;
  132. case MSM_SUBMIT_CMD_CTX_RESTORE_BUF:
  133. /* ignore if there has not been a ctx switch: */
  134. if (priv->lastctx == ctx)
  135. break;
  136. case MSM_SUBMIT_CMD_BUF:
  137. OUT_PKT3(ring, adreno_is_a430(adreno_gpu) ?
  138. CP_INDIRECT_BUFFER_PFE : CP_INDIRECT_BUFFER_PFD, 2);
  139. OUT_RING(ring, submit->cmd[i].iova);
  140. OUT_RING(ring, submit->cmd[i].size);
  141. OUT_PKT2(ring);
  142. break;
  143. }
  144. }
  145. OUT_PKT0(ring, REG_AXXX_CP_SCRATCH_REG2, 1);
  146. OUT_RING(ring, submit->fence->seqno);
  147. if (adreno_is_a3xx(adreno_gpu) || adreno_is_a4xx(adreno_gpu)) {
  148. /* Flush HLSQ lazy updates to make sure there is nothing
  149. * pending for indirect loads after the timestamp has
  150. * passed:
  151. */
  152. OUT_PKT3(ring, CP_EVENT_WRITE, 1);
  153. OUT_RING(ring, HLSQ_FLUSH);
  154. OUT_PKT3(ring, CP_WAIT_FOR_IDLE, 1);
  155. OUT_RING(ring, 0x00000000);
  156. }
  157. OUT_PKT3(ring, CP_EVENT_WRITE, 3);
  158. OUT_RING(ring, CACHE_FLUSH_TS);
  159. OUT_RING(ring, rbmemptr(adreno_gpu, fence));
  160. OUT_RING(ring, submit->fence->seqno);
  161. /* we could maybe be clever and only CP_COND_EXEC the interrupt: */
  162. OUT_PKT3(ring, CP_INTERRUPT, 1);
  163. OUT_RING(ring, 0x80000000);
  164. /* Workaround for missing irq issue on 8x16/a306. Unsure if the
  165. * root cause is a platform issue or some a306 quirk, but this
  166. * keeps things humming along:
  167. */
  168. if (adreno_is_a306(adreno_gpu)) {
  169. OUT_PKT3(ring, CP_WAIT_FOR_IDLE, 1);
  170. OUT_RING(ring, 0x00000000);
  171. OUT_PKT3(ring, CP_INTERRUPT, 1);
  172. OUT_RING(ring, 0x80000000);
  173. }
  174. #if 0
  175. if (adreno_is_a3xx(adreno_gpu)) {
  176. /* Dummy set-constant to trigger context rollover */
  177. OUT_PKT3(ring, CP_SET_CONSTANT, 2);
  178. OUT_RING(ring, CP_REG(REG_A3XX_HLSQ_CL_KERNEL_GROUP_X_REG));
  179. OUT_RING(ring, 0x00000000);
  180. }
  181. #endif
  182. gpu->funcs->flush(gpu);
  183. }
  184. void adreno_flush(struct msm_gpu *gpu)
  185. {
  186. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  187. uint32_t wptr;
  188. /*
  189. * Mask wptr value that we calculate to fit in the HW range. This is
  190. * to account for the possibility that the last command fit exactly into
  191. * the ringbuffer and rb->next hasn't wrapped to zero yet
  192. */
  193. wptr = get_wptr(gpu->rb) & ((gpu->rb->size / 4) - 1);
  194. /* ensure writes to ringbuffer have hit system memory: */
  195. mb();
  196. adreno_gpu_write(adreno_gpu, REG_ADRENO_CP_RB_WPTR, wptr);
  197. }
  198. bool adreno_idle(struct msm_gpu *gpu)
  199. {
  200. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  201. uint32_t wptr = get_wptr(gpu->rb);
  202. /* wait for CP to drain ringbuffer: */
  203. if (!spin_until(get_rptr(adreno_gpu) == wptr))
  204. return true;
  205. /* TODO maybe we need to reset GPU here to recover from hang? */
  206. DRM_ERROR("%s: timeout waiting to drain ringbuffer!\n", gpu->name);
  207. return false;
  208. }
  209. #ifdef CONFIG_DEBUG_FS
  210. void adreno_show(struct msm_gpu *gpu, struct seq_file *m)
  211. {
  212. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  213. int i;
  214. seq_printf(m, "revision: %d (%d.%d.%d.%d)\n",
  215. adreno_gpu->info->revn, adreno_gpu->rev.core,
  216. adreno_gpu->rev.major, adreno_gpu->rev.minor,
  217. adreno_gpu->rev.patchid);
  218. seq_printf(m, "fence: %d/%d\n", adreno_gpu->memptrs->fence,
  219. gpu->fctx->last_fence);
  220. seq_printf(m, "rptr: %d\n", get_rptr(adreno_gpu));
  221. seq_printf(m, "wptr: %d\n", adreno_gpu->memptrs->wptr);
  222. seq_printf(m, "rb wptr: %d\n", get_wptr(gpu->rb));
  223. /* dump these out in a form that can be parsed by demsm: */
  224. seq_printf(m, "IO:region %s 00000000 00020000\n", gpu->name);
  225. for (i = 0; adreno_gpu->registers[i] != ~0; i += 2) {
  226. uint32_t start = adreno_gpu->registers[i];
  227. uint32_t end = adreno_gpu->registers[i+1];
  228. uint32_t addr;
  229. for (addr = start; addr <= end; addr++) {
  230. uint32_t val = gpu_read(gpu, addr);
  231. seq_printf(m, "IO:R %08x %08x\n", addr<<2, val);
  232. }
  233. }
  234. }
  235. #endif
  236. /* Dump common gpu status and scratch registers on any hang, to make
  237. * the hangcheck logs more useful. The scratch registers seem always
  238. * safe to read when GPU has hung (unlike some other regs, depending
  239. * on how the GPU hung), and they are useful to match up to cmdstream
  240. * dumps when debugging hangs:
  241. */
  242. void adreno_dump_info(struct msm_gpu *gpu)
  243. {
  244. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  245. printk("revision: %d (%d.%d.%d.%d)\n",
  246. adreno_gpu->info->revn, adreno_gpu->rev.core,
  247. adreno_gpu->rev.major, adreno_gpu->rev.minor,
  248. adreno_gpu->rev.patchid);
  249. printk("fence: %d/%d\n", adreno_gpu->memptrs->fence,
  250. gpu->fctx->last_fence);
  251. printk("rptr: %d\n", get_rptr(adreno_gpu));
  252. printk("wptr: %d\n", adreno_gpu->memptrs->wptr);
  253. printk("rb wptr: %d\n", get_wptr(gpu->rb));
  254. }
  255. /* would be nice to not have to duplicate the _show() stuff with printk(): */
  256. void adreno_dump(struct msm_gpu *gpu)
  257. {
  258. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  259. int i;
  260. /* dump these out in a form that can be parsed by demsm: */
  261. printk("IO:region %s 00000000 00020000\n", gpu->name);
  262. for (i = 0; adreno_gpu->registers[i] != ~0; i += 2) {
  263. uint32_t start = adreno_gpu->registers[i];
  264. uint32_t end = adreno_gpu->registers[i+1];
  265. uint32_t addr;
  266. for (addr = start; addr <= end; addr++) {
  267. uint32_t val = gpu_read(gpu, addr);
  268. printk("IO:R %08x %08x\n", addr<<2, val);
  269. }
  270. }
  271. }
  272. static uint32_t ring_freewords(struct msm_gpu *gpu)
  273. {
  274. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  275. uint32_t size = gpu->rb->size / 4;
  276. uint32_t wptr = get_wptr(gpu->rb);
  277. uint32_t rptr = get_rptr(adreno_gpu);
  278. return (rptr + (size - 1) - wptr) % size;
  279. }
  280. void adreno_wait_ring(struct msm_gpu *gpu, uint32_t ndwords)
  281. {
  282. if (spin_until(ring_freewords(gpu) >= ndwords))
  283. DRM_ERROR("%s: timeout waiting for ringbuffer space\n", gpu->name);
  284. }
  285. static const char *iommu_ports[] = {
  286. "gfx3d_user", "gfx3d_priv",
  287. "gfx3d1_user", "gfx3d1_priv",
  288. };
  289. int adreno_gpu_init(struct drm_device *drm, struct platform_device *pdev,
  290. struct adreno_gpu *adreno_gpu, const struct adreno_gpu_funcs *funcs)
  291. {
  292. struct adreno_platform_config *config = pdev->dev.platform_data;
  293. struct msm_gpu *gpu = &adreno_gpu->base;
  294. int ret;
  295. adreno_gpu->funcs = funcs;
  296. adreno_gpu->info = adreno_info(config->rev);
  297. adreno_gpu->gmem = adreno_gpu->info->gmem;
  298. adreno_gpu->revn = adreno_gpu->info->revn;
  299. adreno_gpu->rev = config->rev;
  300. gpu->fast_rate = config->fast_rate;
  301. gpu->bus_freq = config->bus_freq;
  302. #ifdef DOWNSTREAM_CONFIG_MSM_BUS_SCALING
  303. gpu->bus_scale_table = config->bus_scale_table;
  304. #endif
  305. DBG("fast_rate=%u, slow_rate=27000000, bus_freq=%u",
  306. gpu->fast_rate, gpu->bus_freq);
  307. ret = msm_gpu_init(drm, pdev, &adreno_gpu->base, &funcs->base,
  308. adreno_gpu->info->name, "kgsl_3d0_reg_memory", "kgsl_3d0_irq",
  309. RB_SIZE);
  310. if (ret)
  311. return ret;
  312. pm_runtime_set_autosuspend_delay(&pdev->dev, DRM_MSM_INACTIVE_PERIOD);
  313. pm_runtime_use_autosuspend(&pdev->dev);
  314. pm_runtime_enable(&pdev->dev);
  315. ret = request_firmware(&adreno_gpu->pm4, adreno_gpu->info->pm4fw, drm->dev);
  316. if (ret) {
  317. dev_err(drm->dev, "failed to load %s PM4 firmware: %d\n",
  318. adreno_gpu->info->pm4fw, ret);
  319. return ret;
  320. }
  321. ret = request_firmware(&adreno_gpu->pfp, adreno_gpu->info->pfpfw, drm->dev);
  322. if (ret) {
  323. dev_err(drm->dev, "failed to load %s PFP firmware: %d\n",
  324. adreno_gpu->info->pfpfw, ret);
  325. return ret;
  326. }
  327. if (gpu->aspace && gpu->aspace->mmu) {
  328. struct msm_mmu *mmu = gpu->aspace->mmu;
  329. ret = mmu->funcs->attach(mmu, iommu_ports,
  330. ARRAY_SIZE(iommu_ports));
  331. if (ret)
  332. return ret;
  333. }
  334. mutex_lock(&drm->struct_mutex);
  335. adreno_gpu->memptrs_bo = msm_gem_new(drm, sizeof(*adreno_gpu->memptrs),
  336. MSM_BO_UNCACHED);
  337. mutex_unlock(&drm->struct_mutex);
  338. if (IS_ERR(adreno_gpu->memptrs_bo)) {
  339. ret = PTR_ERR(adreno_gpu->memptrs_bo);
  340. adreno_gpu->memptrs_bo = NULL;
  341. dev_err(drm->dev, "could not allocate memptrs: %d\n", ret);
  342. return ret;
  343. }
  344. adreno_gpu->memptrs = msm_gem_get_vaddr(adreno_gpu->memptrs_bo);
  345. if (IS_ERR(adreno_gpu->memptrs)) {
  346. dev_err(drm->dev, "could not vmap memptrs\n");
  347. return -ENOMEM;
  348. }
  349. ret = msm_gem_get_iova(adreno_gpu->memptrs_bo, gpu->id,
  350. &adreno_gpu->memptrs_iova);
  351. if (ret) {
  352. dev_err(drm->dev, "could not map memptrs: %d\n", ret);
  353. return ret;
  354. }
  355. return 0;
  356. }
  357. void adreno_gpu_cleanup(struct adreno_gpu *adreno_gpu)
  358. {
  359. struct msm_gpu *gpu = &adreno_gpu->base;
  360. if (adreno_gpu->memptrs_bo) {
  361. if (adreno_gpu->memptrs)
  362. msm_gem_put_vaddr(adreno_gpu->memptrs_bo);
  363. if (adreno_gpu->memptrs_iova)
  364. msm_gem_put_iova(adreno_gpu->memptrs_bo, gpu->id);
  365. drm_gem_object_unreference_unlocked(adreno_gpu->memptrs_bo);
  366. }
  367. release_firmware(adreno_gpu->pm4);
  368. release_firmware(adreno_gpu->pfp);
  369. msm_gpu_cleanup(gpu);
  370. if (gpu->aspace) {
  371. gpu->aspace->mmu->funcs->detach(gpu->aspace->mmu,
  372. iommu_ports, ARRAY_SIZE(iommu_ports));
  373. msm_gem_address_space_put(gpu->aspace);
  374. }
  375. }