intel_psr.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971
  1. /*
  2. * Copyright © 2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. */
  23. /**
  24. * DOC: Panel Self Refresh (PSR/SRD)
  25. *
  26. * Since Haswell Display controller supports Panel Self-Refresh on display
  27. * panels witch have a remote frame buffer (RFB) implemented according to PSR
  28. * spec in eDP1.3. PSR feature allows the display to go to lower standby states
  29. * when system is idle but display is on as it eliminates display refresh
  30. * request to DDR memory completely as long as the frame buffer for that
  31. * display is unchanged.
  32. *
  33. * Panel Self Refresh must be supported by both Hardware (source) and
  34. * Panel (sink).
  35. *
  36. * PSR saves power by caching the framebuffer in the panel RFB, which allows us
  37. * to power down the link and memory controller. For DSI panels the same idea
  38. * is called "manual mode".
  39. *
  40. * The implementation uses the hardware-based PSR support which automatically
  41. * enters/exits self-refresh mode. The hardware takes care of sending the
  42. * required DP aux message and could even retrain the link (that part isn't
  43. * enabled yet though). The hardware also keeps track of any frontbuffer
  44. * changes to know when to exit self-refresh mode again. Unfortunately that
  45. * part doesn't work too well, hence why the i915 PSR support uses the
  46. * software frontbuffer tracking to make sure it doesn't miss a screen
  47. * update. For this integration intel_psr_invalidate() and intel_psr_flush()
  48. * get called by the frontbuffer tracking code. Note that because of locking
  49. * issues the self-refresh re-enable code is done from a work queue, which
  50. * must be correctly synchronized/cancelled when shutting down the pipe."
  51. */
  52. #include <drm/drmP.h>
  53. #include "intel_drv.h"
  54. #include "i915_drv.h"
  55. static bool is_edp_psr(struct intel_dp *intel_dp)
  56. {
  57. return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
  58. }
  59. static bool vlv_is_psr_active_on_pipe(struct drm_device *dev, int pipe)
  60. {
  61. struct drm_i915_private *dev_priv = to_i915(dev);
  62. uint32_t val;
  63. val = I915_READ(VLV_PSRSTAT(pipe)) &
  64. VLV_EDP_PSR_CURR_STATE_MASK;
  65. return (val == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
  66. (val == VLV_EDP_PSR_ACTIVE_SF_UPDATE);
  67. }
  68. static void intel_psr_write_vsc(struct intel_dp *intel_dp,
  69. const struct edp_vsc_psr *vsc_psr)
  70. {
  71. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  72. struct drm_device *dev = dig_port->base.base.dev;
  73. struct drm_i915_private *dev_priv = to_i915(dev);
  74. struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
  75. enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
  76. i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
  77. uint32_t *data = (uint32_t *) vsc_psr;
  78. unsigned int i;
  79. /* As per BSPec (Pipe Video Data Island Packet), we need to disable
  80. the video DIP being updated before program video DIP data buffer
  81. registers for DIP being updated. */
  82. I915_WRITE(ctl_reg, 0);
  83. POSTING_READ(ctl_reg);
  84. for (i = 0; i < sizeof(*vsc_psr); i += 4) {
  85. I915_WRITE(HSW_TVIDEO_DIP_VSC_DATA(cpu_transcoder,
  86. i >> 2), *data);
  87. data++;
  88. }
  89. for (; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4)
  90. I915_WRITE(HSW_TVIDEO_DIP_VSC_DATA(cpu_transcoder,
  91. i >> 2), 0);
  92. I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
  93. POSTING_READ(ctl_reg);
  94. }
  95. static void vlv_psr_setup_vsc(struct intel_dp *intel_dp)
  96. {
  97. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  98. struct drm_device *dev = intel_dig_port->base.base.dev;
  99. struct drm_i915_private *dev_priv = to_i915(dev);
  100. struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
  101. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  102. uint32_t val;
  103. /* VLV auto-generate VSC package as per EDP 1.3 spec, Table 3.10 */
  104. val = I915_READ(VLV_VSCSDP(pipe));
  105. val &= ~VLV_EDP_PSR_SDP_FREQ_MASK;
  106. val |= VLV_EDP_PSR_SDP_FREQ_EVFRAME;
  107. I915_WRITE(VLV_VSCSDP(pipe), val);
  108. }
  109. static void skl_psr_setup_su_vsc(struct intel_dp *intel_dp)
  110. {
  111. struct edp_vsc_psr psr_vsc;
  112. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  113. struct drm_device *dev = intel_dig_port->base.base.dev;
  114. struct drm_i915_private *dev_priv = to_i915(dev);
  115. /* Prepare VSC Header for SU as per EDP 1.4 spec, Table 6.11 */
  116. memset(&psr_vsc, 0, sizeof(psr_vsc));
  117. psr_vsc.sdp_header.HB0 = 0;
  118. psr_vsc.sdp_header.HB1 = 0x7;
  119. if (dev_priv->psr.colorimetry_support &&
  120. dev_priv->psr.y_cord_support) {
  121. psr_vsc.sdp_header.HB2 = 0x5;
  122. psr_vsc.sdp_header.HB3 = 0x13;
  123. } else if (dev_priv->psr.y_cord_support) {
  124. psr_vsc.sdp_header.HB2 = 0x4;
  125. psr_vsc.sdp_header.HB3 = 0xe;
  126. } else {
  127. psr_vsc.sdp_header.HB2 = 0x3;
  128. psr_vsc.sdp_header.HB3 = 0xc;
  129. }
  130. intel_psr_write_vsc(intel_dp, &psr_vsc);
  131. }
  132. static void hsw_psr_setup_vsc(struct intel_dp *intel_dp)
  133. {
  134. struct edp_vsc_psr psr_vsc;
  135. /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
  136. memset(&psr_vsc, 0, sizeof(psr_vsc));
  137. psr_vsc.sdp_header.HB0 = 0;
  138. psr_vsc.sdp_header.HB1 = 0x7;
  139. psr_vsc.sdp_header.HB2 = 0x2;
  140. psr_vsc.sdp_header.HB3 = 0x8;
  141. intel_psr_write_vsc(intel_dp, &psr_vsc);
  142. }
  143. static void vlv_psr_enable_sink(struct intel_dp *intel_dp)
  144. {
  145. drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
  146. DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
  147. }
  148. static i915_reg_t psr_aux_ctl_reg(struct drm_i915_private *dev_priv,
  149. enum port port)
  150. {
  151. if (INTEL_INFO(dev_priv)->gen >= 9)
  152. return DP_AUX_CH_CTL(port);
  153. else
  154. return EDP_PSR_AUX_CTL;
  155. }
  156. static i915_reg_t psr_aux_data_reg(struct drm_i915_private *dev_priv,
  157. enum port port, int index)
  158. {
  159. if (INTEL_INFO(dev_priv)->gen >= 9)
  160. return DP_AUX_CH_DATA(port, index);
  161. else
  162. return EDP_PSR_AUX_DATA(index);
  163. }
  164. static void hsw_psr_enable_sink(struct intel_dp *intel_dp)
  165. {
  166. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  167. struct drm_device *dev = dig_port->base.base.dev;
  168. struct drm_i915_private *dev_priv = to_i915(dev);
  169. uint32_t aux_clock_divider;
  170. i915_reg_t aux_ctl_reg;
  171. static const uint8_t aux_msg[] = {
  172. [0] = DP_AUX_NATIVE_WRITE << 4,
  173. [1] = DP_SET_POWER >> 8,
  174. [2] = DP_SET_POWER & 0xff,
  175. [3] = 1 - 1,
  176. [4] = DP_SET_POWER_D0,
  177. };
  178. enum port port = dig_port->port;
  179. u32 aux_ctl;
  180. int i;
  181. BUILD_BUG_ON(sizeof(aux_msg) > 20);
  182. aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
  183. /* Enable AUX frame sync at sink */
  184. if (dev_priv->psr.aux_frame_sync)
  185. drm_dp_dpcd_writeb(&intel_dp->aux,
  186. DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
  187. DP_AUX_FRAME_SYNC_ENABLE);
  188. /* Enable ALPM at sink for psr2 */
  189. if (dev_priv->psr.psr2_support && dev_priv->psr.alpm)
  190. drm_dp_dpcd_writeb(&intel_dp->aux,
  191. DP_RECEIVER_ALPM_CONFIG,
  192. DP_ALPM_ENABLE);
  193. if (dev_priv->psr.link_standby)
  194. drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
  195. DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
  196. else
  197. drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
  198. DP_PSR_ENABLE);
  199. aux_ctl_reg = psr_aux_ctl_reg(dev_priv, port);
  200. /* Setup AUX registers */
  201. for (i = 0; i < sizeof(aux_msg); i += 4)
  202. I915_WRITE(psr_aux_data_reg(dev_priv, port, i >> 2),
  203. intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
  204. aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, 0, sizeof(aux_msg),
  205. aux_clock_divider);
  206. I915_WRITE(aux_ctl_reg, aux_ctl);
  207. }
  208. static void vlv_psr_enable_source(struct intel_dp *intel_dp)
  209. {
  210. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  211. struct drm_device *dev = dig_port->base.base.dev;
  212. struct drm_i915_private *dev_priv = to_i915(dev);
  213. struct drm_crtc *crtc = dig_port->base.base.crtc;
  214. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  215. /* Transition from PSR_state 0 to PSR_state 1, i.e. PSR Inactive */
  216. I915_WRITE(VLV_PSRCTL(pipe),
  217. VLV_EDP_PSR_MODE_SW_TIMER |
  218. VLV_EDP_PSR_SRC_TRANSMITTER_STATE |
  219. VLV_EDP_PSR_ENABLE);
  220. }
  221. static void vlv_psr_activate(struct intel_dp *intel_dp)
  222. {
  223. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  224. struct drm_device *dev = dig_port->base.base.dev;
  225. struct drm_i915_private *dev_priv = to_i915(dev);
  226. struct drm_crtc *crtc = dig_port->base.base.crtc;
  227. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  228. /* Let's do the transition from PSR_state 1 to PSR_state 2
  229. * that is PSR transition to active - static frame transmission.
  230. * Then Hardware is responsible for the transition to PSR_state 3
  231. * that is PSR active - no Remote Frame Buffer (RFB) update.
  232. */
  233. I915_WRITE(VLV_PSRCTL(pipe), I915_READ(VLV_PSRCTL(pipe)) |
  234. VLV_EDP_PSR_ACTIVE_ENTRY);
  235. }
  236. static void intel_enable_source_psr1(struct intel_dp *intel_dp)
  237. {
  238. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  239. struct drm_device *dev = dig_port->base.base.dev;
  240. struct drm_i915_private *dev_priv = to_i915(dev);
  241. uint32_t max_sleep_time = 0x1f;
  242. /*
  243. * Let's respect VBT in case VBT asks a higher idle_frame value.
  244. * Let's use 6 as the minimum to cover all known cases including
  245. * the off-by-one issue that HW has in some cases. Also there are
  246. * cases where sink should be able to train
  247. * with the 5 or 6 idle patterns.
  248. */
  249. uint32_t idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
  250. uint32_t val = EDP_PSR_ENABLE;
  251. val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
  252. val |= idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;
  253. if (IS_HASWELL(dev_priv))
  254. val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
  255. if (dev_priv->psr.link_standby)
  256. val |= EDP_PSR_LINK_STANDBY;
  257. if (dev_priv->vbt.psr.tp1_wakeup_time > 5)
  258. val |= EDP_PSR_TP1_TIME_2500us;
  259. else if (dev_priv->vbt.psr.tp1_wakeup_time > 1)
  260. val |= EDP_PSR_TP1_TIME_500us;
  261. else if (dev_priv->vbt.psr.tp1_wakeup_time > 0)
  262. val |= EDP_PSR_TP1_TIME_100us;
  263. else
  264. val |= EDP_PSR_TP1_TIME_0us;
  265. if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 5)
  266. val |= EDP_PSR_TP2_TP3_TIME_2500us;
  267. else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 1)
  268. val |= EDP_PSR_TP2_TP3_TIME_500us;
  269. else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 0)
  270. val |= EDP_PSR_TP2_TP3_TIME_100us;
  271. else
  272. val |= EDP_PSR_TP2_TP3_TIME_0us;
  273. if (intel_dp_source_supports_hbr2(intel_dp) &&
  274. drm_dp_tps3_supported(intel_dp->dpcd))
  275. val |= EDP_PSR_TP1_TP3_SEL;
  276. else
  277. val |= EDP_PSR_TP1_TP2_SEL;
  278. I915_WRITE(EDP_PSR_CTL, val);
  279. }
  280. static void intel_enable_source_psr2(struct intel_dp *intel_dp)
  281. {
  282. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  283. struct drm_device *dev = dig_port->base.base.dev;
  284. struct drm_i915_private *dev_priv = to_i915(dev);
  285. /*
  286. * Let's respect VBT in case VBT asks a higher idle_frame value.
  287. * Let's use 6 as the minimum to cover all known cases including
  288. * the off-by-one issue that HW has in some cases. Also there are
  289. * cases where sink should be able to train
  290. * with the 5 or 6 idle patterns.
  291. */
  292. uint32_t idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
  293. uint32_t val;
  294. val = idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;
  295. /* FIXME: selective update is probably totally broken because it doesn't
  296. * mesh at all with our frontbuffer tracking. And the hw alone isn't
  297. * good enough. */
  298. val |= EDP_PSR2_ENABLE |
  299. EDP_SU_TRACK_ENABLE |
  300. EDP_FRAMES_BEFORE_SU_ENTRY;
  301. if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 5)
  302. val |= EDP_PSR2_TP2_TIME_2500;
  303. else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 1)
  304. val |= EDP_PSR2_TP2_TIME_500;
  305. else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 0)
  306. val |= EDP_PSR2_TP2_TIME_100;
  307. else
  308. val |= EDP_PSR2_TP2_TIME_50;
  309. I915_WRITE(EDP_PSR2_CTL, val);
  310. }
  311. static void hsw_psr_enable_source(struct intel_dp *intel_dp)
  312. {
  313. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  314. struct drm_device *dev = dig_port->base.base.dev;
  315. struct drm_i915_private *dev_priv = to_i915(dev);
  316. /* psr1 and psr2 are mutually exclusive.*/
  317. if (dev_priv->psr.psr2_support)
  318. intel_enable_source_psr2(intel_dp);
  319. else
  320. intel_enable_source_psr1(intel_dp);
  321. }
  322. static bool intel_psr_match_conditions(struct intel_dp *intel_dp)
  323. {
  324. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  325. struct drm_device *dev = dig_port->base.base.dev;
  326. struct drm_i915_private *dev_priv = to_i915(dev);
  327. struct drm_crtc *crtc = dig_port->base.base.crtc;
  328. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  329. const struct drm_display_mode *adjusted_mode =
  330. &intel_crtc->config->base.adjusted_mode;
  331. int psr_setup_time;
  332. lockdep_assert_held(&dev_priv->psr.lock);
  333. WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
  334. WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
  335. dev_priv->psr.source_ok = false;
  336. /*
  337. * HSW spec explicitly says PSR is tied to port A.
  338. * BDW+ platforms with DDI implementation of PSR have different
  339. * PSR registers per transcoder and we only implement transcoder EDP
  340. * ones. Since by Display design transcoder EDP is tied to port A
  341. * we can safely escape based on the port A.
  342. */
  343. if (HAS_DDI(dev_priv) && dig_port->port != PORT_A) {
  344. DRM_DEBUG_KMS("PSR condition failed: Port not supported\n");
  345. return false;
  346. }
  347. if (!i915.enable_psr) {
  348. DRM_DEBUG_KMS("PSR disable by flag\n");
  349. return false;
  350. }
  351. if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
  352. !dev_priv->psr.link_standby) {
  353. DRM_ERROR("PSR condition failed: Link off requested but not supported on this platform\n");
  354. return false;
  355. }
  356. if (IS_HASWELL(dev_priv) &&
  357. I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config->cpu_transcoder)) &
  358. S3D_ENABLE) {
  359. DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
  360. return false;
  361. }
  362. if (IS_HASWELL(dev_priv) &&
  363. adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  364. DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
  365. return false;
  366. }
  367. psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
  368. if (psr_setup_time < 0) {
  369. DRM_DEBUG_KMS("PSR condition failed: Invalid PSR setup time (0x%02x)\n",
  370. intel_dp->psr_dpcd[1]);
  371. return false;
  372. }
  373. if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
  374. adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
  375. DRM_DEBUG_KMS("PSR condition failed: PSR setup time (%d us) too long\n",
  376. psr_setup_time);
  377. return false;
  378. }
  379. /* PSR2 is restricted to work with panel resolutions upto 3200x2000 */
  380. if (dev_priv->psr.psr2_support &&
  381. (intel_crtc->config->pipe_src_w > 3200 ||
  382. intel_crtc->config->pipe_src_h > 2000)) {
  383. dev_priv->psr.psr2_support = false;
  384. return false;
  385. }
  386. /*
  387. * FIXME:enable psr2 only for y-cordinate psr2 panels
  388. * After gtc implementation , remove this restriction.
  389. */
  390. if (!dev_priv->psr.y_cord_support && dev_priv->psr.psr2_support) {
  391. DRM_DEBUG_KMS("PSR2 disabled, panel does not support Y coordinate\n");
  392. return false;
  393. }
  394. dev_priv->psr.source_ok = true;
  395. return true;
  396. }
  397. static void intel_psr_activate(struct intel_dp *intel_dp)
  398. {
  399. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  400. struct drm_device *dev = intel_dig_port->base.base.dev;
  401. struct drm_i915_private *dev_priv = to_i915(dev);
  402. if (dev_priv->psr.psr2_support)
  403. WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
  404. else
  405. WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
  406. WARN_ON(dev_priv->psr.active);
  407. lockdep_assert_held(&dev_priv->psr.lock);
  408. /* Enable/Re-enable PSR on the host */
  409. if (HAS_DDI(dev_priv))
  410. /* On HSW+ after we enable PSR on source it will activate it
  411. * as soon as it match configure idle_frame count. So
  412. * we just actually enable it here on activation time.
  413. */
  414. hsw_psr_enable_source(intel_dp);
  415. else
  416. vlv_psr_activate(intel_dp);
  417. dev_priv->psr.active = true;
  418. }
  419. /**
  420. * intel_psr_enable - Enable PSR
  421. * @intel_dp: Intel DP
  422. *
  423. * This function can only be called after the pipe is fully trained and enabled.
  424. */
  425. void intel_psr_enable(struct intel_dp *intel_dp)
  426. {
  427. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  428. struct drm_device *dev = intel_dig_port->base.base.dev;
  429. struct drm_i915_private *dev_priv = to_i915(dev);
  430. struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
  431. enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
  432. u32 chicken;
  433. if (!HAS_PSR(dev_priv)) {
  434. DRM_DEBUG_KMS("PSR not supported on this platform\n");
  435. return;
  436. }
  437. if (!is_edp_psr(intel_dp)) {
  438. DRM_DEBUG_KMS("PSR not supported by this panel\n");
  439. return;
  440. }
  441. mutex_lock(&dev_priv->psr.lock);
  442. if (dev_priv->psr.enabled) {
  443. DRM_DEBUG_KMS("PSR already in use\n");
  444. goto unlock;
  445. }
  446. if (!intel_psr_match_conditions(intel_dp))
  447. goto unlock;
  448. dev_priv->psr.busy_frontbuffer_bits = 0;
  449. if (HAS_DDI(dev_priv)) {
  450. if (dev_priv->psr.psr2_support) {
  451. skl_psr_setup_su_vsc(intel_dp);
  452. chicken = PSR2_VSC_ENABLE_PROG_HEADER;
  453. if (dev_priv->psr.y_cord_support)
  454. chicken |= PSR2_ADD_VERTICAL_LINE_COUNT;
  455. I915_WRITE(CHICKEN_TRANS(cpu_transcoder), chicken);
  456. I915_WRITE(EDP_PSR_DEBUG_CTL,
  457. EDP_PSR_DEBUG_MASK_MEMUP |
  458. EDP_PSR_DEBUG_MASK_HPD |
  459. EDP_PSR_DEBUG_MASK_LPSP |
  460. EDP_PSR_DEBUG_MASK_MAX_SLEEP |
  461. EDP_PSR_DEBUG_MASK_DISP_REG_WRITE);
  462. } else {
  463. /* set up vsc header for psr1 */
  464. hsw_psr_setup_vsc(intel_dp);
  465. /*
  466. * Per Spec: Avoid continuous PSR exit by masking MEMUP
  467. * and HPD. also mask LPSP to avoid dependency on other
  468. * drivers that might block runtime_pm besides
  469. * preventing other hw tracking issues now we can rely
  470. * on frontbuffer tracking.
  471. */
  472. I915_WRITE(EDP_PSR_DEBUG_CTL,
  473. EDP_PSR_DEBUG_MASK_MEMUP |
  474. EDP_PSR_DEBUG_MASK_HPD |
  475. EDP_PSR_DEBUG_MASK_LPSP);
  476. }
  477. /* Enable PSR on the panel */
  478. hsw_psr_enable_sink(intel_dp);
  479. if (INTEL_GEN(dev_priv) >= 9)
  480. intel_psr_activate(intel_dp);
  481. } else {
  482. vlv_psr_setup_vsc(intel_dp);
  483. /* Enable PSR on the panel */
  484. vlv_psr_enable_sink(intel_dp);
  485. /* On HSW+ enable_source also means go to PSR entry/active
  486. * state as soon as idle_frame achieved and here would be
  487. * to soon. However on VLV enable_source just enable PSR
  488. * but let it on inactive state. So we might do this prior
  489. * to active transition, i.e. here.
  490. */
  491. vlv_psr_enable_source(intel_dp);
  492. }
  493. /*
  494. * FIXME: Activation should happen immediately since this function
  495. * is just called after pipe is fully trained and enabled.
  496. * However on every platform we face issues when first activation
  497. * follows a modeset so quickly.
  498. * - On VLV/CHV we get bank screen on first activation
  499. * - On HSW/BDW we get a recoverable frozen screen until next
  500. * exit-activate sequence.
  501. */
  502. if (INTEL_GEN(dev_priv) < 9)
  503. schedule_delayed_work(&dev_priv->psr.work,
  504. msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
  505. dev_priv->psr.enabled = intel_dp;
  506. unlock:
  507. mutex_unlock(&dev_priv->psr.lock);
  508. }
  509. static void vlv_psr_disable(struct intel_dp *intel_dp)
  510. {
  511. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  512. struct drm_device *dev = intel_dig_port->base.base.dev;
  513. struct drm_i915_private *dev_priv = to_i915(dev);
  514. struct intel_crtc *intel_crtc =
  515. to_intel_crtc(intel_dig_port->base.base.crtc);
  516. uint32_t val;
  517. if (dev_priv->psr.active) {
  518. /* Put VLV PSR back to PSR_state 0 that is PSR Disabled. */
  519. if (intel_wait_for_register(dev_priv,
  520. VLV_PSRSTAT(intel_crtc->pipe),
  521. VLV_EDP_PSR_IN_TRANS,
  522. 0,
  523. 1))
  524. WARN(1, "PSR transition took longer than expected\n");
  525. val = I915_READ(VLV_PSRCTL(intel_crtc->pipe));
  526. val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
  527. val &= ~VLV_EDP_PSR_ENABLE;
  528. val &= ~VLV_EDP_PSR_MODE_MASK;
  529. I915_WRITE(VLV_PSRCTL(intel_crtc->pipe), val);
  530. dev_priv->psr.active = false;
  531. } else {
  532. WARN_ON(vlv_is_psr_active_on_pipe(dev, intel_crtc->pipe));
  533. }
  534. }
  535. static void hsw_psr_disable(struct intel_dp *intel_dp)
  536. {
  537. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  538. struct drm_device *dev = intel_dig_port->base.base.dev;
  539. struct drm_i915_private *dev_priv = to_i915(dev);
  540. if (dev_priv->psr.active) {
  541. i915_reg_t psr_ctl;
  542. u32 psr_status_mask;
  543. if (dev_priv->psr.aux_frame_sync)
  544. drm_dp_dpcd_writeb(&intel_dp->aux,
  545. DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
  546. 0);
  547. if (dev_priv->psr.psr2_support) {
  548. psr_ctl = EDP_PSR2_CTL;
  549. psr_status_mask = EDP_PSR2_STATUS_STATE_MASK;
  550. I915_WRITE(psr_ctl,
  551. I915_READ(psr_ctl) &
  552. ~(EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE));
  553. } else {
  554. psr_ctl = EDP_PSR_STATUS_CTL;
  555. psr_status_mask = EDP_PSR_STATUS_STATE_MASK;
  556. I915_WRITE(psr_ctl,
  557. I915_READ(psr_ctl) & ~EDP_PSR_ENABLE);
  558. }
  559. /* Wait till PSR is idle */
  560. if (intel_wait_for_register(dev_priv,
  561. psr_ctl, psr_status_mask, 0,
  562. 2000))
  563. DRM_ERROR("Timed out waiting for PSR Idle State\n");
  564. dev_priv->psr.active = false;
  565. } else {
  566. if (dev_priv->psr.psr2_support)
  567. WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
  568. else
  569. WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
  570. }
  571. }
  572. /**
  573. * intel_psr_disable - Disable PSR
  574. * @intel_dp: Intel DP
  575. *
  576. * This function needs to be called before disabling pipe.
  577. */
  578. void intel_psr_disable(struct intel_dp *intel_dp)
  579. {
  580. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  581. struct drm_device *dev = intel_dig_port->base.base.dev;
  582. struct drm_i915_private *dev_priv = to_i915(dev);
  583. mutex_lock(&dev_priv->psr.lock);
  584. if (!dev_priv->psr.enabled) {
  585. mutex_unlock(&dev_priv->psr.lock);
  586. return;
  587. }
  588. /* Disable PSR on Source */
  589. if (HAS_DDI(dev_priv))
  590. hsw_psr_disable(intel_dp);
  591. else
  592. vlv_psr_disable(intel_dp);
  593. /* Disable PSR on Sink */
  594. drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);
  595. dev_priv->psr.enabled = NULL;
  596. mutex_unlock(&dev_priv->psr.lock);
  597. cancel_delayed_work_sync(&dev_priv->psr.work);
  598. }
  599. static void intel_psr_work(struct work_struct *work)
  600. {
  601. struct drm_i915_private *dev_priv =
  602. container_of(work, typeof(*dev_priv), psr.work.work);
  603. struct intel_dp *intel_dp = dev_priv->psr.enabled;
  604. struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
  605. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  606. /* We have to make sure PSR is ready for re-enable
  607. * otherwise it keeps disabled until next full enable/disable cycle.
  608. * PSR might take some time to get fully disabled
  609. * and be ready for re-enable.
  610. */
  611. if (HAS_DDI(dev_priv)) {
  612. if (dev_priv->psr.psr2_support) {
  613. if (intel_wait_for_register(dev_priv,
  614. EDP_PSR2_STATUS_CTL,
  615. EDP_PSR2_STATUS_STATE_MASK,
  616. 0,
  617. 50)) {
  618. DRM_ERROR("Timed out waiting for PSR2 Idle for re-enable\n");
  619. return;
  620. }
  621. } else {
  622. if (intel_wait_for_register(dev_priv,
  623. EDP_PSR_STATUS_CTL,
  624. EDP_PSR_STATUS_STATE_MASK,
  625. 0,
  626. 50)) {
  627. DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
  628. return;
  629. }
  630. }
  631. } else {
  632. if (intel_wait_for_register(dev_priv,
  633. VLV_PSRSTAT(pipe),
  634. VLV_EDP_PSR_IN_TRANS,
  635. 0,
  636. 1)) {
  637. DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
  638. return;
  639. }
  640. }
  641. mutex_lock(&dev_priv->psr.lock);
  642. intel_dp = dev_priv->psr.enabled;
  643. if (!intel_dp)
  644. goto unlock;
  645. /*
  646. * The delayed work can race with an invalidate hence we need to
  647. * recheck. Since psr_flush first clears this and then reschedules we
  648. * won't ever miss a flush when bailing out here.
  649. */
  650. if (dev_priv->psr.busy_frontbuffer_bits)
  651. goto unlock;
  652. intel_psr_activate(intel_dp);
  653. unlock:
  654. mutex_unlock(&dev_priv->psr.lock);
  655. }
  656. static void intel_psr_exit(struct drm_i915_private *dev_priv)
  657. {
  658. struct intel_dp *intel_dp = dev_priv->psr.enabled;
  659. struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
  660. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  661. u32 val;
  662. if (!dev_priv->psr.active)
  663. return;
  664. if (HAS_DDI(dev_priv)) {
  665. if (dev_priv->psr.aux_frame_sync)
  666. drm_dp_dpcd_writeb(&intel_dp->aux,
  667. DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
  668. 0);
  669. if (dev_priv->psr.psr2_support) {
  670. val = I915_READ(EDP_PSR2_CTL);
  671. WARN_ON(!(val & EDP_PSR2_ENABLE));
  672. I915_WRITE(EDP_PSR2_CTL, val & ~EDP_PSR2_ENABLE);
  673. } else {
  674. val = I915_READ(EDP_PSR_CTL);
  675. WARN_ON(!(val & EDP_PSR_ENABLE));
  676. I915_WRITE(EDP_PSR_CTL, val & ~EDP_PSR_ENABLE);
  677. }
  678. } else {
  679. val = I915_READ(VLV_PSRCTL(pipe));
  680. /* Here we do the transition from PSR_state 3 to PSR_state 5
  681. * directly once PSR State 4 that is active with single frame
  682. * update can be skipped. PSR_state 5 that is PSR exit then
  683. * Hardware is responsible to transition back to PSR_state 1
  684. * that is PSR inactive. Same state after
  685. * vlv_edp_psr_enable_source.
  686. */
  687. val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
  688. I915_WRITE(VLV_PSRCTL(pipe), val);
  689. /* Send AUX wake up - Spec says after transitioning to PSR
  690. * active we have to send AUX wake up by writing 01h in DPCD
  691. * 600h of sink device.
  692. * XXX: This might slow down the transition, but without this
  693. * HW doesn't complete the transition to PSR_state 1 and we
  694. * never get the screen updated.
  695. */
  696. drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
  697. DP_SET_POWER_D0);
  698. }
  699. dev_priv->psr.active = false;
  700. }
  701. /**
  702. * intel_psr_single_frame_update - Single Frame Update
  703. * @dev_priv: i915 device
  704. * @frontbuffer_bits: frontbuffer plane tracking bits
  705. *
  706. * Some platforms support a single frame update feature that is used to
  707. * send and update only one frame on Remote Frame Buffer.
  708. * So far it is only implemented for Valleyview and Cherryview because
  709. * hardware requires this to be done before a page flip.
  710. */
  711. void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
  712. unsigned frontbuffer_bits)
  713. {
  714. struct drm_crtc *crtc;
  715. enum pipe pipe;
  716. u32 val;
  717. /*
  718. * Single frame update is already supported on BDW+ but it requires
  719. * many W/A and it isn't really needed.
  720. */
  721. if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
  722. return;
  723. mutex_lock(&dev_priv->psr.lock);
  724. if (!dev_priv->psr.enabled) {
  725. mutex_unlock(&dev_priv->psr.lock);
  726. return;
  727. }
  728. crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
  729. pipe = to_intel_crtc(crtc)->pipe;
  730. if (frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)) {
  731. val = I915_READ(VLV_PSRCTL(pipe));
  732. /*
  733. * We need to set this bit before writing registers for a flip.
  734. * This bit will be self-clear when it gets to the PSR active state.
  735. */
  736. I915_WRITE(VLV_PSRCTL(pipe), val | VLV_EDP_PSR_SINGLE_FRAME_UPDATE);
  737. }
  738. mutex_unlock(&dev_priv->psr.lock);
  739. }
  740. /**
  741. * intel_psr_invalidate - Invalidade PSR
  742. * @dev_priv: i915 device
  743. * @frontbuffer_bits: frontbuffer plane tracking bits
  744. *
  745. * Since the hardware frontbuffer tracking has gaps we need to integrate
  746. * with the software frontbuffer tracking. This function gets called every
  747. * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
  748. * disabled if the frontbuffer mask contains a buffer relevant to PSR.
  749. *
  750. * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
  751. */
  752. void intel_psr_invalidate(struct drm_i915_private *dev_priv,
  753. unsigned frontbuffer_bits)
  754. {
  755. struct drm_crtc *crtc;
  756. enum pipe pipe;
  757. mutex_lock(&dev_priv->psr.lock);
  758. if (!dev_priv->psr.enabled) {
  759. mutex_unlock(&dev_priv->psr.lock);
  760. return;
  761. }
  762. crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
  763. pipe = to_intel_crtc(crtc)->pipe;
  764. frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
  765. dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
  766. if (frontbuffer_bits)
  767. intel_psr_exit(dev_priv);
  768. mutex_unlock(&dev_priv->psr.lock);
  769. }
  770. /**
  771. * intel_psr_flush - Flush PSR
  772. * @dev_priv: i915 device
  773. * @frontbuffer_bits: frontbuffer plane tracking bits
  774. * @origin: which operation caused the flush
  775. *
  776. * Since the hardware frontbuffer tracking has gaps we need to integrate
  777. * with the software frontbuffer tracking. This function gets called every
  778. * time frontbuffer rendering has completed and flushed out to memory. PSR
  779. * can be enabled again if no other frontbuffer relevant to PSR is dirty.
  780. *
  781. * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
  782. */
  783. void intel_psr_flush(struct drm_i915_private *dev_priv,
  784. unsigned frontbuffer_bits, enum fb_op_origin origin)
  785. {
  786. struct drm_crtc *crtc;
  787. enum pipe pipe;
  788. mutex_lock(&dev_priv->psr.lock);
  789. if (!dev_priv->psr.enabled) {
  790. mutex_unlock(&dev_priv->psr.lock);
  791. return;
  792. }
  793. crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
  794. pipe = to_intel_crtc(crtc)->pipe;
  795. frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
  796. dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
  797. /* By definition flush = invalidate + flush */
  798. if (frontbuffer_bits)
  799. intel_psr_exit(dev_priv);
  800. if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
  801. if (!work_busy(&dev_priv->psr.work.work))
  802. schedule_delayed_work(&dev_priv->psr.work,
  803. msecs_to_jiffies(100));
  804. mutex_unlock(&dev_priv->psr.lock);
  805. }
  806. /**
  807. * intel_psr_init - Init basic PSR work and mutex.
  808. * @dev_priv: i915 device private
  809. *
  810. * This function is called only once at driver load to initialize basic
  811. * PSR stuff.
  812. */
  813. void intel_psr_init(struct drm_i915_private *dev_priv)
  814. {
  815. dev_priv->psr_mmio_base = IS_HASWELL(dev_priv) ?
  816. HSW_EDP_PSR_BASE : BDW_EDP_PSR_BASE;
  817. /* Per platform default: all disabled. */
  818. if (i915.enable_psr == -1)
  819. i915.enable_psr = 0;
  820. /* Set link_standby x link_off defaults */
  821. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  822. /* HSW and BDW require workarounds that we don't implement. */
  823. dev_priv->psr.link_standby = false;
  824. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  825. /* On VLV and CHV only standby mode is supported. */
  826. dev_priv->psr.link_standby = true;
  827. else
  828. /* For new platforms let's respect VBT back again */
  829. dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;
  830. /* Override link_standby x link_off defaults */
  831. if (i915.enable_psr == 2 && !dev_priv->psr.link_standby) {
  832. DRM_DEBUG_KMS("PSR: Forcing link standby\n");
  833. dev_priv->psr.link_standby = true;
  834. }
  835. if (i915.enable_psr == 3 && dev_priv->psr.link_standby) {
  836. DRM_DEBUG_KMS("PSR: Forcing main link off\n");
  837. dev_priv->psr.link_standby = false;
  838. }
  839. INIT_DELAYED_WORK(&dev_priv->psr.work, intel_psr_work);
  840. mutex_init(&dev_priv->psr.lock);
  841. }