fsl_dcu_drm_drv.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416
  1. /*
  2. * Copyright 2015 Freescale Semiconductor, Inc.
  3. *
  4. * Freescale DCU drm device driver
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/console.h>
  14. #include <linux/io.h>
  15. #include <linux/mfd/syscon.h>
  16. #include <linux/mm.h>
  17. #include <linux/module.h>
  18. #include <linux/of_platform.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm.h>
  21. #include <linux/pm_runtime.h>
  22. #include <linux/regmap.h>
  23. #include <drm/drmP.h>
  24. #include <drm/drm_atomic_helper.h>
  25. #include <drm/drm_crtc_helper.h>
  26. #include <drm/drm_fb_cma_helper.h>
  27. #include <drm/drm_gem_cma_helper.h>
  28. #include "fsl_dcu_drm_crtc.h"
  29. #include "fsl_dcu_drm_drv.h"
  30. #include "fsl_tcon.h"
  31. static int legacyfb_depth = 24;
  32. module_param(legacyfb_depth, int, 0444);
  33. static bool fsl_dcu_drm_is_volatile_reg(struct device *dev, unsigned int reg)
  34. {
  35. if (reg == DCU_INT_STATUS || reg == DCU_UPDATE_MODE)
  36. return true;
  37. return false;
  38. }
  39. static const struct regmap_config fsl_dcu_regmap_config = {
  40. .reg_bits = 32,
  41. .reg_stride = 4,
  42. .val_bits = 32,
  43. .volatile_reg = fsl_dcu_drm_is_volatile_reg,
  44. };
  45. static int fsl_dcu_drm_irq_init(struct drm_device *dev)
  46. {
  47. struct fsl_dcu_drm_device *fsl_dev = dev->dev_private;
  48. int ret;
  49. ret = drm_irq_install(dev, fsl_dev->irq);
  50. if (ret < 0)
  51. dev_err(dev->dev, "failed to install IRQ handler\n");
  52. regmap_write(fsl_dev->regmap, DCU_INT_STATUS, 0);
  53. regmap_write(fsl_dev->regmap, DCU_INT_MASK, ~0);
  54. return ret;
  55. }
  56. static int fsl_dcu_load(struct drm_device *dev, unsigned long flags)
  57. {
  58. struct fsl_dcu_drm_device *fsl_dev = dev->dev_private;
  59. int ret;
  60. ret = fsl_dcu_drm_modeset_init(fsl_dev);
  61. if (ret < 0) {
  62. dev_err(dev->dev, "failed to initialize mode setting\n");
  63. return ret;
  64. }
  65. ret = drm_vblank_init(dev, dev->mode_config.num_crtc);
  66. if (ret < 0) {
  67. dev_err(dev->dev, "failed to initialize vblank\n");
  68. goto done;
  69. }
  70. ret = fsl_dcu_drm_irq_init(dev);
  71. if (ret < 0)
  72. goto done;
  73. dev->irq_enabled = true;
  74. if (legacyfb_depth != 16 && legacyfb_depth != 24 &&
  75. legacyfb_depth != 32) {
  76. dev_warn(dev->dev,
  77. "Invalid legacyfb_depth. Defaulting to 24bpp\n");
  78. legacyfb_depth = 24;
  79. }
  80. fsl_dev->fbdev = drm_fbdev_cma_init(dev, legacyfb_depth, 1);
  81. if (IS_ERR(fsl_dev->fbdev)) {
  82. ret = PTR_ERR(fsl_dev->fbdev);
  83. fsl_dev->fbdev = NULL;
  84. goto done;
  85. }
  86. return 0;
  87. done:
  88. drm_kms_helper_poll_fini(dev);
  89. if (fsl_dev->fbdev)
  90. drm_fbdev_cma_fini(fsl_dev->fbdev);
  91. drm_mode_config_cleanup(dev);
  92. drm_vblank_cleanup(dev);
  93. drm_irq_uninstall(dev);
  94. dev->dev_private = NULL;
  95. return ret;
  96. }
  97. static void fsl_dcu_unload(struct drm_device *dev)
  98. {
  99. struct fsl_dcu_drm_device *fsl_dev = dev->dev_private;
  100. drm_crtc_force_disable_all(dev);
  101. drm_kms_helper_poll_fini(dev);
  102. if (fsl_dev->fbdev)
  103. drm_fbdev_cma_fini(fsl_dev->fbdev);
  104. drm_mode_config_cleanup(dev);
  105. drm_vblank_cleanup(dev);
  106. drm_irq_uninstall(dev);
  107. dev->dev_private = NULL;
  108. }
  109. static irqreturn_t fsl_dcu_drm_irq(int irq, void *arg)
  110. {
  111. struct drm_device *dev = arg;
  112. struct fsl_dcu_drm_device *fsl_dev = dev->dev_private;
  113. unsigned int int_status;
  114. int ret;
  115. ret = regmap_read(fsl_dev->regmap, DCU_INT_STATUS, &int_status);
  116. if (ret) {
  117. dev_err(dev->dev, "read DCU_INT_STATUS failed\n");
  118. return IRQ_NONE;
  119. }
  120. if (int_status & DCU_INT_STATUS_VBLANK)
  121. drm_handle_vblank(dev, 0);
  122. regmap_write(fsl_dev->regmap, DCU_INT_STATUS, int_status);
  123. return IRQ_HANDLED;
  124. }
  125. static void fsl_dcu_drm_lastclose(struct drm_device *dev)
  126. {
  127. struct fsl_dcu_drm_device *fsl_dev = dev->dev_private;
  128. drm_fbdev_cma_restore_mode(fsl_dev->fbdev);
  129. }
  130. DEFINE_DRM_GEM_CMA_FOPS(fsl_dcu_drm_fops);
  131. static struct drm_driver fsl_dcu_drm_driver = {
  132. .driver_features = DRIVER_HAVE_IRQ | DRIVER_GEM | DRIVER_MODESET
  133. | DRIVER_PRIME | DRIVER_ATOMIC,
  134. .lastclose = fsl_dcu_drm_lastclose,
  135. .load = fsl_dcu_load,
  136. .unload = fsl_dcu_unload,
  137. .irq_handler = fsl_dcu_drm_irq,
  138. .gem_free_object_unlocked = drm_gem_cma_free_object,
  139. .gem_vm_ops = &drm_gem_cma_vm_ops,
  140. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  141. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  142. .gem_prime_import = drm_gem_prime_import,
  143. .gem_prime_export = drm_gem_prime_export,
  144. .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
  145. .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
  146. .gem_prime_vmap = drm_gem_cma_prime_vmap,
  147. .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
  148. .gem_prime_mmap = drm_gem_cma_prime_mmap,
  149. .dumb_create = drm_gem_cma_dumb_create,
  150. .dumb_map_offset = drm_gem_cma_dumb_map_offset,
  151. .dumb_destroy = drm_gem_dumb_destroy,
  152. .fops = &fsl_dcu_drm_fops,
  153. .name = "fsl-dcu-drm",
  154. .desc = "Freescale DCU DRM",
  155. .date = "20160425",
  156. .major = 1,
  157. .minor = 1,
  158. };
  159. #ifdef CONFIG_PM_SLEEP
  160. static int fsl_dcu_drm_pm_suspend(struct device *dev)
  161. {
  162. struct fsl_dcu_drm_device *fsl_dev = dev_get_drvdata(dev);
  163. if (!fsl_dev)
  164. return 0;
  165. disable_irq(fsl_dev->irq);
  166. drm_kms_helper_poll_disable(fsl_dev->drm);
  167. console_lock();
  168. drm_fbdev_cma_set_suspend(fsl_dev->fbdev, 1);
  169. console_unlock();
  170. fsl_dev->state = drm_atomic_helper_suspend(fsl_dev->drm);
  171. if (IS_ERR(fsl_dev->state)) {
  172. console_lock();
  173. drm_fbdev_cma_set_suspend(fsl_dev->fbdev, 0);
  174. console_unlock();
  175. drm_kms_helper_poll_enable(fsl_dev->drm);
  176. enable_irq(fsl_dev->irq);
  177. return PTR_ERR(fsl_dev->state);
  178. }
  179. clk_disable_unprepare(fsl_dev->pix_clk);
  180. clk_disable_unprepare(fsl_dev->clk);
  181. return 0;
  182. }
  183. static int fsl_dcu_drm_pm_resume(struct device *dev)
  184. {
  185. struct fsl_dcu_drm_device *fsl_dev = dev_get_drvdata(dev);
  186. int ret;
  187. if (!fsl_dev)
  188. return 0;
  189. ret = clk_prepare_enable(fsl_dev->clk);
  190. if (ret < 0) {
  191. dev_err(dev, "failed to enable dcu clk\n");
  192. return ret;
  193. }
  194. if (fsl_dev->tcon)
  195. fsl_tcon_bypass_enable(fsl_dev->tcon);
  196. fsl_dcu_drm_init_planes(fsl_dev->drm);
  197. drm_atomic_helper_resume(fsl_dev->drm, fsl_dev->state);
  198. console_lock();
  199. drm_fbdev_cma_set_suspend(fsl_dev->fbdev, 0);
  200. console_unlock();
  201. drm_kms_helper_poll_enable(fsl_dev->drm);
  202. enable_irq(fsl_dev->irq);
  203. return 0;
  204. }
  205. #endif
  206. static const struct dev_pm_ops fsl_dcu_drm_pm_ops = {
  207. SET_SYSTEM_SLEEP_PM_OPS(fsl_dcu_drm_pm_suspend, fsl_dcu_drm_pm_resume)
  208. };
  209. static const struct fsl_dcu_soc_data fsl_dcu_ls1021a_data = {
  210. .name = "ls1021a",
  211. .total_layer = 16,
  212. .max_layer = 4,
  213. .layer_regs = LS1021A_LAYER_REG_NUM,
  214. };
  215. static const struct fsl_dcu_soc_data fsl_dcu_vf610_data = {
  216. .name = "vf610",
  217. .total_layer = 64,
  218. .max_layer = 6,
  219. .layer_regs = VF610_LAYER_REG_NUM,
  220. };
  221. static const struct of_device_id fsl_dcu_of_match[] = {
  222. {
  223. .compatible = "fsl,ls1021a-dcu",
  224. .data = &fsl_dcu_ls1021a_data,
  225. }, {
  226. .compatible = "fsl,vf610-dcu",
  227. .data = &fsl_dcu_vf610_data,
  228. }, {
  229. },
  230. };
  231. MODULE_DEVICE_TABLE(of, fsl_dcu_of_match);
  232. static int fsl_dcu_drm_probe(struct platform_device *pdev)
  233. {
  234. struct fsl_dcu_drm_device *fsl_dev;
  235. struct drm_device *drm;
  236. struct device *dev = &pdev->dev;
  237. struct resource *res;
  238. void __iomem *base;
  239. struct drm_driver *driver = &fsl_dcu_drm_driver;
  240. struct clk *pix_clk_in;
  241. char pix_clk_name[32];
  242. const char *pix_clk_in_name;
  243. const struct of_device_id *id;
  244. int ret;
  245. u8 div_ratio_shift = 0;
  246. fsl_dev = devm_kzalloc(dev, sizeof(*fsl_dev), GFP_KERNEL);
  247. if (!fsl_dev)
  248. return -ENOMEM;
  249. id = of_match_node(fsl_dcu_of_match, pdev->dev.of_node);
  250. if (!id)
  251. return -ENODEV;
  252. fsl_dev->soc = id->data;
  253. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  254. base = devm_ioremap_resource(dev, res);
  255. if (IS_ERR(base)) {
  256. ret = PTR_ERR(base);
  257. return ret;
  258. }
  259. fsl_dev->irq = platform_get_irq(pdev, 0);
  260. if (fsl_dev->irq < 0) {
  261. dev_err(dev, "failed to get irq\n");
  262. return fsl_dev->irq;
  263. }
  264. fsl_dev->regmap = devm_regmap_init_mmio(dev, base,
  265. &fsl_dcu_regmap_config);
  266. if (IS_ERR(fsl_dev->regmap)) {
  267. dev_err(dev, "regmap init failed\n");
  268. return PTR_ERR(fsl_dev->regmap);
  269. }
  270. fsl_dev->clk = devm_clk_get(dev, "dcu");
  271. if (IS_ERR(fsl_dev->clk)) {
  272. dev_err(dev, "failed to get dcu clock\n");
  273. return PTR_ERR(fsl_dev->clk);
  274. }
  275. ret = clk_prepare_enable(fsl_dev->clk);
  276. if (ret < 0) {
  277. dev_err(dev, "failed to enable dcu clk\n");
  278. return ret;
  279. }
  280. pix_clk_in = devm_clk_get(dev, "pix");
  281. if (IS_ERR(pix_clk_in)) {
  282. /* legancy binding, use dcu clock as pixel clock input */
  283. pix_clk_in = fsl_dev->clk;
  284. }
  285. if (of_property_read_bool(dev->of_node, "big-endian"))
  286. div_ratio_shift = 24;
  287. pix_clk_in_name = __clk_get_name(pix_clk_in);
  288. snprintf(pix_clk_name, sizeof(pix_clk_name), "%s_pix", pix_clk_in_name);
  289. fsl_dev->pix_clk = clk_register_divider(dev, pix_clk_name,
  290. pix_clk_in_name, 0, base + DCU_DIV_RATIO,
  291. div_ratio_shift, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL);
  292. if (IS_ERR(fsl_dev->pix_clk)) {
  293. dev_err(dev, "failed to register pix clk\n");
  294. ret = PTR_ERR(fsl_dev->pix_clk);
  295. goto disable_clk;
  296. }
  297. fsl_dev->tcon = fsl_tcon_init(dev);
  298. drm = drm_dev_alloc(driver, dev);
  299. if (IS_ERR(drm)) {
  300. ret = PTR_ERR(drm);
  301. goto unregister_pix_clk;
  302. }
  303. fsl_dev->dev = dev;
  304. fsl_dev->drm = drm;
  305. fsl_dev->np = dev->of_node;
  306. drm->dev_private = fsl_dev;
  307. dev_set_drvdata(dev, fsl_dev);
  308. ret = drm_dev_register(drm, 0);
  309. if (ret < 0)
  310. goto unref;
  311. return 0;
  312. unref:
  313. drm_dev_unref(drm);
  314. unregister_pix_clk:
  315. clk_unregister(fsl_dev->pix_clk);
  316. disable_clk:
  317. clk_disable_unprepare(fsl_dev->clk);
  318. return ret;
  319. }
  320. static int fsl_dcu_drm_remove(struct platform_device *pdev)
  321. {
  322. struct fsl_dcu_drm_device *fsl_dev = platform_get_drvdata(pdev);
  323. drm_dev_unregister(fsl_dev->drm);
  324. drm_dev_unref(fsl_dev->drm);
  325. clk_disable_unprepare(fsl_dev->clk);
  326. clk_unregister(fsl_dev->pix_clk);
  327. return 0;
  328. }
  329. static struct platform_driver fsl_dcu_drm_platform_driver = {
  330. .probe = fsl_dcu_drm_probe,
  331. .remove = fsl_dcu_drm_remove,
  332. .driver = {
  333. .name = "fsl-dcu",
  334. .pm = &fsl_dcu_drm_pm_ops,
  335. .of_match_table = fsl_dcu_of_match,
  336. },
  337. };
  338. module_platform_driver(fsl_dcu_drm_platform_driver);
  339. MODULE_DESCRIPTION("Freescale DCU DRM Driver");
  340. MODULE_LICENSE("GPL");