cz_smumgr.h 3.4 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef _CZ_SMUMGR_H_
  24. #define _CZ_SMUMGR_H_
  25. #define MAX_NUM_FIRMWARE 8
  26. #define MAX_NUM_SCRATCH 11
  27. #define CZ_SCRATCH_SIZE_NONGFX_CLOCKGATING 1024
  28. #define CZ_SCRATCH_SIZE_NONGFX_GOLDENSETTING 2048
  29. #define CZ_SCRATCH_SIZE_SDMA_METADATA 1024
  30. #define CZ_SCRATCH_SIZE_IH ((2*256+1)*4)
  31. enum cz_scratch_entry {
  32. CZ_SCRATCH_ENTRY_UCODE_ID_SDMA0 = 0,
  33. CZ_SCRATCH_ENTRY_UCODE_ID_SDMA1,
  34. CZ_SCRATCH_ENTRY_UCODE_ID_CP_CE,
  35. CZ_SCRATCH_ENTRY_UCODE_ID_CP_PFP,
  36. CZ_SCRATCH_ENTRY_UCODE_ID_CP_ME,
  37. CZ_SCRATCH_ENTRY_UCODE_ID_CP_MEC_JT1,
  38. CZ_SCRATCH_ENTRY_UCODE_ID_CP_MEC_JT2,
  39. CZ_SCRATCH_ENTRY_UCODE_ID_GMCON_RENG,
  40. CZ_SCRATCH_ENTRY_UCODE_ID_RLC_G,
  41. CZ_SCRATCH_ENTRY_UCODE_ID_RLC_SCRATCH,
  42. CZ_SCRATCH_ENTRY_UCODE_ID_RLC_SRM_ARAM,
  43. CZ_SCRATCH_ENTRY_UCODE_ID_RLC_SRM_DRAM,
  44. CZ_SCRATCH_ENTRY_UCODE_ID_DMCU_ERAM,
  45. CZ_SCRATCH_ENTRY_UCODE_ID_DMCU_IRAM,
  46. CZ_SCRATCH_ENTRY_UCODE_ID_POWER_PROFILING,
  47. CZ_SCRATCH_ENTRY_DATA_ID_SDMA_HALT,
  48. CZ_SCRATCH_ENTRY_DATA_ID_SYS_CLOCKGATING,
  49. CZ_SCRATCH_ENTRY_DATA_ID_SDMA_RING_REGS,
  50. CZ_SCRATCH_ENTRY_DATA_ID_NONGFX_REINIT,
  51. CZ_SCRATCH_ENTRY_DATA_ID_SDMA_START,
  52. CZ_SCRATCH_ENTRY_DATA_ID_IH_REGISTERS,
  53. CZ_SCRATCH_ENTRY_SMU8_FUSION_CLKTABLE
  54. };
  55. struct cz_buffer_entry {
  56. uint32_t data_size;
  57. uint32_t mc_addr_low;
  58. uint32_t mc_addr_high;
  59. void *kaddr;
  60. enum cz_scratch_entry firmware_ID;
  61. unsigned long handle; /* as bo handle used when release bo */
  62. };
  63. struct cz_register_index_data_pair {
  64. uint32_t offset;
  65. uint32_t value;
  66. };
  67. struct cz_ih_meta_data {
  68. uint32_t command;
  69. struct cz_register_index_data_pair register_index_value_pair[1];
  70. };
  71. struct cz_smumgr {
  72. uint8_t driver_buffer_length;
  73. uint8_t scratch_buffer_length;
  74. uint16_t toc_entry_used_count;
  75. uint16_t toc_entry_initialize_index;
  76. uint16_t toc_entry_power_profiling_index;
  77. uint16_t toc_entry_aram;
  78. uint16_t toc_entry_ih_register_restore_task_index;
  79. uint16_t toc_entry_clock_table;
  80. uint16_t ih_register_restore_task_size;
  81. uint16_t smu_buffer_used_bytes;
  82. struct cz_buffer_entry toc_buffer;
  83. struct cz_buffer_entry smu_buffer;
  84. struct cz_buffer_entry firmware_buffer;
  85. struct cz_buffer_entry driver_buffer[MAX_NUM_FIRMWARE];
  86. struct cz_buffer_entry meta_data_buffer[MAX_NUM_FIRMWARE];
  87. struct cz_buffer_entry scratch_buffer[MAX_NUM_SCRATCH];
  88. };
  89. #endif