smu9.h 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef SMU9_H
  24. #define SMU9_H
  25. #pragma pack(push, 1)
  26. #define ENABLE_DEBUG_FEATURES
  27. /* Feature Control Defines */
  28. #define FEATURE_DPM_PREFETCHER_BIT 0
  29. #define FEATURE_DPM_GFXCLK_BIT 1
  30. #define FEATURE_DPM_UCLK_BIT 2
  31. #define FEATURE_DPM_SOCCLK_BIT 3
  32. #define FEATURE_DPM_UVD_BIT 4
  33. #define FEATURE_DPM_VCE_BIT 5
  34. #define FEATURE_ULV_BIT 6
  35. #define FEATURE_DPM_MP0CLK_BIT 7
  36. #define FEATURE_DPM_LINK_BIT 8
  37. #define FEATURE_DPM_DCEFCLK_BIT 9
  38. #define FEATURE_AVFS_BIT 10
  39. #define FEATURE_DS_GFXCLK_BIT 11
  40. #define FEATURE_DS_SOCCLK_BIT 12
  41. #define FEATURE_DS_LCLK_BIT 13
  42. #define FEATURE_PPT_BIT 14
  43. #define FEATURE_TDC_BIT 15
  44. #define FEATURE_THERMAL_BIT 16
  45. #define FEATURE_GFX_PER_CU_CG_BIT 17
  46. #define FEATURE_RM_BIT 18
  47. #define FEATURE_DS_DCEFCLK_BIT 19
  48. #define FEATURE_ACDC_BIT 20
  49. #define FEATURE_VR0HOT_BIT 21
  50. #define FEATURE_VR1HOT_BIT 22
  51. #define FEATURE_FW_CTF_BIT 23
  52. #define FEATURE_LED_DISPLAY_BIT 24
  53. #define FEATURE_FAN_CONTROL_BIT 25
  54. #define FEATURE_VOLTAGE_CONTROLLER_BIT 26
  55. #define FEATURE_SPARE_27_BIT 27
  56. #define FEATURE_SPARE_28_BIT 28
  57. #define FEATURE_SPARE_29_BIT 29
  58. #define FEATURE_SPARE_30_BIT 30
  59. #define FEATURE_SPARE_31_BIT 31
  60. #define NUM_FEATURES 32
  61. #define FFEATURE_DPM_PREFETCHER_MASK (1 << FEATURE_DPM_PREFETCHER_BIT )
  62. #define FFEATURE_DPM_GFXCLK_MASK (1 << FEATURE_DPM_GFXCLK_BIT )
  63. #define FFEATURE_DPM_UCLK_MASK (1 << FEATURE_DPM_UCLK_BIT )
  64. #define FFEATURE_DPM_SOCCLK_MASK (1 << FEATURE_DPM_SOCCLK_BIT )
  65. #define FFEATURE_DPM_UVD_MASK (1 << FEATURE_DPM_UVD_BIT )
  66. #define FFEATURE_DPM_VCE_MASK (1 << FEATURE_DPM_VCE_BIT )
  67. #define FFEATURE_ULV_MASK (1 << FEATURE_ULV_BIT )
  68. #define FFEATURE_DPM_MP0CLK_MASK (1 << FEATURE_DPM_MP0CLK_BIT )
  69. #define FFEATURE_DPM_LINK_MASK (1 << FEATURE_DPM_LINK_BIT )
  70. #define FFEATURE_DPM_DCEFCLK_MASK (1 << FEATURE_DPM_DCEFCLK_BIT )
  71. #define FFEATURE_AVFS_MASK (1 << FEATURE_AVFS_BIT )
  72. #define FFEATURE_DS_GFXCLK_MASK (1 << FEATURE_DS_GFXCLK_BIT )
  73. #define FFEATURE_DS_SOCCLK_MASK (1 << FEATURE_DS_SOCCLK_BIT )
  74. #define FFEATURE_DS_LCLK_MASK (1 << FEATURE_DS_LCLK_BIT )
  75. #define FFEATURE_PPT_MASK (1 << FEATURE_PPT_BIT )
  76. #define FFEATURE_TDC_MASK (1 << FEATURE_TDC_BIT )
  77. #define FFEATURE_THERMAL_MASK (1 << FEATURE_THERMAL_BIT )
  78. #define FFEATURE_GFX_PER_CU_CG_MASK (1 << FEATURE_GFX_PER_CU_CG_BIT )
  79. #define FFEATURE_RM_MASK (1 << FEATURE_RM_BIT )
  80. #define FFEATURE_DS_DCEFCLK_MASK (1 << FEATURE_DS_DCEFCLK_BIT )
  81. #define FFEATURE_ACDC_MASK (1 << FEATURE_ACDC_BIT )
  82. #define FFEATURE_VR0HOT_MASK (1 << FEATURE_VR0HOT_BIT )
  83. #define FFEATURE_VR1HOT_MASK (1 << FEATURE_VR1HOT_BIT )
  84. #define FFEATURE_FW_CTF_MASK (1 << FEATURE_FW_CTF_BIT )
  85. #define FFEATURE_LED_DISPLAY_MASK (1 << FEATURE_LED_DISPLAY_BIT )
  86. #define FFEATURE_FAN_CONTROL_MASK (1 << FEATURE_FAN_CONTROL_BIT )
  87. #define FFEATURE_VOLTAGE_CONTROLLER_MASK (1 << FEATURE_VOLTAGE_CONTROLLER_BIT )
  88. #define FFEATURE_SPARE_27_MASK (1 << FEATURE_SPARE_27_BIT )
  89. #define FFEATURE_SPARE_28_MASK (1 << FEATURE_SPARE_28_BIT )
  90. #define FFEATURE_SPARE_29_MASK (1 << FEATURE_SPARE_29_BIT )
  91. #define FFEATURE_SPARE_30_MASK (1 << FEATURE_SPARE_30_BIT )
  92. #define FFEATURE_SPARE_31_MASK (1 << FEATURE_SPARE_31_BIT )
  93. /* Workload types */
  94. #define WORKLOAD_VR_BIT 0
  95. #define WORKLOAD_FRTC_BIT 1
  96. #define WORKLOAD_VIDEO_BIT 2
  97. #define WORKLOAD_COMPUTE_BIT 3
  98. #define NUM_WORKLOADS 4
  99. /* ULV Client Masks */
  100. #define ULV_CLIENT_RLC_MASK 0x00000001
  101. #define ULV_CLIENT_UVD_MASK 0x00000002
  102. #define ULV_CLIENT_VCE_MASK 0x00000004
  103. #define ULV_CLIENT_SDMA0_MASK 0x00000008
  104. #define ULV_CLIENT_SDMA1_MASK 0x00000010
  105. #define ULV_CLIENT_JPEG_MASK 0x00000020
  106. #define ULV_CLIENT_GFXCLK_DPM_MASK 0x00000040
  107. #define ULV_CLIENT_UVD_DPM_MASK 0x00000080
  108. #define ULV_CLIENT_VCE_DPM_MASK 0x00000100
  109. #define ULV_CLIENT_MP0CLK_DPM_MASK 0x00000200
  110. #define ULV_CLIENT_UCLK_DPM_MASK 0x00000400
  111. #define ULV_CLIENT_SOCCLK_DPM_MASK 0x00000800
  112. #define ULV_CLIENT_DCEFCLK_DPM_MASK 0x00001000
  113. typedef struct {
  114. /* MP1_EXT_SCRATCH0 */
  115. uint32_t CurrLevel_GFXCLK : 4;
  116. uint32_t CurrLevel_UVD : 4;
  117. uint32_t CurrLevel_VCE : 4;
  118. uint32_t CurrLevel_LCLK : 4;
  119. uint32_t CurrLevel_MP0CLK : 4;
  120. uint32_t CurrLevel_UCLK : 4;
  121. uint32_t CurrLevel_SOCCLK : 4;
  122. uint32_t CurrLevel_DCEFCLK : 4;
  123. /* MP1_EXT_SCRATCH1 */
  124. uint32_t TargLevel_GFXCLK : 4;
  125. uint32_t TargLevel_UVD : 4;
  126. uint32_t TargLevel_VCE : 4;
  127. uint32_t TargLevel_LCLK : 4;
  128. uint32_t TargLevel_MP0CLK : 4;
  129. uint32_t TargLevel_UCLK : 4;
  130. uint32_t TargLevel_SOCCLK : 4;
  131. uint32_t TargLevel_DCEFCLK : 4;
  132. /* MP1_EXT_SCRATCH2-7 */
  133. uint32_t Reserved[6];
  134. } FwStatus_t;
  135. #pragma pack(pop)
  136. #endif