hwmgr.h 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef _HWMGR_H_
  24. #define _HWMGR_H_
  25. #include <linux/seq_file.h>
  26. #include "amd_powerplay.h"
  27. #include "pp_instance.h"
  28. #include "hardwaremanager.h"
  29. #include "pp_power_source.h"
  30. #include "hwmgr_ppt.h"
  31. #include "ppatomctrl.h"
  32. #include "hwmgr_ppt.h"
  33. #include "power_state.h"
  34. struct pp_instance;
  35. struct pp_hwmgr;
  36. struct phm_fan_speed_info;
  37. struct pp_atomctrl_voltage_table;
  38. #define VOLTAGE_SCALE 4
  39. uint8_t convert_to_vid(uint16_t vddc);
  40. enum DISPLAY_GAP {
  41. DISPLAY_GAP_VBLANK_OR_WM = 0, /* Wait for vblank or MCHG watermark. */
  42. DISPLAY_GAP_VBLANK = 1, /* Wait for vblank. */
  43. DISPLAY_GAP_WATERMARK = 2, /* Wait for MCHG watermark. (Note that HW may deassert WM in VBI depending on DC_STUTTER_CNTL.) */
  44. DISPLAY_GAP_IGNORE = 3 /* Do not wait. */
  45. };
  46. typedef enum DISPLAY_GAP DISPLAY_GAP;
  47. struct vi_dpm_level {
  48. bool enabled;
  49. uint32_t value;
  50. uint32_t param1;
  51. };
  52. struct vi_dpm_table {
  53. uint32_t count;
  54. struct vi_dpm_level dpm_level[1];
  55. };
  56. enum PP_Result {
  57. PP_Result_TableImmediateExit = 0x13,
  58. };
  59. #define PCIE_PERF_REQ_REMOVE_REGISTRY 0
  60. #define PCIE_PERF_REQ_FORCE_LOWPOWER 1
  61. #define PCIE_PERF_REQ_GEN1 2
  62. #define PCIE_PERF_REQ_GEN2 3
  63. #define PCIE_PERF_REQ_GEN3 4
  64. enum PP_FEATURE_MASK {
  65. PP_SCLK_DPM_MASK = 0x1,
  66. PP_MCLK_DPM_MASK = 0x2,
  67. PP_PCIE_DPM_MASK = 0x4,
  68. PP_SCLK_DEEP_SLEEP_MASK = 0x8,
  69. PP_POWER_CONTAINMENT_MASK = 0x10,
  70. PP_UVD_HANDSHAKE_MASK = 0x20,
  71. PP_SMC_VOLTAGE_CONTROL_MASK = 0x40,
  72. PP_VBI_TIME_SUPPORT_MASK = 0x80,
  73. PP_ULV_MASK = 0x100,
  74. PP_ENABLE_GFX_CG_THRU_SMU = 0x200,
  75. PP_CLOCK_STRETCH_MASK = 0x400,
  76. PP_OD_FUZZY_FAN_CONTROL_MASK = 0x800,
  77. PP_SOCCLK_DPM_MASK = 0x1000,
  78. PP_DCEFCLK_DPM_MASK = 0x2000,
  79. };
  80. enum PHM_BackEnd_Magic {
  81. PHM_Dummy_Magic = 0xAA5555AA,
  82. PHM_RV770_Magic = 0xDCBAABCD,
  83. PHM_Kong_Magic = 0x239478DF,
  84. PHM_NIslands_Magic = 0x736C494E,
  85. PHM_Sumo_Magic = 0x8339FA11,
  86. PHM_SIslands_Magic = 0x369431AC,
  87. PHM_Trinity_Magic = 0x96751873,
  88. PHM_CIslands_Magic = 0x38AC78B0,
  89. PHM_Kv_Magic = 0xDCBBABC0,
  90. PHM_VIslands_Magic = 0x20130307,
  91. PHM_Cz_Magic = 0x67DCBA25
  92. };
  93. #define PHM_PCIE_POWERGATING_TARGET_GFX 0
  94. #define PHM_PCIE_POWERGATING_TARGET_DDI 1
  95. #define PHM_PCIE_POWERGATING_TARGET_PLLCASCADE 2
  96. #define PHM_PCIE_POWERGATING_TARGET_PHY 3
  97. typedef int (*phm_table_function)(struct pp_hwmgr *hwmgr, void *input,
  98. void *output, void *storage, int result);
  99. typedef bool (*phm_check_function)(struct pp_hwmgr *hwmgr);
  100. struct phm_set_power_state_input {
  101. const struct pp_hw_power_state *pcurrent_state;
  102. const struct pp_hw_power_state *pnew_state;
  103. };
  104. struct phm_acp_arbiter {
  105. uint32_t acpclk;
  106. };
  107. struct phm_uvd_arbiter {
  108. uint32_t vclk;
  109. uint32_t dclk;
  110. uint32_t vclk_ceiling;
  111. uint32_t dclk_ceiling;
  112. };
  113. struct phm_vce_arbiter {
  114. uint32_t evclk;
  115. uint32_t ecclk;
  116. };
  117. struct phm_gfx_arbiter {
  118. uint32_t sclk;
  119. uint32_t mclk;
  120. uint32_t sclk_over_drive;
  121. uint32_t mclk_over_drive;
  122. uint32_t sclk_threshold;
  123. uint32_t num_cus;
  124. };
  125. /* Entries in the master tables */
  126. struct phm_master_table_item {
  127. phm_check_function isFunctionNeededInRuntimeTable;
  128. phm_table_function tableFunction;
  129. };
  130. enum phm_master_table_flag {
  131. PHM_MasterTableFlag_None = 0,
  132. PHM_MasterTableFlag_ExitOnError = 1,
  133. };
  134. /* The header of the master tables */
  135. struct phm_master_table_header {
  136. uint32_t storage_size;
  137. uint32_t flags;
  138. const struct phm_master_table_item *master_list;
  139. };
  140. struct phm_runtime_table_header {
  141. uint32_t storage_size;
  142. bool exit_error;
  143. phm_table_function *function_list;
  144. };
  145. struct phm_clock_array {
  146. uint32_t count;
  147. uint32_t values[1];
  148. };
  149. struct phm_clock_voltage_dependency_record {
  150. uint32_t clk;
  151. uint32_t v;
  152. };
  153. struct phm_vceclock_voltage_dependency_record {
  154. uint32_t ecclk;
  155. uint32_t evclk;
  156. uint32_t v;
  157. };
  158. struct phm_uvdclock_voltage_dependency_record {
  159. uint32_t vclk;
  160. uint32_t dclk;
  161. uint32_t v;
  162. };
  163. struct phm_samuclock_voltage_dependency_record {
  164. uint32_t samclk;
  165. uint32_t v;
  166. };
  167. struct phm_acpclock_voltage_dependency_record {
  168. uint32_t acpclk;
  169. uint32_t v;
  170. };
  171. struct phm_clock_voltage_dependency_table {
  172. uint32_t count; /* Number of entries. */
  173. struct phm_clock_voltage_dependency_record entries[1]; /* Dynamically allocate count entries. */
  174. };
  175. struct phm_phase_shedding_limits_record {
  176. uint32_t Voltage;
  177. uint32_t Sclk;
  178. uint32_t Mclk;
  179. };
  180. extern int phm_dispatch_table(struct pp_hwmgr *hwmgr,
  181. struct phm_runtime_table_header *rt_table,
  182. void *input, void *output);
  183. extern int phm_construct_table(struct pp_hwmgr *hwmgr,
  184. const struct phm_master_table_header *master_table,
  185. struct phm_runtime_table_header *rt_table);
  186. extern int phm_destroy_table(struct pp_hwmgr *hwmgr,
  187. struct phm_runtime_table_header *rt_table);
  188. struct phm_uvd_clock_voltage_dependency_record {
  189. uint32_t vclk;
  190. uint32_t dclk;
  191. uint32_t v;
  192. };
  193. struct phm_uvd_clock_voltage_dependency_table {
  194. uint8_t count;
  195. struct phm_uvd_clock_voltage_dependency_record entries[1];
  196. };
  197. struct phm_acp_clock_voltage_dependency_record {
  198. uint32_t acpclk;
  199. uint32_t v;
  200. };
  201. struct phm_acp_clock_voltage_dependency_table {
  202. uint32_t count;
  203. struct phm_acp_clock_voltage_dependency_record entries[1];
  204. };
  205. struct phm_vce_clock_voltage_dependency_record {
  206. uint32_t ecclk;
  207. uint32_t evclk;
  208. uint32_t v;
  209. };
  210. struct phm_phase_shedding_limits_table {
  211. uint32_t count;
  212. struct phm_phase_shedding_limits_record entries[1];
  213. };
  214. struct phm_vceclock_voltage_dependency_table {
  215. uint8_t count; /* Number of entries. */
  216. struct phm_vceclock_voltage_dependency_record entries[1]; /* Dynamically allocate count entries. */
  217. };
  218. struct phm_uvdclock_voltage_dependency_table {
  219. uint8_t count; /* Number of entries. */
  220. struct phm_uvdclock_voltage_dependency_record entries[1]; /* Dynamically allocate count entries. */
  221. };
  222. struct phm_samuclock_voltage_dependency_table {
  223. uint8_t count; /* Number of entries. */
  224. struct phm_samuclock_voltage_dependency_record entries[1]; /* Dynamically allocate count entries. */
  225. };
  226. struct phm_acpclock_voltage_dependency_table {
  227. uint32_t count; /* Number of entries. */
  228. struct phm_acpclock_voltage_dependency_record entries[1]; /* Dynamically allocate count entries. */
  229. };
  230. struct phm_vce_clock_voltage_dependency_table {
  231. uint8_t count;
  232. struct phm_vce_clock_voltage_dependency_record entries[1];
  233. };
  234. struct pp_hwmgr_func {
  235. int (*backend_init)(struct pp_hwmgr *hw_mgr);
  236. int (*backend_fini)(struct pp_hwmgr *hw_mgr);
  237. int (*asic_setup)(struct pp_hwmgr *hw_mgr);
  238. int (*get_power_state_size)(struct pp_hwmgr *hw_mgr);
  239. int (*apply_state_adjust_rules)(struct pp_hwmgr *hwmgr,
  240. struct pp_power_state *prequest_ps,
  241. const struct pp_power_state *pcurrent_ps);
  242. int (*force_dpm_level)(struct pp_hwmgr *hw_mgr,
  243. enum amd_dpm_forced_level level);
  244. int (*dynamic_state_management_enable)(
  245. struct pp_hwmgr *hw_mgr);
  246. int (*dynamic_state_management_disable)(
  247. struct pp_hwmgr *hw_mgr);
  248. int (*patch_boot_state)(struct pp_hwmgr *hwmgr,
  249. struct pp_hw_power_state *hw_ps);
  250. int (*get_pp_table_entry)(struct pp_hwmgr *hwmgr,
  251. unsigned long, struct pp_power_state *);
  252. int (*get_num_of_pp_table_entries)(struct pp_hwmgr *hwmgr);
  253. int (*powerdown_uvd)(struct pp_hwmgr *hwmgr);
  254. int (*powergate_vce)(struct pp_hwmgr *hwmgr, bool bgate);
  255. int (*powergate_uvd)(struct pp_hwmgr *hwmgr, bool bgate);
  256. int (*get_mclk)(struct pp_hwmgr *hwmgr, bool low);
  257. int (*get_sclk)(struct pp_hwmgr *hwmgr, bool low);
  258. int (*power_state_set)(struct pp_hwmgr *hwmgr,
  259. const void *state);
  260. int (*enable_clock_power_gating)(struct pp_hwmgr *hwmgr);
  261. int (*notify_smc_display_config_after_ps_adjustment)(struct pp_hwmgr *hwmgr);
  262. int (*display_config_changed)(struct pp_hwmgr *hwmgr);
  263. int (*disable_clock_power_gating)(struct pp_hwmgr *hwmgr);
  264. int (*update_clock_gatings)(struct pp_hwmgr *hwmgr,
  265. const uint32_t *msg_id);
  266. int (*set_max_fan_rpm_output)(struct pp_hwmgr *hwmgr, uint16_t us_max_fan_pwm);
  267. int (*set_max_fan_pwm_output)(struct pp_hwmgr *hwmgr, uint16_t us_max_fan_pwm);
  268. int (*get_temperature)(struct pp_hwmgr *hwmgr);
  269. int (*stop_thermal_controller)(struct pp_hwmgr *hwmgr);
  270. int (*get_fan_speed_info)(struct pp_hwmgr *hwmgr, struct phm_fan_speed_info *fan_speed_info);
  271. int (*set_fan_control_mode)(struct pp_hwmgr *hwmgr, uint32_t mode);
  272. int (*get_fan_control_mode)(struct pp_hwmgr *hwmgr);
  273. int (*set_fan_speed_percent)(struct pp_hwmgr *hwmgr, uint32_t percent);
  274. int (*get_fan_speed_percent)(struct pp_hwmgr *hwmgr, uint32_t *speed);
  275. int (*set_fan_speed_rpm)(struct pp_hwmgr *hwmgr, uint32_t percent);
  276. int (*get_fan_speed_rpm)(struct pp_hwmgr *hwmgr, uint32_t *speed);
  277. int (*reset_fan_speed_to_default)(struct pp_hwmgr *hwmgr);
  278. int (*uninitialize_thermal_controller)(struct pp_hwmgr *hwmgr);
  279. int (*register_internal_thermal_interrupt)(struct pp_hwmgr *hwmgr,
  280. const void *thermal_interrupt_info);
  281. bool (*check_smc_update_required_for_display_configuration)(struct pp_hwmgr *hwmgr);
  282. int (*check_states_equal)(struct pp_hwmgr *hwmgr,
  283. const struct pp_hw_power_state *pstate1,
  284. const struct pp_hw_power_state *pstate2,
  285. bool *equal);
  286. int (*set_cpu_power_state)(struct pp_hwmgr *hwmgr);
  287. int (*store_cc6_data)(struct pp_hwmgr *hwmgr, uint32_t separation_time,
  288. bool cc6_disable, bool pstate_disable,
  289. bool pstate_switch_disable);
  290. int (*get_dal_power_level)(struct pp_hwmgr *hwmgr,
  291. struct amd_pp_simple_clock_info *info);
  292. int (*get_performance_level)(struct pp_hwmgr *, const struct pp_hw_power_state *,
  293. PHM_PerformanceLevelDesignation, uint32_t, PHM_PerformanceLevel *);
  294. int (*get_current_shallow_sleep_clocks)(struct pp_hwmgr *hwmgr,
  295. const struct pp_hw_power_state *state, struct pp_clock_info *clock_info);
  296. int (*get_clock_by_type)(struct pp_hwmgr *hwmgr, enum amd_pp_clock_type type, struct amd_pp_clocks *clocks);
  297. int (*get_clock_by_type_with_latency)(struct pp_hwmgr *hwmgr,
  298. enum amd_pp_clock_type type,
  299. struct pp_clock_levels_with_latency *clocks);
  300. int (*get_clock_by_type_with_voltage)(struct pp_hwmgr *hwmgr,
  301. enum amd_pp_clock_type type,
  302. struct pp_clock_levels_with_voltage *clocks);
  303. int (*set_watermarks_for_clocks_ranges)(struct pp_hwmgr *hwmgr,
  304. struct pp_wm_sets_with_clock_ranges_soc15 *wm_with_clock_ranges);
  305. int (*display_clock_voltage_request)(struct pp_hwmgr *hwmgr,
  306. struct pp_display_clock_request *clock);
  307. int (*get_max_high_clocks)(struct pp_hwmgr *hwmgr, struct amd_pp_simple_clock_info *clocks);
  308. int (*power_off_asic)(struct pp_hwmgr *hwmgr);
  309. int (*force_clock_level)(struct pp_hwmgr *hwmgr, enum pp_clock_type type, uint32_t mask);
  310. int (*print_clock_levels)(struct pp_hwmgr *hwmgr, enum pp_clock_type type, char *buf);
  311. int (*enable_per_cu_power_gating)(struct pp_hwmgr *hwmgr, bool enable);
  312. int (*get_sclk_od)(struct pp_hwmgr *hwmgr);
  313. int (*set_sclk_od)(struct pp_hwmgr *hwmgr, uint32_t value);
  314. int (*get_mclk_od)(struct pp_hwmgr *hwmgr);
  315. int (*set_mclk_od)(struct pp_hwmgr *hwmgr, uint32_t value);
  316. int (*read_sensor)(struct pp_hwmgr *hwmgr, int idx, void *value, int *size);
  317. int (*set_power_profile_state)(struct pp_hwmgr *hwmgr,
  318. struct amd_pp_profile *request);
  319. int (*avfs_control)(struct pp_hwmgr *hwmgr, bool enable);
  320. int (*disable_smc_firmware_ctf)(struct pp_hwmgr *hwmgr);
  321. };
  322. struct pp_table_func {
  323. int (*pptable_init)(struct pp_hwmgr *hw_mgr);
  324. int (*pptable_fini)(struct pp_hwmgr *hw_mgr);
  325. int (*pptable_get_number_of_vce_state_table_entries)(struct pp_hwmgr *hw_mgr);
  326. int (*pptable_get_vce_state_table_entry)(
  327. struct pp_hwmgr *hwmgr,
  328. unsigned long i,
  329. struct amd_vce_state *vce_state,
  330. void **clock_info,
  331. unsigned long *flag);
  332. };
  333. union phm_cac_leakage_record {
  334. struct {
  335. uint16_t Vddc; /* in CI, we use it for StdVoltageHiSidd */
  336. uint32_t Leakage; /* in CI, we use it for StdVoltageLoSidd */
  337. };
  338. struct {
  339. uint16_t Vddc1;
  340. uint16_t Vddc2;
  341. uint16_t Vddc3;
  342. };
  343. };
  344. struct phm_cac_leakage_table {
  345. uint32_t count;
  346. union phm_cac_leakage_record entries[1];
  347. };
  348. struct phm_samu_clock_voltage_dependency_record {
  349. uint32_t samclk;
  350. uint32_t v;
  351. };
  352. struct phm_samu_clock_voltage_dependency_table {
  353. uint8_t count;
  354. struct phm_samu_clock_voltage_dependency_record entries[1];
  355. };
  356. struct phm_cac_tdp_table {
  357. uint16_t usTDP;
  358. uint16_t usConfigurableTDP;
  359. uint16_t usTDC;
  360. uint16_t usBatteryPowerLimit;
  361. uint16_t usSmallPowerLimit;
  362. uint16_t usLowCACLeakage;
  363. uint16_t usHighCACLeakage;
  364. uint16_t usMaximumPowerDeliveryLimit;
  365. uint16_t usEDCLimit;
  366. uint16_t usOperatingTempMinLimit;
  367. uint16_t usOperatingTempMaxLimit;
  368. uint16_t usOperatingTempStep;
  369. uint16_t usOperatingTempHyst;
  370. uint16_t usDefaultTargetOperatingTemp;
  371. uint16_t usTargetOperatingTemp;
  372. uint16_t usPowerTuneDataSetID;
  373. uint16_t usSoftwareShutdownTemp;
  374. uint16_t usClockStretchAmount;
  375. uint16_t usTemperatureLimitHotspot;
  376. uint16_t usTemperatureLimitLiquid1;
  377. uint16_t usTemperatureLimitLiquid2;
  378. uint16_t usTemperatureLimitVrVddc;
  379. uint16_t usTemperatureLimitVrMvdd;
  380. uint16_t usTemperatureLimitPlx;
  381. uint8_t ucLiquid1_I2C_address;
  382. uint8_t ucLiquid2_I2C_address;
  383. uint8_t ucLiquid_I2C_Line;
  384. uint8_t ucVr_I2C_address;
  385. uint8_t ucVr_I2C_Line;
  386. uint8_t ucPlx_I2C_address;
  387. uint8_t ucPlx_I2C_Line;
  388. uint32_t usBoostPowerLimit;
  389. uint8_t ucCKS_LDO_REFSEL;
  390. };
  391. struct phm_tdp_table {
  392. uint16_t usTDP;
  393. uint16_t usConfigurableTDP;
  394. uint16_t usTDC;
  395. uint16_t usBatteryPowerLimit;
  396. uint16_t usSmallPowerLimit;
  397. uint16_t usLowCACLeakage;
  398. uint16_t usHighCACLeakage;
  399. uint16_t usMaximumPowerDeliveryLimit;
  400. uint16_t usEDCLimit;
  401. uint16_t usOperatingTempMinLimit;
  402. uint16_t usOperatingTempMaxLimit;
  403. uint16_t usOperatingTempStep;
  404. uint16_t usOperatingTempHyst;
  405. uint16_t usDefaultTargetOperatingTemp;
  406. uint16_t usTargetOperatingTemp;
  407. uint16_t usPowerTuneDataSetID;
  408. uint16_t usSoftwareShutdownTemp;
  409. uint16_t usClockStretchAmount;
  410. uint16_t usTemperatureLimitTedge;
  411. uint16_t usTemperatureLimitHotspot;
  412. uint16_t usTemperatureLimitLiquid1;
  413. uint16_t usTemperatureLimitLiquid2;
  414. uint16_t usTemperatureLimitHBM;
  415. uint16_t usTemperatureLimitVrVddc;
  416. uint16_t usTemperatureLimitVrMvdd;
  417. uint16_t usTemperatureLimitPlx;
  418. uint8_t ucLiquid1_I2C_address;
  419. uint8_t ucLiquid2_I2C_address;
  420. uint8_t ucLiquid_I2C_Line;
  421. uint8_t ucVr_I2C_address;
  422. uint8_t ucVr_I2C_Line;
  423. uint8_t ucPlx_I2C_address;
  424. uint8_t ucPlx_I2C_Line;
  425. uint8_t ucLiquid_I2C_LineSDA;
  426. uint8_t ucVr_I2C_LineSDA;
  427. uint8_t ucPlx_I2C_LineSDA;
  428. uint32_t usBoostPowerLimit;
  429. };
  430. struct phm_ppm_table {
  431. uint8_t ppm_design;
  432. uint16_t cpu_core_number;
  433. uint32_t platform_tdp;
  434. uint32_t small_ac_platform_tdp;
  435. uint32_t platform_tdc;
  436. uint32_t small_ac_platform_tdc;
  437. uint32_t apu_tdp;
  438. uint32_t dgpu_tdp;
  439. uint32_t dgpu_ulv_power;
  440. uint32_t tj_max;
  441. };
  442. struct phm_vq_budgeting_record {
  443. uint32_t ulCUs;
  444. uint32_t ulSustainableSOCPowerLimitLow;
  445. uint32_t ulSustainableSOCPowerLimitHigh;
  446. uint32_t ulMinSclkLow;
  447. uint32_t ulMinSclkHigh;
  448. uint8_t ucDispConfig;
  449. uint32_t ulDClk;
  450. uint32_t ulEClk;
  451. uint32_t ulSustainableSclk;
  452. uint32_t ulSustainableCUs;
  453. };
  454. struct phm_vq_budgeting_table {
  455. uint8_t numEntries;
  456. struct phm_vq_budgeting_record entries[1];
  457. };
  458. struct phm_clock_and_voltage_limits {
  459. uint32_t sclk;
  460. uint32_t mclk;
  461. uint32_t gfxclk;
  462. uint16_t vddc;
  463. uint16_t vddci;
  464. uint16_t vddgfx;
  465. uint16_t vddmem;
  466. };
  467. /* Structure to hold PPTable information */
  468. struct phm_ppt_v1_information {
  469. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_sclk;
  470. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_mclk;
  471. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_socclk;
  472. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_dcefclk;
  473. struct phm_clock_array *valid_sclk_values;
  474. struct phm_clock_array *valid_mclk_values;
  475. struct phm_clock_array *valid_socclk_values;
  476. struct phm_clock_array *valid_dcefclk_values;
  477. struct phm_clock_and_voltage_limits max_clock_voltage_on_dc;
  478. struct phm_clock_and_voltage_limits max_clock_voltage_on_ac;
  479. struct phm_clock_voltage_dependency_table *vddc_dep_on_dal_pwrl;
  480. struct phm_ppm_table *ppm_parameter_table;
  481. struct phm_cac_tdp_table *cac_dtp_table;
  482. struct phm_tdp_table *tdp_table;
  483. struct phm_ppt_v1_mm_clock_voltage_dependency_table *mm_dep_table;
  484. struct phm_ppt_v1_voltage_lookup_table *vddc_lookup_table;
  485. struct phm_ppt_v1_voltage_lookup_table *vddgfx_lookup_table;
  486. struct phm_ppt_v1_voltage_lookup_table *vddmem_lookup_table;
  487. struct phm_ppt_v1_pcie_table *pcie_table;
  488. struct phm_ppt_v1_gpio_table *gpio_table;
  489. uint16_t us_ulv_voltage_offset;
  490. uint16_t us_ulv_smnclk_did;
  491. uint16_t us_ulv_mp1clk_did;
  492. uint16_t us_ulv_gfxclk_bypass;
  493. uint16_t us_gfxclk_slew_rate;
  494. uint16_t us_min_gfxclk_freq_limit;
  495. };
  496. struct phm_ppt_v2_information {
  497. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_sclk;
  498. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_mclk;
  499. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_socclk;
  500. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_dcefclk;
  501. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_pixclk;
  502. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_dispclk;
  503. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_phyclk;
  504. struct phm_ppt_v1_mm_clock_voltage_dependency_table *mm_dep_table;
  505. struct phm_clock_voltage_dependency_table *vddc_dep_on_dalpwrl;
  506. struct phm_clock_array *valid_sclk_values;
  507. struct phm_clock_array *valid_mclk_values;
  508. struct phm_clock_array *valid_socclk_values;
  509. struct phm_clock_array *valid_dcefclk_values;
  510. struct phm_clock_and_voltage_limits max_clock_voltage_on_dc;
  511. struct phm_clock_and_voltage_limits max_clock_voltage_on_ac;
  512. struct phm_ppm_table *ppm_parameter_table;
  513. struct phm_cac_tdp_table *cac_dtp_table;
  514. struct phm_tdp_table *tdp_table;
  515. struct phm_ppt_v1_voltage_lookup_table *vddc_lookup_table;
  516. struct phm_ppt_v1_voltage_lookup_table *vddgfx_lookup_table;
  517. struct phm_ppt_v1_voltage_lookup_table *vddmem_lookup_table;
  518. struct phm_ppt_v1_voltage_lookup_table *vddci_lookup_table;
  519. struct phm_ppt_v1_pcie_table *pcie_table;
  520. uint16_t us_ulv_voltage_offset;
  521. uint16_t us_ulv_smnclk_did;
  522. uint16_t us_ulv_mp1clk_did;
  523. uint16_t us_ulv_gfxclk_bypass;
  524. uint16_t us_gfxclk_slew_rate;
  525. uint16_t us_min_gfxclk_freq_limit;
  526. uint8_t uc_gfx_dpm_voltage_mode;
  527. uint8_t uc_soc_dpm_voltage_mode;
  528. uint8_t uc_uclk_dpm_voltage_mode;
  529. uint8_t uc_uvd_dpm_voltage_mode;
  530. uint8_t uc_vce_dpm_voltage_mode;
  531. uint8_t uc_mp0_dpm_voltage_mode;
  532. uint8_t uc_dcef_dpm_voltage_mode;
  533. };
  534. struct phm_dynamic_state_info {
  535. struct phm_clock_voltage_dependency_table *vddc_dependency_on_sclk;
  536. struct phm_clock_voltage_dependency_table *vddci_dependency_on_mclk;
  537. struct phm_clock_voltage_dependency_table *vddc_dependency_on_mclk;
  538. struct phm_clock_voltage_dependency_table *mvdd_dependency_on_mclk;
  539. struct phm_clock_voltage_dependency_table *vddc_dep_on_dal_pwrl;
  540. struct phm_clock_array *valid_sclk_values;
  541. struct phm_clock_array *valid_mclk_values;
  542. struct phm_clock_and_voltage_limits max_clock_voltage_on_dc;
  543. struct phm_clock_and_voltage_limits max_clock_voltage_on_ac;
  544. uint32_t mclk_sclk_ratio;
  545. uint32_t sclk_mclk_delta;
  546. uint32_t vddc_vddci_delta;
  547. uint32_t min_vddc_for_pcie_gen2;
  548. struct phm_cac_leakage_table *cac_leakage_table;
  549. struct phm_phase_shedding_limits_table *vddc_phase_shed_limits_table;
  550. struct phm_vce_clock_voltage_dependency_table
  551. *vce_clock_voltage_dependency_table;
  552. struct phm_uvd_clock_voltage_dependency_table
  553. *uvd_clock_voltage_dependency_table;
  554. struct phm_acp_clock_voltage_dependency_table
  555. *acp_clock_voltage_dependency_table;
  556. struct phm_samu_clock_voltage_dependency_table
  557. *samu_clock_voltage_dependency_table;
  558. struct phm_ppm_table *ppm_parameter_table;
  559. struct phm_cac_tdp_table *cac_dtp_table;
  560. struct phm_clock_voltage_dependency_table *vdd_gfx_dependency_on_sclk;
  561. struct phm_vq_budgeting_table *vq_budgeting_table;
  562. };
  563. struct pp_fan_info {
  564. bool bNoFan;
  565. uint8_t ucTachometerPulsesPerRevolution;
  566. uint32_t ulMinRPM;
  567. uint32_t ulMaxRPM;
  568. };
  569. struct pp_advance_fan_control_parameters {
  570. uint16_t usTMin; /* The temperature, in 0.01 centigrades, below which we just run at a minimal PWM. */
  571. uint16_t usTMed; /* The middle temperature where we change slopes. */
  572. uint16_t usTHigh; /* The high temperature for setting the second slope. */
  573. uint16_t usPWMMin; /* The minimum PWM value in percent (0.01% increments). */
  574. uint16_t usPWMMed; /* The PWM value (in percent) at TMed. */
  575. uint16_t usPWMHigh; /* The PWM value at THigh. */
  576. uint8_t ucTHyst; /* Temperature hysteresis. Integer. */
  577. uint32_t ulCycleDelay; /* The time between two invocations of the fan control routine in microseconds. */
  578. uint16_t usTMax; /* The max temperature */
  579. uint8_t ucFanControlMode;
  580. uint16_t usFanPWMMinLimit;
  581. uint16_t usFanPWMMaxLimit;
  582. uint16_t usFanPWMStep;
  583. uint16_t usDefaultMaxFanPWM;
  584. uint16_t usFanOutputSensitivity;
  585. uint16_t usDefaultFanOutputSensitivity;
  586. uint16_t usMaxFanPWM; /* The max Fan PWM value for Fuzzy Fan Control feature */
  587. uint16_t usFanRPMMinLimit; /* Minimum limit range in percentage, need to calculate based on minRPM/MaxRpm */
  588. uint16_t usFanRPMMaxLimit; /* Maximum limit range in percentage, usually set to 100% by default */
  589. uint16_t usFanRPMStep; /* Step increments/decerements, in percent */
  590. uint16_t usDefaultMaxFanRPM; /* The max Fan RPM value for Fuzzy Fan Control feature, default from PPTable */
  591. uint16_t usMaxFanRPM; /* The max Fan RPM value for Fuzzy Fan Control feature, user defined */
  592. uint16_t usFanCurrentLow; /* Low current */
  593. uint16_t usFanCurrentHigh; /* High current */
  594. uint16_t usFanRPMLow; /* Low RPM */
  595. uint16_t usFanRPMHigh; /* High RPM */
  596. uint32_t ulMinFanSCLKAcousticLimit; /* Minimum Fan Controller SCLK Frequency Acoustic Limit. */
  597. uint8_t ucTargetTemperature; /* Advanced fan controller target temperature. */
  598. uint8_t ucMinimumPWMLimit; /* The minimum PWM that the advanced fan controller can set. This should be set to the highest PWM that will run the fan at its lowest RPM. */
  599. uint16_t usFanGainEdge; /* The following is added for Fiji */
  600. uint16_t usFanGainHotspot;
  601. uint16_t usFanGainLiquid;
  602. uint16_t usFanGainVrVddc;
  603. uint16_t usFanGainVrMvdd;
  604. uint16_t usFanGainPlx;
  605. uint16_t usFanGainHbm;
  606. uint8_t ucEnableZeroRPM;
  607. uint8_t ucFanStopTemperature;
  608. uint8_t ucFanStartTemperature;
  609. uint32_t ulMaxFanSCLKAcousticLimit; /* Maximum Fan Controller SCLK Frequency Acoustic Limit. */
  610. uint32_t ulTargetGfxClk;
  611. uint16_t usZeroRPMStartTemperature;
  612. uint16_t usZeroRPMStopTemperature;
  613. };
  614. struct pp_thermal_controller_info {
  615. uint8_t ucType;
  616. uint8_t ucI2cLine;
  617. uint8_t ucI2cAddress;
  618. struct pp_fan_info fanInfo;
  619. struct pp_advance_fan_control_parameters advanceFanControlParameters;
  620. };
  621. struct phm_microcode_version_info {
  622. uint32_t SMC;
  623. uint32_t DMCU;
  624. uint32_t MC;
  625. uint32_t NB;
  626. };
  627. enum PP_TABLE_VERSION {
  628. PP_TABLE_V0 = 0,
  629. PP_TABLE_V1,
  630. PP_TABLE_V2,
  631. PP_TABLE_MAX
  632. };
  633. /**
  634. * The main hardware manager structure.
  635. */
  636. struct pp_hwmgr {
  637. uint32_t chip_family;
  638. uint32_t chip_id;
  639. uint32_t pp_table_version;
  640. void *device;
  641. struct pp_smumgr *smumgr;
  642. const void *soft_pp_table;
  643. uint32_t soft_pp_table_size;
  644. void *hardcode_pp_table;
  645. bool need_pp_table_upload;
  646. struct amd_vce_state vce_states[AMD_MAX_VCE_LEVELS];
  647. uint32_t num_vce_state_tables;
  648. enum amd_dpm_forced_level dpm_level;
  649. enum amd_dpm_forced_level saved_dpm_level;
  650. bool block_hw_access;
  651. struct phm_gfx_arbiter gfx_arbiter;
  652. struct phm_acp_arbiter acp_arbiter;
  653. struct phm_uvd_arbiter uvd_arbiter;
  654. struct phm_vce_arbiter vce_arbiter;
  655. uint32_t usec_timeout;
  656. void *pptable;
  657. struct phm_platform_descriptor platform_descriptor;
  658. void *backend;
  659. enum PP_DAL_POWERLEVEL dal_power_level;
  660. struct phm_dynamic_state_info dyn_state;
  661. struct phm_runtime_table_header setup_asic;
  662. struct phm_runtime_table_header power_down_asic;
  663. struct phm_runtime_table_header disable_dynamic_state_management;
  664. struct phm_runtime_table_header enable_dynamic_state_management;
  665. struct phm_runtime_table_header set_power_state;
  666. struct phm_runtime_table_header enable_clock_power_gatings;
  667. struct phm_runtime_table_header display_configuration_changed;
  668. struct phm_runtime_table_header start_thermal_controller;
  669. struct phm_runtime_table_header set_temperature_range;
  670. const struct pp_hwmgr_func *hwmgr_func;
  671. const struct pp_table_func *pptable_func;
  672. struct pp_power_state *ps;
  673. enum pp_power_source power_source;
  674. uint32_t num_ps;
  675. struct pp_thermal_controller_info thermal_controller;
  676. bool fan_ctrl_is_in_default_mode;
  677. uint32_t fan_ctrl_default_mode;
  678. bool fan_ctrl_enabled;
  679. uint32_t tmin;
  680. struct phm_microcode_version_info microcode_version_info;
  681. uint32_t ps_size;
  682. struct pp_power_state *current_ps;
  683. struct pp_power_state *request_ps;
  684. struct pp_power_state *boot_ps;
  685. struct pp_power_state *uvd_ps;
  686. struct amd_pp_display_configuration display_config;
  687. uint32_t feature_mask;
  688. /* power profile */
  689. struct amd_pp_profile gfx_power_profile;
  690. struct amd_pp_profile compute_power_profile;
  691. struct amd_pp_profile default_gfx_power_profile;
  692. struct amd_pp_profile default_compute_power_profile;
  693. enum amd_pp_profile_type current_power_profile;
  694. };
  695. extern int hwmgr_early_init(struct pp_instance *handle);
  696. extern int hwmgr_hw_init(struct pp_instance *handle);
  697. extern int hwmgr_hw_fini(struct pp_instance *handle);
  698. extern int phm_wait_on_register(struct pp_hwmgr *hwmgr, uint32_t index,
  699. uint32_t value, uint32_t mask);
  700. extern void phm_wait_on_indirect_register(struct pp_hwmgr *hwmgr,
  701. uint32_t indirect_port,
  702. uint32_t index,
  703. uint32_t value,
  704. uint32_t mask);
  705. extern bool phm_cf_want_uvd_power_gating(struct pp_hwmgr *hwmgr);
  706. extern bool phm_cf_want_vce_power_gating(struct pp_hwmgr *hwmgr);
  707. extern bool phm_cf_want_microcode_fan_ctrl(struct pp_hwmgr *hwmgr);
  708. extern int phm_trim_voltage_table(struct pp_atomctrl_voltage_table *vol_table);
  709. extern int phm_get_svi2_mvdd_voltage_table(struct pp_atomctrl_voltage_table *vol_table, phm_ppt_v1_clock_voltage_dependency_table *dep_table);
  710. extern int phm_get_svi2_vddci_voltage_table(struct pp_atomctrl_voltage_table *vol_table, phm_ppt_v1_clock_voltage_dependency_table *dep_table);
  711. extern int phm_get_svi2_vdd_voltage_table(struct pp_atomctrl_voltage_table *vol_table, phm_ppt_v1_voltage_lookup_table *lookup_table);
  712. extern void phm_trim_voltage_table_to_fit_state_table(uint32_t max_vol_steps, struct pp_atomctrl_voltage_table *vol_table);
  713. extern int phm_reset_single_dpm_table(void *table, uint32_t count, int max);
  714. extern void phm_setup_pcie_table_entry(void *table, uint32_t index, uint32_t pcie_gen, uint32_t pcie_lanes);
  715. extern int32_t phm_get_dpm_level_enable_mask_value(void *table);
  716. extern uint8_t phm_get_voltage_id(struct pp_atomctrl_voltage_table *voltage_table,
  717. uint32_t voltage);
  718. extern uint8_t phm_get_voltage_index(struct phm_ppt_v1_voltage_lookup_table *lookup_table, uint16_t voltage);
  719. extern uint16_t phm_find_closest_vddci(struct pp_atomctrl_voltage_table *vddci_table, uint16_t vddci);
  720. extern int phm_find_boot_level(void *table, uint32_t value, uint32_t *boot_level);
  721. extern int phm_get_sclk_for_voltage_evv(struct pp_hwmgr *hwmgr, phm_ppt_v1_voltage_lookup_table *lookup_table,
  722. uint16_t virtual_voltage_id, int32_t *sclk);
  723. extern int phm_initializa_dynamic_state_adjustment_rule_settings(struct pp_hwmgr *hwmgr);
  724. extern uint32_t phm_get_lowest_enabled_level(struct pp_hwmgr *hwmgr, uint32_t mask);
  725. extern void phm_apply_dal_min_voltage_request(struct pp_hwmgr *hwmgr);
  726. extern int smu7_init_function_pointers(struct pp_hwmgr *hwmgr);
  727. extern int vega10_hwmgr_init(struct pp_hwmgr *hwmgr);
  728. extern int phm_get_voltage_evv_on_sclk(struct pp_hwmgr *hwmgr, uint8_t voltage_type,
  729. uint32_t sclk, uint16_t id, uint16_t *voltage);
  730. #define PHM_ENTIRE_REGISTER_MASK 0xFFFFFFFFU
  731. #define PHM_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  732. #define PHM_FIELD_MASK(reg, field) reg##__##field##_MASK
  733. #define PHM_SET_FIELD(origval, reg, field, fieldval) \
  734. (((origval) & ~PHM_FIELD_MASK(reg, field)) | \
  735. (PHM_FIELD_MASK(reg, field) & ((fieldval) << PHM_FIELD_SHIFT(reg, field))))
  736. #define PHM_GET_FIELD(value, reg, field) \
  737. (((value) & PHM_FIELD_MASK(reg, field)) >> \
  738. PHM_FIELD_SHIFT(reg, field))
  739. /* Operations on named fields. */
  740. #define PHM_READ_FIELD(device, reg, field) \
  741. PHM_GET_FIELD(cgs_read_register(device, mm##reg), reg, field)
  742. #define PHM_READ_INDIRECT_FIELD(device, port, reg, field) \
  743. PHM_GET_FIELD(cgs_read_ind_register(device, port, ix##reg), \
  744. reg, field)
  745. #define PHM_READ_VFPF_INDIRECT_FIELD(device, port, reg, field) \
  746. PHM_GET_FIELD(cgs_read_ind_register(device, port, ix##reg), \
  747. reg, field)
  748. #define PHM_WRITE_FIELD(device, reg, field, fieldval) \
  749. cgs_write_register(device, mm##reg, PHM_SET_FIELD( \
  750. cgs_read_register(device, mm##reg), reg, field, fieldval))
  751. #define PHM_WRITE_INDIRECT_FIELD(device, port, reg, field, fieldval) \
  752. cgs_write_ind_register(device, port, ix##reg, \
  753. PHM_SET_FIELD(cgs_read_ind_register(device, port, ix##reg), \
  754. reg, field, fieldval))
  755. #define PHM_WRITE_VFPF_INDIRECT_FIELD(device, port, reg, field, fieldval) \
  756. cgs_write_ind_register(device, port, ix##reg, \
  757. PHM_SET_FIELD(cgs_read_ind_register(device, port, ix##reg), \
  758. reg, field, fieldval))
  759. #define PHM_WAIT_INDIRECT_REGISTER_GIVEN_INDEX(hwmgr, port, index, value, mask) \
  760. phm_wait_on_indirect_register(hwmgr, mm##port##_INDEX, index, value, mask)
  761. #define PHM_WAIT_INDIRECT_REGISTER(hwmgr, port, reg, value, mask) \
  762. PHM_WAIT_INDIRECT_REGISTER_GIVEN_INDEX(hwmgr, port, ix##reg, value, mask)
  763. #define PHM_WAIT_INDIRECT_FIELD(hwmgr, port, reg, field, fieldval) \
  764. PHM_WAIT_INDIRECT_REGISTER(hwmgr, port, reg, (fieldval) \
  765. << PHM_FIELD_SHIFT(reg, field), PHM_FIELD_MASK(reg, field))
  766. #endif /* _HWMGR_H_ */