ppatomctrl.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef PP_ATOMVOLTAGECTRL_H
  24. #define PP_ATOMVOLTAGECTRL_H
  25. #include "hwmgr.h"
  26. #define MEM_TYPE_GDDR5 0x50
  27. #define MEM_TYPE_GDDR4 0x40
  28. #define MEM_TYPE_GDDR3 0x30
  29. #define MEM_TYPE_DDR2 0x20
  30. #define MEM_TYPE_GDDR1 0x10
  31. #define MEM_TYPE_DDR3 0xb0
  32. #define MEM_TYPE_MASK 0xF0
  33. /* As returned from PowerConnectorDetectionTable. */
  34. #define PP_ATOM_POWER_BUDGET_DISABLE_OVERDRIVE 0x80
  35. #define PP_ATOM_POWER_BUDGET_SHOW_WARNING 0x40
  36. #define PP_ATOM_POWER_BUDGET_SHOW_WAIVER 0x20
  37. #define PP_ATOM_POWER_POWER_BUDGET_BEHAVIOUR 0x0F
  38. /* New functions for Evergreen and beyond. */
  39. #define PP_ATOMCTRL_MAX_VOLTAGE_ENTRIES 32
  40. struct pp_atomctrl_clock_dividers {
  41. uint32_t pll_post_divider;
  42. uint32_t pll_feedback_divider;
  43. uint32_t pll_ref_divider;
  44. bool enable_post_divider;
  45. };
  46. typedef struct pp_atomctrl_clock_dividers pp_atomctrl_clock_dividers;
  47. union pp_atomctrl_tcipll_fb_divider {
  48. struct {
  49. uint32_t ul_fb_div_frac : 14;
  50. uint32_t ul_fb_div : 12;
  51. uint32_t un_used : 6;
  52. };
  53. uint32_t ul_fb_divider;
  54. };
  55. typedef union pp_atomctrl_tcipll_fb_divider pp_atomctrl_tcipll_fb_divider;
  56. struct pp_atomctrl_clock_dividers_rv730 {
  57. uint32_t pll_post_divider;
  58. pp_atomctrl_tcipll_fb_divider mpll_feedback_divider;
  59. uint32_t pll_ref_divider;
  60. bool enable_post_divider;
  61. bool enable_dithen;
  62. uint32_t vco_mode;
  63. };
  64. typedef struct pp_atomctrl_clock_dividers_rv730 pp_atomctrl_clock_dividers_rv730;
  65. struct pp_atomctrl_clock_dividers_kong {
  66. uint32_t pll_post_divider;
  67. uint32_t real_clock;
  68. };
  69. typedef struct pp_atomctrl_clock_dividers_kong pp_atomctrl_clock_dividers_kong;
  70. struct pp_atomctrl_clock_dividers_ci {
  71. uint32_t pll_post_divider; /* post divider value */
  72. uint32_t real_clock;
  73. pp_atomctrl_tcipll_fb_divider ul_fb_div; /* Output Parameter: PLL FB divider */
  74. uint8_t uc_pll_ref_div; /* Output Parameter: PLL ref divider */
  75. uint8_t uc_pll_post_div; /* Output Parameter: PLL post divider */
  76. uint8_t uc_pll_cntl_flag; /*Output Flags: control flag */
  77. };
  78. typedef struct pp_atomctrl_clock_dividers_ci pp_atomctrl_clock_dividers_ci;
  79. struct pp_atomctrl_clock_dividers_vi {
  80. uint32_t pll_post_divider; /* post divider value */
  81. uint32_t real_clock;
  82. pp_atomctrl_tcipll_fb_divider ul_fb_div; /*Output Parameter: PLL FB divider */
  83. uint8_t uc_pll_ref_div; /*Output Parameter: PLL ref divider */
  84. uint8_t uc_pll_post_div; /*Output Parameter: PLL post divider */
  85. uint8_t uc_pll_cntl_flag; /*Output Flags: control flag */
  86. };
  87. typedef struct pp_atomctrl_clock_dividers_vi pp_atomctrl_clock_dividers_vi;
  88. struct pp_atomctrl_clock_dividers_ai {
  89. u16 usSclk_fcw_frac;
  90. u16 usSclk_fcw_int;
  91. u8 ucSclkPostDiv;
  92. u8 ucSclkVcoMode;
  93. u8 ucSclkPllRange;
  94. u8 ucSscEnable;
  95. u16 usSsc_fcw1_frac;
  96. u16 usSsc_fcw1_int;
  97. u16 usReserved;
  98. u16 usPcc_fcw_int;
  99. u16 usSsc_fcw_slew_frac;
  100. u16 usPcc_fcw_slew_frac;
  101. };
  102. typedef struct pp_atomctrl_clock_dividers_ai pp_atomctrl_clock_dividers_ai;
  103. union pp_atomctrl_s_mpll_fb_divider {
  104. struct {
  105. uint32_t cl_kf : 12;
  106. uint32_t clk_frac : 12;
  107. uint32_t un_used : 8;
  108. };
  109. uint32_t ul_fb_divider;
  110. };
  111. typedef union pp_atomctrl_s_mpll_fb_divider pp_atomctrl_s_mpll_fb_divider;
  112. enum pp_atomctrl_spread_spectrum_mode {
  113. pp_atomctrl_spread_spectrum_mode_down = 0,
  114. pp_atomctrl_spread_spectrum_mode_center
  115. };
  116. typedef enum pp_atomctrl_spread_spectrum_mode pp_atomctrl_spread_spectrum_mode;
  117. struct pp_atomctrl_memory_clock_param {
  118. pp_atomctrl_s_mpll_fb_divider mpll_fb_divider;
  119. uint32_t mpll_post_divider;
  120. uint32_t bw_ctrl;
  121. uint32_t dll_speed;
  122. uint32_t vco_mode;
  123. uint32_t yclk_sel;
  124. uint32_t qdr;
  125. uint32_t half_rate;
  126. };
  127. typedef struct pp_atomctrl_memory_clock_param pp_atomctrl_memory_clock_param;
  128. struct pp_atomctrl_internal_ss_info {
  129. uint32_t speed_spectrum_percentage; /* in 1/100 percentage */
  130. uint32_t speed_spectrum_rate; /* in KHz */
  131. pp_atomctrl_spread_spectrum_mode speed_spectrum_mode;
  132. };
  133. typedef struct pp_atomctrl_internal_ss_info pp_atomctrl_internal_ss_info;
  134. #ifndef NUMBER_OF_M3ARB_PARAMS
  135. #define NUMBER_OF_M3ARB_PARAMS 3
  136. #endif
  137. #ifndef NUMBER_OF_M3ARB_PARAM_SETS
  138. #define NUMBER_OF_M3ARB_PARAM_SETS 10
  139. #endif
  140. struct pp_atomctrl_kong_system_info {
  141. uint32_t ul_bootup_uma_clock; /* in 10kHz unit */
  142. uint16_t us_max_nb_voltage; /* high NB voltage, calculated using current VDDNB (D24F2xDC) and VDDNB offset fuse; */
  143. uint16_t us_min_nb_voltage; /* low NB voltage, calculated using current VDDNB (D24F2xDC) and VDDNB offset fuse; */
  144. uint16_t us_bootup_nb_voltage; /* boot up NB voltage */
  145. uint8_t uc_htc_tmp_lmt; /* bit [22:16] of D24F3x64 Hardware Thermal Control (HTC) Register, may not be needed, TBD */
  146. uint8_t uc_tj_offset; /* bit [28:22] of D24F3xE4 Thermtrip Status Register,may not be needed, TBD */
  147. /* 0: default 1: uvd 2: fs-3d */
  148. uint32_t ul_csr_m3_srb_cntl[NUMBER_OF_M3ARB_PARAM_SETS][NUMBER_OF_M3ARB_PARAMS];/* arrays with values for CSR M3 arbiter for default */
  149. };
  150. typedef struct pp_atomctrl_kong_system_info pp_atomctrl_kong_system_info;
  151. struct pp_atomctrl_memory_info {
  152. uint8_t memory_vendor;
  153. uint8_t memory_type;
  154. };
  155. typedef struct pp_atomctrl_memory_info pp_atomctrl_memory_info;
  156. #define MAX_AC_TIMING_ENTRIES 16
  157. struct pp_atomctrl_memory_clock_range_table {
  158. uint8_t num_entries;
  159. uint8_t rsv[3];
  160. uint32_t mclk[MAX_AC_TIMING_ENTRIES];
  161. };
  162. typedef struct pp_atomctrl_memory_clock_range_table pp_atomctrl_memory_clock_range_table;
  163. struct pp_atomctrl_voltage_table_entry {
  164. uint16_t value;
  165. uint32_t smio_low;
  166. };
  167. typedef struct pp_atomctrl_voltage_table_entry pp_atomctrl_voltage_table_entry;
  168. struct pp_atomctrl_voltage_table {
  169. uint32_t count;
  170. uint32_t mask_low;
  171. uint32_t phase_delay; /* Used for ATOM_GPIO_VOLTAGE_OBJECT_V3 and later */
  172. pp_atomctrl_voltage_table_entry entries[PP_ATOMCTRL_MAX_VOLTAGE_ENTRIES];
  173. };
  174. typedef struct pp_atomctrl_voltage_table pp_atomctrl_voltage_table;
  175. #define VBIOS_MC_REGISTER_ARRAY_SIZE 32
  176. #define VBIOS_MAX_AC_TIMING_ENTRIES 20
  177. struct pp_atomctrl_mc_reg_entry {
  178. uint32_t mclk_max;
  179. uint32_t mc_data[VBIOS_MC_REGISTER_ARRAY_SIZE];
  180. };
  181. typedef struct pp_atomctrl_mc_reg_entry pp_atomctrl_mc_reg_entry;
  182. struct pp_atomctrl_mc_register_address {
  183. uint16_t s1;
  184. uint8_t uc_pre_reg_data;
  185. };
  186. typedef struct pp_atomctrl_mc_register_address pp_atomctrl_mc_register_address;
  187. #define MAX_SCLK_RANGE 8
  188. struct pp_atom_ctrl_sclk_range_table_entry{
  189. uint8_t ucVco_setting;
  190. uint8_t ucPostdiv;
  191. uint16_t usFcw_pcc;
  192. uint16_t usFcw_trans_upper;
  193. uint16_t usRcw_trans_lower;
  194. };
  195. struct pp_atom_ctrl_sclk_range_table{
  196. struct pp_atom_ctrl_sclk_range_table_entry entry[MAX_SCLK_RANGE];
  197. };
  198. struct pp_atomctrl_mc_reg_table {
  199. uint8_t last; /* number of registers */
  200. uint8_t num_entries; /* number of AC timing entries */
  201. pp_atomctrl_mc_reg_entry mc_reg_table_entry[VBIOS_MAX_AC_TIMING_ENTRIES];
  202. pp_atomctrl_mc_register_address mc_reg_address[VBIOS_MC_REGISTER_ARRAY_SIZE];
  203. };
  204. typedef struct pp_atomctrl_mc_reg_table pp_atomctrl_mc_reg_table;
  205. struct pp_atomctrl_gpio_pin_assignment {
  206. uint16_t us_gpio_pin_aindex;
  207. uint8_t uc_gpio_pin_bit_shift;
  208. };
  209. typedef struct pp_atomctrl_gpio_pin_assignment pp_atomctrl_gpio_pin_assignment;
  210. struct pp_atom_ctrl__avfs_parameters {
  211. uint32_t ulAVFS_meanNsigma_Acontant0;
  212. uint32_t ulAVFS_meanNsigma_Acontant1;
  213. uint32_t ulAVFS_meanNsigma_Acontant2;
  214. uint16_t usAVFS_meanNsigma_DC_tol_sigma;
  215. uint16_t usAVFS_meanNsigma_Platform_mean;
  216. uint16_t usAVFS_meanNsigma_Platform_sigma;
  217. uint32_t ulGB_VDROOP_TABLE_CKSOFF_a0;
  218. uint32_t ulGB_VDROOP_TABLE_CKSOFF_a1;
  219. uint32_t ulGB_VDROOP_TABLE_CKSOFF_a2;
  220. uint32_t ulGB_VDROOP_TABLE_CKSON_a0;
  221. uint32_t ulGB_VDROOP_TABLE_CKSON_a1;
  222. uint32_t ulGB_VDROOP_TABLE_CKSON_a2;
  223. uint32_t ulAVFSGB_FUSE_TABLE_CKSOFF_m1;
  224. uint16_t usAVFSGB_FUSE_TABLE_CKSOFF_m2;
  225. uint32_t ulAVFSGB_FUSE_TABLE_CKSOFF_b;
  226. uint32_t ulAVFSGB_FUSE_TABLE_CKSON_m1;
  227. uint16_t usAVFSGB_FUSE_TABLE_CKSON_m2;
  228. uint32_t ulAVFSGB_FUSE_TABLE_CKSON_b;
  229. uint16_t usMaxVoltage_0_25mv;
  230. uint8_t ucEnableGB_VDROOP_TABLE_CKSOFF;
  231. uint8_t ucEnableGB_VDROOP_TABLE_CKSON;
  232. uint8_t ucEnableGB_FUSE_TABLE_CKSOFF;
  233. uint8_t ucEnableGB_FUSE_TABLE_CKSON;
  234. uint16_t usPSM_Age_ComFactor;
  235. uint8_t ucEnableApplyAVFS_CKS_OFF_Voltage;
  236. uint8_t ucReserved;
  237. };
  238. extern bool atomctrl_get_pp_assign_pin(struct pp_hwmgr *hwmgr, const uint32_t pinId, pp_atomctrl_gpio_pin_assignment *gpio_pin_assignment);
  239. extern int atomctrl_get_voltage_evv_on_sclk(struct pp_hwmgr *hwmgr, uint8_t voltage_type, uint32_t sclk, uint16_t virtual_voltage_Id, uint16_t *voltage);
  240. extern int atomctrl_get_voltage_evv(struct pp_hwmgr *hwmgr, uint16_t virtual_voltage_id, uint16_t *voltage);
  241. extern uint32_t atomctrl_get_mpll_reference_clock(struct pp_hwmgr *hwmgr);
  242. extern int atomctrl_get_memory_clock_spread_spectrum(struct pp_hwmgr *hwmgr, const uint32_t memory_clock, pp_atomctrl_internal_ss_info *ssInfo);
  243. extern int atomctrl_get_engine_clock_spread_spectrum(struct pp_hwmgr *hwmgr, const uint32_t engine_clock, pp_atomctrl_internal_ss_info *ssInfo);
  244. extern int atomctrl_initialize_mc_reg_table(struct pp_hwmgr *hwmgr, uint8_t module_index, pp_atomctrl_mc_reg_table *table);
  245. extern int atomctrl_set_engine_dram_timings_rv770(struct pp_hwmgr *hwmgr, uint32_t engine_clock, uint32_t memory_clock);
  246. extern uint32_t atomctrl_get_reference_clock(struct pp_hwmgr *hwmgr);
  247. extern int atomctrl_get_memory_pll_dividers_si(struct pp_hwmgr *hwmgr, uint32_t clock_value, pp_atomctrl_memory_clock_param *mpll_param, bool strobe_mode);
  248. extern int atomctrl_get_engine_pll_dividers_vi(struct pp_hwmgr *hwmgr, uint32_t clock_value, pp_atomctrl_clock_dividers_vi *dividers);
  249. extern int atomctrl_get_dfs_pll_dividers_vi(struct pp_hwmgr *hwmgr, uint32_t clock_value, pp_atomctrl_clock_dividers_vi *dividers);
  250. extern bool atomctrl_is_voltage_controled_by_gpio_v3(struct pp_hwmgr *hwmgr, uint8_t voltage_type, uint8_t voltage_mode);
  251. extern int atomctrl_get_voltage_table_v3(struct pp_hwmgr *hwmgr, uint8_t voltage_type, uint8_t voltage_mode, pp_atomctrl_voltage_table *voltage_table);
  252. extern int atomctrl_get_memory_pll_dividers_vi(struct pp_hwmgr *hwmgr,
  253. uint32_t clock_value, pp_atomctrl_memory_clock_param *mpll_param);
  254. extern int atomctrl_get_engine_pll_dividers_kong(struct pp_hwmgr *hwmgr,
  255. uint32_t clock_value,
  256. pp_atomctrl_clock_dividers_kong *dividers);
  257. extern int atomctrl_read_efuse(void *device, uint16_t start_index,
  258. uint16_t end_index, uint32_t mask, uint32_t *efuse);
  259. extern int atomctrl_calculate_voltage_evv_on_sclk(struct pp_hwmgr *hwmgr, uint8_t voltage_type,
  260. uint32_t sclk, uint16_t virtual_voltage_Id, uint16_t *voltage, uint16_t dpm_level, bool debug);
  261. extern int atomctrl_get_engine_pll_dividers_ai(struct pp_hwmgr *hwmgr, uint32_t clock_value, pp_atomctrl_clock_dividers_ai *dividers);
  262. extern int atomctrl_set_ac_timing_ai(struct pp_hwmgr *hwmgr, uint32_t memory_clock,
  263. uint8_t level);
  264. extern int atomctrl_get_voltage_evv_on_sclk_ai(struct pp_hwmgr *hwmgr, uint8_t voltage_type,
  265. uint32_t sclk, uint16_t virtual_voltage_Id, uint32_t *voltage);
  266. extern int atomctrl_get_smc_sclk_range_table(struct pp_hwmgr *hwmgr, struct pp_atom_ctrl_sclk_range_table *table);
  267. extern int atomctrl_get_avfs_information(struct pp_hwmgr *hwmgr, struct pp_atom_ctrl__avfs_parameters *param);
  268. extern int atomctrl_get_svi2_info(struct pp_hwmgr *hwmgr, uint8_t voltage_type,
  269. uint8_t *svd_gpio_id, uint8_t *svc_gpio_id,
  270. uint16_t *load_line);
  271. #endif