gmc_v9_0.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "amdgpu.h"
  25. #include "gmc_v9_0.h"
  26. #include "vega10/soc15ip.h"
  27. #include "vega10/HDP/hdp_4_0_offset.h"
  28. #include "vega10/HDP/hdp_4_0_sh_mask.h"
  29. #include "vega10/GC/gc_9_0_sh_mask.h"
  30. #include "vega10/vega10_enum.h"
  31. #include "soc15_common.h"
  32. #include "nbio_v6_1.h"
  33. #include "gfxhub_v1_0.h"
  34. #include "mmhub_v1_0.h"
  35. #define mmDF_CS_AON0_DramBaseAddress0 0x0044
  36. #define mmDF_CS_AON0_DramBaseAddress0_BASE_IDX 0
  37. //DF_CS_AON0_DramBaseAddress0
  38. #define DF_CS_AON0_DramBaseAddress0__AddrRngVal__SHIFT 0x0
  39. #define DF_CS_AON0_DramBaseAddress0__LgcyMmioHoleEn__SHIFT 0x1
  40. #define DF_CS_AON0_DramBaseAddress0__IntLvNumChan__SHIFT 0x4
  41. #define DF_CS_AON0_DramBaseAddress0__IntLvAddrSel__SHIFT 0x8
  42. #define DF_CS_AON0_DramBaseAddress0__DramBaseAddr__SHIFT 0xc
  43. #define DF_CS_AON0_DramBaseAddress0__AddrRngVal_MASK 0x00000001L
  44. #define DF_CS_AON0_DramBaseAddress0__LgcyMmioHoleEn_MASK 0x00000002L
  45. #define DF_CS_AON0_DramBaseAddress0__IntLvNumChan_MASK 0x000000F0L
  46. #define DF_CS_AON0_DramBaseAddress0__IntLvAddrSel_MASK 0x00000700L
  47. #define DF_CS_AON0_DramBaseAddress0__DramBaseAddr_MASK 0xFFFFF000L
  48. /* XXX Move this macro to VEGA10 header file, which is like vid.h for VI.*/
  49. #define AMDGPU_NUM_OF_VMIDS 8
  50. static const u32 golden_settings_vega10_hdp[] =
  51. {
  52. 0xf64, 0x0fffffff, 0x00000000,
  53. 0xf65, 0x0fffffff, 0x00000000,
  54. 0xf66, 0x0fffffff, 0x00000000,
  55. 0xf67, 0x0fffffff, 0x00000000,
  56. 0xf68, 0x0fffffff, 0x00000000,
  57. 0xf6a, 0x0fffffff, 0x00000000,
  58. 0xf6b, 0x0fffffff, 0x00000000,
  59. 0xf6c, 0x0fffffff, 0x00000000,
  60. 0xf6d, 0x0fffffff, 0x00000000,
  61. 0xf6e, 0x0fffffff, 0x00000000,
  62. };
  63. static int gmc_v9_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  64. struct amdgpu_irq_src *src,
  65. unsigned type,
  66. enum amdgpu_interrupt_state state)
  67. {
  68. struct amdgpu_vmhub *hub;
  69. u32 tmp, reg, bits, i;
  70. bits = VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  71. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  72. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  73. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  74. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  75. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  76. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK;
  77. switch (state) {
  78. case AMDGPU_IRQ_STATE_DISABLE:
  79. /* MM HUB */
  80. hub = &adev->vmhub[AMDGPU_MMHUB];
  81. for (i = 0; i< 16; i++) {
  82. reg = hub->vm_context0_cntl + i;
  83. tmp = RREG32(reg);
  84. tmp &= ~bits;
  85. WREG32(reg, tmp);
  86. }
  87. /* GFX HUB */
  88. hub = &adev->vmhub[AMDGPU_GFXHUB];
  89. for (i = 0; i < 16; i++) {
  90. reg = hub->vm_context0_cntl + i;
  91. tmp = RREG32(reg);
  92. tmp &= ~bits;
  93. WREG32(reg, tmp);
  94. }
  95. break;
  96. case AMDGPU_IRQ_STATE_ENABLE:
  97. /* MM HUB */
  98. hub = &adev->vmhub[AMDGPU_MMHUB];
  99. for (i = 0; i< 16; i++) {
  100. reg = hub->vm_context0_cntl + i;
  101. tmp = RREG32(reg);
  102. tmp |= bits;
  103. WREG32(reg, tmp);
  104. }
  105. /* GFX HUB */
  106. hub = &adev->vmhub[AMDGPU_GFXHUB];
  107. for (i = 0; i < 16; i++) {
  108. reg = hub->vm_context0_cntl + i;
  109. tmp = RREG32(reg);
  110. tmp |= bits;
  111. WREG32(reg, tmp);
  112. }
  113. break;
  114. default:
  115. break;
  116. }
  117. return 0;
  118. }
  119. static int gmc_v9_0_process_interrupt(struct amdgpu_device *adev,
  120. struct amdgpu_irq_src *source,
  121. struct amdgpu_iv_entry *entry)
  122. {
  123. struct amdgpu_vmhub *hub = &adev->vmhub[entry->vm_id_src];
  124. uint32_t status = 0;
  125. u64 addr;
  126. addr = (u64)entry->src_data[0] << 12;
  127. addr |= ((u64)entry->src_data[1] & 0xf) << 44;
  128. if (!amdgpu_sriov_vf(adev)) {
  129. status = RREG32(hub->vm_l2_pro_fault_status);
  130. WREG32_P(hub->vm_l2_pro_fault_cntl, 1, ~1);
  131. }
  132. if (printk_ratelimit()) {
  133. dev_err(adev->dev,
  134. "[%s] VMC page fault (src_id:%u ring:%u vm_id:%u pas_id:%u)\n",
  135. entry->vm_id_src ? "mmhub" : "gfxhub",
  136. entry->src_id, entry->ring_id, entry->vm_id,
  137. entry->pas_id);
  138. dev_err(adev->dev, " at page 0x%016llx from %d\n",
  139. addr, entry->client_id);
  140. if (!amdgpu_sriov_vf(adev))
  141. dev_err(adev->dev,
  142. "VM_L2_PROTECTION_FAULT_STATUS:0x%08X\n",
  143. status);
  144. }
  145. return 0;
  146. }
  147. static const struct amdgpu_irq_src_funcs gmc_v9_0_irq_funcs = {
  148. .set = gmc_v9_0_vm_fault_interrupt_state,
  149. .process = gmc_v9_0_process_interrupt,
  150. };
  151. static void gmc_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  152. {
  153. adev->mc.vm_fault.num_types = 1;
  154. adev->mc.vm_fault.funcs = &gmc_v9_0_irq_funcs;
  155. }
  156. static uint32_t gmc_v9_0_get_invalidate_req(unsigned int vm_id)
  157. {
  158. u32 req = 0;
  159. /* invalidate using legacy mode on vm_id*/
  160. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ,
  161. PER_VMID_INVALIDATE_REQ, 1 << vm_id);
  162. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, FLUSH_TYPE, 0);
  163. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PTES, 1);
  164. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE0, 1);
  165. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE1, 1);
  166. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE2, 1);
  167. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L1_PTES, 1);
  168. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ,
  169. CLEAR_PROTECTION_FAULT_STATUS_ADDR, 0);
  170. return req;
  171. }
  172. /*
  173. * GART
  174. * VMID 0 is the physical GPU addresses as used by the kernel.
  175. * VMIDs 1-15 are used for userspace clients and are handled
  176. * by the amdgpu vm/hsa code.
  177. */
  178. /**
  179. * gmc_v9_0_gart_flush_gpu_tlb - gart tlb flush callback
  180. *
  181. * @adev: amdgpu_device pointer
  182. * @vmid: vm instance to flush
  183. *
  184. * Flush the TLB for the requested page table.
  185. */
  186. static void gmc_v9_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  187. uint32_t vmid)
  188. {
  189. /* Use register 17 for GART */
  190. const unsigned eng = 17;
  191. unsigned i, j;
  192. /* flush hdp cache */
  193. nbio_v6_1_hdp_flush(adev);
  194. spin_lock(&adev->mc.invalidate_lock);
  195. for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
  196. struct amdgpu_vmhub *hub = &adev->vmhub[i];
  197. u32 tmp = gmc_v9_0_get_invalidate_req(vmid);
  198. WREG32_NO_KIQ(hub->vm_inv_eng0_req + eng, tmp);
  199. /* Busy wait for ACK.*/
  200. for (j = 0; j < 100; j++) {
  201. tmp = RREG32_NO_KIQ(hub->vm_inv_eng0_ack + eng);
  202. tmp &= 1 << vmid;
  203. if (tmp)
  204. break;
  205. cpu_relax();
  206. }
  207. if (j < 100)
  208. continue;
  209. /* Wait for ACK with a delay.*/
  210. for (j = 0; j < adev->usec_timeout; j++) {
  211. tmp = RREG32_NO_KIQ(hub->vm_inv_eng0_ack + eng);
  212. tmp &= 1 << vmid;
  213. if (tmp)
  214. break;
  215. udelay(1);
  216. }
  217. if (j < adev->usec_timeout)
  218. continue;
  219. DRM_ERROR("Timeout waiting for VM flush ACK!\n");
  220. }
  221. spin_unlock(&adev->mc.invalidate_lock);
  222. }
  223. /**
  224. * gmc_v9_0_gart_set_pte_pde - update the page tables using MMIO
  225. *
  226. * @adev: amdgpu_device pointer
  227. * @cpu_pt_addr: cpu address of the page table
  228. * @gpu_page_idx: entry in the page table to update
  229. * @addr: dst addr to write into pte/pde
  230. * @flags: access flags
  231. *
  232. * Update the page tables using the CPU.
  233. */
  234. static int gmc_v9_0_gart_set_pte_pde(struct amdgpu_device *adev,
  235. void *cpu_pt_addr,
  236. uint32_t gpu_page_idx,
  237. uint64_t addr,
  238. uint64_t flags)
  239. {
  240. void __iomem *ptr = (void *)cpu_pt_addr;
  241. uint64_t value;
  242. /*
  243. * PTE format on VEGA 10:
  244. * 63:59 reserved
  245. * 58:57 mtype
  246. * 56 F
  247. * 55 L
  248. * 54 P
  249. * 53 SW
  250. * 52 T
  251. * 50:48 reserved
  252. * 47:12 4k physical page base address
  253. * 11:7 fragment
  254. * 6 write
  255. * 5 read
  256. * 4 exe
  257. * 3 Z
  258. * 2 snooped
  259. * 1 system
  260. * 0 valid
  261. *
  262. * PDE format on VEGA 10:
  263. * 63:59 block fragment size
  264. * 58:55 reserved
  265. * 54 P
  266. * 53:48 reserved
  267. * 47:6 physical base address of PD or PTE
  268. * 5:3 reserved
  269. * 2 C
  270. * 1 system
  271. * 0 valid
  272. */
  273. /*
  274. * The following is for PTE only. GART does not have PDEs.
  275. */
  276. value = addr & 0x0000FFFFFFFFF000ULL;
  277. value |= flags;
  278. writeq(value, ptr + (gpu_page_idx * 8));
  279. return 0;
  280. }
  281. static uint64_t gmc_v9_0_get_vm_pte_flags(struct amdgpu_device *adev,
  282. uint32_t flags)
  283. {
  284. uint64_t pte_flag = 0;
  285. if (flags & AMDGPU_VM_PAGE_EXECUTABLE)
  286. pte_flag |= AMDGPU_PTE_EXECUTABLE;
  287. if (flags & AMDGPU_VM_PAGE_READABLE)
  288. pte_flag |= AMDGPU_PTE_READABLE;
  289. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  290. pte_flag |= AMDGPU_PTE_WRITEABLE;
  291. switch (flags & AMDGPU_VM_MTYPE_MASK) {
  292. case AMDGPU_VM_MTYPE_DEFAULT:
  293. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_NC);
  294. break;
  295. case AMDGPU_VM_MTYPE_NC:
  296. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_NC);
  297. break;
  298. case AMDGPU_VM_MTYPE_WC:
  299. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_WC);
  300. break;
  301. case AMDGPU_VM_MTYPE_CC:
  302. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_CC);
  303. break;
  304. case AMDGPU_VM_MTYPE_UC:
  305. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_UC);
  306. break;
  307. default:
  308. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_NC);
  309. break;
  310. }
  311. if (flags & AMDGPU_VM_PAGE_PRT)
  312. pte_flag |= AMDGPU_PTE_PRT;
  313. return pte_flag;
  314. }
  315. static u64 gmc_v9_0_adjust_mc_addr(struct amdgpu_device *adev, u64 mc_addr)
  316. {
  317. return adev->vm_manager.vram_base_offset + mc_addr - adev->mc.vram_start;
  318. }
  319. static const struct amdgpu_gart_funcs gmc_v9_0_gart_funcs = {
  320. .flush_gpu_tlb = gmc_v9_0_gart_flush_gpu_tlb,
  321. .set_pte_pde = gmc_v9_0_gart_set_pte_pde,
  322. .get_vm_pte_flags = gmc_v9_0_get_vm_pte_flags,
  323. .adjust_mc_addr = gmc_v9_0_adjust_mc_addr,
  324. .get_invalidate_req = gmc_v9_0_get_invalidate_req,
  325. };
  326. static void gmc_v9_0_set_gart_funcs(struct amdgpu_device *adev)
  327. {
  328. if (adev->gart.gart_funcs == NULL)
  329. adev->gart.gart_funcs = &gmc_v9_0_gart_funcs;
  330. }
  331. static int gmc_v9_0_early_init(void *handle)
  332. {
  333. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  334. gmc_v9_0_set_gart_funcs(adev);
  335. gmc_v9_0_set_irq_funcs(adev);
  336. return 0;
  337. }
  338. static int gmc_v9_0_late_init(void *handle)
  339. {
  340. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  341. unsigned vm_inv_eng[AMDGPU_MAX_VMHUBS] = { 3, 3 };
  342. unsigned i;
  343. for(i = 0; i < adev->num_rings; ++i) {
  344. struct amdgpu_ring *ring = adev->rings[i];
  345. unsigned vmhub = ring->funcs->vmhub;
  346. ring->vm_inv_eng = vm_inv_eng[vmhub]++;
  347. dev_info(adev->dev, "ring %u(%s) uses VM inv eng %u on hub %u\n",
  348. ring->idx, ring->name, ring->vm_inv_eng,
  349. ring->funcs->vmhub);
  350. }
  351. /* Engine 17 is used for GART flushes */
  352. for(i = 0; i < AMDGPU_MAX_VMHUBS; ++i)
  353. BUG_ON(vm_inv_eng[i] > 17);
  354. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  355. }
  356. static void gmc_v9_0_vram_gtt_location(struct amdgpu_device *adev,
  357. struct amdgpu_mc *mc)
  358. {
  359. u64 base = 0;
  360. if (!amdgpu_sriov_vf(adev))
  361. base = mmhub_v1_0_get_fb_location(adev);
  362. amdgpu_vram_location(adev, &adev->mc, base);
  363. adev->mc.gtt_base_align = 0;
  364. amdgpu_gtt_location(adev, mc);
  365. }
  366. /**
  367. * gmc_v9_0_mc_init - initialize the memory controller driver params
  368. *
  369. * @adev: amdgpu_device pointer
  370. *
  371. * Look up the amount of vram, vram width, and decide how to place
  372. * vram and gart within the GPU's physical address space.
  373. * Returns 0 for success.
  374. */
  375. static int gmc_v9_0_mc_init(struct amdgpu_device *adev)
  376. {
  377. u32 tmp;
  378. int chansize, numchan;
  379. /* hbm memory channel size */
  380. chansize = 128;
  381. tmp = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_CS_AON0_DramBaseAddress0));
  382. tmp &= DF_CS_AON0_DramBaseAddress0__IntLvNumChan_MASK;
  383. tmp >>= DF_CS_AON0_DramBaseAddress0__IntLvNumChan__SHIFT;
  384. switch (tmp) {
  385. case 0:
  386. default:
  387. numchan = 1;
  388. break;
  389. case 1:
  390. numchan = 2;
  391. break;
  392. case 2:
  393. numchan = 0;
  394. break;
  395. case 3:
  396. numchan = 4;
  397. break;
  398. case 4:
  399. numchan = 0;
  400. break;
  401. case 5:
  402. numchan = 8;
  403. break;
  404. case 6:
  405. numchan = 0;
  406. break;
  407. case 7:
  408. numchan = 16;
  409. break;
  410. case 8:
  411. numchan = 2;
  412. break;
  413. }
  414. adev->mc.vram_width = numchan * chansize;
  415. /* Could aper size report 0 ? */
  416. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  417. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  418. /* size in MB on si */
  419. adev->mc.mc_vram_size =
  420. nbio_v6_1_get_memsize(adev) * 1024ULL * 1024ULL;
  421. adev->mc.real_vram_size = adev->mc.mc_vram_size;
  422. adev->mc.visible_vram_size = adev->mc.aper_size;
  423. /* In case the PCI BAR is larger than the actual amount of vram */
  424. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  425. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  426. /* unless the user had overridden it, set the gart
  427. * size equal to the 1024 or vram, whichever is larger.
  428. */
  429. if (amdgpu_gart_size == -1)
  430. adev->mc.gtt_size = max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
  431. adev->mc.mc_vram_size);
  432. else
  433. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  434. gmc_v9_0_vram_gtt_location(adev, &adev->mc);
  435. return 0;
  436. }
  437. static int gmc_v9_0_gart_init(struct amdgpu_device *adev)
  438. {
  439. int r;
  440. if (adev->gart.robj) {
  441. WARN(1, "VEGA10 PCIE GART already initialized\n");
  442. return 0;
  443. }
  444. /* Initialize common gart structure */
  445. r = amdgpu_gart_init(adev);
  446. if (r)
  447. return r;
  448. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  449. adev->gart.gart_pte_flags = AMDGPU_PTE_MTYPE(MTYPE_UC) |
  450. AMDGPU_PTE_EXECUTABLE;
  451. return amdgpu_gart_table_vram_alloc(adev);
  452. }
  453. /*
  454. * vm
  455. * VMID 0 is the physical GPU addresses as used by the kernel.
  456. * VMIDs 1-15 are used for userspace clients and are handled
  457. * by the amdgpu vm/hsa code.
  458. */
  459. /**
  460. * gmc_v9_0_vm_init - vm init callback
  461. *
  462. * @adev: amdgpu_device pointer
  463. *
  464. * Inits vega10 specific vm parameters (number of VMs, base of vram for
  465. * VMIDs 1-15) (vega10).
  466. * Returns 0 for success.
  467. */
  468. static int gmc_v9_0_vm_init(struct amdgpu_device *adev)
  469. {
  470. /*
  471. * number of VMs
  472. * VMID 0 is reserved for System
  473. * amdgpu graphics/compute will use VMIDs 1-7
  474. * amdkfd will use VMIDs 8-15
  475. */
  476. adev->vm_manager.id_mgr[AMDGPU_GFXHUB].num_ids = AMDGPU_NUM_OF_VMIDS;
  477. adev->vm_manager.id_mgr[AMDGPU_MMHUB].num_ids = AMDGPU_NUM_OF_VMIDS;
  478. /* TODO: fix num_level for APU when updating vm size and block size */
  479. if (adev->flags & AMD_IS_APU)
  480. adev->vm_manager.num_level = 1;
  481. else
  482. adev->vm_manager.num_level = 3;
  483. amdgpu_vm_manager_init(adev);
  484. /* base offset of vram pages */
  485. /*XXX This value is not zero for APU*/
  486. adev->vm_manager.vram_base_offset = 0;
  487. return 0;
  488. }
  489. /**
  490. * gmc_v9_0_vm_fini - vm fini callback
  491. *
  492. * @adev: amdgpu_device pointer
  493. *
  494. * Tear down any asic specific VM setup.
  495. */
  496. static void gmc_v9_0_vm_fini(struct amdgpu_device *adev)
  497. {
  498. return;
  499. }
  500. static int gmc_v9_0_sw_init(void *handle)
  501. {
  502. int r;
  503. int dma_bits;
  504. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  505. spin_lock_init(&adev->mc.invalidate_lock);
  506. if (adev->flags & AMD_IS_APU) {
  507. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  508. amdgpu_vm_adjust_size(adev, 64);
  509. } else {
  510. /* XXX Don't know how to get VRAM type yet. */
  511. adev->mc.vram_type = AMDGPU_VRAM_TYPE_HBM;
  512. /*
  513. * To fulfill 4-level page support,
  514. * vm size is 256TB (48bit), maximum size of Vega10,
  515. * block size 512 (9bit)
  516. */
  517. adev->vm_manager.vm_size = 1U << 18;
  518. adev->vm_manager.block_size = 9;
  519. DRM_INFO("vm size is %llu GB, block size is %u-bit\n",
  520. adev->vm_manager.vm_size,
  521. adev->vm_manager.block_size);
  522. }
  523. /* This interrupt is VMC page fault.*/
  524. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_VMC, 0,
  525. &adev->mc.vm_fault);
  526. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_UTCL2, 0,
  527. &adev->mc.vm_fault);
  528. if (r)
  529. return r;
  530. adev->vm_manager.max_pfn = adev->vm_manager.vm_size << 18;
  531. /* Set the internal MC address mask
  532. * This is the max address of the GPU's
  533. * internal address space.
  534. */
  535. adev->mc.mc_mask = 0xffffffffffffULL; /* 48 bit MC */
  536. /* set DMA mask + need_dma32 flags.
  537. * PCIE - can handle 44-bits.
  538. * IGP - can handle 44-bits
  539. * PCI - dma32 for legacy pci gart, 44 bits on vega10
  540. */
  541. adev->need_dma32 = false;
  542. dma_bits = adev->need_dma32 ? 32 : 44;
  543. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  544. if (r) {
  545. adev->need_dma32 = true;
  546. dma_bits = 32;
  547. printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
  548. }
  549. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  550. if (r) {
  551. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  552. printk(KERN_WARNING "amdgpu: No coherent DMA available.\n");
  553. }
  554. r = gmc_v9_0_mc_init(adev);
  555. if (r)
  556. return r;
  557. /* Memory manager */
  558. r = amdgpu_bo_init(adev);
  559. if (r)
  560. return r;
  561. r = gmc_v9_0_gart_init(adev);
  562. if (r)
  563. return r;
  564. if (!adev->vm_manager.enabled) {
  565. r = gmc_v9_0_vm_init(adev);
  566. if (r) {
  567. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  568. return r;
  569. }
  570. adev->vm_manager.enabled = true;
  571. }
  572. return r;
  573. }
  574. /**
  575. * gmc_v8_0_gart_fini - vm fini callback
  576. *
  577. * @adev: amdgpu_device pointer
  578. *
  579. * Tears down the driver GART/VM setup (CIK).
  580. */
  581. static void gmc_v9_0_gart_fini(struct amdgpu_device *adev)
  582. {
  583. amdgpu_gart_table_vram_free(adev);
  584. amdgpu_gart_fini(adev);
  585. }
  586. static int gmc_v9_0_sw_fini(void *handle)
  587. {
  588. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  589. if (adev->vm_manager.enabled) {
  590. amdgpu_vm_manager_fini(adev);
  591. gmc_v9_0_vm_fini(adev);
  592. adev->vm_manager.enabled = false;
  593. }
  594. gmc_v9_0_gart_fini(adev);
  595. amdgpu_gem_force_release(adev);
  596. amdgpu_bo_fini(adev);
  597. return 0;
  598. }
  599. static void gmc_v9_0_init_golden_registers(struct amdgpu_device *adev)
  600. {
  601. switch (adev->asic_type) {
  602. case CHIP_VEGA10:
  603. break;
  604. default:
  605. break;
  606. }
  607. }
  608. /**
  609. * gmc_v9_0_gart_enable - gart enable
  610. *
  611. * @adev: amdgpu_device pointer
  612. */
  613. static int gmc_v9_0_gart_enable(struct amdgpu_device *adev)
  614. {
  615. int r;
  616. bool value;
  617. u32 tmp;
  618. amdgpu_program_register_sequence(adev,
  619. golden_settings_vega10_hdp,
  620. (const u32)ARRAY_SIZE(golden_settings_vega10_hdp));
  621. if (adev->gart.robj == NULL) {
  622. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  623. return -EINVAL;
  624. }
  625. r = amdgpu_gart_table_vram_pin(adev);
  626. if (r)
  627. return r;
  628. /* After HDP is initialized, flush HDP.*/
  629. nbio_v6_1_hdp_flush(adev);
  630. r = gfxhub_v1_0_gart_enable(adev);
  631. if (r)
  632. return r;
  633. r = mmhub_v1_0_gart_enable(adev);
  634. if (r)
  635. return r;
  636. tmp = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MISC_CNTL));
  637. tmp |= HDP_MISC_CNTL__FLUSH_INVALIDATE_CACHE_MASK;
  638. WREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MISC_CNTL), tmp);
  639. tmp = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_HOST_PATH_CNTL));
  640. WREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_HOST_PATH_CNTL), tmp);
  641. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  642. value = false;
  643. else
  644. value = true;
  645. gfxhub_v1_0_set_fault_enable_default(adev, value);
  646. mmhub_v1_0_set_fault_enable_default(adev, value);
  647. gmc_v9_0_gart_flush_gpu_tlb(adev, 0);
  648. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  649. (unsigned)(adev->mc.gtt_size >> 20),
  650. (unsigned long long)adev->gart.table_addr);
  651. adev->gart.ready = true;
  652. return 0;
  653. }
  654. static int gmc_v9_0_hw_init(void *handle)
  655. {
  656. int r;
  657. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  658. /* The sequence of these two function calls matters.*/
  659. gmc_v9_0_init_golden_registers(adev);
  660. r = gmc_v9_0_gart_enable(adev);
  661. return r;
  662. }
  663. /**
  664. * gmc_v9_0_gart_disable - gart disable
  665. *
  666. * @adev: amdgpu_device pointer
  667. *
  668. * This disables all VM page table.
  669. */
  670. static void gmc_v9_0_gart_disable(struct amdgpu_device *adev)
  671. {
  672. gfxhub_v1_0_gart_disable(adev);
  673. mmhub_v1_0_gart_disable(adev);
  674. amdgpu_gart_table_vram_unpin(adev);
  675. }
  676. static int gmc_v9_0_hw_fini(void *handle)
  677. {
  678. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  679. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  680. gmc_v9_0_gart_disable(adev);
  681. return 0;
  682. }
  683. static int gmc_v9_0_suspend(void *handle)
  684. {
  685. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  686. gmc_v9_0_hw_fini(adev);
  687. return 0;
  688. }
  689. static int gmc_v9_0_resume(void *handle)
  690. {
  691. int r;
  692. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  693. r = gmc_v9_0_hw_init(adev);
  694. if (r)
  695. return r;
  696. amdgpu_vm_reset_all_ids(adev);
  697. return 0;
  698. }
  699. static bool gmc_v9_0_is_idle(void *handle)
  700. {
  701. /* MC is always ready in GMC v9.*/
  702. return true;
  703. }
  704. static int gmc_v9_0_wait_for_idle(void *handle)
  705. {
  706. /* There is no need to wait for MC idle in GMC v9.*/
  707. return 0;
  708. }
  709. static int gmc_v9_0_soft_reset(void *handle)
  710. {
  711. /* XXX for emulation.*/
  712. return 0;
  713. }
  714. static int gmc_v9_0_set_clockgating_state(void *handle,
  715. enum amd_clockgating_state state)
  716. {
  717. return 0;
  718. }
  719. static int gmc_v9_0_set_powergating_state(void *handle,
  720. enum amd_powergating_state state)
  721. {
  722. return 0;
  723. }
  724. const struct amd_ip_funcs gmc_v9_0_ip_funcs = {
  725. .name = "gmc_v9_0",
  726. .early_init = gmc_v9_0_early_init,
  727. .late_init = gmc_v9_0_late_init,
  728. .sw_init = gmc_v9_0_sw_init,
  729. .sw_fini = gmc_v9_0_sw_fini,
  730. .hw_init = gmc_v9_0_hw_init,
  731. .hw_fini = gmc_v9_0_hw_fini,
  732. .suspend = gmc_v9_0_suspend,
  733. .resume = gmc_v9_0_resume,
  734. .is_idle = gmc_v9_0_is_idle,
  735. .wait_for_idle = gmc_v9_0_wait_for_idle,
  736. .soft_reset = gmc_v9_0_soft_reset,
  737. .set_clockgating_state = gmc_v9_0_set_clockgating_state,
  738. .set_powergating_state = gmc_v9_0_set_powergating_state,
  739. };
  740. const struct amdgpu_ip_block_version gmc_v9_0_ip_block =
  741. {
  742. .type = AMD_IP_BLOCK_TYPE_GMC,
  743. .major = 9,
  744. .minor = 0,
  745. .rev = 0,
  746. .funcs = &gmc_v9_0_ip_funcs,
  747. };