u8500_of_clk.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566
  1. /*
  2. * Clock definitions for u8500 platform.
  3. *
  4. * Copyright (C) 2012 ST-Ericsson SA
  5. * Author: Ulf Hansson <ulf.hansson@linaro.org>
  6. *
  7. * License terms: GNU General Public License (GPL) version 2
  8. */
  9. #include <linux/of.h>
  10. #include <linux/of_address.h>
  11. #include <linux/clk-provider.h>
  12. #include <linux/mfd/dbx500-prcmu.h>
  13. #include "clk.h"
  14. #define PRCC_NUM_PERIPH_CLUSTERS 6
  15. #define PRCC_PERIPHS_PER_CLUSTER 32
  16. static struct clk *prcmu_clk[PRCMU_NUM_CLKS];
  17. static struct clk *prcc_pclk[(PRCC_NUM_PERIPH_CLUSTERS + 1) * PRCC_PERIPHS_PER_CLUSTER];
  18. static struct clk *prcc_kclk[(PRCC_NUM_PERIPH_CLUSTERS + 1) * PRCC_PERIPHS_PER_CLUSTER];
  19. #define PRCC_SHOW(clk, base, bit) \
  20. clk[(base * PRCC_PERIPHS_PER_CLUSTER) + bit]
  21. #define PRCC_PCLK_STORE(clk, base, bit) \
  22. prcc_pclk[(base * PRCC_PERIPHS_PER_CLUSTER) + bit] = clk
  23. #define PRCC_KCLK_STORE(clk, base, bit) \
  24. prcc_kclk[(base * PRCC_PERIPHS_PER_CLUSTER) + bit] = clk
  25. static struct clk *ux500_twocell_get(struct of_phandle_args *clkspec,
  26. void *data)
  27. {
  28. struct clk **clk_data = data;
  29. unsigned int base, bit;
  30. if (clkspec->args_count != 2)
  31. return ERR_PTR(-EINVAL);
  32. base = clkspec->args[0];
  33. bit = clkspec->args[1];
  34. if (base != 1 && base != 2 && base != 3 && base != 5 && base != 6) {
  35. pr_err("%s: invalid PRCC base %d\n", __func__, base);
  36. return ERR_PTR(-EINVAL);
  37. }
  38. return PRCC_SHOW(clk_data, base, bit);
  39. }
  40. /* CLKRST4 is missing making it hard to index things */
  41. enum clkrst_index {
  42. CLKRST1_INDEX = 0,
  43. CLKRST2_INDEX,
  44. CLKRST3_INDEX,
  45. CLKRST5_INDEX,
  46. CLKRST6_INDEX,
  47. CLKRST_MAX,
  48. };
  49. static void u8500_clk_init(struct device_node *np)
  50. {
  51. struct prcmu_fw_version *fw_version;
  52. struct device_node *child = NULL;
  53. const char *sgaclk_parent = NULL;
  54. struct clk *clk, *rtc_clk, *twd_clk;
  55. u32 bases[CLKRST_MAX];
  56. int i;
  57. for (i = 0; i < ARRAY_SIZE(bases); i++) {
  58. struct resource r;
  59. if (of_address_to_resource(np, i, &r))
  60. /* Not much choice but to continue */
  61. pr_err("failed to get CLKRST %d base address\n",
  62. i + 1);
  63. bases[i] = r.start;
  64. }
  65. /* Clock sources */
  66. clk = clk_reg_prcmu_gate("soc0_pll", NULL, PRCMU_PLLSOC0,
  67. CLK_IGNORE_UNUSED);
  68. prcmu_clk[PRCMU_PLLSOC0] = clk;
  69. clk = clk_reg_prcmu_gate("soc1_pll", NULL, PRCMU_PLLSOC1,
  70. CLK_IGNORE_UNUSED);
  71. prcmu_clk[PRCMU_PLLSOC1] = clk;
  72. clk = clk_reg_prcmu_gate("ddr_pll", NULL, PRCMU_PLLDDR,
  73. CLK_IGNORE_UNUSED);
  74. prcmu_clk[PRCMU_PLLDDR] = clk;
  75. /* FIXME: Add sys, ulp and int clocks here. */
  76. rtc_clk = clk_register_fixed_rate(NULL, "rtc32k", "NULL",
  77. CLK_IGNORE_UNUSED,
  78. 32768);
  79. /* PRCMU clocks */
  80. fw_version = prcmu_get_fw_version();
  81. if (fw_version != NULL) {
  82. switch (fw_version->project) {
  83. case PRCMU_FW_PROJECT_U8500_C2:
  84. case PRCMU_FW_PROJECT_U8520:
  85. case PRCMU_FW_PROJECT_U8420:
  86. sgaclk_parent = "soc0_pll";
  87. break;
  88. default:
  89. break;
  90. }
  91. }
  92. if (sgaclk_parent)
  93. clk = clk_reg_prcmu_gate("sgclk", sgaclk_parent,
  94. PRCMU_SGACLK, 0);
  95. else
  96. clk = clk_reg_prcmu_gate("sgclk", NULL, PRCMU_SGACLK, 0);
  97. prcmu_clk[PRCMU_SGACLK] = clk;
  98. clk = clk_reg_prcmu_gate("uartclk", NULL, PRCMU_UARTCLK, 0);
  99. prcmu_clk[PRCMU_UARTCLK] = clk;
  100. clk = clk_reg_prcmu_gate("msp02clk", NULL, PRCMU_MSP02CLK, 0);
  101. prcmu_clk[PRCMU_MSP02CLK] = clk;
  102. clk = clk_reg_prcmu_gate("msp1clk", NULL, PRCMU_MSP1CLK, 0);
  103. prcmu_clk[PRCMU_MSP1CLK] = clk;
  104. clk = clk_reg_prcmu_gate("i2cclk", NULL, PRCMU_I2CCLK, 0);
  105. prcmu_clk[PRCMU_I2CCLK] = clk;
  106. clk = clk_reg_prcmu_gate("slimclk", NULL, PRCMU_SLIMCLK, 0);
  107. prcmu_clk[PRCMU_SLIMCLK] = clk;
  108. clk = clk_reg_prcmu_gate("per1clk", NULL, PRCMU_PER1CLK, 0);
  109. prcmu_clk[PRCMU_PER1CLK] = clk;
  110. clk = clk_reg_prcmu_gate("per2clk", NULL, PRCMU_PER2CLK, 0);
  111. prcmu_clk[PRCMU_PER2CLK] = clk;
  112. clk = clk_reg_prcmu_gate("per3clk", NULL, PRCMU_PER3CLK, 0);
  113. prcmu_clk[PRCMU_PER3CLK] = clk;
  114. clk = clk_reg_prcmu_gate("per5clk", NULL, PRCMU_PER5CLK, 0);
  115. prcmu_clk[PRCMU_PER5CLK] = clk;
  116. clk = clk_reg_prcmu_gate("per6clk", NULL, PRCMU_PER6CLK, 0);
  117. prcmu_clk[PRCMU_PER6CLK] = clk;
  118. clk = clk_reg_prcmu_gate("per7clk", NULL, PRCMU_PER7CLK, 0);
  119. prcmu_clk[PRCMU_PER7CLK] = clk;
  120. clk = clk_reg_prcmu_scalable("lcdclk", NULL, PRCMU_LCDCLK, 0,
  121. CLK_SET_RATE_GATE);
  122. prcmu_clk[PRCMU_LCDCLK] = clk;
  123. clk = clk_reg_prcmu_opp_gate("bmlclk", NULL, PRCMU_BMLCLK, 0);
  124. prcmu_clk[PRCMU_BMLCLK] = clk;
  125. clk = clk_reg_prcmu_scalable("hsitxclk", NULL, PRCMU_HSITXCLK, 0,
  126. CLK_SET_RATE_GATE);
  127. prcmu_clk[PRCMU_HSITXCLK] = clk;
  128. clk = clk_reg_prcmu_scalable("hsirxclk", NULL, PRCMU_HSIRXCLK, 0,
  129. CLK_SET_RATE_GATE);
  130. prcmu_clk[PRCMU_HSIRXCLK] = clk;
  131. clk = clk_reg_prcmu_scalable("hdmiclk", NULL, PRCMU_HDMICLK, 0,
  132. CLK_SET_RATE_GATE);
  133. prcmu_clk[PRCMU_HDMICLK] = clk;
  134. clk = clk_reg_prcmu_gate("apeatclk", NULL, PRCMU_APEATCLK, 0);
  135. prcmu_clk[PRCMU_APEATCLK] = clk;
  136. clk = clk_reg_prcmu_scalable("apetraceclk", NULL, PRCMU_APETRACECLK, 0,
  137. CLK_SET_RATE_GATE);
  138. prcmu_clk[PRCMU_APETRACECLK] = clk;
  139. clk = clk_reg_prcmu_gate("mcdeclk", NULL, PRCMU_MCDECLK, 0);
  140. prcmu_clk[PRCMU_MCDECLK] = clk;
  141. clk = clk_reg_prcmu_opp_gate("ipi2cclk", NULL, PRCMU_IPI2CCLK, 0);
  142. prcmu_clk[PRCMU_IPI2CCLK] = clk;
  143. clk = clk_reg_prcmu_gate("dsialtclk", NULL, PRCMU_DSIALTCLK, 0);
  144. prcmu_clk[PRCMU_DSIALTCLK] = clk;
  145. clk = clk_reg_prcmu_gate("dmaclk", NULL, PRCMU_DMACLK, 0);
  146. prcmu_clk[PRCMU_DMACLK] = clk;
  147. clk = clk_reg_prcmu_gate("b2r2clk", NULL, PRCMU_B2R2CLK, 0);
  148. prcmu_clk[PRCMU_B2R2CLK] = clk;
  149. clk = clk_reg_prcmu_scalable("tvclk", NULL, PRCMU_TVCLK, 0,
  150. CLK_SET_RATE_GATE);
  151. prcmu_clk[PRCMU_TVCLK] = clk;
  152. clk = clk_reg_prcmu_gate("sspclk", NULL, PRCMU_SSPCLK, 0);
  153. prcmu_clk[PRCMU_SSPCLK] = clk;
  154. clk = clk_reg_prcmu_gate("rngclk", NULL, PRCMU_RNGCLK, 0);
  155. prcmu_clk[PRCMU_RNGCLK] = clk;
  156. clk = clk_reg_prcmu_gate("uiccclk", NULL, PRCMU_UICCCLK, 0);
  157. prcmu_clk[PRCMU_UICCCLK] = clk;
  158. clk = clk_reg_prcmu_gate("timclk", NULL, PRCMU_TIMCLK, 0);
  159. prcmu_clk[PRCMU_TIMCLK] = clk;
  160. clk = clk_reg_prcmu_gate("ab8500_sysclk", NULL, PRCMU_SYSCLK, 0);
  161. prcmu_clk[PRCMU_SYSCLK] = clk;
  162. clk = clk_reg_prcmu_opp_volt_scalable("sdmmcclk", NULL, PRCMU_SDMMCCLK,
  163. 100000000, CLK_SET_RATE_GATE);
  164. prcmu_clk[PRCMU_SDMMCCLK] = clk;
  165. clk = clk_reg_prcmu_scalable("dsi_pll", "hdmiclk",
  166. PRCMU_PLLDSI, 0, CLK_SET_RATE_GATE);
  167. prcmu_clk[PRCMU_PLLDSI] = clk;
  168. clk = clk_reg_prcmu_scalable("dsi0clk", "dsi_pll",
  169. PRCMU_DSI0CLK, 0, CLK_SET_RATE_GATE);
  170. prcmu_clk[PRCMU_DSI0CLK] = clk;
  171. clk = clk_reg_prcmu_scalable("dsi1clk", "dsi_pll",
  172. PRCMU_DSI1CLK, 0, CLK_SET_RATE_GATE);
  173. prcmu_clk[PRCMU_DSI1CLK] = clk;
  174. clk = clk_reg_prcmu_scalable("dsi0escclk", "tvclk",
  175. PRCMU_DSI0ESCCLK, 0, CLK_SET_RATE_GATE);
  176. prcmu_clk[PRCMU_DSI0ESCCLK] = clk;
  177. clk = clk_reg_prcmu_scalable("dsi1escclk", "tvclk",
  178. PRCMU_DSI1ESCCLK, 0, CLK_SET_RATE_GATE);
  179. prcmu_clk[PRCMU_DSI1ESCCLK] = clk;
  180. clk = clk_reg_prcmu_scalable("dsi2escclk", "tvclk",
  181. PRCMU_DSI2ESCCLK, 0, CLK_SET_RATE_GATE);
  182. prcmu_clk[PRCMU_DSI2ESCCLK] = clk;
  183. clk = clk_reg_prcmu_scalable_rate("armss", NULL,
  184. PRCMU_ARMSS, 0, CLK_IGNORE_UNUSED);
  185. prcmu_clk[PRCMU_ARMSS] = clk;
  186. twd_clk = clk_register_fixed_factor(NULL, "smp_twd", "armss",
  187. CLK_IGNORE_UNUSED, 1, 2);
  188. /*
  189. * FIXME: Add special handled PRCMU clocks here:
  190. * 1. clkout0yuv, use PRCMU as parent + need regulator + pinctrl.
  191. * 2. ab9540_clkout1yuv, see clkout0yuv
  192. */
  193. /* PRCC P-clocks */
  194. clk = clk_reg_prcc_pclk("p1_pclk0", "per1clk", bases[CLKRST1_INDEX],
  195. BIT(0), 0);
  196. PRCC_PCLK_STORE(clk, 1, 0);
  197. clk = clk_reg_prcc_pclk("p1_pclk1", "per1clk", bases[CLKRST1_INDEX],
  198. BIT(1), 0);
  199. PRCC_PCLK_STORE(clk, 1, 1);
  200. clk = clk_reg_prcc_pclk("p1_pclk2", "per1clk", bases[CLKRST1_INDEX],
  201. BIT(2), 0);
  202. PRCC_PCLK_STORE(clk, 1, 2);
  203. clk = clk_reg_prcc_pclk("p1_pclk3", "per1clk", bases[CLKRST1_INDEX],
  204. BIT(3), 0);
  205. PRCC_PCLK_STORE(clk, 1, 3);
  206. clk = clk_reg_prcc_pclk("p1_pclk4", "per1clk", bases[CLKRST1_INDEX],
  207. BIT(4), 0);
  208. PRCC_PCLK_STORE(clk, 1, 4);
  209. clk = clk_reg_prcc_pclk("p1_pclk5", "per1clk", bases[CLKRST1_INDEX],
  210. BIT(5), 0);
  211. PRCC_PCLK_STORE(clk, 1, 5);
  212. clk = clk_reg_prcc_pclk("p1_pclk6", "per1clk", bases[CLKRST1_INDEX],
  213. BIT(6), 0);
  214. PRCC_PCLK_STORE(clk, 1, 6);
  215. clk = clk_reg_prcc_pclk("p1_pclk7", "per1clk", bases[CLKRST1_INDEX],
  216. BIT(7), 0);
  217. PRCC_PCLK_STORE(clk, 1, 7);
  218. clk = clk_reg_prcc_pclk("p1_pclk8", "per1clk", bases[CLKRST1_INDEX],
  219. BIT(8), 0);
  220. PRCC_PCLK_STORE(clk, 1, 8);
  221. clk = clk_reg_prcc_pclk("p1_pclk9", "per1clk", bases[CLKRST1_INDEX],
  222. BIT(9), 0);
  223. PRCC_PCLK_STORE(clk, 1, 9);
  224. clk = clk_reg_prcc_pclk("p1_pclk10", "per1clk", bases[CLKRST1_INDEX],
  225. BIT(10), 0);
  226. PRCC_PCLK_STORE(clk, 1, 10);
  227. clk = clk_reg_prcc_pclk("p1_pclk11", "per1clk", bases[CLKRST1_INDEX],
  228. BIT(11), 0);
  229. PRCC_PCLK_STORE(clk, 1, 11);
  230. clk = clk_reg_prcc_pclk("p2_pclk0", "per2clk", bases[CLKRST2_INDEX],
  231. BIT(0), 0);
  232. PRCC_PCLK_STORE(clk, 2, 0);
  233. clk = clk_reg_prcc_pclk("p2_pclk1", "per2clk", bases[CLKRST2_INDEX],
  234. BIT(1), 0);
  235. PRCC_PCLK_STORE(clk, 2, 1);
  236. clk = clk_reg_prcc_pclk("p2_pclk2", "per2clk", bases[CLKRST2_INDEX],
  237. BIT(2), 0);
  238. PRCC_PCLK_STORE(clk, 2, 2);
  239. clk = clk_reg_prcc_pclk("p2_pclk3", "per2clk", bases[CLKRST2_INDEX],
  240. BIT(3), 0);
  241. PRCC_PCLK_STORE(clk, 2, 3);
  242. clk = clk_reg_prcc_pclk("p2_pclk4", "per2clk", bases[CLKRST2_INDEX],
  243. BIT(4), 0);
  244. PRCC_PCLK_STORE(clk, 2, 4);
  245. clk = clk_reg_prcc_pclk("p2_pclk5", "per2clk", bases[CLKRST2_INDEX],
  246. BIT(5), 0);
  247. PRCC_PCLK_STORE(clk, 2, 5);
  248. clk = clk_reg_prcc_pclk("p2_pclk6", "per2clk", bases[CLKRST2_INDEX],
  249. BIT(6), 0);
  250. PRCC_PCLK_STORE(clk, 2, 6);
  251. clk = clk_reg_prcc_pclk("p2_pclk7", "per2clk", bases[CLKRST2_INDEX],
  252. BIT(7), 0);
  253. PRCC_PCLK_STORE(clk, 2, 7);
  254. clk = clk_reg_prcc_pclk("p2_pclk8", "per2clk", bases[CLKRST2_INDEX],
  255. BIT(8), 0);
  256. PRCC_PCLK_STORE(clk, 2, 8);
  257. clk = clk_reg_prcc_pclk("p2_pclk9", "per2clk", bases[CLKRST2_INDEX],
  258. BIT(9), 0);
  259. PRCC_PCLK_STORE(clk, 2, 9);
  260. clk = clk_reg_prcc_pclk("p2_pclk10", "per2clk", bases[CLKRST2_INDEX],
  261. BIT(10), 0);
  262. PRCC_PCLK_STORE(clk, 2, 10);
  263. clk = clk_reg_prcc_pclk("p2_pclk11", "per2clk", bases[CLKRST2_INDEX],
  264. BIT(11), 0);
  265. PRCC_PCLK_STORE(clk, 2, 11);
  266. clk = clk_reg_prcc_pclk("p2_pclk12", "per2clk", bases[CLKRST2_INDEX],
  267. BIT(12), 0);
  268. PRCC_PCLK_STORE(clk, 2, 12);
  269. clk = clk_reg_prcc_pclk("p3_pclk0", "per3clk", bases[CLKRST3_INDEX],
  270. BIT(0), 0);
  271. PRCC_PCLK_STORE(clk, 3, 0);
  272. clk = clk_reg_prcc_pclk("p3_pclk1", "per3clk", bases[CLKRST3_INDEX],
  273. BIT(1), 0);
  274. PRCC_PCLK_STORE(clk, 3, 1);
  275. clk = clk_reg_prcc_pclk("p3_pclk2", "per3clk", bases[CLKRST3_INDEX],
  276. BIT(2), 0);
  277. PRCC_PCLK_STORE(clk, 3, 2);
  278. clk = clk_reg_prcc_pclk("p3_pclk3", "per3clk", bases[CLKRST3_INDEX],
  279. BIT(3), 0);
  280. PRCC_PCLK_STORE(clk, 3, 3);
  281. clk = clk_reg_prcc_pclk("p3_pclk4", "per3clk", bases[CLKRST3_INDEX],
  282. BIT(4), 0);
  283. PRCC_PCLK_STORE(clk, 3, 4);
  284. clk = clk_reg_prcc_pclk("p3_pclk5", "per3clk", bases[CLKRST3_INDEX],
  285. BIT(5), 0);
  286. PRCC_PCLK_STORE(clk, 3, 5);
  287. clk = clk_reg_prcc_pclk("p3_pclk6", "per3clk", bases[CLKRST3_INDEX],
  288. BIT(6), 0);
  289. PRCC_PCLK_STORE(clk, 3, 6);
  290. clk = clk_reg_prcc_pclk("p3_pclk7", "per3clk", bases[CLKRST3_INDEX],
  291. BIT(7), 0);
  292. PRCC_PCLK_STORE(clk, 3, 7);
  293. clk = clk_reg_prcc_pclk("p3_pclk8", "per3clk", bases[CLKRST3_INDEX],
  294. BIT(8), 0);
  295. PRCC_PCLK_STORE(clk, 3, 8);
  296. clk = clk_reg_prcc_pclk("p5_pclk0", "per5clk", bases[CLKRST5_INDEX],
  297. BIT(0), 0);
  298. PRCC_PCLK_STORE(clk, 5, 0);
  299. clk = clk_reg_prcc_pclk("p5_pclk1", "per5clk", bases[CLKRST5_INDEX],
  300. BIT(1), 0);
  301. PRCC_PCLK_STORE(clk, 5, 1);
  302. clk = clk_reg_prcc_pclk("p6_pclk0", "per6clk", bases[CLKRST6_INDEX],
  303. BIT(0), 0);
  304. PRCC_PCLK_STORE(clk, 6, 0);
  305. clk = clk_reg_prcc_pclk("p6_pclk1", "per6clk", bases[CLKRST6_INDEX],
  306. BIT(1), 0);
  307. PRCC_PCLK_STORE(clk, 6, 1);
  308. clk = clk_reg_prcc_pclk("p6_pclk2", "per6clk", bases[CLKRST6_INDEX],
  309. BIT(2), 0);
  310. PRCC_PCLK_STORE(clk, 6, 2);
  311. clk = clk_reg_prcc_pclk("p6_pclk3", "per6clk", bases[CLKRST6_INDEX],
  312. BIT(3), 0);
  313. PRCC_PCLK_STORE(clk, 6, 3);
  314. clk = clk_reg_prcc_pclk("p6_pclk4", "per6clk", bases[CLKRST6_INDEX],
  315. BIT(4), 0);
  316. PRCC_PCLK_STORE(clk, 6, 4);
  317. clk = clk_reg_prcc_pclk("p6_pclk5", "per6clk", bases[CLKRST6_INDEX],
  318. BIT(5), 0);
  319. PRCC_PCLK_STORE(clk, 6, 5);
  320. clk = clk_reg_prcc_pclk("p6_pclk6", "per6clk", bases[CLKRST6_INDEX],
  321. BIT(6), 0);
  322. PRCC_PCLK_STORE(clk, 6, 6);
  323. clk = clk_reg_prcc_pclk("p6_pclk7", "per6clk", bases[CLKRST6_INDEX],
  324. BIT(7), 0);
  325. PRCC_PCLK_STORE(clk, 6, 7);
  326. /* PRCC K-clocks
  327. *
  328. * FIXME: Some drivers requires PERPIH[n| to be automatically enabled
  329. * by enabling just the K-clock, even if it is not a valid parent to
  330. * the K-clock. Until drivers get fixed we might need some kind of
  331. * "parent muxed join".
  332. */
  333. /* Periph1 */
  334. clk = clk_reg_prcc_kclk("p1_uart0_kclk", "uartclk",
  335. bases[CLKRST1_INDEX], BIT(0), CLK_SET_RATE_GATE);
  336. PRCC_KCLK_STORE(clk, 1, 0);
  337. clk = clk_reg_prcc_kclk("p1_uart1_kclk", "uartclk",
  338. bases[CLKRST1_INDEX], BIT(1), CLK_SET_RATE_GATE);
  339. PRCC_KCLK_STORE(clk, 1, 1);
  340. clk = clk_reg_prcc_kclk("p1_i2c1_kclk", "i2cclk",
  341. bases[CLKRST1_INDEX], BIT(2), CLK_SET_RATE_GATE);
  342. PRCC_KCLK_STORE(clk, 1, 2);
  343. clk = clk_reg_prcc_kclk("p1_msp0_kclk", "msp02clk",
  344. bases[CLKRST1_INDEX], BIT(3), CLK_SET_RATE_GATE);
  345. PRCC_KCLK_STORE(clk, 1, 3);
  346. clk = clk_reg_prcc_kclk("p1_msp1_kclk", "msp1clk",
  347. bases[CLKRST1_INDEX], BIT(4), CLK_SET_RATE_GATE);
  348. PRCC_KCLK_STORE(clk, 1, 4);
  349. clk = clk_reg_prcc_kclk("p1_sdi0_kclk", "sdmmcclk",
  350. bases[CLKRST1_INDEX], BIT(5), CLK_SET_RATE_GATE);
  351. PRCC_KCLK_STORE(clk, 1, 5);
  352. clk = clk_reg_prcc_kclk("p1_i2c2_kclk", "i2cclk",
  353. bases[CLKRST1_INDEX], BIT(6), CLK_SET_RATE_GATE);
  354. PRCC_KCLK_STORE(clk, 1, 6);
  355. clk = clk_reg_prcc_kclk("p1_slimbus0_kclk", "slimclk",
  356. bases[CLKRST1_INDEX], BIT(8), CLK_SET_RATE_GATE);
  357. PRCC_KCLK_STORE(clk, 1, 8);
  358. clk = clk_reg_prcc_kclk("p1_i2c4_kclk", "i2cclk",
  359. bases[CLKRST1_INDEX], BIT(9), CLK_SET_RATE_GATE);
  360. PRCC_KCLK_STORE(clk, 1, 9);
  361. clk = clk_reg_prcc_kclk("p1_msp3_kclk", "msp1clk",
  362. bases[CLKRST1_INDEX], BIT(10), CLK_SET_RATE_GATE);
  363. PRCC_KCLK_STORE(clk, 1, 10);
  364. /* Periph2 */
  365. clk = clk_reg_prcc_kclk("p2_i2c3_kclk", "i2cclk",
  366. bases[CLKRST2_INDEX], BIT(0), CLK_SET_RATE_GATE);
  367. PRCC_KCLK_STORE(clk, 2, 0);
  368. clk = clk_reg_prcc_kclk("p2_sdi4_kclk", "sdmmcclk",
  369. bases[CLKRST2_INDEX], BIT(2), CLK_SET_RATE_GATE);
  370. PRCC_KCLK_STORE(clk, 2, 2);
  371. clk = clk_reg_prcc_kclk("p2_msp2_kclk", "msp02clk",
  372. bases[CLKRST2_INDEX], BIT(3), CLK_SET_RATE_GATE);
  373. PRCC_KCLK_STORE(clk, 2, 3);
  374. clk = clk_reg_prcc_kclk("p2_sdi1_kclk", "sdmmcclk",
  375. bases[CLKRST2_INDEX], BIT(4), CLK_SET_RATE_GATE);
  376. PRCC_KCLK_STORE(clk, 2, 4);
  377. clk = clk_reg_prcc_kclk("p2_sdi3_kclk", "sdmmcclk",
  378. bases[CLKRST2_INDEX], BIT(5), CLK_SET_RATE_GATE);
  379. PRCC_KCLK_STORE(clk, 2, 5);
  380. /* Note that rate is received from parent. */
  381. clk = clk_reg_prcc_kclk("p2_ssirx_kclk", "hsirxclk",
  382. bases[CLKRST2_INDEX], BIT(6),
  383. CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
  384. PRCC_KCLK_STORE(clk, 2, 6);
  385. clk = clk_reg_prcc_kclk("p2_ssitx_kclk", "hsitxclk",
  386. bases[CLKRST2_INDEX], BIT(7),
  387. CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
  388. PRCC_KCLK_STORE(clk, 2, 7);
  389. /* Periph3 */
  390. clk = clk_reg_prcc_kclk("p3_ssp0_kclk", "sspclk",
  391. bases[CLKRST3_INDEX], BIT(1), CLK_SET_RATE_GATE);
  392. PRCC_KCLK_STORE(clk, 3, 1);
  393. clk = clk_reg_prcc_kclk("p3_ssp1_kclk", "sspclk",
  394. bases[CLKRST3_INDEX], BIT(2), CLK_SET_RATE_GATE);
  395. PRCC_KCLK_STORE(clk, 3, 2);
  396. clk = clk_reg_prcc_kclk("p3_i2c0_kclk", "i2cclk",
  397. bases[CLKRST3_INDEX], BIT(3), CLK_SET_RATE_GATE);
  398. PRCC_KCLK_STORE(clk, 3, 3);
  399. clk = clk_reg_prcc_kclk("p3_sdi2_kclk", "sdmmcclk",
  400. bases[CLKRST3_INDEX], BIT(4), CLK_SET_RATE_GATE);
  401. PRCC_KCLK_STORE(clk, 3, 4);
  402. clk = clk_reg_prcc_kclk("p3_ske_kclk", "rtc32k",
  403. bases[CLKRST3_INDEX], BIT(5), CLK_SET_RATE_GATE);
  404. PRCC_KCLK_STORE(clk, 3, 5);
  405. clk = clk_reg_prcc_kclk("p3_uart2_kclk", "uartclk",
  406. bases[CLKRST3_INDEX], BIT(6), CLK_SET_RATE_GATE);
  407. PRCC_KCLK_STORE(clk, 3, 6);
  408. clk = clk_reg_prcc_kclk("p3_sdi5_kclk", "sdmmcclk",
  409. bases[CLKRST3_INDEX], BIT(7), CLK_SET_RATE_GATE);
  410. PRCC_KCLK_STORE(clk, 3, 7);
  411. /* Periph6 */
  412. clk = clk_reg_prcc_kclk("p3_rng_kclk", "rngclk",
  413. bases[CLKRST6_INDEX], BIT(0), CLK_SET_RATE_GATE);
  414. PRCC_KCLK_STORE(clk, 6, 0);
  415. for_each_child_of_node(np, child) {
  416. static struct clk_onecell_data clk_data;
  417. if (!of_node_cmp(child->name, "prcmu-clock")) {
  418. clk_data.clks = prcmu_clk;
  419. clk_data.clk_num = ARRAY_SIZE(prcmu_clk);
  420. of_clk_add_provider(child, of_clk_src_onecell_get, &clk_data);
  421. }
  422. if (!of_node_cmp(child->name, "prcc-periph-clock"))
  423. of_clk_add_provider(child, ux500_twocell_get, prcc_pclk);
  424. if (!of_node_cmp(child->name, "prcc-kernel-clock"))
  425. of_clk_add_provider(child, ux500_twocell_get, prcc_kclk);
  426. if (!of_node_cmp(child->name, "rtc32k-clock"))
  427. of_clk_add_provider(child, of_clk_src_simple_get, rtc_clk);
  428. if (!of_node_cmp(child->name, "smp-twd-clock"))
  429. of_clk_add_provider(child, of_clk_src_simple_get, twd_clk);
  430. }
  431. }
  432. CLK_OF_DECLARE(u8500_clks, "stericsson,u8500-clks", u8500_clk_init);