clk-pll.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406
  1. /*
  2. * Copyright (c) 2013 Samsung Electronics Co., Ltd.
  3. * Copyright (c) 2013 Linaro Ltd.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This file contains the utility functions to register the pll clocks.
  10. */
  11. #include <linux/errno.h>
  12. #include <linux/hrtimer.h>
  13. #include <linux/delay.h>
  14. #include <linux/slab.h>
  15. #include <linux/clkdev.h>
  16. #include "clk.h"
  17. #include "clk-pll.h"
  18. #define PLL_TIMEOUT_MS 10
  19. struct samsung_clk_pll {
  20. struct clk_hw hw;
  21. void __iomem *lock_reg;
  22. void __iomem *con_reg;
  23. enum samsung_pll_type type;
  24. unsigned int rate_count;
  25. const struct samsung_pll_rate_table *rate_table;
  26. };
  27. #define to_clk_pll(_hw) container_of(_hw, struct samsung_clk_pll, hw)
  28. static const struct samsung_pll_rate_table *samsung_get_pll_settings(
  29. struct samsung_clk_pll *pll, unsigned long rate)
  30. {
  31. const struct samsung_pll_rate_table *rate_table = pll->rate_table;
  32. int i;
  33. for (i = 0; i < pll->rate_count; i++) {
  34. if (rate == rate_table[i].rate)
  35. return &rate_table[i];
  36. }
  37. return NULL;
  38. }
  39. static long samsung_pll_round_rate(struct clk_hw *hw,
  40. unsigned long drate, unsigned long *prate)
  41. {
  42. struct samsung_clk_pll *pll = to_clk_pll(hw);
  43. const struct samsung_pll_rate_table *rate_table = pll->rate_table;
  44. int i;
  45. /* Assumming rate_table is in descending order */
  46. for (i = 0; i < pll->rate_count; i++) {
  47. if (drate >= rate_table[i].rate)
  48. return rate_table[i].rate;
  49. }
  50. /* return minimum supported value */
  51. return rate_table[i - 1].rate;
  52. }
  53. /*
  54. * PLL2126 Clock Type
  55. */
  56. #define PLL2126_MDIV_MASK (0xff)
  57. #define PLL2126_PDIV_MASK (0x3f)
  58. #define PLL2126_SDIV_MASK (0x3)
  59. #define PLL2126_MDIV_SHIFT (16)
  60. #define PLL2126_PDIV_SHIFT (8)
  61. #define PLL2126_SDIV_SHIFT (0)
  62. static unsigned long samsung_pll2126_recalc_rate(struct clk_hw *hw,
  63. unsigned long parent_rate)
  64. {
  65. struct samsung_clk_pll *pll = to_clk_pll(hw);
  66. u32 pll_con, mdiv, pdiv, sdiv;
  67. u64 fvco = parent_rate;
  68. pll_con = readl_relaxed(pll->con_reg);
  69. mdiv = (pll_con >> PLL2126_MDIV_SHIFT) & PLL2126_MDIV_MASK;
  70. pdiv = (pll_con >> PLL2126_PDIV_SHIFT) & PLL2126_PDIV_MASK;
  71. sdiv = (pll_con >> PLL2126_SDIV_SHIFT) & PLL2126_SDIV_MASK;
  72. fvco *= (mdiv + 8);
  73. do_div(fvco, (pdiv + 2) << sdiv);
  74. return (unsigned long)fvco;
  75. }
  76. static const struct clk_ops samsung_pll2126_clk_ops = {
  77. .recalc_rate = samsung_pll2126_recalc_rate,
  78. };
  79. /*
  80. * PLL3000 Clock Type
  81. */
  82. #define PLL3000_MDIV_MASK (0xff)
  83. #define PLL3000_PDIV_MASK (0x3)
  84. #define PLL3000_SDIV_MASK (0x3)
  85. #define PLL3000_MDIV_SHIFT (16)
  86. #define PLL3000_PDIV_SHIFT (8)
  87. #define PLL3000_SDIV_SHIFT (0)
  88. static unsigned long samsung_pll3000_recalc_rate(struct clk_hw *hw,
  89. unsigned long parent_rate)
  90. {
  91. struct samsung_clk_pll *pll = to_clk_pll(hw);
  92. u32 pll_con, mdiv, pdiv, sdiv;
  93. u64 fvco = parent_rate;
  94. pll_con = readl_relaxed(pll->con_reg);
  95. mdiv = (pll_con >> PLL3000_MDIV_SHIFT) & PLL3000_MDIV_MASK;
  96. pdiv = (pll_con >> PLL3000_PDIV_SHIFT) & PLL3000_PDIV_MASK;
  97. sdiv = (pll_con >> PLL3000_SDIV_SHIFT) & PLL3000_SDIV_MASK;
  98. fvco *= (2 * (mdiv + 8));
  99. do_div(fvco, pdiv << sdiv);
  100. return (unsigned long)fvco;
  101. }
  102. static const struct clk_ops samsung_pll3000_clk_ops = {
  103. .recalc_rate = samsung_pll3000_recalc_rate,
  104. };
  105. /*
  106. * PLL35xx Clock Type
  107. */
  108. /* Maximum lock time can be 270 * PDIV cycles */
  109. #define PLL35XX_LOCK_FACTOR (270)
  110. #define PLL35XX_MDIV_MASK (0x3FF)
  111. #define PLL35XX_PDIV_MASK (0x3F)
  112. #define PLL35XX_SDIV_MASK (0x7)
  113. #define PLL35XX_MDIV_SHIFT (16)
  114. #define PLL35XX_PDIV_SHIFT (8)
  115. #define PLL35XX_SDIV_SHIFT (0)
  116. #define PLL35XX_LOCK_STAT_SHIFT (29)
  117. #define PLL35XX_ENABLE_SHIFT (31)
  118. static int samsung_pll35xx_enable(struct clk_hw *hw)
  119. {
  120. struct samsung_clk_pll *pll = to_clk_pll(hw);
  121. u32 tmp;
  122. tmp = readl_relaxed(pll->con_reg);
  123. tmp |= BIT(PLL35XX_ENABLE_SHIFT);
  124. writel_relaxed(tmp, pll->con_reg);
  125. /* wait_lock_time */
  126. do {
  127. cpu_relax();
  128. tmp = readl_relaxed(pll->con_reg);
  129. } while (!(tmp & BIT(PLL35XX_LOCK_STAT_SHIFT)));
  130. return 0;
  131. }
  132. static void samsung_pll35xx_disable(struct clk_hw *hw)
  133. {
  134. struct samsung_clk_pll *pll = to_clk_pll(hw);
  135. u32 tmp;
  136. tmp = readl_relaxed(pll->con_reg);
  137. tmp &= ~BIT(PLL35XX_ENABLE_SHIFT);
  138. writel_relaxed(tmp, pll->con_reg);
  139. }
  140. static unsigned long samsung_pll35xx_recalc_rate(struct clk_hw *hw,
  141. unsigned long parent_rate)
  142. {
  143. struct samsung_clk_pll *pll = to_clk_pll(hw);
  144. u32 mdiv, pdiv, sdiv, pll_con;
  145. u64 fvco = parent_rate;
  146. pll_con = readl_relaxed(pll->con_reg);
  147. mdiv = (pll_con >> PLL35XX_MDIV_SHIFT) & PLL35XX_MDIV_MASK;
  148. pdiv = (pll_con >> PLL35XX_PDIV_SHIFT) & PLL35XX_PDIV_MASK;
  149. sdiv = (pll_con >> PLL35XX_SDIV_SHIFT) & PLL35XX_SDIV_MASK;
  150. fvco *= mdiv;
  151. do_div(fvco, (pdiv << sdiv));
  152. return (unsigned long)fvco;
  153. }
  154. static inline bool samsung_pll35xx_mp_change(
  155. const struct samsung_pll_rate_table *rate, u32 pll_con)
  156. {
  157. u32 old_mdiv, old_pdiv;
  158. old_mdiv = (pll_con >> PLL35XX_MDIV_SHIFT) & PLL35XX_MDIV_MASK;
  159. old_pdiv = (pll_con >> PLL35XX_PDIV_SHIFT) & PLL35XX_PDIV_MASK;
  160. return (rate->mdiv != old_mdiv || rate->pdiv != old_pdiv);
  161. }
  162. static int samsung_pll35xx_set_rate(struct clk_hw *hw, unsigned long drate,
  163. unsigned long prate)
  164. {
  165. struct samsung_clk_pll *pll = to_clk_pll(hw);
  166. const struct samsung_pll_rate_table *rate;
  167. u32 tmp;
  168. /* Get required rate settings from table */
  169. rate = samsung_get_pll_settings(pll, drate);
  170. if (!rate) {
  171. pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
  172. drate, clk_hw_get_name(hw));
  173. return -EINVAL;
  174. }
  175. tmp = readl_relaxed(pll->con_reg);
  176. if (!(samsung_pll35xx_mp_change(rate, tmp))) {
  177. /* If only s change, change just s value only*/
  178. tmp &= ~(PLL35XX_SDIV_MASK << PLL35XX_SDIV_SHIFT);
  179. tmp |= rate->sdiv << PLL35XX_SDIV_SHIFT;
  180. writel_relaxed(tmp, pll->con_reg);
  181. return 0;
  182. }
  183. /* Set PLL lock time. */
  184. writel_relaxed(rate->pdiv * PLL35XX_LOCK_FACTOR,
  185. pll->lock_reg);
  186. /* Change PLL PMS values */
  187. tmp &= ~((PLL35XX_MDIV_MASK << PLL35XX_MDIV_SHIFT) |
  188. (PLL35XX_PDIV_MASK << PLL35XX_PDIV_SHIFT) |
  189. (PLL35XX_SDIV_MASK << PLL35XX_SDIV_SHIFT));
  190. tmp |= (rate->mdiv << PLL35XX_MDIV_SHIFT) |
  191. (rate->pdiv << PLL35XX_PDIV_SHIFT) |
  192. (rate->sdiv << PLL35XX_SDIV_SHIFT);
  193. writel_relaxed(tmp, pll->con_reg);
  194. /* wait_lock_time if enabled */
  195. if (tmp & BIT(PLL35XX_ENABLE_SHIFT)) {
  196. do {
  197. cpu_relax();
  198. tmp = readl_relaxed(pll->con_reg);
  199. } while (!(tmp & BIT(PLL35XX_LOCK_STAT_SHIFT)));
  200. }
  201. return 0;
  202. }
  203. static const struct clk_ops samsung_pll35xx_clk_ops = {
  204. .recalc_rate = samsung_pll35xx_recalc_rate,
  205. .round_rate = samsung_pll_round_rate,
  206. .set_rate = samsung_pll35xx_set_rate,
  207. .enable = samsung_pll35xx_enable,
  208. .disable = samsung_pll35xx_disable,
  209. };
  210. static const struct clk_ops samsung_pll35xx_clk_min_ops = {
  211. .recalc_rate = samsung_pll35xx_recalc_rate,
  212. };
  213. /*
  214. * PLL36xx Clock Type
  215. */
  216. /* Maximum lock time can be 3000 * PDIV cycles */
  217. #define PLL36XX_LOCK_FACTOR (3000)
  218. #define PLL36XX_KDIV_MASK (0xFFFF)
  219. #define PLL36XX_MDIV_MASK (0x1FF)
  220. #define PLL36XX_PDIV_MASK (0x3F)
  221. #define PLL36XX_SDIV_MASK (0x7)
  222. #define PLL36XX_MDIV_SHIFT (16)
  223. #define PLL36XX_PDIV_SHIFT (8)
  224. #define PLL36XX_SDIV_SHIFT (0)
  225. #define PLL36XX_KDIV_SHIFT (0)
  226. #define PLL36XX_LOCK_STAT_SHIFT (29)
  227. static unsigned long samsung_pll36xx_recalc_rate(struct clk_hw *hw,
  228. unsigned long parent_rate)
  229. {
  230. struct samsung_clk_pll *pll = to_clk_pll(hw);
  231. u32 mdiv, pdiv, sdiv, pll_con0, pll_con1;
  232. s16 kdiv;
  233. u64 fvco = parent_rate;
  234. pll_con0 = readl_relaxed(pll->con_reg);
  235. pll_con1 = readl_relaxed(pll->con_reg + 4);
  236. mdiv = (pll_con0 >> PLL36XX_MDIV_SHIFT) & PLL36XX_MDIV_MASK;
  237. pdiv = (pll_con0 >> PLL36XX_PDIV_SHIFT) & PLL36XX_PDIV_MASK;
  238. sdiv = (pll_con0 >> PLL36XX_SDIV_SHIFT) & PLL36XX_SDIV_MASK;
  239. kdiv = (s16)(pll_con1 & PLL36XX_KDIV_MASK);
  240. fvco *= (mdiv << 16) + kdiv;
  241. do_div(fvco, (pdiv << sdiv));
  242. fvco >>= 16;
  243. return (unsigned long)fvco;
  244. }
  245. static inline bool samsung_pll36xx_mpk_change(
  246. const struct samsung_pll_rate_table *rate, u32 pll_con0, u32 pll_con1)
  247. {
  248. u32 old_mdiv, old_pdiv, old_kdiv;
  249. old_mdiv = (pll_con0 >> PLL36XX_MDIV_SHIFT) & PLL36XX_MDIV_MASK;
  250. old_pdiv = (pll_con0 >> PLL36XX_PDIV_SHIFT) & PLL36XX_PDIV_MASK;
  251. old_kdiv = (pll_con1 >> PLL36XX_KDIV_SHIFT) & PLL36XX_KDIV_MASK;
  252. return (rate->mdiv != old_mdiv || rate->pdiv != old_pdiv ||
  253. rate->kdiv != old_kdiv);
  254. }
  255. static int samsung_pll36xx_set_rate(struct clk_hw *hw, unsigned long drate,
  256. unsigned long parent_rate)
  257. {
  258. struct samsung_clk_pll *pll = to_clk_pll(hw);
  259. u32 tmp, pll_con0, pll_con1;
  260. const struct samsung_pll_rate_table *rate;
  261. rate = samsung_get_pll_settings(pll, drate);
  262. if (!rate) {
  263. pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
  264. drate, clk_hw_get_name(hw));
  265. return -EINVAL;
  266. }
  267. pll_con0 = readl_relaxed(pll->con_reg);
  268. pll_con1 = readl_relaxed(pll->con_reg + 4);
  269. if (!(samsung_pll36xx_mpk_change(rate, pll_con0, pll_con1))) {
  270. /* If only s change, change just s value only*/
  271. pll_con0 &= ~(PLL36XX_SDIV_MASK << PLL36XX_SDIV_SHIFT);
  272. pll_con0 |= (rate->sdiv << PLL36XX_SDIV_SHIFT);
  273. writel_relaxed(pll_con0, pll->con_reg);
  274. return 0;
  275. }
  276. /* Set PLL lock time. */
  277. writel_relaxed(rate->pdiv * PLL36XX_LOCK_FACTOR, pll->lock_reg);
  278. /* Change PLL PMS values */
  279. pll_con0 &= ~((PLL36XX_MDIV_MASK << PLL36XX_MDIV_SHIFT) |
  280. (PLL36XX_PDIV_MASK << PLL36XX_PDIV_SHIFT) |
  281. (PLL36XX_SDIV_MASK << PLL36XX_SDIV_SHIFT));
  282. pll_con0 |= (rate->mdiv << PLL36XX_MDIV_SHIFT) |
  283. (rate->pdiv << PLL36XX_PDIV_SHIFT) |
  284. (rate->sdiv << PLL36XX_SDIV_SHIFT);
  285. writel_relaxed(pll_con0, pll->con_reg);
  286. pll_con1 &= ~(PLL36XX_KDIV_MASK << PLL36XX_KDIV_SHIFT);
  287. pll_con1 |= rate->kdiv << PLL36XX_KDIV_SHIFT;
  288. writel_relaxed(pll_con1, pll->con_reg + 4);
  289. /* wait_lock_time */
  290. do {
  291. cpu_relax();
  292. tmp = readl_relaxed(pll->con_reg);
  293. } while (!(tmp & (1 << PLL36XX_LOCK_STAT_SHIFT)));
  294. return 0;
  295. }
  296. static const struct clk_ops samsung_pll36xx_clk_ops = {
  297. .recalc_rate = samsung_pll36xx_recalc_rate,
  298. .set_rate = samsung_pll36xx_set_rate,
  299. .round_rate = samsung_pll_round_rate,
  300. };
  301. static const struct clk_ops samsung_pll36xx_clk_min_ops = {
  302. .recalc_rate = samsung_pll36xx_recalc_rate,
  303. };
  304. /*
  305. * PLL45xx Clock Type
  306. */
  307. #define PLL4502_LOCK_FACTOR 400
  308. #define PLL4508_LOCK_FACTOR 240
  309. #define PLL45XX_MDIV_MASK (0x3FF)
  310. #define PLL45XX_PDIV_MASK (0x3F)
  311. #define PLL45XX_SDIV_MASK (0x7)
  312. #define PLL45XX_AFC_MASK (0x1F)
  313. #define PLL45XX_MDIV_SHIFT (16)
  314. #define PLL45XX_PDIV_SHIFT (8)
  315. #define PLL45XX_SDIV_SHIFT (0)
  316. #define PLL45XX_AFC_SHIFT (0)
  317. #define PLL45XX_ENABLE BIT(31)
  318. #define PLL45XX_LOCKED BIT(29)
  319. static unsigned long samsung_pll45xx_recalc_rate(struct clk_hw *hw,
  320. unsigned long parent_rate)
  321. {
  322. struct samsung_clk_pll *pll = to_clk_pll(hw);
  323. u32 mdiv, pdiv, sdiv, pll_con;
  324. u64 fvco = parent_rate;
  325. pll_con = readl_relaxed(pll->con_reg);
  326. mdiv = (pll_con >> PLL45XX_MDIV_SHIFT) & PLL45XX_MDIV_MASK;
  327. pdiv = (pll_con >> PLL45XX_PDIV_SHIFT) & PLL45XX_PDIV_MASK;
  328. sdiv = (pll_con >> PLL45XX_SDIV_SHIFT) & PLL45XX_SDIV_MASK;
  329. if (pll->type == pll_4508)
  330. sdiv = sdiv - 1;
  331. fvco *= mdiv;
  332. do_div(fvco, (pdiv << sdiv));
  333. return (unsigned long)fvco;
  334. }
  335. static bool samsung_pll45xx_mp_change(u32 pll_con0, u32 pll_con1,
  336. const struct samsung_pll_rate_table *rate)
  337. {
  338. u32 old_mdiv, old_pdiv, old_afc;
  339. old_mdiv = (pll_con0 >> PLL45XX_MDIV_SHIFT) & PLL45XX_MDIV_MASK;
  340. old_pdiv = (pll_con0 >> PLL45XX_PDIV_SHIFT) & PLL45XX_PDIV_MASK;
  341. old_afc = (pll_con1 >> PLL45XX_AFC_SHIFT) & PLL45XX_AFC_MASK;
  342. return (old_mdiv != rate->mdiv || old_pdiv != rate->pdiv
  343. || old_afc != rate->afc);
  344. }
  345. static int samsung_pll45xx_set_rate(struct clk_hw *hw, unsigned long drate,
  346. unsigned long prate)
  347. {
  348. struct samsung_clk_pll *pll = to_clk_pll(hw);
  349. const struct samsung_pll_rate_table *rate;
  350. u32 con0, con1;
  351. ktime_t start;
  352. /* Get required rate settings from table */
  353. rate = samsung_get_pll_settings(pll, drate);
  354. if (!rate) {
  355. pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
  356. drate, clk_hw_get_name(hw));
  357. return -EINVAL;
  358. }
  359. con0 = readl_relaxed(pll->con_reg);
  360. con1 = readl_relaxed(pll->con_reg + 0x4);
  361. if (!(samsung_pll45xx_mp_change(con0, con1, rate))) {
  362. /* If only s change, change just s value only*/
  363. con0 &= ~(PLL45XX_SDIV_MASK << PLL45XX_SDIV_SHIFT);
  364. con0 |= rate->sdiv << PLL45XX_SDIV_SHIFT;
  365. writel_relaxed(con0, pll->con_reg);
  366. return 0;
  367. }
  368. /* Set PLL PMS values. */
  369. con0 &= ~((PLL45XX_MDIV_MASK << PLL45XX_MDIV_SHIFT) |
  370. (PLL45XX_PDIV_MASK << PLL45XX_PDIV_SHIFT) |
  371. (PLL45XX_SDIV_MASK << PLL45XX_SDIV_SHIFT));
  372. con0 |= (rate->mdiv << PLL45XX_MDIV_SHIFT) |
  373. (rate->pdiv << PLL45XX_PDIV_SHIFT) |
  374. (rate->sdiv << PLL45XX_SDIV_SHIFT);
  375. /* Set PLL AFC value. */
  376. con1 = readl_relaxed(pll->con_reg + 0x4);
  377. con1 &= ~(PLL45XX_AFC_MASK << PLL45XX_AFC_SHIFT);
  378. con1 |= (rate->afc << PLL45XX_AFC_SHIFT);
  379. /* Set PLL lock time. */
  380. switch (pll->type) {
  381. case pll_4502:
  382. writel_relaxed(rate->pdiv * PLL4502_LOCK_FACTOR, pll->lock_reg);
  383. break;
  384. case pll_4508:
  385. writel_relaxed(rate->pdiv * PLL4508_LOCK_FACTOR, pll->lock_reg);
  386. break;
  387. default:
  388. break;
  389. }
  390. /* Set new configuration. */
  391. writel_relaxed(con1, pll->con_reg + 0x4);
  392. writel_relaxed(con0, pll->con_reg);
  393. /* Wait for locking. */
  394. start = ktime_get();
  395. while (!(readl_relaxed(pll->con_reg) & PLL45XX_LOCKED)) {
  396. ktime_t delta = ktime_sub(ktime_get(), start);
  397. if (ktime_to_ms(delta) > PLL_TIMEOUT_MS) {
  398. pr_err("%s: could not lock PLL %s\n",
  399. __func__, clk_hw_get_name(hw));
  400. return -EFAULT;
  401. }
  402. cpu_relax();
  403. }
  404. return 0;
  405. }
  406. static const struct clk_ops samsung_pll45xx_clk_ops = {
  407. .recalc_rate = samsung_pll45xx_recalc_rate,
  408. .round_rate = samsung_pll_round_rate,
  409. .set_rate = samsung_pll45xx_set_rate,
  410. };
  411. static const struct clk_ops samsung_pll45xx_clk_min_ops = {
  412. .recalc_rate = samsung_pll45xx_recalc_rate,
  413. };
  414. /*
  415. * PLL46xx Clock Type
  416. */
  417. #define PLL46XX_LOCK_FACTOR 3000
  418. #define PLL46XX_VSEL_MASK (1)
  419. #define PLL46XX_MDIV_MASK (0x1FF)
  420. #define PLL1460X_MDIV_MASK (0x3FF)
  421. #define PLL46XX_PDIV_MASK (0x3F)
  422. #define PLL46XX_SDIV_MASK (0x7)
  423. #define PLL46XX_VSEL_SHIFT (27)
  424. #define PLL46XX_MDIV_SHIFT (16)
  425. #define PLL46XX_PDIV_SHIFT (8)
  426. #define PLL46XX_SDIV_SHIFT (0)
  427. #define PLL46XX_KDIV_MASK (0xFFFF)
  428. #define PLL4650C_KDIV_MASK (0xFFF)
  429. #define PLL46XX_KDIV_SHIFT (0)
  430. #define PLL46XX_MFR_MASK (0x3F)
  431. #define PLL46XX_MRR_MASK (0x1F)
  432. #define PLL46XX_KDIV_SHIFT (0)
  433. #define PLL46XX_MFR_SHIFT (16)
  434. #define PLL46XX_MRR_SHIFT (24)
  435. #define PLL46XX_ENABLE BIT(31)
  436. #define PLL46XX_LOCKED BIT(29)
  437. #define PLL46XX_VSEL BIT(27)
  438. static unsigned long samsung_pll46xx_recalc_rate(struct clk_hw *hw,
  439. unsigned long parent_rate)
  440. {
  441. struct samsung_clk_pll *pll = to_clk_pll(hw);
  442. u32 mdiv, pdiv, sdiv, kdiv, pll_con0, pll_con1, shift;
  443. u64 fvco = parent_rate;
  444. pll_con0 = readl_relaxed(pll->con_reg);
  445. pll_con1 = readl_relaxed(pll->con_reg + 4);
  446. mdiv = (pll_con0 >> PLL46XX_MDIV_SHIFT) & ((pll->type == pll_1460x) ?
  447. PLL1460X_MDIV_MASK : PLL46XX_MDIV_MASK);
  448. pdiv = (pll_con0 >> PLL46XX_PDIV_SHIFT) & PLL46XX_PDIV_MASK;
  449. sdiv = (pll_con0 >> PLL46XX_SDIV_SHIFT) & PLL46XX_SDIV_MASK;
  450. kdiv = pll->type == pll_4650c ? pll_con1 & PLL4650C_KDIV_MASK :
  451. pll_con1 & PLL46XX_KDIV_MASK;
  452. shift = ((pll->type == pll_4600) || (pll->type == pll_1460x)) ? 16 : 10;
  453. fvco *= (mdiv << shift) + kdiv;
  454. do_div(fvco, (pdiv << sdiv));
  455. fvco >>= shift;
  456. return (unsigned long)fvco;
  457. }
  458. static bool samsung_pll46xx_mpk_change(u32 pll_con0, u32 pll_con1,
  459. const struct samsung_pll_rate_table *rate)
  460. {
  461. u32 old_mdiv, old_pdiv, old_kdiv;
  462. old_mdiv = (pll_con0 >> PLL46XX_MDIV_SHIFT) & PLL46XX_MDIV_MASK;
  463. old_pdiv = (pll_con0 >> PLL46XX_PDIV_SHIFT) & PLL46XX_PDIV_MASK;
  464. old_kdiv = (pll_con1 >> PLL46XX_KDIV_SHIFT) & PLL46XX_KDIV_MASK;
  465. return (old_mdiv != rate->mdiv || old_pdiv != rate->pdiv
  466. || old_kdiv != rate->kdiv);
  467. }
  468. static int samsung_pll46xx_set_rate(struct clk_hw *hw, unsigned long drate,
  469. unsigned long prate)
  470. {
  471. struct samsung_clk_pll *pll = to_clk_pll(hw);
  472. const struct samsung_pll_rate_table *rate;
  473. u32 con0, con1, lock;
  474. ktime_t start;
  475. /* Get required rate settings from table */
  476. rate = samsung_get_pll_settings(pll, drate);
  477. if (!rate) {
  478. pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
  479. drate, clk_hw_get_name(hw));
  480. return -EINVAL;
  481. }
  482. con0 = readl_relaxed(pll->con_reg);
  483. con1 = readl_relaxed(pll->con_reg + 0x4);
  484. if (!(samsung_pll46xx_mpk_change(con0, con1, rate))) {
  485. /* If only s change, change just s value only*/
  486. con0 &= ~(PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
  487. con0 |= rate->sdiv << PLL46XX_SDIV_SHIFT;
  488. writel_relaxed(con0, pll->con_reg);
  489. return 0;
  490. }
  491. /* Set PLL lock time. */
  492. lock = rate->pdiv * PLL46XX_LOCK_FACTOR;
  493. if (lock > 0xffff)
  494. /* Maximum lock time bitfield is 16-bit. */
  495. lock = 0xffff;
  496. /* Set PLL PMS and VSEL values. */
  497. if (pll->type == pll_1460x) {
  498. con0 &= ~((PLL1460X_MDIV_MASK << PLL46XX_MDIV_SHIFT) |
  499. (PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT) |
  500. (PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT));
  501. } else {
  502. con0 &= ~((PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT) |
  503. (PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT) |
  504. (PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT) |
  505. (PLL46XX_VSEL_MASK << PLL46XX_VSEL_SHIFT));
  506. con0 |= rate->vsel << PLL46XX_VSEL_SHIFT;
  507. }
  508. con0 |= (rate->mdiv << PLL46XX_MDIV_SHIFT) |
  509. (rate->pdiv << PLL46XX_PDIV_SHIFT) |
  510. (rate->sdiv << PLL46XX_SDIV_SHIFT);
  511. /* Set PLL K, MFR and MRR values. */
  512. con1 = readl_relaxed(pll->con_reg + 0x4);
  513. con1 &= ~((PLL46XX_KDIV_MASK << PLL46XX_KDIV_SHIFT) |
  514. (PLL46XX_MFR_MASK << PLL46XX_MFR_SHIFT) |
  515. (PLL46XX_MRR_MASK << PLL46XX_MRR_SHIFT));
  516. con1 |= (rate->kdiv << PLL46XX_KDIV_SHIFT) |
  517. (rate->mfr << PLL46XX_MFR_SHIFT) |
  518. (rate->mrr << PLL46XX_MRR_SHIFT);
  519. /* Write configuration to PLL */
  520. writel_relaxed(lock, pll->lock_reg);
  521. writel_relaxed(con0, pll->con_reg);
  522. writel_relaxed(con1, pll->con_reg + 0x4);
  523. /* Wait for locking. */
  524. start = ktime_get();
  525. while (!(readl_relaxed(pll->con_reg) & PLL46XX_LOCKED)) {
  526. ktime_t delta = ktime_sub(ktime_get(), start);
  527. if (ktime_to_ms(delta) > PLL_TIMEOUT_MS) {
  528. pr_err("%s: could not lock PLL %s\n",
  529. __func__, clk_hw_get_name(hw));
  530. return -EFAULT;
  531. }
  532. cpu_relax();
  533. }
  534. return 0;
  535. }
  536. static const struct clk_ops samsung_pll46xx_clk_ops = {
  537. .recalc_rate = samsung_pll46xx_recalc_rate,
  538. .round_rate = samsung_pll_round_rate,
  539. .set_rate = samsung_pll46xx_set_rate,
  540. };
  541. static const struct clk_ops samsung_pll46xx_clk_min_ops = {
  542. .recalc_rate = samsung_pll46xx_recalc_rate,
  543. };
  544. /*
  545. * PLL6552 Clock Type
  546. */
  547. #define PLL6552_MDIV_MASK 0x3ff
  548. #define PLL6552_PDIV_MASK 0x3f
  549. #define PLL6552_SDIV_MASK 0x7
  550. #define PLL6552_MDIV_SHIFT 16
  551. #define PLL6552_MDIV_SHIFT_2416 14
  552. #define PLL6552_PDIV_SHIFT 8
  553. #define PLL6552_PDIV_SHIFT_2416 5
  554. #define PLL6552_SDIV_SHIFT 0
  555. static unsigned long samsung_pll6552_recalc_rate(struct clk_hw *hw,
  556. unsigned long parent_rate)
  557. {
  558. struct samsung_clk_pll *pll = to_clk_pll(hw);
  559. u32 mdiv, pdiv, sdiv, pll_con;
  560. u64 fvco = parent_rate;
  561. pll_con = readl_relaxed(pll->con_reg);
  562. if (pll->type == pll_6552_s3c2416) {
  563. mdiv = (pll_con >> PLL6552_MDIV_SHIFT_2416) & PLL6552_MDIV_MASK;
  564. pdiv = (pll_con >> PLL6552_PDIV_SHIFT_2416) & PLL6552_PDIV_MASK;
  565. } else {
  566. mdiv = (pll_con >> PLL6552_MDIV_SHIFT) & PLL6552_MDIV_MASK;
  567. pdiv = (pll_con >> PLL6552_PDIV_SHIFT) & PLL6552_PDIV_MASK;
  568. }
  569. sdiv = (pll_con >> PLL6552_SDIV_SHIFT) & PLL6552_SDIV_MASK;
  570. fvco *= mdiv;
  571. do_div(fvco, (pdiv << sdiv));
  572. return (unsigned long)fvco;
  573. }
  574. static const struct clk_ops samsung_pll6552_clk_ops = {
  575. .recalc_rate = samsung_pll6552_recalc_rate,
  576. };
  577. /*
  578. * PLL6553 Clock Type
  579. */
  580. #define PLL6553_MDIV_MASK 0xff
  581. #define PLL6553_PDIV_MASK 0x3f
  582. #define PLL6553_SDIV_MASK 0x7
  583. #define PLL6553_KDIV_MASK 0xffff
  584. #define PLL6553_MDIV_SHIFT 16
  585. #define PLL6553_PDIV_SHIFT 8
  586. #define PLL6553_SDIV_SHIFT 0
  587. #define PLL6553_KDIV_SHIFT 0
  588. static unsigned long samsung_pll6553_recalc_rate(struct clk_hw *hw,
  589. unsigned long parent_rate)
  590. {
  591. struct samsung_clk_pll *pll = to_clk_pll(hw);
  592. u32 mdiv, pdiv, sdiv, kdiv, pll_con0, pll_con1;
  593. u64 fvco = parent_rate;
  594. pll_con0 = readl_relaxed(pll->con_reg);
  595. pll_con1 = readl_relaxed(pll->con_reg + 0x4);
  596. mdiv = (pll_con0 >> PLL6553_MDIV_SHIFT) & PLL6553_MDIV_MASK;
  597. pdiv = (pll_con0 >> PLL6553_PDIV_SHIFT) & PLL6553_PDIV_MASK;
  598. sdiv = (pll_con0 >> PLL6553_SDIV_SHIFT) & PLL6553_SDIV_MASK;
  599. kdiv = (pll_con1 >> PLL6553_KDIV_SHIFT) & PLL6553_KDIV_MASK;
  600. fvco *= (mdiv << 16) + kdiv;
  601. do_div(fvco, (pdiv << sdiv));
  602. fvco >>= 16;
  603. return (unsigned long)fvco;
  604. }
  605. static const struct clk_ops samsung_pll6553_clk_ops = {
  606. .recalc_rate = samsung_pll6553_recalc_rate,
  607. };
  608. /*
  609. * PLL Clock Type of S3C24XX before S3C2443
  610. */
  611. #define PLLS3C2410_MDIV_MASK (0xff)
  612. #define PLLS3C2410_PDIV_MASK (0x1f)
  613. #define PLLS3C2410_SDIV_MASK (0x3)
  614. #define PLLS3C2410_MDIV_SHIFT (12)
  615. #define PLLS3C2410_PDIV_SHIFT (4)
  616. #define PLLS3C2410_SDIV_SHIFT (0)
  617. #define PLLS3C2410_ENABLE_REG_OFFSET 0x10
  618. static unsigned long samsung_s3c2410_pll_recalc_rate(struct clk_hw *hw,
  619. unsigned long parent_rate)
  620. {
  621. struct samsung_clk_pll *pll = to_clk_pll(hw);
  622. u32 pll_con, mdiv, pdiv, sdiv;
  623. u64 fvco = parent_rate;
  624. pll_con = readl_relaxed(pll->con_reg);
  625. mdiv = (pll_con >> PLLS3C2410_MDIV_SHIFT) & PLLS3C2410_MDIV_MASK;
  626. pdiv = (pll_con >> PLLS3C2410_PDIV_SHIFT) & PLLS3C2410_PDIV_MASK;
  627. sdiv = (pll_con >> PLLS3C2410_SDIV_SHIFT) & PLLS3C2410_SDIV_MASK;
  628. fvco *= (mdiv + 8);
  629. do_div(fvco, (pdiv + 2) << sdiv);
  630. return (unsigned int)fvco;
  631. }
  632. static unsigned long samsung_s3c2440_mpll_recalc_rate(struct clk_hw *hw,
  633. unsigned long parent_rate)
  634. {
  635. struct samsung_clk_pll *pll = to_clk_pll(hw);
  636. u32 pll_con, mdiv, pdiv, sdiv;
  637. u64 fvco = parent_rate;
  638. pll_con = readl_relaxed(pll->con_reg);
  639. mdiv = (pll_con >> PLLS3C2410_MDIV_SHIFT) & PLLS3C2410_MDIV_MASK;
  640. pdiv = (pll_con >> PLLS3C2410_PDIV_SHIFT) & PLLS3C2410_PDIV_MASK;
  641. sdiv = (pll_con >> PLLS3C2410_SDIV_SHIFT) & PLLS3C2410_SDIV_MASK;
  642. fvco *= (2 * (mdiv + 8));
  643. do_div(fvco, (pdiv + 2) << sdiv);
  644. return (unsigned int)fvco;
  645. }
  646. static int samsung_s3c2410_pll_set_rate(struct clk_hw *hw, unsigned long drate,
  647. unsigned long prate)
  648. {
  649. struct samsung_clk_pll *pll = to_clk_pll(hw);
  650. const struct samsung_pll_rate_table *rate;
  651. u32 tmp;
  652. /* Get required rate settings from table */
  653. rate = samsung_get_pll_settings(pll, drate);
  654. if (!rate) {
  655. pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
  656. drate, clk_hw_get_name(hw));
  657. return -EINVAL;
  658. }
  659. tmp = readl_relaxed(pll->con_reg);
  660. /* Change PLL PMS values */
  661. tmp &= ~((PLLS3C2410_MDIV_MASK << PLLS3C2410_MDIV_SHIFT) |
  662. (PLLS3C2410_PDIV_MASK << PLLS3C2410_PDIV_SHIFT) |
  663. (PLLS3C2410_SDIV_MASK << PLLS3C2410_SDIV_SHIFT));
  664. tmp |= (rate->mdiv << PLLS3C2410_MDIV_SHIFT) |
  665. (rate->pdiv << PLLS3C2410_PDIV_SHIFT) |
  666. (rate->sdiv << PLLS3C2410_SDIV_SHIFT);
  667. writel_relaxed(tmp, pll->con_reg);
  668. /* Time to settle according to the manual */
  669. udelay(300);
  670. return 0;
  671. }
  672. static int samsung_s3c2410_pll_enable(struct clk_hw *hw, int bit, bool enable)
  673. {
  674. struct samsung_clk_pll *pll = to_clk_pll(hw);
  675. u32 pll_en = readl_relaxed(pll->lock_reg + PLLS3C2410_ENABLE_REG_OFFSET);
  676. u32 pll_en_orig = pll_en;
  677. if (enable)
  678. pll_en &= ~BIT(bit);
  679. else
  680. pll_en |= BIT(bit);
  681. writel_relaxed(pll_en, pll->lock_reg + PLLS3C2410_ENABLE_REG_OFFSET);
  682. /* if we started the UPLL, then allow to settle */
  683. if (enable && (pll_en_orig & BIT(bit)))
  684. udelay(300);
  685. return 0;
  686. }
  687. static int samsung_s3c2410_mpll_enable(struct clk_hw *hw)
  688. {
  689. return samsung_s3c2410_pll_enable(hw, 5, true);
  690. }
  691. static void samsung_s3c2410_mpll_disable(struct clk_hw *hw)
  692. {
  693. samsung_s3c2410_pll_enable(hw, 5, false);
  694. }
  695. static int samsung_s3c2410_upll_enable(struct clk_hw *hw)
  696. {
  697. return samsung_s3c2410_pll_enable(hw, 7, true);
  698. }
  699. static void samsung_s3c2410_upll_disable(struct clk_hw *hw)
  700. {
  701. samsung_s3c2410_pll_enable(hw, 7, false);
  702. }
  703. static const struct clk_ops samsung_s3c2410_mpll_clk_min_ops = {
  704. .recalc_rate = samsung_s3c2410_pll_recalc_rate,
  705. .enable = samsung_s3c2410_mpll_enable,
  706. .disable = samsung_s3c2410_mpll_disable,
  707. };
  708. static const struct clk_ops samsung_s3c2410_upll_clk_min_ops = {
  709. .recalc_rate = samsung_s3c2410_pll_recalc_rate,
  710. .enable = samsung_s3c2410_upll_enable,
  711. .disable = samsung_s3c2410_upll_disable,
  712. };
  713. static const struct clk_ops samsung_s3c2440_mpll_clk_min_ops = {
  714. .recalc_rate = samsung_s3c2440_mpll_recalc_rate,
  715. .enable = samsung_s3c2410_mpll_enable,
  716. .disable = samsung_s3c2410_mpll_disable,
  717. };
  718. static const struct clk_ops samsung_s3c2410_mpll_clk_ops = {
  719. .recalc_rate = samsung_s3c2410_pll_recalc_rate,
  720. .enable = samsung_s3c2410_mpll_enable,
  721. .disable = samsung_s3c2410_mpll_disable,
  722. .round_rate = samsung_pll_round_rate,
  723. .set_rate = samsung_s3c2410_pll_set_rate,
  724. };
  725. static const struct clk_ops samsung_s3c2410_upll_clk_ops = {
  726. .recalc_rate = samsung_s3c2410_pll_recalc_rate,
  727. .enable = samsung_s3c2410_upll_enable,
  728. .disable = samsung_s3c2410_upll_disable,
  729. .round_rate = samsung_pll_round_rate,
  730. .set_rate = samsung_s3c2410_pll_set_rate,
  731. };
  732. static const struct clk_ops samsung_s3c2440_mpll_clk_ops = {
  733. .recalc_rate = samsung_s3c2440_mpll_recalc_rate,
  734. .enable = samsung_s3c2410_mpll_enable,
  735. .disable = samsung_s3c2410_mpll_disable,
  736. .round_rate = samsung_pll_round_rate,
  737. .set_rate = samsung_s3c2410_pll_set_rate,
  738. };
  739. /*
  740. * PLL2550x Clock Type
  741. */
  742. #define PLL2550X_R_MASK (0x1)
  743. #define PLL2550X_P_MASK (0x3F)
  744. #define PLL2550X_M_MASK (0x3FF)
  745. #define PLL2550X_S_MASK (0x7)
  746. #define PLL2550X_R_SHIFT (20)
  747. #define PLL2550X_P_SHIFT (14)
  748. #define PLL2550X_M_SHIFT (4)
  749. #define PLL2550X_S_SHIFT (0)
  750. static unsigned long samsung_pll2550x_recalc_rate(struct clk_hw *hw,
  751. unsigned long parent_rate)
  752. {
  753. struct samsung_clk_pll *pll = to_clk_pll(hw);
  754. u32 r, p, m, s, pll_stat;
  755. u64 fvco = parent_rate;
  756. pll_stat = readl_relaxed(pll->con_reg);
  757. r = (pll_stat >> PLL2550X_R_SHIFT) & PLL2550X_R_MASK;
  758. if (!r)
  759. return 0;
  760. p = (pll_stat >> PLL2550X_P_SHIFT) & PLL2550X_P_MASK;
  761. m = (pll_stat >> PLL2550X_M_SHIFT) & PLL2550X_M_MASK;
  762. s = (pll_stat >> PLL2550X_S_SHIFT) & PLL2550X_S_MASK;
  763. fvco *= m;
  764. do_div(fvco, (p << s));
  765. return (unsigned long)fvco;
  766. }
  767. static const struct clk_ops samsung_pll2550x_clk_ops = {
  768. .recalc_rate = samsung_pll2550x_recalc_rate,
  769. };
  770. /*
  771. * PLL2550xx Clock Type
  772. */
  773. /* Maximum lock time can be 270 * PDIV cycles */
  774. #define PLL2550XX_LOCK_FACTOR 270
  775. #define PLL2550XX_M_MASK 0x3FF
  776. #define PLL2550XX_P_MASK 0x3F
  777. #define PLL2550XX_S_MASK 0x7
  778. #define PLL2550XX_LOCK_STAT_MASK 0x1
  779. #define PLL2550XX_M_SHIFT 9
  780. #define PLL2550XX_P_SHIFT 3
  781. #define PLL2550XX_S_SHIFT 0
  782. #define PLL2550XX_LOCK_STAT_SHIFT 21
  783. static unsigned long samsung_pll2550xx_recalc_rate(struct clk_hw *hw,
  784. unsigned long parent_rate)
  785. {
  786. struct samsung_clk_pll *pll = to_clk_pll(hw);
  787. u32 mdiv, pdiv, sdiv, pll_con;
  788. u64 fvco = parent_rate;
  789. pll_con = readl_relaxed(pll->con_reg);
  790. mdiv = (pll_con >> PLL2550XX_M_SHIFT) & PLL2550XX_M_MASK;
  791. pdiv = (pll_con >> PLL2550XX_P_SHIFT) & PLL2550XX_P_MASK;
  792. sdiv = (pll_con >> PLL2550XX_S_SHIFT) & PLL2550XX_S_MASK;
  793. fvco *= mdiv;
  794. do_div(fvco, (pdiv << sdiv));
  795. return (unsigned long)fvco;
  796. }
  797. static inline bool samsung_pll2550xx_mp_change(u32 mdiv, u32 pdiv, u32 pll_con)
  798. {
  799. u32 old_mdiv, old_pdiv;
  800. old_mdiv = (pll_con >> PLL2550XX_M_SHIFT) & PLL2550XX_M_MASK;
  801. old_pdiv = (pll_con >> PLL2550XX_P_SHIFT) & PLL2550XX_P_MASK;
  802. return mdiv != old_mdiv || pdiv != old_pdiv;
  803. }
  804. static int samsung_pll2550xx_set_rate(struct clk_hw *hw, unsigned long drate,
  805. unsigned long prate)
  806. {
  807. struct samsung_clk_pll *pll = to_clk_pll(hw);
  808. const struct samsung_pll_rate_table *rate;
  809. u32 tmp;
  810. /* Get required rate settings from table */
  811. rate = samsung_get_pll_settings(pll, drate);
  812. if (!rate) {
  813. pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
  814. drate, clk_hw_get_name(hw));
  815. return -EINVAL;
  816. }
  817. tmp = readl_relaxed(pll->con_reg);
  818. if (!(samsung_pll2550xx_mp_change(rate->mdiv, rate->pdiv, tmp))) {
  819. /* If only s change, change just s value only*/
  820. tmp &= ~(PLL2550XX_S_MASK << PLL2550XX_S_SHIFT);
  821. tmp |= rate->sdiv << PLL2550XX_S_SHIFT;
  822. writel_relaxed(tmp, pll->con_reg);
  823. return 0;
  824. }
  825. /* Set PLL lock time. */
  826. writel_relaxed(rate->pdiv * PLL2550XX_LOCK_FACTOR, pll->lock_reg);
  827. /* Change PLL PMS values */
  828. tmp &= ~((PLL2550XX_M_MASK << PLL2550XX_M_SHIFT) |
  829. (PLL2550XX_P_MASK << PLL2550XX_P_SHIFT) |
  830. (PLL2550XX_S_MASK << PLL2550XX_S_SHIFT));
  831. tmp |= (rate->mdiv << PLL2550XX_M_SHIFT) |
  832. (rate->pdiv << PLL2550XX_P_SHIFT) |
  833. (rate->sdiv << PLL2550XX_S_SHIFT);
  834. writel_relaxed(tmp, pll->con_reg);
  835. /* wait_lock_time */
  836. do {
  837. cpu_relax();
  838. tmp = readl_relaxed(pll->con_reg);
  839. } while (!(tmp & (PLL2550XX_LOCK_STAT_MASK
  840. << PLL2550XX_LOCK_STAT_SHIFT)));
  841. return 0;
  842. }
  843. static const struct clk_ops samsung_pll2550xx_clk_ops = {
  844. .recalc_rate = samsung_pll2550xx_recalc_rate,
  845. .round_rate = samsung_pll_round_rate,
  846. .set_rate = samsung_pll2550xx_set_rate,
  847. };
  848. static const struct clk_ops samsung_pll2550xx_clk_min_ops = {
  849. .recalc_rate = samsung_pll2550xx_recalc_rate,
  850. };
  851. /*
  852. * PLL2650x Clock Type
  853. */
  854. /* Maximum lock time can be 3000 * PDIV cycles */
  855. #define PLL2650X_LOCK_FACTOR 3000
  856. #define PLL2650X_M_MASK 0x1ff
  857. #define PLL2650X_P_MASK 0x3f
  858. #define PLL2650X_S_MASK 0x7
  859. #define PLL2650X_K_MASK 0xffff
  860. #define PLL2650X_LOCK_STAT_MASK 0x1
  861. #define PLL2650X_M_SHIFT 16
  862. #define PLL2650X_P_SHIFT 8
  863. #define PLL2650X_S_SHIFT 0
  864. #define PLL2650X_K_SHIFT 0
  865. #define PLL2650X_LOCK_STAT_SHIFT 29
  866. #define PLL2650X_PLL_ENABLE_SHIFT 31
  867. static unsigned long samsung_pll2650x_recalc_rate(struct clk_hw *hw,
  868. unsigned long parent_rate)
  869. {
  870. struct samsung_clk_pll *pll = to_clk_pll(hw);
  871. u64 fout = parent_rate;
  872. u32 mdiv, pdiv, sdiv, pll_con0, pll_con1;
  873. s16 kdiv;
  874. pll_con0 = readl_relaxed(pll->con_reg);
  875. mdiv = (pll_con0 >> PLL2650X_M_SHIFT) & PLL2650X_M_MASK;
  876. pdiv = (pll_con0 >> PLL2650X_P_SHIFT) & PLL2650X_P_MASK;
  877. sdiv = (pll_con0 >> PLL2650X_S_SHIFT) & PLL2650X_S_MASK;
  878. pll_con1 = readl_relaxed(pll->con_reg + 4);
  879. kdiv = (s16)((pll_con1 >> PLL2650X_K_SHIFT) & PLL2650X_K_MASK);
  880. fout *= (mdiv << 16) + kdiv;
  881. do_div(fout, (pdiv << sdiv));
  882. fout >>= 16;
  883. return (unsigned long)fout;
  884. }
  885. static int samsung_pll2650x_set_rate(struct clk_hw *hw, unsigned long drate,
  886. unsigned long prate)
  887. {
  888. struct samsung_clk_pll *pll = to_clk_pll(hw);
  889. const struct samsung_pll_rate_table *rate;
  890. u32 con0, con1;
  891. /* Get required rate settings from table */
  892. rate = samsung_get_pll_settings(pll, drate);
  893. if (!rate) {
  894. pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
  895. drate, clk_hw_get_name(hw));
  896. return -EINVAL;
  897. }
  898. con0 = readl_relaxed(pll->con_reg);
  899. con1 = readl_relaxed(pll->con_reg + 4);
  900. /* Set PLL lock time. */
  901. writel_relaxed(rate->pdiv * PLL2650X_LOCK_FACTOR, pll->lock_reg);
  902. /* Change PLL PMS values */
  903. con0 &= ~((PLL2650X_M_MASK << PLL2650X_M_SHIFT) |
  904. (PLL2650X_P_MASK << PLL2650X_P_SHIFT) |
  905. (PLL2650X_S_MASK << PLL2650X_S_SHIFT));
  906. con0 |= (rate->mdiv << PLL2650X_M_SHIFT) |
  907. (rate->pdiv << PLL2650X_P_SHIFT) |
  908. (rate->sdiv << PLL2650X_S_SHIFT);
  909. con0 |= (1 << PLL2650X_PLL_ENABLE_SHIFT);
  910. writel_relaxed(con0, pll->con_reg);
  911. con1 &= ~(PLL2650X_K_MASK << PLL2650X_K_SHIFT);
  912. con1 |= ((rate->kdiv & PLL2650X_K_MASK) << PLL2650X_K_SHIFT);
  913. writel_relaxed(con1, pll->con_reg + 4);
  914. do {
  915. cpu_relax();
  916. con0 = readl_relaxed(pll->con_reg);
  917. } while (!(con0 & (PLL2650X_LOCK_STAT_MASK
  918. << PLL2650X_LOCK_STAT_SHIFT)));
  919. return 0;
  920. }
  921. static const struct clk_ops samsung_pll2650x_clk_ops = {
  922. .recalc_rate = samsung_pll2650x_recalc_rate,
  923. .round_rate = samsung_pll_round_rate,
  924. .set_rate = samsung_pll2650x_set_rate,
  925. };
  926. static const struct clk_ops samsung_pll2650x_clk_min_ops = {
  927. .recalc_rate = samsung_pll2650x_recalc_rate,
  928. };
  929. /*
  930. * PLL2650XX Clock Type
  931. */
  932. /* Maximum lock time can be 3000 * PDIV cycles */
  933. #define PLL2650XX_LOCK_FACTOR 3000
  934. #define PLL2650XX_MDIV_SHIFT 9
  935. #define PLL2650XX_PDIV_SHIFT 3
  936. #define PLL2650XX_SDIV_SHIFT 0
  937. #define PLL2650XX_KDIV_SHIFT 0
  938. #define PLL2650XX_MDIV_MASK 0x1ff
  939. #define PLL2650XX_PDIV_MASK 0x3f
  940. #define PLL2650XX_SDIV_MASK 0x7
  941. #define PLL2650XX_KDIV_MASK 0xffff
  942. #define PLL2650XX_PLL_ENABLE_SHIFT 23
  943. #define PLL2650XX_PLL_LOCKTIME_SHIFT 21
  944. #define PLL2650XX_PLL_FOUTMASK_SHIFT 31
  945. static unsigned long samsung_pll2650xx_recalc_rate(struct clk_hw *hw,
  946. unsigned long parent_rate)
  947. {
  948. struct samsung_clk_pll *pll = to_clk_pll(hw);
  949. u32 mdiv, pdiv, sdiv, pll_con0, pll_con2;
  950. s16 kdiv;
  951. u64 fvco = parent_rate;
  952. pll_con0 = readl_relaxed(pll->con_reg);
  953. pll_con2 = readl_relaxed(pll->con_reg + 8);
  954. mdiv = (pll_con0 >> PLL2650XX_MDIV_SHIFT) & PLL2650XX_MDIV_MASK;
  955. pdiv = (pll_con0 >> PLL2650XX_PDIV_SHIFT) & PLL2650XX_PDIV_MASK;
  956. sdiv = (pll_con0 >> PLL2650XX_SDIV_SHIFT) & PLL2650XX_SDIV_MASK;
  957. kdiv = (s16)(pll_con2 & PLL2650XX_KDIV_MASK);
  958. fvco *= (mdiv << 16) + kdiv;
  959. do_div(fvco, (pdiv << sdiv));
  960. fvco >>= 16;
  961. return (unsigned long)fvco;
  962. }
  963. static int samsung_pll2650xx_set_rate(struct clk_hw *hw, unsigned long drate,
  964. unsigned long parent_rate)
  965. {
  966. struct samsung_clk_pll *pll = to_clk_pll(hw);
  967. u32 tmp, pll_con0, pll_con2;
  968. const struct samsung_pll_rate_table *rate;
  969. rate = samsung_get_pll_settings(pll, drate);
  970. if (!rate) {
  971. pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
  972. drate, clk_hw_get_name(hw));
  973. return -EINVAL;
  974. }
  975. pll_con0 = readl_relaxed(pll->con_reg);
  976. pll_con2 = readl_relaxed(pll->con_reg + 8);
  977. /* Change PLL PMS values */
  978. pll_con0 &= ~(PLL2650XX_MDIV_MASK << PLL2650XX_MDIV_SHIFT |
  979. PLL2650XX_PDIV_MASK << PLL2650XX_PDIV_SHIFT |
  980. PLL2650XX_SDIV_MASK << PLL2650XX_SDIV_SHIFT);
  981. pll_con0 |= rate->mdiv << PLL2650XX_MDIV_SHIFT;
  982. pll_con0 |= rate->pdiv << PLL2650XX_PDIV_SHIFT;
  983. pll_con0 |= rate->sdiv << PLL2650XX_SDIV_SHIFT;
  984. pll_con0 |= 1 << PLL2650XX_PLL_ENABLE_SHIFT;
  985. pll_con0 |= 1 << PLL2650XX_PLL_FOUTMASK_SHIFT;
  986. pll_con2 &= ~(PLL2650XX_KDIV_MASK << PLL2650XX_KDIV_SHIFT);
  987. pll_con2 |= ((~(rate->kdiv) + 1) & PLL2650XX_KDIV_MASK)
  988. << PLL2650XX_KDIV_SHIFT;
  989. /* Set PLL lock time. */
  990. writel_relaxed(PLL2650XX_LOCK_FACTOR * rate->pdiv, pll->lock_reg);
  991. writel_relaxed(pll_con0, pll->con_reg);
  992. writel_relaxed(pll_con2, pll->con_reg + 8);
  993. do {
  994. tmp = readl_relaxed(pll->con_reg);
  995. } while (!(tmp & (0x1 << PLL2650XX_PLL_LOCKTIME_SHIFT)));
  996. return 0;
  997. }
  998. static const struct clk_ops samsung_pll2650xx_clk_ops = {
  999. .recalc_rate = samsung_pll2650xx_recalc_rate,
  1000. .set_rate = samsung_pll2650xx_set_rate,
  1001. .round_rate = samsung_pll_round_rate,
  1002. };
  1003. static const struct clk_ops samsung_pll2650xx_clk_min_ops = {
  1004. .recalc_rate = samsung_pll2650xx_recalc_rate,
  1005. };
  1006. static void __init _samsung_clk_register_pll(struct samsung_clk_provider *ctx,
  1007. const struct samsung_pll_clock *pll_clk,
  1008. void __iomem *base)
  1009. {
  1010. struct samsung_clk_pll *pll;
  1011. struct clk *clk;
  1012. struct clk_init_data init;
  1013. int ret, len;
  1014. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  1015. if (!pll) {
  1016. pr_err("%s: could not allocate pll clk %s\n",
  1017. __func__, pll_clk->name);
  1018. return;
  1019. }
  1020. init.name = pll_clk->name;
  1021. init.flags = pll_clk->flags;
  1022. init.parent_names = &pll_clk->parent_name;
  1023. init.num_parents = 1;
  1024. if (pll_clk->rate_table) {
  1025. /* find count of rates in rate_table */
  1026. for (len = 0; pll_clk->rate_table[len].rate != 0; )
  1027. len++;
  1028. pll->rate_count = len;
  1029. pll->rate_table = kmemdup(pll_clk->rate_table,
  1030. pll->rate_count *
  1031. sizeof(struct samsung_pll_rate_table),
  1032. GFP_KERNEL);
  1033. WARN(!pll->rate_table,
  1034. "%s: could not allocate rate table for %s\n",
  1035. __func__, pll_clk->name);
  1036. }
  1037. switch (pll_clk->type) {
  1038. case pll_2126:
  1039. init.ops = &samsung_pll2126_clk_ops;
  1040. break;
  1041. case pll_3000:
  1042. init.ops = &samsung_pll3000_clk_ops;
  1043. break;
  1044. /* clk_ops for 35xx and 2550 are similar */
  1045. case pll_35xx:
  1046. case pll_2550:
  1047. case pll_1450x:
  1048. case pll_1451x:
  1049. case pll_1452x:
  1050. if (!pll->rate_table)
  1051. init.ops = &samsung_pll35xx_clk_min_ops;
  1052. else
  1053. init.ops = &samsung_pll35xx_clk_ops;
  1054. break;
  1055. case pll_4500:
  1056. init.ops = &samsung_pll45xx_clk_min_ops;
  1057. break;
  1058. case pll_4502:
  1059. case pll_4508:
  1060. if (!pll->rate_table)
  1061. init.ops = &samsung_pll45xx_clk_min_ops;
  1062. else
  1063. init.ops = &samsung_pll45xx_clk_ops;
  1064. break;
  1065. /* clk_ops for 36xx and 2650 are similar */
  1066. case pll_36xx:
  1067. case pll_2650:
  1068. if (!pll->rate_table)
  1069. init.ops = &samsung_pll36xx_clk_min_ops;
  1070. else
  1071. init.ops = &samsung_pll36xx_clk_ops;
  1072. break;
  1073. case pll_6552:
  1074. case pll_6552_s3c2416:
  1075. init.ops = &samsung_pll6552_clk_ops;
  1076. break;
  1077. case pll_6553:
  1078. init.ops = &samsung_pll6553_clk_ops;
  1079. break;
  1080. case pll_4600:
  1081. case pll_4650:
  1082. case pll_4650c:
  1083. case pll_1460x:
  1084. if (!pll->rate_table)
  1085. init.ops = &samsung_pll46xx_clk_min_ops;
  1086. else
  1087. init.ops = &samsung_pll46xx_clk_ops;
  1088. break;
  1089. case pll_s3c2410_mpll:
  1090. if (!pll->rate_table)
  1091. init.ops = &samsung_s3c2410_mpll_clk_min_ops;
  1092. else
  1093. init.ops = &samsung_s3c2410_mpll_clk_ops;
  1094. break;
  1095. case pll_s3c2410_upll:
  1096. if (!pll->rate_table)
  1097. init.ops = &samsung_s3c2410_upll_clk_min_ops;
  1098. else
  1099. init.ops = &samsung_s3c2410_upll_clk_ops;
  1100. break;
  1101. case pll_s3c2440_mpll:
  1102. if (!pll->rate_table)
  1103. init.ops = &samsung_s3c2440_mpll_clk_min_ops;
  1104. else
  1105. init.ops = &samsung_s3c2440_mpll_clk_ops;
  1106. break;
  1107. case pll_2550x:
  1108. init.ops = &samsung_pll2550x_clk_ops;
  1109. break;
  1110. case pll_2550xx:
  1111. if (!pll->rate_table)
  1112. init.ops = &samsung_pll2550xx_clk_min_ops;
  1113. else
  1114. init.ops = &samsung_pll2550xx_clk_ops;
  1115. break;
  1116. case pll_2650x:
  1117. if (!pll->rate_table)
  1118. init.ops = &samsung_pll2650x_clk_min_ops;
  1119. else
  1120. init.ops = &samsung_pll2650x_clk_ops;
  1121. break;
  1122. case pll_2650xx:
  1123. if (!pll->rate_table)
  1124. init.ops = &samsung_pll2650xx_clk_min_ops;
  1125. else
  1126. init.ops = &samsung_pll2650xx_clk_ops;
  1127. break;
  1128. default:
  1129. pr_warn("%s: Unknown pll type for pll clk %s\n",
  1130. __func__, pll_clk->name);
  1131. }
  1132. pll->hw.init = &init;
  1133. pll->type = pll_clk->type;
  1134. pll->lock_reg = base + pll_clk->lock_offset;
  1135. pll->con_reg = base + pll_clk->con_offset;
  1136. clk = clk_register(NULL, &pll->hw);
  1137. if (IS_ERR(clk)) {
  1138. pr_err("%s: failed to register pll clock %s : %ld\n",
  1139. __func__, pll_clk->name, PTR_ERR(clk));
  1140. kfree(pll);
  1141. return;
  1142. }
  1143. samsung_clk_add_lookup(ctx, clk, pll_clk->id);
  1144. if (!pll_clk->alias)
  1145. return;
  1146. ret = clk_register_clkdev(clk, pll_clk->alias, pll_clk->dev_name);
  1147. if (ret)
  1148. pr_err("%s: failed to register lookup for %s : %d",
  1149. __func__, pll_clk->name, ret);
  1150. }
  1151. void __init samsung_clk_register_pll(struct samsung_clk_provider *ctx,
  1152. const struct samsung_pll_clock *pll_list,
  1153. unsigned int nr_pll, void __iomem *base)
  1154. {
  1155. int cnt;
  1156. for (cnt = 0; cnt < nr_pll; cnt++)
  1157. _samsung_clk_register_pll(ctx, &pll_list[cnt], base);
  1158. }