clk-hi3660.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567
  1. /*
  2. * Copyright (c) 2016-2017 Linaro Ltd.
  3. * Copyright (c) 2016-2017 HiSilicon Technologies Co., Ltd.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. */
  10. #include <dt-bindings/clock/hi3660-clock.h>
  11. #include <linux/clk-provider.h>
  12. #include <linux/of_device.h>
  13. #include <linux/platform_device.h>
  14. #include "clk.h"
  15. static const struct hisi_fixed_rate_clock hi3660_fixed_rate_clks[] = {
  16. { HI3660_CLKIN_SYS, "clkin_sys", NULL, 0, 19200000, },
  17. { HI3660_CLKIN_REF, "clkin_ref", NULL, 0, 32764, },
  18. { HI3660_CLK_FLL_SRC, "clk_fll_src", NULL, 0, 128000000, },
  19. { HI3660_CLK_PPLL0, "clk_ppll0", NULL, 0, 1600000000, },
  20. { HI3660_CLK_PPLL1, "clk_ppll1", NULL, 0, 1866000000, },
  21. { HI3660_CLK_PPLL2, "clk_ppll2", NULL, 0, 960000000, },
  22. { HI3660_CLK_PPLL3, "clk_ppll3", NULL, 0, 1290000000, },
  23. { HI3660_CLK_SCPLL, "clk_scpll", NULL, 0, 245760000, },
  24. { HI3660_PCLK, "pclk", NULL, 0, 20000000, },
  25. { HI3660_CLK_UART0_DBG, "clk_uart0_dbg", NULL, 0, 19200000, },
  26. { HI3660_CLK_UART6, "clk_uart6", NULL, 0, 19200000, },
  27. { HI3660_OSC32K, "osc32k", NULL, 0, 32764, },
  28. { HI3660_OSC19M, "osc19m", NULL, 0, 19200000, },
  29. { HI3660_CLK_480M, "clk_480m", NULL, 0, 480000000, },
  30. { HI3660_CLK_INV, "clk_inv", NULL, 0, 10000000, },
  31. };
  32. /* crgctrl */
  33. static const struct hisi_fixed_factor_clock hi3660_crg_fixed_factor_clks[] = {
  34. { HI3660_FACTOR_UART3, "clk_factor_uart3", "iomcu_peri0", 1, 8, 0, },
  35. { HI3660_CLK_FACTOR_MMC, "clk_factor_mmc", "clkin_sys", 1, 6, 0, },
  36. { HI3660_CLK_GATE_I2C0, "clk_gate_i2c0", "clk_i2c0_iomcu", 1, 4, 0, },
  37. { HI3660_CLK_GATE_I2C1, "clk_gate_i2c1", "clk_i2c1_iomcu", 1, 4, 0, },
  38. { HI3660_CLK_GATE_I2C2, "clk_gate_i2c2", "clk_i2c2_iomcu", 1, 4, 0, },
  39. { HI3660_CLK_GATE_I2C6, "clk_gate_i2c6", "clk_i2c6_iomcu", 1, 4, 0, },
  40. { HI3660_CLK_DIV_SYSBUS, "clk_div_sysbus", "clk_mux_sysbus", 1, 7, 0, },
  41. { HI3660_CLK_DIV_320M, "clk_div_320m", "clk_320m_pll_gt", 1, 5, 0, },
  42. { HI3660_CLK_DIV_A53, "clk_div_a53hpm", "clk_a53hpm_andgt", 1, 2, 0, },
  43. { HI3660_CLK_GATE_SPI0, "clk_gate_spi0", "clk_ppll0", 1, 8, 0, },
  44. { HI3660_CLK_GATE_SPI2, "clk_gate_spi2", "clk_ppll0", 1, 8, 0, },
  45. { HI3660_PCIEPHY_REF, "clk_pciephy_ref", "clk_div_pciephy", 1, 1, 0, },
  46. { HI3660_CLK_ABB_USB, "clk_abb_usb", "clk_gate_usb_tcxo_en", 1, 1, 0 },
  47. };
  48. static const struct hisi_gate_clock hi3660_crgctrl_gate_sep_clks[] = {
  49. { HI3660_HCLK_GATE_SDIO0, "hclk_gate_sdio0", "clk_div_sysbus",
  50. CLK_SET_RATE_PARENT, 0x0, 21, 0, },
  51. { HI3660_HCLK_GATE_SD, "hclk_gate_sd", "clk_div_sysbus",
  52. CLK_SET_RATE_PARENT, 0x0, 30, 0, },
  53. { HI3660_CLK_GATE_AOMM, "clk_gate_aomm", "clk_div_aomm",
  54. CLK_SET_RATE_PARENT, 0x0, 31, 0, },
  55. { HI3660_PCLK_GPIO0, "pclk_gpio0", "clk_div_cfgbus",
  56. CLK_SET_RATE_PARENT, 0x10, 0, 0, },
  57. { HI3660_PCLK_GPIO1, "pclk_gpio1", "clk_div_cfgbus",
  58. CLK_SET_RATE_PARENT, 0x10, 1, 0, },
  59. { HI3660_PCLK_GPIO2, "pclk_gpio2", "clk_div_cfgbus",
  60. CLK_SET_RATE_PARENT, 0x10, 2, 0, },
  61. { HI3660_PCLK_GPIO3, "pclk_gpio3", "clk_div_cfgbus",
  62. CLK_SET_RATE_PARENT, 0x10, 3, 0, },
  63. { HI3660_PCLK_GPIO4, "pclk_gpio4", "clk_div_cfgbus",
  64. CLK_SET_RATE_PARENT, 0x10, 4, 0, },
  65. { HI3660_PCLK_GPIO5, "pclk_gpio5", "clk_div_cfgbus",
  66. CLK_SET_RATE_PARENT, 0x10, 5, 0, },
  67. { HI3660_PCLK_GPIO6, "pclk_gpio6", "clk_div_cfgbus",
  68. CLK_SET_RATE_PARENT, 0x10, 6, 0, },
  69. { HI3660_PCLK_GPIO7, "pclk_gpio7", "clk_div_cfgbus",
  70. CLK_SET_RATE_PARENT, 0x10, 7, 0, },
  71. { HI3660_PCLK_GPIO8, "pclk_gpio8", "clk_div_cfgbus",
  72. CLK_SET_RATE_PARENT, 0x10, 8, 0, },
  73. { HI3660_PCLK_GPIO9, "pclk_gpio9", "clk_div_cfgbus",
  74. CLK_SET_RATE_PARENT, 0x10, 9, 0, },
  75. { HI3660_PCLK_GPIO10, "pclk_gpio10", "clk_div_cfgbus",
  76. CLK_SET_RATE_PARENT, 0x10, 10, 0, },
  77. { HI3660_PCLK_GPIO11, "pclk_gpio11", "clk_div_cfgbus",
  78. CLK_SET_RATE_PARENT, 0x10, 11, 0, },
  79. { HI3660_PCLK_GPIO12, "pclk_gpio12", "clk_div_cfgbus",
  80. CLK_SET_RATE_PARENT, 0x10, 12, 0, },
  81. { HI3660_PCLK_GPIO13, "pclk_gpio13", "clk_div_cfgbus",
  82. CLK_SET_RATE_PARENT, 0x10, 13, 0, },
  83. { HI3660_PCLK_GPIO14, "pclk_gpio14", "clk_div_cfgbus",
  84. CLK_SET_RATE_PARENT, 0x10, 14, 0, },
  85. { HI3660_PCLK_GPIO15, "pclk_gpio15", "clk_div_cfgbus",
  86. CLK_SET_RATE_PARENT, 0x10, 15, 0, },
  87. { HI3660_PCLK_GPIO16, "pclk_gpio16", "clk_div_cfgbus",
  88. CLK_SET_RATE_PARENT, 0x10, 16, 0, },
  89. { HI3660_PCLK_GPIO17, "pclk_gpio17", "clk_div_cfgbus",
  90. CLK_SET_RATE_PARENT, 0x10, 17, 0, },
  91. { HI3660_PCLK_GPIO18, "pclk_gpio18", "clk_div_ioperi",
  92. CLK_SET_RATE_PARENT, 0x10, 18, 0, },
  93. { HI3660_PCLK_GPIO19, "pclk_gpio19", "clk_div_ioperi",
  94. CLK_SET_RATE_PARENT, 0x10, 19, 0, },
  95. { HI3660_PCLK_GPIO20, "pclk_gpio20", "clk_div_cfgbus",
  96. CLK_SET_RATE_PARENT, 0x10, 20, 0, },
  97. { HI3660_PCLK_GPIO21, "pclk_gpio21", "clk_div_cfgbus",
  98. CLK_SET_RATE_PARENT, 0x10, 21, 0, },
  99. { HI3660_CLK_GATE_SPI3, "clk_gate_spi3", "clk_div_ioperi",
  100. CLK_SET_RATE_PARENT, 0x10, 30, 0, },
  101. { HI3660_CLK_GATE_I2C7, "clk_gate_i2c7", "clk_mux_i2c",
  102. CLK_SET_RATE_PARENT, 0x10, 31, 0, },
  103. { HI3660_CLK_GATE_I2C3, "clk_gate_i2c3", "clk_mux_i2c",
  104. CLK_SET_RATE_PARENT, 0x20, 7, 0, },
  105. { HI3660_CLK_GATE_SPI1, "clk_gate_spi1", "clk_mux_spi",
  106. CLK_SET_RATE_PARENT, 0x20, 9, 0, },
  107. { HI3660_CLK_GATE_UART1, "clk_gate_uart1", "clk_mux_uarth",
  108. CLK_SET_RATE_PARENT, 0x20, 11, 0, },
  109. { HI3660_CLK_GATE_UART2, "clk_gate_uart2", "clk_mux_uart1",
  110. CLK_SET_RATE_PARENT, 0x20, 12, 0, },
  111. { HI3660_CLK_GATE_UART4, "clk_gate_uart4", "clk_mux_uarth",
  112. CLK_SET_RATE_PARENT, 0x20, 14, 0, },
  113. { HI3660_CLK_GATE_UART5, "clk_gate_uart5", "clk_mux_uart1",
  114. CLK_SET_RATE_PARENT, 0x20, 15, 0, },
  115. { HI3660_CLK_GATE_I2C4, "clk_gate_i2c4", "clk_mux_i2c",
  116. CLK_SET_RATE_PARENT, 0x20, 27, 0, },
  117. { HI3660_CLK_GATE_DMAC, "clk_gate_dmac", "clk_div_sysbus",
  118. CLK_SET_RATE_PARENT, 0x30, 1, 0, },
  119. { HI3660_PCLK_GATE_DSS, "pclk_gate_dss", "clk_div_cfgbus",
  120. CLK_SET_RATE_PARENT, 0x30, 12, 0, },
  121. { HI3660_ACLK_GATE_DSS, "aclk_gate_dss", "clk_gate_vivobus",
  122. CLK_SET_RATE_PARENT, 0x30, 13, 0, },
  123. { HI3660_CLK_GATE_LDI1, "clk_gate_ldi1", "clk_div_ldi1",
  124. CLK_SET_RATE_PARENT, 0x30, 14, 0, },
  125. { HI3660_CLK_GATE_LDI0, "clk_gate_ldi0", "clk_div_ldi0",
  126. CLK_SET_RATE_PARENT, 0x30, 15, 0, },
  127. { HI3660_CLK_GATE_VIVOBUS, "clk_gate_vivobus", "clk_div_vivobus",
  128. CLK_SET_RATE_PARENT, 0x30, 16, 0, },
  129. { HI3660_CLK_GATE_EDC0, "clk_gate_edc0", "clk_div_edc0",
  130. CLK_SET_RATE_PARENT, 0x30, 17, 0, },
  131. { HI3660_CLK_GATE_TXDPHY0_CFG, "clk_gate_txdphy0_cfg", "clkin_sys",
  132. CLK_SET_RATE_PARENT, 0x30, 28, 0, },
  133. { HI3660_CLK_GATE_TXDPHY0_REF, "clk_gate_txdphy0_ref", "clkin_sys",
  134. CLK_SET_RATE_PARENT, 0x30, 29, 0, },
  135. { HI3660_CLK_GATE_TXDPHY1_CFG, "clk_gate_txdphy1_cfg", "clkin_sys",
  136. CLK_SET_RATE_PARENT, 0x30, 30, 0, },
  137. { HI3660_CLK_GATE_TXDPHY1_REF, "clk_gate_txdphy1_ref", "clkin_sys",
  138. CLK_SET_RATE_PARENT, 0x30, 31, 0, },
  139. { HI3660_ACLK_GATE_USB3OTG, "aclk_gate_usb3otg", "clk_div_mmc0bus",
  140. CLK_SET_RATE_PARENT, 0x40, 1, 0, },
  141. { HI3660_CLK_GATE_SPI4, "clk_gate_spi4", "clk_mux_spi",
  142. CLK_SET_RATE_PARENT, 0x40, 4, 0, },
  143. { HI3660_CLK_GATE_SD, "clk_gate_sd", "clk_mux_sd_sys",
  144. CLK_SET_RATE_PARENT, 0x40, 17, 0, },
  145. { HI3660_CLK_GATE_SDIO0, "clk_gate_sdio0", "clk_mux_sdio_sys",
  146. CLK_SET_RATE_PARENT, 0x40, 19, 0, },
  147. { HI3660_CLK_GATE_UFS_SUBSYS, "clk_gate_ufs_subsys", "clk_div_sysbus",
  148. CLK_SET_RATE_PARENT, 0x50, 21, 0, },
  149. { HI3660_PCLK_GATE_DSI0, "pclk_gate_dsi0", "clk_div_cfgbus",
  150. CLK_SET_RATE_PARENT, 0x50, 28, 0, },
  151. { HI3660_PCLK_GATE_DSI1, "pclk_gate_dsi1", "clk_div_cfgbus",
  152. CLK_SET_RATE_PARENT, 0x50, 29, 0, },
  153. { HI3660_ACLK_GATE_PCIE, "aclk_gate_pcie", "clk_div_mmc1bus",
  154. CLK_SET_RATE_PARENT, 0x420, 5, 0, },
  155. { HI3660_PCLK_GATE_PCIE_SYS, "pclk_gate_pcie_sys", "clk_div_mmc1bus",
  156. CLK_SET_RATE_PARENT, 0x420, 7, 0, },
  157. { HI3660_CLK_GATE_PCIEAUX, "clk_gate_pcieaux", "clkin_sys",
  158. CLK_SET_RATE_PARENT, 0x420, 8, 0, },
  159. { HI3660_PCLK_GATE_PCIE_PHY, "pclk_gate_pcie_phy", "clk_div_mmc1bus",
  160. CLK_SET_RATE_PARENT, 0x420, 9, 0, },
  161. };
  162. static const struct hisi_gate_clock hi3660_crgctrl_gate_clks[] = {
  163. { HI3660_CLK_ANDGT_LDI0, "clk_andgt_ldi0", "clk_mux_ldi0",
  164. CLK_SET_RATE_PARENT, 0xf0, 6, CLK_GATE_HIWORD_MASK, },
  165. { HI3660_CLK_ANDGT_LDI1, "clk_andgt_ldi1", "clk_mux_ldi1",
  166. CLK_SET_RATE_PARENT, 0xf0, 7, CLK_GATE_HIWORD_MASK, },
  167. { HI3660_CLK_ANDGT_EDC0, "clk_andgt_edc0", "clk_mux_edc0",
  168. CLK_SET_RATE_PARENT, 0xf0, 8, CLK_GATE_HIWORD_MASK, },
  169. { HI3660_CLK_GATE_UFSPHY_GT, "clk_gate_ufsphy_gt", "clk_div_ufsperi",
  170. CLK_SET_RATE_PARENT, 0xf4, 1, CLK_GATE_HIWORD_MASK, },
  171. { HI3660_CLK_ANDGT_MMC, "clk_andgt_mmc", "clk_mux_mmc_pll",
  172. CLK_SET_RATE_PARENT, 0xf4, 2, CLK_GATE_HIWORD_MASK, },
  173. { HI3660_CLK_ANDGT_SD, "clk_andgt_sd", "clk_mux_sd_pll",
  174. CLK_SET_RATE_PARENT, 0xf4, 3, CLK_GATE_HIWORD_MASK, },
  175. { HI3660_CLK_A53HPM_ANDGT, "clk_a53hpm_andgt", "clk_mux_a53hpm",
  176. CLK_SET_RATE_PARENT, 0xf4, 7, CLK_GATE_HIWORD_MASK, },
  177. { HI3660_CLK_ANDGT_SDIO, "clk_andgt_sdio", "clk_mux_sdio_pll",
  178. CLK_SET_RATE_PARENT, 0xf4, 8, CLK_GATE_HIWORD_MASK, },
  179. { HI3660_CLK_ANDGT_UART0, "clk_andgt_uart0", "clk_div_320m",
  180. CLK_SET_RATE_PARENT, 0xf4, 9, CLK_GATE_HIWORD_MASK, },
  181. { HI3660_CLK_ANDGT_UART1, "clk_andgt_uart1", "clk_div_320m",
  182. CLK_SET_RATE_PARENT, 0xf4, 10, CLK_GATE_HIWORD_MASK, },
  183. { HI3660_CLK_ANDGT_UARTH, "clk_andgt_uarth", "clk_div_320m",
  184. CLK_SET_RATE_PARENT, 0xf4, 11, CLK_GATE_HIWORD_MASK, },
  185. { HI3660_CLK_ANDGT_SPI, "clk_andgt_spi", "clk_div_320m",
  186. CLK_SET_RATE_PARENT, 0xf4, 13, CLK_GATE_HIWORD_MASK, },
  187. { HI3660_CLK_VIVOBUS_ANDGT, "clk_vivobus_andgt", "clk_mux_vivobus",
  188. CLK_SET_RATE_PARENT, 0xf8, 1, CLK_GATE_HIWORD_MASK, },
  189. { HI3660_CLK_AOMM_ANDGT, "clk_aomm_andgt", "clk_ppll2",
  190. CLK_SET_RATE_PARENT, 0xf8, 3, CLK_GATE_HIWORD_MASK, },
  191. { HI3660_CLK_320M_PLL_GT, "clk_320m_pll_gt", "clk_mux_320m",
  192. CLK_SET_RATE_PARENT, 0xf8, 10, 0, },
  193. { HI3660_AUTODIV_EMMC0BUS, "autodiv_emmc0bus", "autodiv_sysbus",
  194. CLK_SET_RATE_PARENT, 0x404, 1, CLK_GATE_HIWORD_MASK, },
  195. { HI3660_AUTODIV_SYSBUS, "autodiv_sysbus", "clk_div_sysbus",
  196. CLK_SET_RATE_PARENT, 0x404, 5, CLK_GATE_HIWORD_MASK, },
  197. { HI3660_CLK_GATE_UFSPHY_CFG, "clk_gate_ufsphy_cfg",
  198. "clk_div_ufsphy_cfg", CLK_SET_RATE_PARENT, 0x420, 12, 0, },
  199. { HI3660_CLK_GATE_UFSIO_REF, "clk_gate_ufsio_ref",
  200. "clk_gate_ufs_tcxo_en", CLK_SET_RATE_PARENT, 0x420, 14, 0, },
  201. };
  202. static const char *const
  203. clk_mux_sdio_sys_p[] = {"clk_factor_mmc", "clk_div_sdio",};
  204. static const char *const
  205. clk_mux_sd_sys_p[] = {"clk_factor_mmc", "clk_div_sd",};
  206. static const char *const
  207. clk_mux_pll_p[] = {"clk_ppll0", "clk_ppll1", "clk_ppll2", "clk_ppll2",};
  208. static const char *const
  209. clk_mux_pll0123_p[] = {"clk_ppll0", "clk_ppll1", "clk_ppll2", "clk_ppll3",};
  210. static const char *const
  211. clk_mux_edc0_p[] = {"clk_inv", "clk_ppll0", "clk_ppll1", "clk_inv",
  212. "clk_ppll2", "clk_inv", "clk_inv", "clk_inv",
  213. "clk_ppll3", "clk_inv", "clk_inv", "clk_inv",
  214. "clk_inv", "clk_inv", "clk_inv", "clk_inv",};
  215. static const char *const
  216. clk_mux_ldi0_p[] = {"clk_inv", "clk_ppll0", "clk_ppll2", "clk_inv",
  217. "clk_ppll1", "clk_inv", "clk_inv", "clk_inv",
  218. "clk_ppll3", "clk_inv", "clk_inv", "clk_inv",
  219. "clk_inv", "clk_inv", "clk_inv", "clk_inv",};
  220. static const char *const
  221. clk_mux_uart0_p[] = {"clkin_sys", "clk_div_uart0",};
  222. static const char *const
  223. clk_mux_uart1_p[] = {"clkin_sys", "clk_div_uart1",};
  224. static const char *const
  225. clk_mux_uarth_p[] = {"clkin_sys", "clk_div_uarth",};
  226. static const char *const
  227. clk_mux_pll02p[] = {"clk_ppll0", "clk_ppll2",};
  228. static const char *const
  229. clk_mux_ioperi_p[] = {"clk_div_320m", "clk_div_a53hpm",};
  230. static const char *const
  231. clk_mux_spi_p[] = {"clkin_sys", "clk_div_spi",};
  232. static const char *const
  233. clk_mux_i2c_p[] = {"clkin_sys", "clk_div_i2c",};
  234. static const struct hisi_mux_clock hi3660_crgctrl_mux_clks[] = {
  235. { HI3660_CLK_MUX_SYSBUS, "clk_mux_sysbus", clk_mux_sdio_sys_p,
  236. ARRAY_SIZE(clk_mux_sdio_sys_p), CLK_SET_RATE_PARENT, 0xac, 0, 1,
  237. CLK_MUX_HIWORD_MASK, },
  238. { HI3660_CLK_MUX_UART0, "clk_mux_uart0", clk_mux_uart0_p,
  239. ARRAY_SIZE(clk_mux_uart0_p), CLK_SET_RATE_PARENT, 0xac, 2, 1,
  240. CLK_MUX_HIWORD_MASK, },
  241. { HI3660_CLK_MUX_UART1, "clk_mux_uart1", clk_mux_uart1_p,
  242. ARRAY_SIZE(clk_mux_uart1_p), CLK_SET_RATE_PARENT, 0xac, 3, 1,
  243. CLK_MUX_HIWORD_MASK, },
  244. { HI3660_CLK_MUX_UARTH, "clk_mux_uarth", clk_mux_uarth_p,
  245. ARRAY_SIZE(clk_mux_uarth_p), CLK_SET_RATE_PARENT, 0xac, 4, 1,
  246. CLK_MUX_HIWORD_MASK, },
  247. { HI3660_CLK_MUX_SPI, "clk_mux_spi", clk_mux_spi_p,
  248. ARRAY_SIZE(clk_mux_spi_p), CLK_SET_RATE_PARENT, 0xac, 8, 1,
  249. CLK_MUX_HIWORD_MASK, },
  250. { HI3660_CLK_MUX_I2C, "clk_mux_i2c", clk_mux_i2c_p,
  251. ARRAY_SIZE(clk_mux_i2c_p), CLK_SET_RATE_PARENT, 0xac, 13, 1,
  252. CLK_MUX_HIWORD_MASK, },
  253. { HI3660_CLK_MUX_MMC_PLL, "clk_mux_mmc_pll", clk_mux_pll02p,
  254. ARRAY_SIZE(clk_mux_pll02p), CLK_SET_RATE_PARENT, 0xb4, 0, 1,
  255. CLK_MUX_HIWORD_MASK, },
  256. { HI3660_CLK_MUX_LDI1, "clk_mux_ldi1", clk_mux_ldi0_p,
  257. ARRAY_SIZE(clk_mux_ldi0_p), CLK_SET_RATE_PARENT, 0xb4, 8, 4,
  258. CLK_MUX_HIWORD_MASK, },
  259. { HI3660_CLK_MUX_LDI0, "clk_mux_ldi0", clk_mux_ldi0_p,
  260. ARRAY_SIZE(clk_mux_ldi0_p), CLK_SET_RATE_PARENT, 0xb4, 12, 4,
  261. CLK_MUX_HIWORD_MASK, },
  262. { HI3660_CLK_MUX_SD_PLL, "clk_mux_sd_pll", clk_mux_pll_p,
  263. ARRAY_SIZE(clk_mux_pll_p), CLK_SET_RATE_PARENT, 0xb8, 4, 2,
  264. CLK_MUX_HIWORD_MASK, },
  265. { HI3660_CLK_MUX_SD_SYS, "clk_mux_sd_sys", clk_mux_sd_sys_p,
  266. ARRAY_SIZE(clk_mux_sd_sys_p), CLK_SET_RATE_PARENT, 0xb8, 6, 1,
  267. CLK_MUX_HIWORD_MASK, },
  268. { HI3660_CLK_MUX_EDC0, "clk_mux_edc0", clk_mux_edc0_p,
  269. ARRAY_SIZE(clk_mux_edc0_p), CLK_SET_RATE_PARENT, 0xbc, 6, 4,
  270. CLK_MUX_HIWORD_MASK, },
  271. { HI3660_CLK_MUX_SDIO_SYS, "clk_mux_sdio_sys", clk_mux_sdio_sys_p,
  272. ARRAY_SIZE(clk_mux_sdio_sys_p), CLK_SET_RATE_PARENT, 0xc0, 6, 1,
  273. CLK_MUX_HIWORD_MASK, },
  274. { HI3660_CLK_MUX_SDIO_PLL, "clk_mux_sdio_pll", clk_mux_pll_p,
  275. ARRAY_SIZE(clk_mux_pll_p), CLK_SET_RATE_PARENT, 0xc0, 4, 2,
  276. CLK_MUX_HIWORD_MASK, },
  277. { HI3660_CLK_MUX_VIVOBUS, "clk_mux_vivobus", clk_mux_pll0123_p,
  278. ARRAY_SIZE(clk_mux_pll0123_p), CLK_SET_RATE_PARENT, 0xd0, 12, 2,
  279. CLK_MUX_HIWORD_MASK, },
  280. { HI3660_CLK_MUX_A53HPM, "clk_mux_a53hpm", clk_mux_pll02p,
  281. ARRAY_SIZE(clk_mux_pll02p), CLK_SET_RATE_PARENT, 0xd4, 9, 1,
  282. CLK_MUX_HIWORD_MASK, },
  283. { HI3660_CLK_MUX_320M, "clk_mux_320m", clk_mux_pll02p,
  284. ARRAY_SIZE(clk_mux_pll02p), CLK_SET_RATE_PARENT, 0x100, 0, 1,
  285. CLK_MUX_HIWORD_MASK, },
  286. { HI3660_CLK_MUX_IOPERI, "clk_mux_ioperi", clk_mux_ioperi_p,
  287. ARRAY_SIZE(clk_mux_ioperi_p), CLK_SET_RATE_PARENT, 0x108, 10, 1,
  288. CLK_MUX_HIWORD_MASK, },
  289. };
  290. static const struct hisi_divider_clock hi3660_crgctrl_divider_clks[] = {
  291. { HI3660_CLK_DIV_UART0, "clk_div_uart0", "clk_andgt_uart0",
  292. CLK_SET_RATE_PARENT, 0xb0, 4, 4, CLK_DIVIDER_HIWORD_MASK, 0, },
  293. { HI3660_CLK_DIV_UART1, "clk_div_uart1", "clk_andgt_uart1",
  294. CLK_SET_RATE_PARENT, 0xb0, 8, 4, CLK_DIVIDER_HIWORD_MASK, 0, },
  295. { HI3660_CLK_DIV_UARTH, "clk_div_uarth", "clk_andgt_uarth",
  296. CLK_SET_RATE_PARENT, 0xb0, 12, 4, CLK_DIVIDER_HIWORD_MASK, 0, },
  297. { HI3660_CLK_DIV_MMC, "clk_div_mmc", "clk_andgt_mmc",
  298. CLK_SET_RATE_PARENT, 0xb4, 3, 4, CLK_DIVIDER_HIWORD_MASK, 0, },
  299. { HI3660_CLK_DIV_SD, "clk_div_sd", "clk_andgt_sd",
  300. CLK_SET_RATE_PARENT, 0xb8, 0, 4, CLK_DIVIDER_HIWORD_MASK, 0, },
  301. { HI3660_CLK_DIV_EDC0, "clk_div_edc0", "clk_andgt_edc0",
  302. CLK_SET_RATE_PARENT, 0xbc, 0, 6, CLK_DIVIDER_HIWORD_MASK, 0, },
  303. { HI3660_CLK_DIV_LDI0, "clk_div_ldi0", "clk_andgt_ldi0",
  304. CLK_SET_RATE_PARENT, 0xbc, 10, 6, CLK_DIVIDER_HIWORD_MASK, 0, },
  305. { HI3660_CLK_DIV_SDIO, "clk_div_sdio", "clk_andgt_sdio",
  306. CLK_SET_RATE_PARENT, 0xc0, 0, 4, CLK_DIVIDER_HIWORD_MASK, 0, },
  307. { HI3660_CLK_DIV_LDI1, "clk_div_ldi1", "clk_andgt_ldi1",
  308. CLK_SET_RATE_PARENT, 0xc0, 8, 6, CLK_DIVIDER_HIWORD_MASK, 0, },
  309. { HI3660_CLK_DIV_SPI, "clk_div_spi", "clk_andgt_spi",
  310. CLK_SET_RATE_PARENT, 0xc4, 12, 4, CLK_DIVIDER_HIWORD_MASK, 0, },
  311. { HI3660_CLK_DIV_VIVOBUS, "clk_div_vivobus", "clk_vivobus_andgt",
  312. CLK_SET_RATE_PARENT, 0xd0, 7, 5, CLK_DIVIDER_HIWORD_MASK, 0, },
  313. { HI3660_CLK_DIV_I2C, "clk_div_i2c", "clk_div_320m",
  314. CLK_SET_RATE_PARENT, 0xe8, 4, 4, CLK_DIVIDER_HIWORD_MASK, 0, },
  315. { HI3660_CLK_DIV_UFSPHY, "clk_div_ufsphy_cfg", "clk_gate_ufsphy_gt",
  316. CLK_SET_RATE_PARENT, 0xe8, 9, 2, CLK_DIVIDER_HIWORD_MASK, 0, },
  317. { HI3660_CLK_DIV_CFGBUS, "clk_div_cfgbus", "clk_div_sysbus",
  318. CLK_SET_RATE_PARENT, 0xec, 0, 2, CLK_DIVIDER_HIWORD_MASK, 0, },
  319. { HI3660_CLK_DIV_MMC0BUS, "clk_div_mmc0bus", "autodiv_emmc0bus",
  320. CLK_SET_RATE_PARENT, 0xec, 2, 1, CLK_DIVIDER_HIWORD_MASK, 0, },
  321. { HI3660_CLK_DIV_MMC1BUS, "clk_div_mmc1bus", "clk_div_sysbus",
  322. CLK_SET_RATE_PARENT, 0xec, 3, 1, CLK_DIVIDER_HIWORD_MASK, 0, },
  323. { HI3660_CLK_DIV_UFSPERI, "clk_div_ufsperi", "clk_gate_ufs_subsys",
  324. CLK_SET_RATE_PARENT, 0xec, 14, 1, CLK_DIVIDER_HIWORD_MASK, 0, },
  325. { HI3660_CLK_DIV_AOMM, "clk_div_aomm", "clk_aomm_andgt",
  326. CLK_SET_RATE_PARENT, 0x100, 7, 4, CLK_DIVIDER_HIWORD_MASK, 0, },
  327. { HI3660_CLK_DIV_IOPERI, "clk_div_ioperi", "clk_mux_ioperi",
  328. CLK_SET_RATE_PARENT, 0x108, 11, 4, CLK_DIVIDER_HIWORD_MASK, 0, },
  329. };
  330. /* clk_pmuctrl */
  331. /* pmu register need shift 2 bits */
  332. static const struct hisi_gate_clock hi3660_pmu_gate_clks[] = {
  333. { HI3660_GATE_ABB_192, "clk_gate_abb_192", "clkin_sys",
  334. CLK_SET_RATE_PARENT, (0x10a << 2), 3, 0, },
  335. };
  336. /* clk_pctrl */
  337. static const struct hisi_gate_clock hi3660_pctrl_gate_clks[] = {
  338. { HI3660_GATE_UFS_TCXO_EN, "clk_gate_ufs_tcxo_en",
  339. "clk_gate_abb_192", CLK_SET_RATE_PARENT, 0x10, 0,
  340. CLK_GATE_HIWORD_MASK, },
  341. { HI3660_GATE_USB_TCXO_EN, "clk_gate_usb_tcxo_en", "clk_gate_abb_192",
  342. CLK_SET_RATE_PARENT, 0x10, 1, CLK_GATE_HIWORD_MASK, },
  343. };
  344. /* clk_sctrl */
  345. static const struct hisi_gate_clock hi3660_sctrl_gate_sep_clks[] = {
  346. { HI3660_PCLK_AO_GPIO0, "pclk_ao_gpio0", "clk_div_aobus",
  347. CLK_SET_RATE_PARENT, 0x160, 11, 0, },
  348. { HI3660_PCLK_AO_GPIO1, "pclk_ao_gpio1", "clk_div_aobus",
  349. CLK_SET_RATE_PARENT, 0x160, 12, 0, },
  350. { HI3660_PCLK_AO_GPIO2, "pclk_ao_gpio2", "clk_div_aobus",
  351. CLK_SET_RATE_PARENT, 0x160, 13, 0, },
  352. { HI3660_PCLK_AO_GPIO3, "pclk_ao_gpio3", "clk_div_aobus",
  353. CLK_SET_RATE_PARENT, 0x160, 14, 0, },
  354. { HI3660_PCLK_AO_GPIO4, "pclk_ao_gpio4", "clk_div_aobus",
  355. CLK_SET_RATE_PARENT, 0x160, 21, 0, },
  356. { HI3660_PCLK_AO_GPIO5, "pclk_ao_gpio5", "clk_div_aobus",
  357. CLK_SET_RATE_PARENT, 0x160, 22, 0, },
  358. { HI3660_PCLK_AO_GPIO6, "pclk_ao_gpio6", "clk_div_aobus",
  359. CLK_SET_RATE_PARENT, 0x160, 25, 0, },
  360. { HI3660_PCLK_GATE_MMBUF, "pclk_gate_mmbuf", "pclk_div_mmbuf",
  361. CLK_SET_RATE_PARENT, 0x170, 23, 0, },
  362. { HI3660_CLK_GATE_DSS_AXI_MM, "clk_gate_dss_axi_mm", "aclk_mux_mmbuf",
  363. CLK_SET_RATE_PARENT, 0x170, 24, 0, },
  364. };
  365. static const struct hisi_gate_clock hi3660_sctrl_gate_clks[] = {
  366. { HI3660_PCLK_MMBUF_ANDGT, "pclk_mmbuf_andgt", "clk_sw_mmbuf",
  367. CLK_SET_RATE_PARENT, 0x258, 7, CLK_GATE_HIWORD_MASK, },
  368. { HI3660_CLK_MMBUF_PLL_ANDGT, "clk_mmbuf_pll_andgt", "clk_ppll0",
  369. CLK_SET_RATE_PARENT, 0x260, 11, CLK_DIVIDER_HIWORD_MASK, 0, },
  370. { HI3660_CLK_FLL_MMBUF_ANDGT, "clk_fll_mmbuf_andgt", "clk_fll_src",
  371. CLK_SET_RATE_PARENT, 0x260, 12, CLK_DIVIDER_HIWORD_MASK, 0, },
  372. { HI3660_CLK_SYS_MMBUF_ANDGT, "clk_sys_mmbuf_andgt", "clkin_sys",
  373. CLK_SET_RATE_PARENT, 0x260, 13, CLK_DIVIDER_HIWORD_MASK, 0, },
  374. { HI3660_CLK_GATE_PCIEPHY_GT, "clk_gate_pciephy_gt", "clk_ppll0",
  375. CLK_SET_RATE_PARENT, 0x268, 11, CLK_DIVIDER_HIWORD_MASK, 0, },
  376. };
  377. static const char *const
  378. aclk_mux_mmbuf_p[] = {"aclk_div_mmbuf", "clk_gate_aomm",};
  379. static const char *const
  380. clk_sw_mmbuf_p[] = {"clk_sys_mmbuf_andgt", "clk_fll_mmbuf_andgt",
  381. "aclk_mux_mmbuf", "aclk_mux_mmbuf"};
  382. static const struct hisi_mux_clock hi3660_sctrl_mux_clks[] = {
  383. { HI3660_ACLK_MUX_MMBUF, "aclk_mux_mmbuf", aclk_mux_mmbuf_p,
  384. ARRAY_SIZE(aclk_mux_mmbuf_p), CLK_SET_RATE_PARENT, 0x250, 12, 1,
  385. CLK_MUX_HIWORD_MASK, },
  386. { HI3660_CLK_SW_MMBUF, "clk_sw_mmbuf", clk_sw_mmbuf_p,
  387. ARRAY_SIZE(clk_sw_mmbuf_p), CLK_SET_RATE_PARENT, 0x258, 8, 2,
  388. CLK_MUX_HIWORD_MASK, },
  389. };
  390. static const struct hisi_divider_clock hi3660_sctrl_divider_clks[] = {
  391. { HI3660_CLK_DIV_AOBUS, "clk_div_aobus", "clk_ppll0",
  392. CLK_SET_RATE_PARENT, 0x254, 0, 6, CLK_DIVIDER_HIWORD_MASK, 0, },
  393. { HI3660_PCLK_DIV_MMBUF, "pclk_div_mmbuf", "pclk_mmbuf_andgt",
  394. CLK_SET_RATE_PARENT, 0x258, 10, 2, CLK_DIVIDER_HIWORD_MASK, 0, },
  395. { HI3660_ACLK_DIV_MMBUF, "aclk_div_mmbuf", "clk_mmbuf_pll_andgt",
  396. CLK_SET_RATE_PARENT, 0x258, 12, 4, CLK_DIVIDER_HIWORD_MASK, 0, },
  397. { HI3660_CLK_DIV_PCIEPHY, "clk_div_pciephy", "clk_gate_pciephy_gt",
  398. CLK_SET_RATE_PARENT, 0x268, 12, 4, CLK_DIVIDER_HIWORD_MASK, 0, },
  399. };
  400. /* clk_iomcu */
  401. static const struct hisi_gate_clock hi3660_iomcu_gate_sep_clks[] = {
  402. { HI3660_CLK_I2C0_IOMCU, "clk_i2c0_iomcu", "clk_fll_src",
  403. CLK_SET_RATE_PARENT, 0x10, 3, 0, },
  404. { HI3660_CLK_I2C1_IOMCU, "clk_i2c1_iomcu", "clk_fll_src",
  405. CLK_SET_RATE_PARENT, 0x10, 4, 0, },
  406. { HI3660_CLK_I2C2_IOMCU, "clk_i2c2_iomcu", "clk_fll_src",
  407. CLK_SET_RATE_PARENT, 0x10, 5, 0, },
  408. { HI3660_CLK_I2C6_IOMCU, "clk_i2c6_iomcu", "clk_fll_src",
  409. CLK_SET_RATE_PARENT, 0x10, 27, 0, },
  410. { HI3660_CLK_IOMCU_PERI0, "iomcu_peri0", "clk_ppll0",
  411. CLK_SET_RATE_PARENT, 0x90, 0, 0, },
  412. };
  413. static void hi3660_clk_iomcu_init(struct device_node *np)
  414. {
  415. struct hisi_clock_data *clk_data;
  416. int nr = ARRAY_SIZE(hi3660_iomcu_gate_sep_clks);
  417. clk_data = hisi_clk_init(np, nr);
  418. if (!clk_data)
  419. return;
  420. hisi_clk_register_gate_sep(hi3660_iomcu_gate_sep_clks,
  421. ARRAY_SIZE(hi3660_iomcu_gate_sep_clks),
  422. clk_data);
  423. }
  424. static void hi3660_clk_pmuctrl_init(struct device_node *np)
  425. {
  426. struct hisi_clock_data *clk_data;
  427. int nr = ARRAY_SIZE(hi3660_pmu_gate_clks);
  428. clk_data = hisi_clk_init(np, nr);
  429. if (!clk_data)
  430. return;
  431. hisi_clk_register_gate(hi3660_pmu_gate_clks,
  432. ARRAY_SIZE(hi3660_pmu_gate_clks), clk_data);
  433. }
  434. static void hi3660_clk_pctrl_init(struct device_node *np)
  435. {
  436. struct hisi_clock_data *clk_data;
  437. int nr = ARRAY_SIZE(hi3660_pctrl_gate_clks);
  438. clk_data = hisi_clk_init(np, nr);
  439. if (!clk_data)
  440. return;
  441. hisi_clk_register_gate(hi3660_pctrl_gate_clks,
  442. ARRAY_SIZE(hi3660_pctrl_gate_clks), clk_data);
  443. }
  444. static void hi3660_clk_sctrl_init(struct device_node *np)
  445. {
  446. struct hisi_clock_data *clk_data;
  447. int nr = ARRAY_SIZE(hi3660_sctrl_gate_clks) +
  448. ARRAY_SIZE(hi3660_sctrl_gate_sep_clks) +
  449. ARRAY_SIZE(hi3660_sctrl_mux_clks) +
  450. ARRAY_SIZE(hi3660_sctrl_divider_clks);
  451. clk_data = hisi_clk_init(np, nr);
  452. if (!clk_data)
  453. return;
  454. hisi_clk_register_gate(hi3660_sctrl_gate_clks,
  455. ARRAY_SIZE(hi3660_sctrl_gate_clks), clk_data);
  456. hisi_clk_register_gate_sep(hi3660_sctrl_gate_sep_clks,
  457. ARRAY_SIZE(hi3660_sctrl_gate_sep_clks),
  458. clk_data);
  459. hisi_clk_register_mux(hi3660_sctrl_mux_clks,
  460. ARRAY_SIZE(hi3660_sctrl_mux_clks), clk_data);
  461. hisi_clk_register_divider(hi3660_sctrl_divider_clks,
  462. ARRAY_SIZE(hi3660_sctrl_divider_clks),
  463. clk_data);
  464. }
  465. static void hi3660_clk_crgctrl_init(struct device_node *np)
  466. {
  467. struct hisi_clock_data *clk_data;
  468. int nr = ARRAY_SIZE(hi3660_fixed_rate_clks) +
  469. ARRAY_SIZE(hi3660_crgctrl_gate_sep_clks) +
  470. ARRAY_SIZE(hi3660_crgctrl_gate_clks) +
  471. ARRAY_SIZE(hi3660_crgctrl_mux_clks) +
  472. ARRAY_SIZE(hi3660_crg_fixed_factor_clks) +
  473. ARRAY_SIZE(hi3660_crgctrl_divider_clks);
  474. clk_data = hisi_clk_init(np, nr);
  475. if (!clk_data)
  476. return;
  477. hisi_clk_register_fixed_rate(hi3660_fixed_rate_clks,
  478. ARRAY_SIZE(hi3660_fixed_rate_clks),
  479. clk_data);
  480. hisi_clk_register_gate_sep(hi3660_crgctrl_gate_sep_clks,
  481. ARRAY_SIZE(hi3660_crgctrl_gate_sep_clks),
  482. clk_data);
  483. hisi_clk_register_gate(hi3660_crgctrl_gate_clks,
  484. ARRAY_SIZE(hi3660_crgctrl_gate_clks),
  485. clk_data);
  486. hisi_clk_register_mux(hi3660_crgctrl_mux_clks,
  487. ARRAY_SIZE(hi3660_crgctrl_mux_clks),
  488. clk_data);
  489. hisi_clk_register_fixed_factor(hi3660_crg_fixed_factor_clks,
  490. ARRAY_SIZE(hi3660_crg_fixed_factor_clks),
  491. clk_data);
  492. hisi_clk_register_divider(hi3660_crgctrl_divider_clks,
  493. ARRAY_SIZE(hi3660_crgctrl_divider_clks),
  494. clk_data);
  495. }
  496. static const struct of_device_id hi3660_clk_match_table[] = {
  497. { .compatible = "hisilicon,hi3660-crgctrl",
  498. .data = hi3660_clk_crgctrl_init },
  499. { .compatible = "hisilicon,hi3660-pctrl",
  500. .data = hi3660_clk_pctrl_init },
  501. { .compatible = "hisilicon,hi3660-pmuctrl",
  502. .data = hi3660_clk_pmuctrl_init },
  503. { .compatible = "hisilicon,hi3660-sctrl",
  504. .data = hi3660_clk_sctrl_init },
  505. { .compatible = "hisilicon,hi3660-iomcu",
  506. .data = hi3660_clk_iomcu_init },
  507. { }
  508. };
  509. static int hi3660_clk_probe(struct platform_device *pdev)
  510. {
  511. struct device *dev = &pdev->dev;
  512. struct device_node *np = pdev->dev.of_node;
  513. void (*init_func)(struct device_node *np);
  514. init_func = of_device_get_match_data(dev);
  515. if (!init_func)
  516. return -ENODEV;
  517. init_func(np);
  518. return 0;
  519. }
  520. static struct platform_driver hi3660_clk_driver = {
  521. .probe = hi3660_clk_probe,
  522. .driver = {
  523. .name = "hi3660-clk",
  524. .of_match_table = hi3660_clk_match_table,
  525. },
  526. };
  527. static int __init hi3660_clk_init(void)
  528. {
  529. return platform_driver_register(&hi3660_clk_driver);
  530. }
  531. core_initcall(hi3660_clk_init);