cputable.c 69 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300
  1. /*
  2. * Copyright (C) 2001 Ben. Herrenschmidt (benh@kernel.crashing.org)
  3. *
  4. * Modifications for ppc64:
  5. * Copyright (C) 2003 Dave Engebretsen <engebret@us.ibm.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version
  10. * 2 of the License, or (at your option) any later version.
  11. */
  12. #include <linux/string.h>
  13. #include <linux/sched.h>
  14. #include <linux/threads.h>
  15. #include <linux/init.h>
  16. #include <linux/export.h>
  17. #include <linux/jump_label.h>
  18. #include <asm/oprofile_impl.h>
  19. #include <asm/cputable.h>
  20. #include <asm/prom.h> /* for PTRRELOC on ARCH=ppc */
  21. #include <asm/mmu.h>
  22. #include <asm/setup.h>
  23. struct cpu_spec* cur_cpu_spec = NULL;
  24. EXPORT_SYMBOL(cur_cpu_spec);
  25. /* The platform string corresponding to the real PVR */
  26. const char *powerpc_base_platform;
  27. /* NOTE:
  28. * Unlike ppc32, ppc64 will only call this once for the boot CPU, it's
  29. * the responsibility of the appropriate CPU save/restore functions to
  30. * eventually copy these settings over. Those save/restore aren't yet
  31. * part of the cputable though. That has to be fixed for both ppc32
  32. * and ppc64
  33. */
  34. #ifdef CONFIG_PPC32
  35. extern void __setup_cpu_e200(unsigned long offset, struct cpu_spec* spec);
  36. extern void __setup_cpu_e500v1(unsigned long offset, struct cpu_spec* spec);
  37. extern void __setup_cpu_e500v2(unsigned long offset, struct cpu_spec* spec);
  38. extern void __setup_cpu_e500mc(unsigned long offset, struct cpu_spec* spec);
  39. extern void __setup_cpu_440ep(unsigned long offset, struct cpu_spec* spec);
  40. extern void __setup_cpu_440epx(unsigned long offset, struct cpu_spec* spec);
  41. extern void __setup_cpu_440gx(unsigned long offset, struct cpu_spec* spec);
  42. extern void __setup_cpu_440grx(unsigned long offset, struct cpu_spec* spec);
  43. extern void __setup_cpu_440spe(unsigned long offset, struct cpu_spec* spec);
  44. extern void __setup_cpu_440x5(unsigned long offset, struct cpu_spec* spec);
  45. extern void __setup_cpu_460ex(unsigned long offset, struct cpu_spec* spec);
  46. extern void __setup_cpu_460gt(unsigned long offset, struct cpu_spec* spec);
  47. extern void __setup_cpu_460sx(unsigned long offset, struct cpu_spec *spec);
  48. extern void __setup_cpu_apm821xx(unsigned long offset, struct cpu_spec *spec);
  49. extern void __setup_cpu_603(unsigned long offset, struct cpu_spec* spec);
  50. extern void __setup_cpu_604(unsigned long offset, struct cpu_spec* spec);
  51. extern void __setup_cpu_750(unsigned long offset, struct cpu_spec* spec);
  52. extern void __setup_cpu_750cx(unsigned long offset, struct cpu_spec* spec);
  53. extern void __setup_cpu_750fx(unsigned long offset, struct cpu_spec* spec);
  54. extern void __setup_cpu_7400(unsigned long offset, struct cpu_spec* spec);
  55. extern void __setup_cpu_7410(unsigned long offset, struct cpu_spec* spec);
  56. extern void __setup_cpu_745x(unsigned long offset, struct cpu_spec* spec);
  57. #endif /* CONFIG_PPC32 */
  58. #ifdef CONFIG_PPC64
  59. extern void __setup_cpu_ppc970(unsigned long offset, struct cpu_spec* spec);
  60. extern void __setup_cpu_ppc970MP(unsigned long offset, struct cpu_spec* spec);
  61. extern void __setup_cpu_pa6t(unsigned long offset, struct cpu_spec* spec);
  62. extern void __restore_cpu_pa6t(void);
  63. extern void __restore_cpu_ppc970(void);
  64. extern void __setup_cpu_power7(unsigned long offset, struct cpu_spec* spec);
  65. extern void __restore_cpu_power7(void);
  66. extern void __setup_cpu_power8(unsigned long offset, struct cpu_spec* spec);
  67. extern void __restore_cpu_power8(void);
  68. extern void __setup_cpu_power9(unsigned long offset, struct cpu_spec* spec);
  69. extern void __restore_cpu_power9(void);
  70. extern void __flush_tlb_power7(unsigned int action);
  71. extern void __flush_tlb_power8(unsigned int action);
  72. extern void __flush_tlb_power9(unsigned int action);
  73. extern long __machine_check_early_realmode_p7(struct pt_regs *regs);
  74. extern long __machine_check_early_realmode_p8(struct pt_regs *regs);
  75. #endif /* CONFIG_PPC64 */
  76. #if defined(CONFIG_E500)
  77. extern void __setup_cpu_e5500(unsigned long offset, struct cpu_spec* spec);
  78. extern void __setup_cpu_e6500(unsigned long offset, struct cpu_spec* spec);
  79. extern void __restore_cpu_e5500(void);
  80. extern void __restore_cpu_e6500(void);
  81. #endif /* CONFIG_E500 */
  82. /* This table only contains "desktop" CPUs, it need to be filled with embedded
  83. * ones as well...
  84. */
  85. #define COMMON_USER (PPC_FEATURE_32 | PPC_FEATURE_HAS_FPU | \
  86. PPC_FEATURE_HAS_MMU)
  87. #define COMMON_USER_PPC64 (COMMON_USER | PPC_FEATURE_64)
  88. #define COMMON_USER_POWER4 (COMMON_USER_PPC64 | PPC_FEATURE_POWER4)
  89. #define COMMON_USER_POWER5 (COMMON_USER_PPC64 | PPC_FEATURE_POWER5 |\
  90. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP)
  91. #define COMMON_USER_POWER5_PLUS (COMMON_USER_PPC64 | PPC_FEATURE_POWER5_PLUS|\
  92. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP)
  93. #define COMMON_USER_POWER6 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_05 |\
  94. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  95. PPC_FEATURE_TRUE_LE | \
  96. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  97. #define COMMON_USER_POWER7 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_06 |\
  98. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  99. PPC_FEATURE_TRUE_LE | \
  100. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  101. #define COMMON_USER2_POWER7 (PPC_FEATURE2_DSCR)
  102. #define COMMON_USER_POWER8 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_06 |\
  103. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  104. PPC_FEATURE_TRUE_LE | \
  105. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  106. #define COMMON_USER2_POWER8 (PPC_FEATURE2_ARCH_2_07 | \
  107. PPC_FEATURE2_HTM_COMP | \
  108. PPC_FEATURE2_HTM_NOSC_COMP | \
  109. PPC_FEATURE2_DSCR | \
  110. PPC_FEATURE2_ISEL | PPC_FEATURE2_TAR | \
  111. PPC_FEATURE2_VEC_CRYPTO)
  112. #define COMMON_USER_PA6T (COMMON_USER_PPC64 | PPC_FEATURE_PA6T |\
  113. PPC_FEATURE_TRUE_LE | \
  114. PPC_FEATURE_HAS_ALTIVEC_COMP)
  115. #define COMMON_USER_POWER9 COMMON_USER_POWER8
  116. #define COMMON_USER2_POWER9 (COMMON_USER2_POWER8 | \
  117. PPC_FEATURE2_ARCH_3_00 | \
  118. PPC_FEATURE2_HAS_IEEE128)
  119. #ifdef CONFIG_PPC_BOOK3E_64
  120. #define COMMON_USER_BOOKE (COMMON_USER_PPC64 | PPC_FEATURE_BOOKE)
  121. #else
  122. #define COMMON_USER_BOOKE (PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU | \
  123. PPC_FEATURE_BOOKE)
  124. #endif
  125. static struct cpu_spec __initdata cpu_specs[] = {
  126. #ifdef CONFIG_PPC_BOOK3S_64
  127. { /* Power4 */
  128. .pvr_mask = 0xffff0000,
  129. .pvr_value = 0x00350000,
  130. .cpu_name = "POWER4 (gp)",
  131. .cpu_features = CPU_FTRS_POWER4,
  132. .cpu_user_features = COMMON_USER_POWER4,
  133. .mmu_features = MMU_FTRS_POWER4 | MMU_FTR_TLBIE_CROP_VA,
  134. .icache_bsize = 128,
  135. .dcache_bsize = 128,
  136. .num_pmcs = 8,
  137. .pmc_type = PPC_PMC_IBM,
  138. .oprofile_cpu_type = "ppc64/power4",
  139. .oprofile_type = PPC_OPROFILE_POWER4,
  140. .platform = "power4",
  141. },
  142. { /* Power4+ */
  143. .pvr_mask = 0xffff0000,
  144. .pvr_value = 0x00380000,
  145. .cpu_name = "POWER4+ (gq)",
  146. .cpu_features = CPU_FTRS_POWER4,
  147. .cpu_user_features = COMMON_USER_POWER4,
  148. .mmu_features = MMU_FTRS_POWER4 | MMU_FTR_TLBIE_CROP_VA,
  149. .icache_bsize = 128,
  150. .dcache_bsize = 128,
  151. .num_pmcs = 8,
  152. .pmc_type = PPC_PMC_IBM,
  153. .oprofile_cpu_type = "ppc64/power4",
  154. .oprofile_type = PPC_OPROFILE_POWER4,
  155. .platform = "power4",
  156. },
  157. { /* PPC970 */
  158. .pvr_mask = 0xffff0000,
  159. .pvr_value = 0x00390000,
  160. .cpu_name = "PPC970",
  161. .cpu_features = CPU_FTRS_PPC970,
  162. .cpu_user_features = COMMON_USER_POWER4 |
  163. PPC_FEATURE_HAS_ALTIVEC_COMP,
  164. .mmu_features = MMU_FTRS_PPC970,
  165. .icache_bsize = 128,
  166. .dcache_bsize = 128,
  167. .num_pmcs = 8,
  168. .pmc_type = PPC_PMC_IBM,
  169. .cpu_setup = __setup_cpu_ppc970,
  170. .cpu_restore = __restore_cpu_ppc970,
  171. .oprofile_cpu_type = "ppc64/970",
  172. .oprofile_type = PPC_OPROFILE_POWER4,
  173. .platform = "ppc970",
  174. },
  175. { /* PPC970FX */
  176. .pvr_mask = 0xffff0000,
  177. .pvr_value = 0x003c0000,
  178. .cpu_name = "PPC970FX",
  179. .cpu_features = CPU_FTRS_PPC970,
  180. .cpu_user_features = COMMON_USER_POWER4 |
  181. PPC_FEATURE_HAS_ALTIVEC_COMP,
  182. .mmu_features = MMU_FTRS_PPC970,
  183. .icache_bsize = 128,
  184. .dcache_bsize = 128,
  185. .num_pmcs = 8,
  186. .pmc_type = PPC_PMC_IBM,
  187. .cpu_setup = __setup_cpu_ppc970,
  188. .cpu_restore = __restore_cpu_ppc970,
  189. .oprofile_cpu_type = "ppc64/970",
  190. .oprofile_type = PPC_OPROFILE_POWER4,
  191. .platform = "ppc970",
  192. },
  193. { /* PPC970MP DD1.0 - no DEEPNAP, use regular 970 init */
  194. .pvr_mask = 0xffffffff,
  195. .pvr_value = 0x00440100,
  196. .cpu_name = "PPC970MP",
  197. .cpu_features = CPU_FTRS_PPC970,
  198. .cpu_user_features = COMMON_USER_POWER4 |
  199. PPC_FEATURE_HAS_ALTIVEC_COMP,
  200. .mmu_features = MMU_FTRS_PPC970,
  201. .icache_bsize = 128,
  202. .dcache_bsize = 128,
  203. .num_pmcs = 8,
  204. .pmc_type = PPC_PMC_IBM,
  205. .cpu_setup = __setup_cpu_ppc970,
  206. .cpu_restore = __restore_cpu_ppc970,
  207. .oprofile_cpu_type = "ppc64/970MP",
  208. .oprofile_type = PPC_OPROFILE_POWER4,
  209. .platform = "ppc970",
  210. },
  211. { /* PPC970MP */
  212. .pvr_mask = 0xffff0000,
  213. .pvr_value = 0x00440000,
  214. .cpu_name = "PPC970MP",
  215. .cpu_features = CPU_FTRS_PPC970,
  216. .cpu_user_features = COMMON_USER_POWER4 |
  217. PPC_FEATURE_HAS_ALTIVEC_COMP,
  218. .mmu_features = MMU_FTRS_PPC970,
  219. .icache_bsize = 128,
  220. .dcache_bsize = 128,
  221. .num_pmcs = 8,
  222. .pmc_type = PPC_PMC_IBM,
  223. .cpu_setup = __setup_cpu_ppc970MP,
  224. .cpu_restore = __restore_cpu_ppc970,
  225. .oprofile_cpu_type = "ppc64/970MP",
  226. .oprofile_type = PPC_OPROFILE_POWER4,
  227. .platform = "ppc970",
  228. },
  229. { /* PPC970GX */
  230. .pvr_mask = 0xffff0000,
  231. .pvr_value = 0x00450000,
  232. .cpu_name = "PPC970GX",
  233. .cpu_features = CPU_FTRS_PPC970,
  234. .cpu_user_features = COMMON_USER_POWER4 |
  235. PPC_FEATURE_HAS_ALTIVEC_COMP,
  236. .mmu_features = MMU_FTRS_PPC970,
  237. .icache_bsize = 128,
  238. .dcache_bsize = 128,
  239. .num_pmcs = 8,
  240. .pmc_type = PPC_PMC_IBM,
  241. .cpu_setup = __setup_cpu_ppc970,
  242. .oprofile_cpu_type = "ppc64/970",
  243. .oprofile_type = PPC_OPROFILE_POWER4,
  244. .platform = "ppc970",
  245. },
  246. { /* Power5 GR */
  247. .pvr_mask = 0xffff0000,
  248. .pvr_value = 0x003a0000,
  249. .cpu_name = "POWER5 (gr)",
  250. .cpu_features = CPU_FTRS_POWER5,
  251. .cpu_user_features = COMMON_USER_POWER5,
  252. .mmu_features = MMU_FTRS_POWER5,
  253. .icache_bsize = 128,
  254. .dcache_bsize = 128,
  255. .num_pmcs = 6,
  256. .pmc_type = PPC_PMC_IBM,
  257. .oprofile_cpu_type = "ppc64/power5",
  258. .oprofile_type = PPC_OPROFILE_POWER4,
  259. /* SIHV / SIPR bits are implemented on POWER4+ (GQ)
  260. * and above but only works on POWER5 and above
  261. */
  262. .oprofile_mmcra_sihv = MMCRA_SIHV,
  263. .oprofile_mmcra_sipr = MMCRA_SIPR,
  264. .platform = "power5",
  265. },
  266. { /* Power5++ */
  267. .pvr_mask = 0xffffff00,
  268. .pvr_value = 0x003b0300,
  269. .cpu_name = "POWER5+ (gs)",
  270. .cpu_features = CPU_FTRS_POWER5,
  271. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  272. .mmu_features = MMU_FTRS_POWER5,
  273. .icache_bsize = 128,
  274. .dcache_bsize = 128,
  275. .num_pmcs = 6,
  276. .oprofile_cpu_type = "ppc64/power5++",
  277. .oprofile_type = PPC_OPROFILE_POWER4,
  278. .oprofile_mmcra_sihv = MMCRA_SIHV,
  279. .oprofile_mmcra_sipr = MMCRA_SIPR,
  280. .platform = "power5+",
  281. },
  282. { /* Power5 GS */
  283. .pvr_mask = 0xffff0000,
  284. .pvr_value = 0x003b0000,
  285. .cpu_name = "POWER5+ (gs)",
  286. .cpu_features = CPU_FTRS_POWER5,
  287. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  288. .mmu_features = MMU_FTRS_POWER5,
  289. .icache_bsize = 128,
  290. .dcache_bsize = 128,
  291. .num_pmcs = 6,
  292. .pmc_type = PPC_PMC_IBM,
  293. .oprofile_cpu_type = "ppc64/power5+",
  294. .oprofile_type = PPC_OPROFILE_POWER4,
  295. .oprofile_mmcra_sihv = MMCRA_SIHV,
  296. .oprofile_mmcra_sipr = MMCRA_SIPR,
  297. .platform = "power5+",
  298. },
  299. { /* POWER6 in P5+ mode; 2.04-compliant processor */
  300. .pvr_mask = 0xffffffff,
  301. .pvr_value = 0x0f000001,
  302. .cpu_name = "POWER5+",
  303. .cpu_features = CPU_FTRS_POWER5,
  304. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  305. .mmu_features = MMU_FTRS_POWER5,
  306. .icache_bsize = 128,
  307. .dcache_bsize = 128,
  308. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  309. .oprofile_type = PPC_OPROFILE_POWER4,
  310. .platform = "power5+",
  311. },
  312. { /* Power6 */
  313. .pvr_mask = 0xffff0000,
  314. .pvr_value = 0x003e0000,
  315. .cpu_name = "POWER6 (raw)",
  316. .cpu_features = CPU_FTRS_POWER6,
  317. .cpu_user_features = COMMON_USER_POWER6 |
  318. PPC_FEATURE_POWER6_EXT,
  319. .mmu_features = MMU_FTRS_POWER6,
  320. .icache_bsize = 128,
  321. .dcache_bsize = 128,
  322. .num_pmcs = 6,
  323. .pmc_type = PPC_PMC_IBM,
  324. .oprofile_cpu_type = "ppc64/power6",
  325. .oprofile_type = PPC_OPROFILE_POWER4,
  326. .oprofile_mmcra_sihv = POWER6_MMCRA_SIHV,
  327. .oprofile_mmcra_sipr = POWER6_MMCRA_SIPR,
  328. .oprofile_mmcra_clear = POWER6_MMCRA_THRM |
  329. POWER6_MMCRA_OTHER,
  330. .platform = "power6x",
  331. },
  332. { /* 2.05-compliant processor, i.e. Power6 "architected" mode */
  333. .pvr_mask = 0xffffffff,
  334. .pvr_value = 0x0f000002,
  335. .cpu_name = "POWER6 (architected)",
  336. .cpu_features = CPU_FTRS_POWER6,
  337. .cpu_user_features = COMMON_USER_POWER6,
  338. .mmu_features = MMU_FTRS_POWER6,
  339. .icache_bsize = 128,
  340. .dcache_bsize = 128,
  341. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  342. .oprofile_type = PPC_OPROFILE_POWER4,
  343. .platform = "power6",
  344. },
  345. { /* 2.06-compliant processor, i.e. Power7 "architected" mode */
  346. .pvr_mask = 0xffffffff,
  347. .pvr_value = 0x0f000003,
  348. .cpu_name = "POWER7 (architected)",
  349. .cpu_features = CPU_FTRS_POWER7,
  350. .cpu_user_features = COMMON_USER_POWER7,
  351. .cpu_user_features2 = COMMON_USER2_POWER7,
  352. .mmu_features = MMU_FTRS_POWER7,
  353. .icache_bsize = 128,
  354. .dcache_bsize = 128,
  355. .oprofile_type = PPC_OPROFILE_POWER4,
  356. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  357. .cpu_setup = __setup_cpu_power7,
  358. .cpu_restore = __restore_cpu_power7,
  359. .flush_tlb = __flush_tlb_power7,
  360. .machine_check_early = __machine_check_early_realmode_p7,
  361. .platform = "power7",
  362. },
  363. { /* 2.07-compliant processor, i.e. Power8 "architected" mode */
  364. .pvr_mask = 0xffffffff,
  365. .pvr_value = 0x0f000004,
  366. .cpu_name = "POWER8 (architected)",
  367. .cpu_features = CPU_FTRS_POWER8,
  368. .cpu_user_features = COMMON_USER_POWER8,
  369. .cpu_user_features2 = COMMON_USER2_POWER8,
  370. .mmu_features = MMU_FTRS_POWER8,
  371. .icache_bsize = 128,
  372. .dcache_bsize = 128,
  373. .oprofile_type = PPC_OPROFILE_INVALID,
  374. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  375. .cpu_setup = __setup_cpu_power8,
  376. .cpu_restore = __restore_cpu_power8,
  377. .flush_tlb = __flush_tlb_power8,
  378. .machine_check_early = __machine_check_early_realmode_p8,
  379. .platform = "power8",
  380. },
  381. { /* 3.00-compliant processor, i.e. Power9 "architected" mode */
  382. .pvr_mask = 0xffffffff,
  383. .pvr_value = 0x0f000005,
  384. .cpu_name = "POWER9 (architected)",
  385. .cpu_features = CPU_FTRS_POWER9,
  386. .cpu_user_features = COMMON_USER_POWER9,
  387. .cpu_user_features2 = COMMON_USER2_POWER9,
  388. .mmu_features = MMU_FTRS_POWER9,
  389. .icache_bsize = 128,
  390. .dcache_bsize = 128,
  391. .oprofile_type = PPC_OPROFILE_INVALID,
  392. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  393. .cpu_setup = __setup_cpu_power9,
  394. .cpu_restore = __restore_cpu_power9,
  395. .flush_tlb = __flush_tlb_power9,
  396. .platform = "power9",
  397. },
  398. { /* Power7 */
  399. .pvr_mask = 0xffff0000,
  400. .pvr_value = 0x003f0000,
  401. .cpu_name = "POWER7 (raw)",
  402. .cpu_features = CPU_FTRS_POWER7,
  403. .cpu_user_features = COMMON_USER_POWER7,
  404. .cpu_user_features2 = COMMON_USER2_POWER7,
  405. .mmu_features = MMU_FTRS_POWER7,
  406. .icache_bsize = 128,
  407. .dcache_bsize = 128,
  408. .num_pmcs = 6,
  409. .pmc_type = PPC_PMC_IBM,
  410. .oprofile_cpu_type = "ppc64/power7",
  411. .oprofile_type = PPC_OPROFILE_POWER4,
  412. .cpu_setup = __setup_cpu_power7,
  413. .cpu_restore = __restore_cpu_power7,
  414. .flush_tlb = __flush_tlb_power7,
  415. .machine_check_early = __machine_check_early_realmode_p7,
  416. .platform = "power7",
  417. },
  418. { /* Power7+ */
  419. .pvr_mask = 0xffff0000,
  420. .pvr_value = 0x004A0000,
  421. .cpu_name = "POWER7+ (raw)",
  422. .cpu_features = CPU_FTRS_POWER7,
  423. .cpu_user_features = COMMON_USER_POWER7,
  424. .cpu_user_features2 = COMMON_USER2_POWER7,
  425. .mmu_features = MMU_FTRS_POWER7,
  426. .icache_bsize = 128,
  427. .dcache_bsize = 128,
  428. .num_pmcs = 6,
  429. .pmc_type = PPC_PMC_IBM,
  430. .oprofile_cpu_type = "ppc64/power7",
  431. .oprofile_type = PPC_OPROFILE_POWER4,
  432. .cpu_setup = __setup_cpu_power7,
  433. .cpu_restore = __restore_cpu_power7,
  434. .flush_tlb = __flush_tlb_power7,
  435. .machine_check_early = __machine_check_early_realmode_p7,
  436. .platform = "power7+",
  437. },
  438. { /* Power8E */
  439. .pvr_mask = 0xffff0000,
  440. .pvr_value = 0x004b0000,
  441. .cpu_name = "POWER8E (raw)",
  442. .cpu_features = CPU_FTRS_POWER8E,
  443. .cpu_user_features = COMMON_USER_POWER8,
  444. .cpu_user_features2 = COMMON_USER2_POWER8,
  445. .mmu_features = MMU_FTRS_POWER8,
  446. .icache_bsize = 128,
  447. .dcache_bsize = 128,
  448. .num_pmcs = 6,
  449. .pmc_type = PPC_PMC_IBM,
  450. .oprofile_cpu_type = "ppc64/power8",
  451. .oprofile_type = PPC_OPROFILE_INVALID,
  452. .cpu_setup = __setup_cpu_power8,
  453. .cpu_restore = __restore_cpu_power8,
  454. .flush_tlb = __flush_tlb_power8,
  455. .machine_check_early = __machine_check_early_realmode_p8,
  456. .platform = "power8",
  457. },
  458. { /* Power8NVL */
  459. .pvr_mask = 0xffff0000,
  460. .pvr_value = 0x004c0000,
  461. .cpu_name = "POWER8NVL (raw)",
  462. .cpu_features = CPU_FTRS_POWER8,
  463. .cpu_user_features = COMMON_USER_POWER8,
  464. .cpu_user_features2 = COMMON_USER2_POWER8,
  465. .mmu_features = MMU_FTRS_POWER8,
  466. .icache_bsize = 128,
  467. .dcache_bsize = 128,
  468. .num_pmcs = 6,
  469. .pmc_type = PPC_PMC_IBM,
  470. .oprofile_cpu_type = "ppc64/power8",
  471. .oprofile_type = PPC_OPROFILE_INVALID,
  472. .cpu_setup = __setup_cpu_power8,
  473. .cpu_restore = __restore_cpu_power8,
  474. .flush_tlb = __flush_tlb_power8,
  475. .machine_check_early = __machine_check_early_realmode_p8,
  476. .platform = "power8",
  477. },
  478. { /* Power8 DD1: Does not support doorbell IPIs */
  479. .pvr_mask = 0xffffff00,
  480. .pvr_value = 0x004d0100,
  481. .cpu_name = "POWER8 (raw)",
  482. .cpu_features = CPU_FTRS_POWER8_DD1,
  483. .cpu_user_features = COMMON_USER_POWER8,
  484. .cpu_user_features2 = COMMON_USER2_POWER8,
  485. .mmu_features = MMU_FTRS_POWER8,
  486. .icache_bsize = 128,
  487. .dcache_bsize = 128,
  488. .num_pmcs = 6,
  489. .pmc_type = PPC_PMC_IBM,
  490. .oprofile_cpu_type = "ppc64/power8",
  491. .oprofile_type = PPC_OPROFILE_INVALID,
  492. .cpu_setup = __setup_cpu_power8,
  493. .cpu_restore = __restore_cpu_power8,
  494. .flush_tlb = __flush_tlb_power8,
  495. .machine_check_early = __machine_check_early_realmode_p8,
  496. .platform = "power8",
  497. },
  498. { /* Power8 */
  499. .pvr_mask = 0xffff0000,
  500. .pvr_value = 0x004d0000,
  501. .cpu_name = "POWER8 (raw)",
  502. .cpu_features = CPU_FTRS_POWER8,
  503. .cpu_user_features = COMMON_USER_POWER8,
  504. .cpu_user_features2 = COMMON_USER2_POWER8,
  505. .mmu_features = MMU_FTRS_POWER8,
  506. .icache_bsize = 128,
  507. .dcache_bsize = 128,
  508. .num_pmcs = 6,
  509. .pmc_type = PPC_PMC_IBM,
  510. .oprofile_cpu_type = "ppc64/power8",
  511. .oprofile_type = PPC_OPROFILE_INVALID,
  512. .cpu_setup = __setup_cpu_power8,
  513. .cpu_restore = __restore_cpu_power8,
  514. .flush_tlb = __flush_tlb_power8,
  515. .machine_check_early = __machine_check_early_realmode_p8,
  516. .platform = "power8",
  517. },
  518. { /* Power9 DD1*/
  519. .pvr_mask = 0xffffff00,
  520. .pvr_value = 0x004e0100,
  521. .cpu_name = "POWER9 (raw)",
  522. .cpu_features = CPU_FTRS_POWER9_DD1,
  523. .cpu_user_features = COMMON_USER_POWER9,
  524. .cpu_user_features2 = COMMON_USER2_POWER9,
  525. .mmu_features = MMU_FTRS_POWER9,
  526. .icache_bsize = 128,
  527. .dcache_bsize = 128,
  528. .num_pmcs = 6,
  529. .pmc_type = PPC_PMC_IBM,
  530. .oprofile_cpu_type = "ppc64/power9",
  531. .oprofile_type = PPC_OPROFILE_INVALID,
  532. .cpu_setup = __setup_cpu_power9,
  533. .cpu_restore = __restore_cpu_power9,
  534. .flush_tlb = __flush_tlb_power9,
  535. .platform = "power9",
  536. },
  537. { /* Power9 */
  538. .pvr_mask = 0xffff0000,
  539. .pvr_value = 0x004e0000,
  540. .cpu_name = "POWER9 (raw)",
  541. .cpu_features = CPU_FTRS_POWER9,
  542. .cpu_user_features = COMMON_USER_POWER9,
  543. .cpu_user_features2 = COMMON_USER2_POWER9,
  544. .mmu_features = MMU_FTRS_POWER9,
  545. .icache_bsize = 128,
  546. .dcache_bsize = 128,
  547. .num_pmcs = 6,
  548. .pmc_type = PPC_PMC_IBM,
  549. .oprofile_cpu_type = "ppc64/power9",
  550. .oprofile_type = PPC_OPROFILE_INVALID,
  551. .cpu_setup = __setup_cpu_power9,
  552. .cpu_restore = __restore_cpu_power9,
  553. .flush_tlb = __flush_tlb_power9,
  554. .platform = "power9",
  555. },
  556. { /* Cell Broadband Engine */
  557. .pvr_mask = 0xffff0000,
  558. .pvr_value = 0x00700000,
  559. .cpu_name = "Cell Broadband Engine",
  560. .cpu_features = CPU_FTRS_CELL,
  561. .cpu_user_features = COMMON_USER_PPC64 |
  562. PPC_FEATURE_CELL | PPC_FEATURE_HAS_ALTIVEC_COMP |
  563. PPC_FEATURE_SMT,
  564. .mmu_features = MMU_FTRS_CELL,
  565. .icache_bsize = 128,
  566. .dcache_bsize = 128,
  567. .num_pmcs = 4,
  568. .pmc_type = PPC_PMC_IBM,
  569. .oprofile_cpu_type = "ppc64/cell-be",
  570. .oprofile_type = PPC_OPROFILE_CELL,
  571. .platform = "ppc-cell-be",
  572. },
  573. { /* PA Semi PA6T */
  574. .pvr_mask = 0x7fff0000,
  575. .pvr_value = 0x00900000,
  576. .cpu_name = "PA6T",
  577. .cpu_features = CPU_FTRS_PA6T,
  578. .cpu_user_features = COMMON_USER_PA6T,
  579. .mmu_features = MMU_FTRS_PA6T,
  580. .icache_bsize = 64,
  581. .dcache_bsize = 64,
  582. .num_pmcs = 6,
  583. .pmc_type = PPC_PMC_PA6T,
  584. .cpu_setup = __setup_cpu_pa6t,
  585. .cpu_restore = __restore_cpu_pa6t,
  586. .oprofile_cpu_type = "ppc64/pa6t",
  587. .oprofile_type = PPC_OPROFILE_PA6T,
  588. .platform = "pa6t",
  589. },
  590. { /* default match */
  591. .pvr_mask = 0x00000000,
  592. .pvr_value = 0x00000000,
  593. .cpu_name = "POWER4 (compatible)",
  594. .cpu_features = CPU_FTRS_COMPATIBLE,
  595. .cpu_user_features = COMMON_USER_PPC64,
  596. .mmu_features = MMU_FTRS_DEFAULT_HPTE_ARCH_V2,
  597. .icache_bsize = 128,
  598. .dcache_bsize = 128,
  599. .num_pmcs = 6,
  600. .pmc_type = PPC_PMC_IBM,
  601. .platform = "power4",
  602. }
  603. #endif /* CONFIG_PPC_BOOK3S_64 */
  604. #ifdef CONFIG_PPC32
  605. #ifdef CONFIG_PPC_BOOK3S_32
  606. { /* 601 */
  607. .pvr_mask = 0xffff0000,
  608. .pvr_value = 0x00010000,
  609. .cpu_name = "601",
  610. .cpu_features = CPU_FTRS_PPC601,
  611. .cpu_user_features = COMMON_USER | PPC_FEATURE_601_INSTR |
  612. PPC_FEATURE_UNIFIED_CACHE | PPC_FEATURE_NO_TB,
  613. .mmu_features = MMU_FTR_HPTE_TABLE,
  614. .icache_bsize = 32,
  615. .dcache_bsize = 32,
  616. .machine_check = machine_check_generic,
  617. .platform = "ppc601",
  618. },
  619. { /* 603 */
  620. .pvr_mask = 0xffff0000,
  621. .pvr_value = 0x00030000,
  622. .cpu_name = "603",
  623. .cpu_features = CPU_FTRS_603,
  624. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  625. .mmu_features = 0,
  626. .icache_bsize = 32,
  627. .dcache_bsize = 32,
  628. .cpu_setup = __setup_cpu_603,
  629. .machine_check = machine_check_generic,
  630. .platform = "ppc603",
  631. },
  632. { /* 603e */
  633. .pvr_mask = 0xffff0000,
  634. .pvr_value = 0x00060000,
  635. .cpu_name = "603e",
  636. .cpu_features = CPU_FTRS_603,
  637. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  638. .mmu_features = 0,
  639. .icache_bsize = 32,
  640. .dcache_bsize = 32,
  641. .cpu_setup = __setup_cpu_603,
  642. .machine_check = machine_check_generic,
  643. .platform = "ppc603",
  644. },
  645. { /* 603ev */
  646. .pvr_mask = 0xffff0000,
  647. .pvr_value = 0x00070000,
  648. .cpu_name = "603ev",
  649. .cpu_features = CPU_FTRS_603,
  650. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  651. .mmu_features = 0,
  652. .icache_bsize = 32,
  653. .dcache_bsize = 32,
  654. .cpu_setup = __setup_cpu_603,
  655. .machine_check = machine_check_generic,
  656. .platform = "ppc603",
  657. },
  658. { /* 604 */
  659. .pvr_mask = 0xffff0000,
  660. .pvr_value = 0x00040000,
  661. .cpu_name = "604",
  662. .cpu_features = CPU_FTRS_604,
  663. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  664. .mmu_features = MMU_FTR_HPTE_TABLE,
  665. .icache_bsize = 32,
  666. .dcache_bsize = 32,
  667. .num_pmcs = 2,
  668. .cpu_setup = __setup_cpu_604,
  669. .machine_check = machine_check_generic,
  670. .platform = "ppc604",
  671. },
  672. { /* 604e */
  673. .pvr_mask = 0xfffff000,
  674. .pvr_value = 0x00090000,
  675. .cpu_name = "604e",
  676. .cpu_features = CPU_FTRS_604,
  677. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  678. .mmu_features = MMU_FTR_HPTE_TABLE,
  679. .icache_bsize = 32,
  680. .dcache_bsize = 32,
  681. .num_pmcs = 4,
  682. .cpu_setup = __setup_cpu_604,
  683. .machine_check = machine_check_generic,
  684. .platform = "ppc604",
  685. },
  686. { /* 604r */
  687. .pvr_mask = 0xffff0000,
  688. .pvr_value = 0x00090000,
  689. .cpu_name = "604r",
  690. .cpu_features = CPU_FTRS_604,
  691. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  692. .mmu_features = MMU_FTR_HPTE_TABLE,
  693. .icache_bsize = 32,
  694. .dcache_bsize = 32,
  695. .num_pmcs = 4,
  696. .cpu_setup = __setup_cpu_604,
  697. .machine_check = machine_check_generic,
  698. .platform = "ppc604",
  699. },
  700. { /* 604ev */
  701. .pvr_mask = 0xffff0000,
  702. .pvr_value = 0x000a0000,
  703. .cpu_name = "604ev",
  704. .cpu_features = CPU_FTRS_604,
  705. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  706. .mmu_features = MMU_FTR_HPTE_TABLE,
  707. .icache_bsize = 32,
  708. .dcache_bsize = 32,
  709. .num_pmcs = 4,
  710. .cpu_setup = __setup_cpu_604,
  711. .machine_check = machine_check_generic,
  712. .platform = "ppc604",
  713. },
  714. { /* 740/750 (0x4202, don't support TAU ?) */
  715. .pvr_mask = 0xffffffff,
  716. .pvr_value = 0x00084202,
  717. .cpu_name = "740/750",
  718. .cpu_features = CPU_FTRS_740_NOTAU,
  719. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  720. .mmu_features = MMU_FTR_HPTE_TABLE,
  721. .icache_bsize = 32,
  722. .dcache_bsize = 32,
  723. .num_pmcs = 4,
  724. .cpu_setup = __setup_cpu_750,
  725. .machine_check = machine_check_generic,
  726. .platform = "ppc750",
  727. },
  728. { /* 750CX (80100 and 8010x?) */
  729. .pvr_mask = 0xfffffff0,
  730. .pvr_value = 0x00080100,
  731. .cpu_name = "750CX",
  732. .cpu_features = CPU_FTRS_750,
  733. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  734. .mmu_features = MMU_FTR_HPTE_TABLE,
  735. .icache_bsize = 32,
  736. .dcache_bsize = 32,
  737. .num_pmcs = 4,
  738. .cpu_setup = __setup_cpu_750cx,
  739. .machine_check = machine_check_generic,
  740. .platform = "ppc750",
  741. },
  742. { /* 750CX (82201 and 82202) */
  743. .pvr_mask = 0xfffffff0,
  744. .pvr_value = 0x00082200,
  745. .cpu_name = "750CX",
  746. .cpu_features = CPU_FTRS_750,
  747. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  748. .mmu_features = MMU_FTR_HPTE_TABLE,
  749. .icache_bsize = 32,
  750. .dcache_bsize = 32,
  751. .num_pmcs = 4,
  752. .pmc_type = PPC_PMC_IBM,
  753. .cpu_setup = __setup_cpu_750cx,
  754. .machine_check = machine_check_generic,
  755. .platform = "ppc750",
  756. },
  757. { /* 750CXe (82214) */
  758. .pvr_mask = 0xfffffff0,
  759. .pvr_value = 0x00082210,
  760. .cpu_name = "750CXe",
  761. .cpu_features = CPU_FTRS_750,
  762. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  763. .mmu_features = MMU_FTR_HPTE_TABLE,
  764. .icache_bsize = 32,
  765. .dcache_bsize = 32,
  766. .num_pmcs = 4,
  767. .pmc_type = PPC_PMC_IBM,
  768. .cpu_setup = __setup_cpu_750cx,
  769. .machine_check = machine_check_generic,
  770. .platform = "ppc750",
  771. },
  772. { /* 750CXe "Gekko" (83214) */
  773. .pvr_mask = 0xffffffff,
  774. .pvr_value = 0x00083214,
  775. .cpu_name = "750CXe",
  776. .cpu_features = CPU_FTRS_750,
  777. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  778. .mmu_features = MMU_FTR_HPTE_TABLE,
  779. .icache_bsize = 32,
  780. .dcache_bsize = 32,
  781. .num_pmcs = 4,
  782. .pmc_type = PPC_PMC_IBM,
  783. .cpu_setup = __setup_cpu_750cx,
  784. .machine_check = machine_check_generic,
  785. .platform = "ppc750",
  786. },
  787. { /* 750CL (and "Broadway") */
  788. .pvr_mask = 0xfffff0e0,
  789. .pvr_value = 0x00087000,
  790. .cpu_name = "750CL",
  791. .cpu_features = CPU_FTRS_750CL,
  792. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  793. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  794. .icache_bsize = 32,
  795. .dcache_bsize = 32,
  796. .num_pmcs = 4,
  797. .pmc_type = PPC_PMC_IBM,
  798. .cpu_setup = __setup_cpu_750,
  799. .machine_check = machine_check_generic,
  800. .platform = "ppc750",
  801. .oprofile_cpu_type = "ppc/750",
  802. .oprofile_type = PPC_OPROFILE_G4,
  803. },
  804. { /* 745/755 */
  805. .pvr_mask = 0xfffff000,
  806. .pvr_value = 0x00083000,
  807. .cpu_name = "745/755",
  808. .cpu_features = CPU_FTRS_750,
  809. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  810. .mmu_features = MMU_FTR_HPTE_TABLE,
  811. .icache_bsize = 32,
  812. .dcache_bsize = 32,
  813. .num_pmcs = 4,
  814. .pmc_type = PPC_PMC_IBM,
  815. .cpu_setup = __setup_cpu_750,
  816. .machine_check = machine_check_generic,
  817. .platform = "ppc750",
  818. },
  819. { /* 750FX rev 1.x */
  820. .pvr_mask = 0xffffff00,
  821. .pvr_value = 0x70000100,
  822. .cpu_name = "750FX",
  823. .cpu_features = CPU_FTRS_750FX1,
  824. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  825. .mmu_features = MMU_FTR_HPTE_TABLE,
  826. .icache_bsize = 32,
  827. .dcache_bsize = 32,
  828. .num_pmcs = 4,
  829. .pmc_type = PPC_PMC_IBM,
  830. .cpu_setup = __setup_cpu_750,
  831. .machine_check = machine_check_generic,
  832. .platform = "ppc750",
  833. .oprofile_cpu_type = "ppc/750",
  834. .oprofile_type = PPC_OPROFILE_G4,
  835. },
  836. { /* 750FX rev 2.0 must disable HID0[DPM] */
  837. .pvr_mask = 0xffffffff,
  838. .pvr_value = 0x70000200,
  839. .cpu_name = "750FX",
  840. .cpu_features = CPU_FTRS_750FX2,
  841. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  842. .mmu_features = MMU_FTR_HPTE_TABLE,
  843. .icache_bsize = 32,
  844. .dcache_bsize = 32,
  845. .num_pmcs = 4,
  846. .pmc_type = PPC_PMC_IBM,
  847. .cpu_setup = __setup_cpu_750,
  848. .machine_check = machine_check_generic,
  849. .platform = "ppc750",
  850. .oprofile_cpu_type = "ppc/750",
  851. .oprofile_type = PPC_OPROFILE_G4,
  852. },
  853. { /* 750FX (All revs except 2.0) */
  854. .pvr_mask = 0xffff0000,
  855. .pvr_value = 0x70000000,
  856. .cpu_name = "750FX",
  857. .cpu_features = CPU_FTRS_750FX,
  858. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  859. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  860. .icache_bsize = 32,
  861. .dcache_bsize = 32,
  862. .num_pmcs = 4,
  863. .pmc_type = PPC_PMC_IBM,
  864. .cpu_setup = __setup_cpu_750fx,
  865. .machine_check = machine_check_generic,
  866. .platform = "ppc750",
  867. .oprofile_cpu_type = "ppc/750",
  868. .oprofile_type = PPC_OPROFILE_G4,
  869. },
  870. { /* 750GX */
  871. .pvr_mask = 0xffff0000,
  872. .pvr_value = 0x70020000,
  873. .cpu_name = "750GX",
  874. .cpu_features = CPU_FTRS_750GX,
  875. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  876. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  877. .icache_bsize = 32,
  878. .dcache_bsize = 32,
  879. .num_pmcs = 4,
  880. .pmc_type = PPC_PMC_IBM,
  881. .cpu_setup = __setup_cpu_750fx,
  882. .machine_check = machine_check_generic,
  883. .platform = "ppc750",
  884. .oprofile_cpu_type = "ppc/750",
  885. .oprofile_type = PPC_OPROFILE_G4,
  886. },
  887. { /* 740/750 (L2CR bit need fixup for 740) */
  888. .pvr_mask = 0xffff0000,
  889. .pvr_value = 0x00080000,
  890. .cpu_name = "740/750",
  891. .cpu_features = CPU_FTRS_740,
  892. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  893. .mmu_features = MMU_FTR_HPTE_TABLE,
  894. .icache_bsize = 32,
  895. .dcache_bsize = 32,
  896. .num_pmcs = 4,
  897. .pmc_type = PPC_PMC_IBM,
  898. .cpu_setup = __setup_cpu_750,
  899. .machine_check = machine_check_generic,
  900. .platform = "ppc750",
  901. },
  902. { /* 7400 rev 1.1 ? (no TAU) */
  903. .pvr_mask = 0xffffffff,
  904. .pvr_value = 0x000c1101,
  905. .cpu_name = "7400 (1.1)",
  906. .cpu_features = CPU_FTRS_7400_NOTAU,
  907. .cpu_user_features = COMMON_USER |
  908. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  909. .mmu_features = MMU_FTR_HPTE_TABLE,
  910. .icache_bsize = 32,
  911. .dcache_bsize = 32,
  912. .num_pmcs = 4,
  913. .pmc_type = PPC_PMC_G4,
  914. .cpu_setup = __setup_cpu_7400,
  915. .machine_check = machine_check_generic,
  916. .platform = "ppc7400",
  917. },
  918. { /* 7400 */
  919. .pvr_mask = 0xffff0000,
  920. .pvr_value = 0x000c0000,
  921. .cpu_name = "7400",
  922. .cpu_features = CPU_FTRS_7400,
  923. .cpu_user_features = COMMON_USER |
  924. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  925. .mmu_features = MMU_FTR_HPTE_TABLE,
  926. .icache_bsize = 32,
  927. .dcache_bsize = 32,
  928. .num_pmcs = 4,
  929. .pmc_type = PPC_PMC_G4,
  930. .cpu_setup = __setup_cpu_7400,
  931. .machine_check = machine_check_generic,
  932. .platform = "ppc7400",
  933. },
  934. { /* 7410 */
  935. .pvr_mask = 0xffff0000,
  936. .pvr_value = 0x800c0000,
  937. .cpu_name = "7410",
  938. .cpu_features = CPU_FTRS_7400,
  939. .cpu_user_features = COMMON_USER |
  940. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  941. .mmu_features = MMU_FTR_HPTE_TABLE,
  942. .icache_bsize = 32,
  943. .dcache_bsize = 32,
  944. .num_pmcs = 4,
  945. .pmc_type = PPC_PMC_G4,
  946. .cpu_setup = __setup_cpu_7410,
  947. .machine_check = machine_check_generic,
  948. .platform = "ppc7400",
  949. },
  950. { /* 7450 2.0 - no doze/nap */
  951. .pvr_mask = 0xffffffff,
  952. .pvr_value = 0x80000200,
  953. .cpu_name = "7450",
  954. .cpu_features = CPU_FTRS_7450_20,
  955. .cpu_user_features = COMMON_USER |
  956. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  957. .mmu_features = MMU_FTR_HPTE_TABLE,
  958. .icache_bsize = 32,
  959. .dcache_bsize = 32,
  960. .num_pmcs = 6,
  961. .pmc_type = PPC_PMC_G4,
  962. .cpu_setup = __setup_cpu_745x,
  963. .oprofile_cpu_type = "ppc/7450",
  964. .oprofile_type = PPC_OPROFILE_G4,
  965. .machine_check = machine_check_generic,
  966. .platform = "ppc7450",
  967. },
  968. { /* 7450 2.1 */
  969. .pvr_mask = 0xffffffff,
  970. .pvr_value = 0x80000201,
  971. .cpu_name = "7450",
  972. .cpu_features = CPU_FTRS_7450_21,
  973. .cpu_user_features = COMMON_USER |
  974. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  975. .mmu_features = MMU_FTR_HPTE_TABLE,
  976. .icache_bsize = 32,
  977. .dcache_bsize = 32,
  978. .num_pmcs = 6,
  979. .pmc_type = PPC_PMC_G4,
  980. .cpu_setup = __setup_cpu_745x,
  981. .oprofile_cpu_type = "ppc/7450",
  982. .oprofile_type = PPC_OPROFILE_G4,
  983. .machine_check = machine_check_generic,
  984. .platform = "ppc7450",
  985. },
  986. { /* 7450 2.3 and newer */
  987. .pvr_mask = 0xffff0000,
  988. .pvr_value = 0x80000000,
  989. .cpu_name = "7450",
  990. .cpu_features = CPU_FTRS_7450_23,
  991. .cpu_user_features = COMMON_USER |
  992. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  993. .mmu_features = MMU_FTR_HPTE_TABLE,
  994. .icache_bsize = 32,
  995. .dcache_bsize = 32,
  996. .num_pmcs = 6,
  997. .pmc_type = PPC_PMC_G4,
  998. .cpu_setup = __setup_cpu_745x,
  999. .oprofile_cpu_type = "ppc/7450",
  1000. .oprofile_type = PPC_OPROFILE_G4,
  1001. .machine_check = machine_check_generic,
  1002. .platform = "ppc7450",
  1003. },
  1004. { /* 7455 rev 1.x */
  1005. .pvr_mask = 0xffffff00,
  1006. .pvr_value = 0x80010100,
  1007. .cpu_name = "7455",
  1008. .cpu_features = CPU_FTRS_7455_1,
  1009. .cpu_user_features = COMMON_USER |
  1010. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1011. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1012. .icache_bsize = 32,
  1013. .dcache_bsize = 32,
  1014. .num_pmcs = 6,
  1015. .pmc_type = PPC_PMC_G4,
  1016. .cpu_setup = __setup_cpu_745x,
  1017. .oprofile_cpu_type = "ppc/7450",
  1018. .oprofile_type = PPC_OPROFILE_G4,
  1019. .machine_check = machine_check_generic,
  1020. .platform = "ppc7450",
  1021. },
  1022. { /* 7455 rev 2.0 */
  1023. .pvr_mask = 0xffffffff,
  1024. .pvr_value = 0x80010200,
  1025. .cpu_name = "7455",
  1026. .cpu_features = CPU_FTRS_7455_20,
  1027. .cpu_user_features = COMMON_USER |
  1028. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1029. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1030. .icache_bsize = 32,
  1031. .dcache_bsize = 32,
  1032. .num_pmcs = 6,
  1033. .pmc_type = PPC_PMC_G4,
  1034. .cpu_setup = __setup_cpu_745x,
  1035. .oprofile_cpu_type = "ppc/7450",
  1036. .oprofile_type = PPC_OPROFILE_G4,
  1037. .machine_check = machine_check_generic,
  1038. .platform = "ppc7450",
  1039. },
  1040. { /* 7455 others */
  1041. .pvr_mask = 0xffff0000,
  1042. .pvr_value = 0x80010000,
  1043. .cpu_name = "7455",
  1044. .cpu_features = CPU_FTRS_7455,
  1045. .cpu_user_features = COMMON_USER |
  1046. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1047. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1048. .icache_bsize = 32,
  1049. .dcache_bsize = 32,
  1050. .num_pmcs = 6,
  1051. .pmc_type = PPC_PMC_G4,
  1052. .cpu_setup = __setup_cpu_745x,
  1053. .oprofile_cpu_type = "ppc/7450",
  1054. .oprofile_type = PPC_OPROFILE_G4,
  1055. .machine_check = machine_check_generic,
  1056. .platform = "ppc7450",
  1057. },
  1058. { /* 7447/7457 Rev 1.0 */
  1059. .pvr_mask = 0xffffffff,
  1060. .pvr_value = 0x80020100,
  1061. .cpu_name = "7447/7457",
  1062. .cpu_features = CPU_FTRS_7447_10,
  1063. .cpu_user_features = COMMON_USER |
  1064. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1065. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1066. .icache_bsize = 32,
  1067. .dcache_bsize = 32,
  1068. .num_pmcs = 6,
  1069. .pmc_type = PPC_PMC_G4,
  1070. .cpu_setup = __setup_cpu_745x,
  1071. .oprofile_cpu_type = "ppc/7450",
  1072. .oprofile_type = PPC_OPROFILE_G4,
  1073. .machine_check = machine_check_generic,
  1074. .platform = "ppc7450",
  1075. },
  1076. { /* 7447/7457 Rev 1.1 */
  1077. .pvr_mask = 0xffffffff,
  1078. .pvr_value = 0x80020101,
  1079. .cpu_name = "7447/7457",
  1080. .cpu_features = CPU_FTRS_7447_10,
  1081. .cpu_user_features = COMMON_USER |
  1082. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1083. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1084. .icache_bsize = 32,
  1085. .dcache_bsize = 32,
  1086. .num_pmcs = 6,
  1087. .pmc_type = PPC_PMC_G4,
  1088. .cpu_setup = __setup_cpu_745x,
  1089. .oprofile_cpu_type = "ppc/7450",
  1090. .oprofile_type = PPC_OPROFILE_G4,
  1091. .machine_check = machine_check_generic,
  1092. .platform = "ppc7450",
  1093. },
  1094. { /* 7447/7457 Rev 1.2 and later */
  1095. .pvr_mask = 0xffff0000,
  1096. .pvr_value = 0x80020000,
  1097. .cpu_name = "7447/7457",
  1098. .cpu_features = CPU_FTRS_7447,
  1099. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1100. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1101. .icache_bsize = 32,
  1102. .dcache_bsize = 32,
  1103. .num_pmcs = 6,
  1104. .pmc_type = PPC_PMC_G4,
  1105. .cpu_setup = __setup_cpu_745x,
  1106. .oprofile_cpu_type = "ppc/7450",
  1107. .oprofile_type = PPC_OPROFILE_G4,
  1108. .machine_check = machine_check_generic,
  1109. .platform = "ppc7450",
  1110. },
  1111. { /* 7447A */
  1112. .pvr_mask = 0xffff0000,
  1113. .pvr_value = 0x80030000,
  1114. .cpu_name = "7447A",
  1115. .cpu_features = CPU_FTRS_7447A,
  1116. .cpu_user_features = COMMON_USER |
  1117. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1118. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1119. .icache_bsize = 32,
  1120. .dcache_bsize = 32,
  1121. .num_pmcs = 6,
  1122. .pmc_type = PPC_PMC_G4,
  1123. .cpu_setup = __setup_cpu_745x,
  1124. .oprofile_cpu_type = "ppc/7450",
  1125. .oprofile_type = PPC_OPROFILE_G4,
  1126. .machine_check = machine_check_generic,
  1127. .platform = "ppc7450",
  1128. },
  1129. { /* 7448 */
  1130. .pvr_mask = 0xffff0000,
  1131. .pvr_value = 0x80040000,
  1132. .cpu_name = "7448",
  1133. .cpu_features = CPU_FTRS_7448,
  1134. .cpu_user_features = COMMON_USER |
  1135. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1136. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1137. .icache_bsize = 32,
  1138. .dcache_bsize = 32,
  1139. .num_pmcs = 6,
  1140. .pmc_type = PPC_PMC_G4,
  1141. .cpu_setup = __setup_cpu_745x,
  1142. .oprofile_cpu_type = "ppc/7450",
  1143. .oprofile_type = PPC_OPROFILE_G4,
  1144. .machine_check = machine_check_generic,
  1145. .platform = "ppc7450",
  1146. },
  1147. { /* 82xx (8240, 8245, 8260 are all 603e cores) */
  1148. .pvr_mask = 0x7fff0000,
  1149. .pvr_value = 0x00810000,
  1150. .cpu_name = "82xx",
  1151. .cpu_features = CPU_FTRS_82XX,
  1152. .cpu_user_features = COMMON_USER,
  1153. .mmu_features = 0,
  1154. .icache_bsize = 32,
  1155. .dcache_bsize = 32,
  1156. .cpu_setup = __setup_cpu_603,
  1157. .machine_check = machine_check_generic,
  1158. .platform = "ppc603",
  1159. },
  1160. { /* All G2_LE (603e core, plus some) have the same pvr */
  1161. .pvr_mask = 0x7fff0000,
  1162. .pvr_value = 0x00820000,
  1163. .cpu_name = "G2_LE",
  1164. .cpu_features = CPU_FTRS_G2_LE,
  1165. .cpu_user_features = COMMON_USER,
  1166. .mmu_features = MMU_FTR_USE_HIGH_BATS,
  1167. .icache_bsize = 32,
  1168. .dcache_bsize = 32,
  1169. .cpu_setup = __setup_cpu_603,
  1170. .machine_check = machine_check_generic,
  1171. .platform = "ppc603",
  1172. },
  1173. { /* e300c1 (a 603e core, plus some) on 83xx */
  1174. .pvr_mask = 0x7fff0000,
  1175. .pvr_value = 0x00830000,
  1176. .cpu_name = "e300c1",
  1177. .cpu_features = CPU_FTRS_E300,
  1178. .cpu_user_features = COMMON_USER,
  1179. .mmu_features = MMU_FTR_USE_HIGH_BATS,
  1180. .icache_bsize = 32,
  1181. .dcache_bsize = 32,
  1182. .cpu_setup = __setup_cpu_603,
  1183. .machine_check = machine_check_generic,
  1184. .platform = "ppc603",
  1185. },
  1186. { /* e300c2 (an e300c1 core, plus some, minus FPU) on 83xx */
  1187. .pvr_mask = 0x7fff0000,
  1188. .pvr_value = 0x00840000,
  1189. .cpu_name = "e300c2",
  1190. .cpu_features = CPU_FTRS_E300C2,
  1191. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1192. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1193. MMU_FTR_NEED_DTLB_SW_LRU,
  1194. .icache_bsize = 32,
  1195. .dcache_bsize = 32,
  1196. .cpu_setup = __setup_cpu_603,
  1197. .machine_check = machine_check_generic,
  1198. .platform = "ppc603",
  1199. },
  1200. { /* e300c3 (e300c1, plus one IU, half cache size) on 83xx */
  1201. .pvr_mask = 0x7fff0000,
  1202. .pvr_value = 0x00850000,
  1203. .cpu_name = "e300c3",
  1204. .cpu_features = CPU_FTRS_E300,
  1205. .cpu_user_features = COMMON_USER,
  1206. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1207. MMU_FTR_NEED_DTLB_SW_LRU,
  1208. .icache_bsize = 32,
  1209. .dcache_bsize = 32,
  1210. .cpu_setup = __setup_cpu_603,
  1211. .machine_check = machine_check_generic,
  1212. .num_pmcs = 4,
  1213. .oprofile_cpu_type = "ppc/e300",
  1214. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1215. .platform = "ppc603",
  1216. },
  1217. { /* e300c4 (e300c1, plus one IU) */
  1218. .pvr_mask = 0x7fff0000,
  1219. .pvr_value = 0x00860000,
  1220. .cpu_name = "e300c4",
  1221. .cpu_features = CPU_FTRS_E300,
  1222. .cpu_user_features = COMMON_USER,
  1223. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1224. MMU_FTR_NEED_DTLB_SW_LRU,
  1225. .icache_bsize = 32,
  1226. .dcache_bsize = 32,
  1227. .cpu_setup = __setup_cpu_603,
  1228. .machine_check = machine_check_generic,
  1229. .num_pmcs = 4,
  1230. .oprofile_cpu_type = "ppc/e300",
  1231. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1232. .platform = "ppc603",
  1233. },
  1234. { /* default match, we assume split I/D cache & TB (non-601)... */
  1235. .pvr_mask = 0x00000000,
  1236. .pvr_value = 0x00000000,
  1237. .cpu_name = "(generic PPC)",
  1238. .cpu_features = CPU_FTRS_CLASSIC32,
  1239. .cpu_user_features = COMMON_USER,
  1240. .mmu_features = MMU_FTR_HPTE_TABLE,
  1241. .icache_bsize = 32,
  1242. .dcache_bsize = 32,
  1243. .machine_check = machine_check_generic,
  1244. .platform = "ppc603",
  1245. },
  1246. #endif /* CONFIG_PPC_BOOK3S_32 */
  1247. #ifdef CONFIG_8xx
  1248. { /* 8xx */
  1249. .pvr_mask = 0xffff0000,
  1250. .pvr_value = 0x00500000,
  1251. .cpu_name = "8xx",
  1252. /* CPU_FTR_MAYBE_CAN_DOZE is possible,
  1253. * if the 8xx code is there.... */
  1254. .cpu_features = CPU_FTRS_8XX,
  1255. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1256. .mmu_features = MMU_FTR_TYPE_8xx,
  1257. .icache_bsize = 16,
  1258. .dcache_bsize = 16,
  1259. .machine_check = machine_check_8xx,
  1260. .platform = "ppc823",
  1261. },
  1262. #endif /* CONFIG_8xx */
  1263. #ifdef CONFIG_40x
  1264. { /* 403GC */
  1265. .pvr_mask = 0xffffff00,
  1266. .pvr_value = 0x00200200,
  1267. .cpu_name = "403GC",
  1268. .cpu_features = CPU_FTRS_40X,
  1269. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1270. .mmu_features = MMU_FTR_TYPE_40x,
  1271. .icache_bsize = 16,
  1272. .dcache_bsize = 16,
  1273. .machine_check = machine_check_4xx,
  1274. .platform = "ppc403",
  1275. },
  1276. { /* 403GCX */
  1277. .pvr_mask = 0xffffff00,
  1278. .pvr_value = 0x00201400,
  1279. .cpu_name = "403GCX",
  1280. .cpu_features = CPU_FTRS_40X,
  1281. .cpu_user_features = PPC_FEATURE_32 |
  1282. PPC_FEATURE_HAS_MMU | PPC_FEATURE_NO_TB,
  1283. .mmu_features = MMU_FTR_TYPE_40x,
  1284. .icache_bsize = 16,
  1285. .dcache_bsize = 16,
  1286. .machine_check = machine_check_4xx,
  1287. .platform = "ppc403",
  1288. },
  1289. { /* 403G ?? */
  1290. .pvr_mask = 0xffff0000,
  1291. .pvr_value = 0x00200000,
  1292. .cpu_name = "403G ??",
  1293. .cpu_features = CPU_FTRS_40X,
  1294. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1295. .mmu_features = MMU_FTR_TYPE_40x,
  1296. .icache_bsize = 16,
  1297. .dcache_bsize = 16,
  1298. .machine_check = machine_check_4xx,
  1299. .platform = "ppc403",
  1300. },
  1301. { /* 405GP */
  1302. .pvr_mask = 0xffff0000,
  1303. .pvr_value = 0x40110000,
  1304. .cpu_name = "405GP",
  1305. .cpu_features = CPU_FTRS_40X,
  1306. .cpu_user_features = PPC_FEATURE_32 |
  1307. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1308. .mmu_features = MMU_FTR_TYPE_40x,
  1309. .icache_bsize = 32,
  1310. .dcache_bsize = 32,
  1311. .machine_check = machine_check_4xx,
  1312. .platform = "ppc405",
  1313. },
  1314. { /* STB 03xxx */
  1315. .pvr_mask = 0xffff0000,
  1316. .pvr_value = 0x40130000,
  1317. .cpu_name = "STB03xxx",
  1318. .cpu_features = CPU_FTRS_40X,
  1319. .cpu_user_features = PPC_FEATURE_32 |
  1320. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1321. .mmu_features = MMU_FTR_TYPE_40x,
  1322. .icache_bsize = 32,
  1323. .dcache_bsize = 32,
  1324. .machine_check = machine_check_4xx,
  1325. .platform = "ppc405",
  1326. },
  1327. { /* STB 04xxx */
  1328. .pvr_mask = 0xffff0000,
  1329. .pvr_value = 0x41810000,
  1330. .cpu_name = "STB04xxx",
  1331. .cpu_features = CPU_FTRS_40X,
  1332. .cpu_user_features = PPC_FEATURE_32 |
  1333. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1334. .mmu_features = MMU_FTR_TYPE_40x,
  1335. .icache_bsize = 32,
  1336. .dcache_bsize = 32,
  1337. .machine_check = machine_check_4xx,
  1338. .platform = "ppc405",
  1339. },
  1340. { /* NP405L */
  1341. .pvr_mask = 0xffff0000,
  1342. .pvr_value = 0x41610000,
  1343. .cpu_name = "NP405L",
  1344. .cpu_features = CPU_FTRS_40X,
  1345. .cpu_user_features = PPC_FEATURE_32 |
  1346. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1347. .mmu_features = MMU_FTR_TYPE_40x,
  1348. .icache_bsize = 32,
  1349. .dcache_bsize = 32,
  1350. .machine_check = machine_check_4xx,
  1351. .platform = "ppc405",
  1352. },
  1353. { /* NP4GS3 */
  1354. .pvr_mask = 0xffff0000,
  1355. .pvr_value = 0x40B10000,
  1356. .cpu_name = "NP4GS3",
  1357. .cpu_features = CPU_FTRS_40X,
  1358. .cpu_user_features = PPC_FEATURE_32 |
  1359. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1360. .mmu_features = MMU_FTR_TYPE_40x,
  1361. .icache_bsize = 32,
  1362. .dcache_bsize = 32,
  1363. .machine_check = machine_check_4xx,
  1364. .platform = "ppc405",
  1365. },
  1366. { /* NP405H */
  1367. .pvr_mask = 0xffff0000,
  1368. .pvr_value = 0x41410000,
  1369. .cpu_name = "NP405H",
  1370. .cpu_features = CPU_FTRS_40X,
  1371. .cpu_user_features = PPC_FEATURE_32 |
  1372. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1373. .mmu_features = MMU_FTR_TYPE_40x,
  1374. .icache_bsize = 32,
  1375. .dcache_bsize = 32,
  1376. .machine_check = machine_check_4xx,
  1377. .platform = "ppc405",
  1378. },
  1379. { /* 405GPr */
  1380. .pvr_mask = 0xffff0000,
  1381. .pvr_value = 0x50910000,
  1382. .cpu_name = "405GPr",
  1383. .cpu_features = CPU_FTRS_40X,
  1384. .cpu_user_features = PPC_FEATURE_32 |
  1385. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1386. .mmu_features = MMU_FTR_TYPE_40x,
  1387. .icache_bsize = 32,
  1388. .dcache_bsize = 32,
  1389. .machine_check = machine_check_4xx,
  1390. .platform = "ppc405",
  1391. },
  1392. { /* STBx25xx */
  1393. .pvr_mask = 0xffff0000,
  1394. .pvr_value = 0x51510000,
  1395. .cpu_name = "STBx25xx",
  1396. .cpu_features = CPU_FTRS_40X,
  1397. .cpu_user_features = PPC_FEATURE_32 |
  1398. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1399. .mmu_features = MMU_FTR_TYPE_40x,
  1400. .icache_bsize = 32,
  1401. .dcache_bsize = 32,
  1402. .machine_check = machine_check_4xx,
  1403. .platform = "ppc405",
  1404. },
  1405. { /* 405LP */
  1406. .pvr_mask = 0xffff0000,
  1407. .pvr_value = 0x41F10000,
  1408. .cpu_name = "405LP",
  1409. .cpu_features = CPU_FTRS_40X,
  1410. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1411. .mmu_features = MMU_FTR_TYPE_40x,
  1412. .icache_bsize = 32,
  1413. .dcache_bsize = 32,
  1414. .machine_check = machine_check_4xx,
  1415. .platform = "ppc405",
  1416. },
  1417. { /* Xilinx Virtex-II Pro */
  1418. .pvr_mask = 0xfffff000,
  1419. .pvr_value = 0x20010000,
  1420. .cpu_name = "Virtex-II Pro",
  1421. .cpu_features = CPU_FTRS_40X,
  1422. .cpu_user_features = PPC_FEATURE_32 |
  1423. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1424. .mmu_features = MMU_FTR_TYPE_40x,
  1425. .icache_bsize = 32,
  1426. .dcache_bsize = 32,
  1427. .machine_check = machine_check_4xx,
  1428. .platform = "ppc405",
  1429. },
  1430. { /* Xilinx Virtex-4 FX */
  1431. .pvr_mask = 0xfffff000,
  1432. .pvr_value = 0x20011000,
  1433. .cpu_name = "Virtex-4 FX",
  1434. .cpu_features = CPU_FTRS_40X,
  1435. .cpu_user_features = PPC_FEATURE_32 |
  1436. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1437. .mmu_features = MMU_FTR_TYPE_40x,
  1438. .icache_bsize = 32,
  1439. .dcache_bsize = 32,
  1440. .machine_check = machine_check_4xx,
  1441. .platform = "ppc405",
  1442. },
  1443. { /* 405EP */
  1444. .pvr_mask = 0xffff0000,
  1445. .pvr_value = 0x51210000,
  1446. .cpu_name = "405EP",
  1447. .cpu_features = CPU_FTRS_40X,
  1448. .cpu_user_features = PPC_FEATURE_32 |
  1449. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1450. .mmu_features = MMU_FTR_TYPE_40x,
  1451. .icache_bsize = 32,
  1452. .dcache_bsize = 32,
  1453. .machine_check = machine_check_4xx,
  1454. .platform = "ppc405",
  1455. },
  1456. { /* 405EX Rev. A/B with Security */
  1457. .pvr_mask = 0xffff000f,
  1458. .pvr_value = 0x12910007,
  1459. .cpu_name = "405EX Rev. A/B",
  1460. .cpu_features = CPU_FTRS_40X,
  1461. .cpu_user_features = PPC_FEATURE_32 |
  1462. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1463. .mmu_features = MMU_FTR_TYPE_40x,
  1464. .icache_bsize = 32,
  1465. .dcache_bsize = 32,
  1466. .machine_check = machine_check_4xx,
  1467. .platform = "ppc405",
  1468. },
  1469. { /* 405EX Rev. C without Security */
  1470. .pvr_mask = 0xffff000f,
  1471. .pvr_value = 0x1291000d,
  1472. .cpu_name = "405EX Rev. C",
  1473. .cpu_features = CPU_FTRS_40X,
  1474. .cpu_user_features = PPC_FEATURE_32 |
  1475. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1476. .mmu_features = MMU_FTR_TYPE_40x,
  1477. .icache_bsize = 32,
  1478. .dcache_bsize = 32,
  1479. .machine_check = machine_check_4xx,
  1480. .platform = "ppc405",
  1481. },
  1482. { /* 405EX Rev. C with Security */
  1483. .pvr_mask = 0xffff000f,
  1484. .pvr_value = 0x1291000f,
  1485. .cpu_name = "405EX Rev. C",
  1486. .cpu_features = CPU_FTRS_40X,
  1487. .cpu_user_features = PPC_FEATURE_32 |
  1488. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1489. .mmu_features = MMU_FTR_TYPE_40x,
  1490. .icache_bsize = 32,
  1491. .dcache_bsize = 32,
  1492. .machine_check = machine_check_4xx,
  1493. .platform = "ppc405",
  1494. },
  1495. { /* 405EX Rev. D without Security */
  1496. .pvr_mask = 0xffff000f,
  1497. .pvr_value = 0x12910003,
  1498. .cpu_name = "405EX Rev. D",
  1499. .cpu_features = CPU_FTRS_40X,
  1500. .cpu_user_features = PPC_FEATURE_32 |
  1501. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1502. .mmu_features = MMU_FTR_TYPE_40x,
  1503. .icache_bsize = 32,
  1504. .dcache_bsize = 32,
  1505. .machine_check = machine_check_4xx,
  1506. .platform = "ppc405",
  1507. },
  1508. { /* 405EX Rev. D with Security */
  1509. .pvr_mask = 0xffff000f,
  1510. .pvr_value = 0x12910005,
  1511. .cpu_name = "405EX Rev. D",
  1512. .cpu_features = CPU_FTRS_40X,
  1513. .cpu_user_features = PPC_FEATURE_32 |
  1514. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1515. .mmu_features = MMU_FTR_TYPE_40x,
  1516. .icache_bsize = 32,
  1517. .dcache_bsize = 32,
  1518. .machine_check = machine_check_4xx,
  1519. .platform = "ppc405",
  1520. },
  1521. { /* 405EXr Rev. A/B without Security */
  1522. .pvr_mask = 0xffff000f,
  1523. .pvr_value = 0x12910001,
  1524. .cpu_name = "405EXr Rev. A/B",
  1525. .cpu_features = CPU_FTRS_40X,
  1526. .cpu_user_features = PPC_FEATURE_32 |
  1527. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1528. .mmu_features = MMU_FTR_TYPE_40x,
  1529. .icache_bsize = 32,
  1530. .dcache_bsize = 32,
  1531. .machine_check = machine_check_4xx,
  1532. .platform = "ppc405",
  1533. },
  1534. { /* 405EXr Rev. C without Security */
  1535. .pvr_mask = 0xffff000f,
  1536. .pvr_value = 0x12910009,
  1537. .cpu_name = "405EXr Rev. C",
  1538. .cpu_features = CPU_FTRS_40X,
  1539. .cpu_user_features = PPC_FEATURE_32 |
  1540. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1541. .mmu_features = MMU_FTR_TYPE_40x,
  1542. .icache_bsize = 32,
  1543. .dcache_bsize = 32,
  1544. .machine_check = machine_check_4xx,
  1545. .platform = "ppc405",
  1546. },
  1547. { /* 405EXr Rev. C with Security */
  1548. .pvr_mask = 0xffff000f,
  1549. .pvr_value = 0x1291000b,
  1550. .cpu_name = "405EXr Rev. C",
  1551. .cpu_features = CPU_FTRS_40X,
  1552. .cpu_user_features = PPC_FEATURE_32 |
  1553. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1554. .mmu_features = MMU_FTR_TYPE_40x,
  1555. .icache_bsize = 32,
  1556. .dcache_bsize = 32,
  1557. .machine_check = machine_check_4xx,
  1558. .platform = "ppc405",
  1559. },
  1560. { /* 405EXr Rev. D without Security */
  1561. .pvr_mask = 0xffff000f,
  1562. .pvr_value = 0x12910000,
  1563. .cpu_name = "405EXr Rev. D",
  1564. .cpu_features = CPU_FTRS_40X,
  1565. .cpu_user_features = PPC_FEATURE_32 |
  1566. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1567. .mmu_features = MMU_FTR_TYPE_40x,
  1568. .icache_bsize = 32,
  1569. .dcache_bsize = 32,
  1570. .machine_check = machine_check_4xx,
  1571. .platform = "ppc405",
  1572. },
  1573. { /* 405EXr Rev. D with Security */
  1574. .pvr_mask = 0xffff000f,
  1575. .pvr_value = 0x12910002,
  1576. .cpu_name = "405EXr Rev. D",
  1577. .cpu_features = CPU_FTRS_40X,
  1578. .cpu_user_features = PPC_FEATURE_32 |
  1579. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1580. .mmu_features = MMU_FTR_TYPE_40x,
  1581. .icache_bsize = 32,
  1582. .dcache_bsize = 32,
  1583. .machine_check = machine_check_4xx,
  1584. .platform = "ppc405",
  1585. },
  1586. {
  1587. /* 405EZ */
  1588. .pvr_mask = 0xffff0000,
  1589. .pvr_value = 0x41510000,
  1590. .cpu_name = "405EZ",
  1591. .cpu_features = CPU_FTRS_40X,
  1592. .cpu_user_features = PPC_FEATURE_32 |
  1593. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1594. .mmu_features = MMU_FTR_TYPE_40x,
  1595. .icache_bsize = 32,
  1596. .dcache_bsize = 32,
  1597. .machine_check = machine_check_4xx,
  1598. .platform = "ppc405",
  1599. },
  1600. { /* APM8018X */
  1601. .pvr_mask = 0xffff0000,
  1602. .pvr_value = 0x7ff11432,
  1603. .cpu_name = "APM8018X",
  1604. .cpu_features = CPU_FTRS_40X,
  1605. .cpu_user_features = PPC_FEATURE_32 |
  1606. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1607. .mmu_features = MMU_FTR_TYPE_40x,
  1608. .icache_bsize = 32,
  1609. .dcache_bsize = 32,
  1610. .machine_check = machine_check_4xx,
  1611. .platform = "ppc405",
  1612. },
  1613. { /* default match */
  1614. .pvr_mask = 0x00000000,
  1615. .pvr_value = 0x00000000,
  1616. .cpu_name = "(generic 40x PPC)",
  1617. .cpu_features = CPU_FTRS_40X,
  1618. .cpu_user_features = PPC_FEATURE_32 |
  1619. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1620. .mmu_features = MMU_FTR_TYPE_40x,
  1621. .icache_bsize = 32,
  1622. .dcache_bsize = 32,
  1623. .machine_check = machine_check_4xx,
  1624. .platform = "ppc405",
  1625. }
  1626. #endif /* CONFIG_40x */
  1627. #ifdef CONFIG_44x
  1628. {
  1629. .pvr_mask = 0xf0000fff,
  1630. .pvr_value = 0x40000850,
  1631. .cpu_name = "440GR Rev. A",
  1632. .cpu_features = CPU_FTRS_44X,
  1633. .cpu_user_features = COMMON_USER_BOOKE,
  1634. .mmu_features = MMU_FTR_TYPE_44x,
  1635. .icache_bsize = 32,
  1636. .dcache_bsize = 32,
  1637. .machine_check = machine_check_4xx,
  1638. .platform = "ppc440",
  1639. },
  1640. { /* Use logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1641. .pvr_mask = 0xf0000fff,
  1642. .pvr_value = 0x40000858,
  1643. .cpu_name = "440EP Rev. A",
  1644. .cpu_features = CPU_FTRS_44X,
  1645. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1646. .mmu_features = MMU_FTR_TYPE_44x,
  1647. .icache_bsize = 32,
  1648. .dcache_bsize = 32,
  1649. .cpu_setup = __setup_cpu_440ep,
  1650. .machine_check = machine_check_4xx,
  1651. .platform = "ppc440",
  1652. },
  1653. {
  1654. .pvr_mask = 0xf0000fff,
  1655. .pvr_value = 0x400008d3,
  1656. .cpu_name = "440GR Rev. B",
  1657. .cpu_features = CPU_FTRS_44X,
  1658. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1659. .mmu_features = MMU_FTR_TYPE_44x,
  1660. .icache_bsize = 32,
  1661. .dcache_bsize = 32,
  1662. .machine_check = machine_check_4xx,
  1663. .platform = "ppc440",
  1664. },
  1665. { /* Matches both physical and logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1666. .pvr_mask = 0xf0000ff7,
  1667. .pvr_value = 0x400008d4,
  1668. .cpu_name = "440EP Rev. C",
  1669. .cpu_features = CPU_FTRS_44X,
  1670. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1671. .mmu_features = MMU_FTR_TYPE_44x,
  1672. .icache_bsize = 32,
  1673. .dcache_bsize = 32,
  1674. .cpu_setup = __setup_cpu_440ep,
  1675. .machine_check = machine_check_4xx,
  1676. .platform = "ppc440",
  1677. },
  1678. { /* Use logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1679. .pvr_mask = 0xf0000fff,
  1680. .pvr_value = 0x400008db,
  1681. .cpu_name = "440EP Rev. B",
  1682. .cpu_features = CPU_FTRS_44X,
  1683. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1684. .mmu_features = MMU_FTR_TYPE_44x,
  1685. .icache_bsize = 32,
  1686. .dcache_bsize = 32,
  1687. .cpu_setup = __setup_cpu_440ep,
  1688. .machine_check = machine_check_4xx,
  1689. .platform = "ppc440",
  1690. },
  1691. { /* 440GRX */
  1692. .pvr_mask = 0xf0000ffb,
  1693. .pvr_value = 0x200008D0,
  1694. .cpu_name = "440GRX",
  1695. .cpu_features = CPU_FTRS_44X,
  1696. .cpu_user_features = COMMON_USER_BOOKE,
  1697. .mmu_features = MMU_FTR_TYPE_44x,
  1698. .icache_bsize = 32,
  1699. .dcache_bsize = 32,
  1700. .cpu_setup = __setup_cpu_440grx,
  1701. .machine_check = machine_check_440A,
  1702. .platform = "ppc440",
  1703. },
  1704. { /* Use logical PVR for 440EPx (logical pvr = pvr | 0x8) */
  1705. .pvr_mask = 0xf0000ffb,
  1706. .pvr_value = 0x200008D8,
  1707. .cpu_name = "440EPX",
  1708. .cpu_features = CPU_FTRS_44X,
  1709. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1710. .mmu_features = MMU_FTR_TYPE_44x,
  1711. .icache_bsize = 32,
  1712. .dcache_bsize = 32,
  1713. .cpu_setup = __setup_cpu_440epx,
  1714. .machine_check = machine_check_440A,
  1715. .platform = "ppc440",
  1716. },
  1717. { /* 440GP Rev. B */
  1718. .pvr_mask = 0xf0000fff,
  1719. .pvr_value = 0x40000440,
  1720. .cpu_name = "440GP Rev. B",
  1721. .cpu_features = CPU_FTRS_44X,
  1722. .cpu_user_features = COMMON_USER_BOOKE,
  1723. .mmu_features = MMU_FTR_TYPE_44x,
  1724. .icache_bsize = 32,
  1725. .dcache_bsize = 32,
  1726. .machine_check = machine_check_4xx,
  1727. .platform = "ppc440gp",
  1728. },
  1729. { /* 440GP Rev. C */
  1730. .pvr_mask = 0xf0000fff,
  1731. .pvr_value = 0x40000481,
  1732. .cpu_name = "440GP Rev. C",
  1733. .cpu_features = CPU_FTRS_44X,
  1734. .cpu_user_features = COMMON_USER_BOOKE,
  1735. .mmu_features = MMU_FTR_TYPE_44x,
  1736. .icache_bsize = 32,
  1737. .dcache_bsize = 32,
  1738. .machine_check = machine_check_4xx,
  1739. .platform = "ppc440gp",
  1740. },
  1741. { /* 440GX Rev. A */
  1742. .pvr_mask = 0xf0000fff,
  1743. .pvr_value = 0x50000850,
  1744. .cpu_name = "440GX Rev. A",
  1745. .cpu_features = CPU_FTRS_44X,
  1746. .cpu_user_features = COMMON_USER_BOOKE,
  1747. .mmu_features = MMU_FTR_TYPE_44x,
  1748. .icache_bsize = 32,
  1749. .dcache_bsize = 32,
  1750. .cpu_setup = __setup_cpu_440gx,
  1751. .machine_check = machine_check_440A,
  1752. .platform = "ppc440",
  1753. },
  1754. { /* 440GX Rev. B */
  1755. .pvr_mask = 0xf0000fff,
  1756. .pvr_value = 0x50000851,
  1757. .cpu_name = "440GX Rev. B",
  1758. .cpu_features = CPU_FTRS_44X,
  1759. .cpu_user_features = COMMON_USER_BOOKE,
  1760. .mmu_features = MMU_FTR_TYPE_44x,
  1761. .icache_bsize = 32,
  1762. .dcache_bsize = 32,
  1763. .cpu_setup = __setup_cpu_440gx,
  1764. .machine_check = machine_check_440A,
  1765. .platform = "ppc440",
  1766. },
  1767. { /* 440GX Rev. C */
  1768. .pvr_mask = 0xf0000fff,
  1769. .pvr_value = 0x50000892,
  1770. .cpu_name = "440GX Rev. C",
  1771. .cpu_features = CPU_FTRS_44X,
  1772. .cpu_user_features = COMMON_USER_BOOKE,
  1773. .mmu_features = MMU_FTR_TYPE_44x,
  1774. .icache_bsize = 32,
  1775. .dcache_bsize = 32,
  1776. .cpu_setup = __setup_cpu_440gx,
  1777. .machine_check = machine_check_440A,
  1778. .platform = "ppc440",
  1779. },
  1780. { /* 440GX Rev. F */
  1781. .pvr_mask = 0xf0000fff,
  1782. .pvr_value = 0x50000894,
  1783. .cpu_name = "440GX Rev. F",
  1784. .cpu_features = CPU_FTRS_44X,
  1785. .cpu_user_features = COMMON_USER_BOOKE,
  1786. .mmu_features = MMU_FTR_TYPE_44x,
  1787. .icache_bsize = 32,
  1788. .dcache_bsize = 32,
  1789. .cpu_setup = __setup_cpu_440gx,
  1790. .machine_check = machine_check_440A,
  1791. .platform = "ppc440",
  1792. },
  1793. { /* 440SP Rev. A */
  1794. .pvr_mask = 0xfff00fff,
  1795. .pvr_value = 0x53200891,
  1796. .cpu_name = "440SP Rev. A",
  1797. .cpu_features = CPU_FTRS_44X,
  1798. .cpu_user_features = COMMON_USER_BOOKE,
  1799. .mmu_features = MMU_FTR_TYPE_44x,
  1800. .icache_bsize = 32,
  1801. .dcache_bsize = 32,
  1802. .machine_check = machine_check_4xx,
  1803. .platform = "ppc440",
  1804. },
  1805. { /* 440SPe Rev. A */
  1806. .pvr_mask = 0xfff00fff,
  1807. .pvr_value = 0x53400890,
  1808. .cpu_name = "440SPe Rev. A",
  1809. .cpu_features = CPU_FTRS_44X,
  1810. .cpu_user_features = COMMON_USER_BOOKE,
  1811. .mmu_features = MMU_FTR_TYPE_44x,
  1812. .icache_bsize = 32,
  1813. .dcache_bsize = 32,
  1814. .cpu_setup = __setup_cpu_440spe,
  1815. .machine_check = machine_check_440A,
  1816. .platform = "ppc440",
  1817. },
  1818. { /* 440SPe Rev. B */
  1819. .pvr_mask = 0xfff00fff,
  1820. .pvr_value = 0x53400891,
  1821. .cpu_name = "440SPe Rev. B",
  1822. .cpu_features = CPU_FTRS_44X,
  1823. .cpu_user_features = COMMON_USER_BOOKE,
  1824. .mmu_features = MMU_FTR_TYPE_44x,
  1825. .icache_bsize = 32,
  1826. .dcache_bsize = 32,
  1827. .cpu_setup = __setup_cpu_440spe,
  1828. .machine_check = machine_check_440A,
  1829. .platform = "ppc440",
  1830. },
  1831. { /* 440 in Xilinx Virtex-5 FXT */
  1832. .pvr_mask = 0xfffffff0,
  1833. .pvr_value = 0x7ff21910,
  1834. .cpu_name = "440 in Virtex-5 FXT",
  1835. .cpu_features = CPU_FTRS_44X,
  1836. .cpu_user_features = COMMON_USER_BOOKE,
  1837. .mmu_features = MMU_FTR_TYPE_44x,
  1838. .icache_bsize = 32,
  1839. .dcache_bsize = 32,
  1840. .cpu_setup = __setup_cpu_440x5,
  1841. .machine_check = machine_check_440A,
  1842. .platform = "ppc440",
  1843. },
  1844. { /* 460EX */
  1845. .pvr_mask = 0xffff0006,
  1846. .pvr_value = 0x13020002,
  1847. .cpu_name = "460EX",
  1848. .cpu_features = CPU_FTRS_440x6,
  1849. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1850. .mmu_features = MMU_FTR_TYPE_44x,
  1851. .icache_bsize = 32,
  1852. .dcache_bsize = 32,
  1853. .cpu_setup = __setup_cpu_460ex,
  1854. .machine_check = machine_check_440A,
  1855. .platform = "ppc440",
  1856. },
  1857. { /* 460EX Rev B */
  1858. .pvr_mask = 0xffff0007,
  1859. .pvr_value = 0x13020004,
  1860. .cpu_name = "460EX Rev. B",
  1861. .cpu_features = CPU_FTRS_440x6,
  1862. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1863. .mmu_features = MMU_FTR_TYPE_44x,
  1864. .icache_bsize = 32,
  1865. .dcache_bsize = 32,
  1866. .cpu_setup = __setup_cpu_460ex,
  1867. .machine_check = machine_check_440A,
  1868. .platform = "ppc440",
  1869. },
  1870. { /* 460GT */
  1871. .pvr_mask = 0xffff0006,
  1872. .pvr_value = 0x13020000,
  1873. .cpu_name = "460GT",
  1874. .cpu_features = CPU_FTRS_440x6,
  1875. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1876. .mmu_features = MMU_FTR_TYPE_44x,
  1877. .icache_bsize = 32,
  1878. .dcache_bsize = 32,
  1879. .cpu_setup = __setup_cpu_460gt,
  1880. .machine_check = machine_check_440A,
  1881. .platform = "ppc440",
  1882. },
  1883. { /* 460GT Rev B */
  1884. .pvr_mask = 0xffff0007,
  1885. .pvr_value = 0x13020005,
  1886. .cpu_name = "460GT Rev. B",
  1887. .cpu_features = CPU_FTRS_440x6,
  1888. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1889. .mmu_features = MMU_FTR_TYPE_44x,
  1890. .icache_bsize = 32,
  1891. .dcache_bsize = 32,
  1892. .cpu_setup = __setup_cpu_460gt,
  1893. .machine_check = machine_check_440A,
  1894. .platform = "ppc440",
  1895. },
  1896. { /* 460SX */
  1897. .pvr_mask = 0xffffff00,
  1898. .pvr_value = 0x13541800,
  1899. .cpu_name = "460SX",
  1900. .cpu_features = CPU_FTRS_44X,
  1901. .cpu_user_features = COMMON_USER_BOOKE,
  1902. .mmu_features = MMU_FTR_TYPE_44x,
  1903. .icache_bsize = 32,
  1904. .dcache_bsize = 32,
  1905. .cpu_setup = __setup_cpu_460sx,
  1906. .machine_check = machine_check_440A,
  1907. .platform = "ppc440",
  1908. },
  1909. { /* 464 in APM821xx */
  1910. .pvr_mask = 0xfffffff0,
  1911. .pvr_value = 0x12C41C80,
  1912. .cpu_name = "APM821XX",
  1913. .cpu_features = CPU_FTRS_44X,
  1914. .cpu_user_features = COMMON_USER_BOOKE |
  1915. PPC_FEATURE_HAS_FPU,
  1916. .mmu_features = MMU_FTR_TYPE_44x,
  1917. .icache_bsize = 32,
  1918. .dcache_bsize = 32,
  1919. .cpu_setup = __setup_cpu_apm821xx,
  1920. .machine_check = machine_check_440A,
  1921. .platform = "ppc440",
  1922. },
  1923. { /* 476 DD2 core */
  1924. .pvr_mask = 0xffffffff,
  1925. .pvr_value = 0x11a52080,
  1926. .cpu_name = "476",
  1927. .cpu_features = CPU_FTRS_47X | CPU_FTR_476_DD2,
  1928. .cpu_user_features = COMMON_USER_BOOKE |
  1929. PPC_FEATURE_HAS_FPU,
  1930. .mmu_features = MMU_FTR_TYPE_47x |
  1931. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1932. .icache_bsize = 32,
  1933. .dcache_bsize = 128,
  1934. .machine_check = machine_check_47x,
  1935. .platform = "ppc470",
  1936. },
  1937. { /* 476fpe */
  1938. .pvr_mask = 0xffff0000,
  1939. .pvr_value = 0x7ff50000,
  1940. .cpu_name = "476fpe",
  1941. .cpu_features = CPU_FTRS_47X | CPU_FTR_476_DD2,
  1942. .cpu_user_features = COMMON_USER_BOOKE |
  1943. PPC_FEATURE_HAS_FPU,
  1944. .mmu_features = MMU_FTR_TYPE_47x |
  1945. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1946. .icache_bsize = 32,
  1947. .dcache_bsize = 128,
  1948. .machine_check = machine_check_47x,
  1949. .platform = "ppc470",
  1950. },
  1951. { /* 476 iss */
  1952. .pvr_mask = 0xffff0000,
  1953. .pvr_value = 0x00050000,
  1954. .cpu_name = "476",
  1955. .cpu_features = CPU_FTRS_47X,
  1956. .cpu_user_features = COMMON_USER_BOOKE |
  1957. PPC_FEATURE_HAS_FPU,
  1958. .mmu_features = MMU_FTR_TYPE_47x |
  1959. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1960. .icache_bsize = 32,
  1961. .dcache_bsize = 128,
  1962. .machine_check = machine_check_47x,
  1963. .platform = "ppc470",
  1964. },
  1965. { /* 476 others */
  1966. .pvr_mask = 0xffff0000,
  1967. .pvr_value = 0x11a50000,
  1968. .cpu_name = "476",
  1969. .cpu_features = CPU_FTRS_47X,
  1970. .cpu_user_features = COMMON_USER_BOOKE |
  1971. PPC_FEATURE_HAS_FPU,
  1972. .mmu_features = MMU_FTR_TYPE_47x |
  1973. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1974. .icache_bsize = 32,
  1975. .dcache_bsize = 128,
  1976. .machine_check = machine_check_47x,
  1977. .platform = "ppc470",
  1978. },
  1979. { /* default match */
  1980. .pvr_mask = 0x00000000,
  1981. .pvr_value = 0x00000000,
  1982. .cpu_name = "(generic 44x PPC)",
  1983. .cpu_features = CPU_FTRS_44X,
  1984. .cpu_user_features = COMMON_USER_BOOKE,
  1985. .mmu_features = MMU_FTR_TYPE_44x,
  1986. .icache_bsize = 32,
  1987. .dcache_bsize = 32,
  1988. .machine_check = machine_check_4xx,
  1989. .platform = "ppc440",
  1990. }
  1991. #endif /* CONFIG_44x */
  1992. #ifdef CONFIG_E200
  1993. { /* e200z5 */
  1994. .pvr_mask = 0xfff00000,
  1995. .pvr_value = 0x81000000,
  1996. .cpu_name = "e200z5",
  1997. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  1998. .cpu_features = CPU_FTRS_E200,
  1999. .cpu_user_features = COMMON_USER_BOOKE |
  2000. PPC_FEATURE_HAS_EFP_SINGLE |
  2001. PPC_FEATURE_UNIFIED_CACHE,
  2002. .mmu_features = MMU_FTR_TYPE_FSL_E,
  2003. .dcache_bsize = 32,
  2004. .machine_check = machine_check_e200,
  2005. .platform = "ppc5554",
  2006. },
  2007. { /* e200z6 */
  2008. .pvr_mask = 0xfff00000,
  2009. .pvr_value = 0x81100000,
  2010. .cpu_name = "e200z6",
  2011. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  2012. .cpu_features = CPU_FTRS_E200,
  2013. .cpu_user_features = COMMON_USER_BOOKE |
  2014. PPC_FEATURE_HAS_SPE_COMP |
  2015. PPC_FEATURE_HAS_EFP_SINGLE_COMP |
  2016. PPC_FEATURE_UNIFIED_CACHE,
  2017. .mmu_features = MMU_FTR_TYPE_FSL_E,
  2018. .dcache_bsize = 32,
  2019. .machine_check = machine_check_e200,
  2020. .platform = "ppc5554",
  2021. },
  2022. { /* default match */
  2023. .pvr_mask = 0x00000000,
  2024. .pvr_value = 0x00000000,
  2025. .cpu_name = "(generic E200 PPC)",
  2026. .cpu_features = CPU_FTRS_E200,
  2027. .cpu_user_features = COMMON_USER_BOOKE |
  2028. PPC_FEATURE_HAS_EFP_SINGLE |
  2029. PPC_FEATURE_UNIFIED_CACHE,
  2030. .mmu_features = MMU_FTR_TYPE_FSL_E,
  2031. .dcache_bsize = 32,
  2032. .cpu_setup = __setup_cpu_e200,
  2033. .machine_check = machine_check_e200,
  2034. .platform = "ppc5554",
  2035. }
  2036. #endif /* CONFIG_E200 */
  2037. #endif /* CONFIG_PPC32 */
  2038. #ifdef CONFIG_E500
  2039. #ifdef CONFIG_PPC32
  2040. #ifndef CONFIG_PPC_E500MC
  2041. { /* e500 */
  2042. .pvr_mask = 0xffff0000,
  2043. .pvr_value = 0x80200000,
  2044. .cpu_name = "e500",
  2045. .cpu_features = CPU_FTRS_E500,
  2046. .cpu_user_features = COMMON_USER_BOOKE |
  2047. PPC_FEATURE_HAS_SPE_COMP |
  2048. PPC_FEATURE_HAS_EFP_SINGLE_COMP,
  2049. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2050. .mmu_features = MMU_FTR_TYPE_FSL_E,
  2051. .icache_bsize = 32,
  2052. .dcache_bsize = 32,
  2053. .num_pmcs = 4,
  2054. .oprofile_cpu_type = "ppc/e500",
  2055. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2056. .cpu_setup = __setup_cpu_e500v1,
  2057. .machine_check = machine_check_e500,
  2058. .platform = "ppc8540",
  2059. },
  2060. { /* e500v2 */
  2061. .pvr_mask = 0xffff0000,
  2062. .pvr_value = 0x80210000,
  2063. .cpu_name = "e500v2",
  2064. .cpu_features = CPU_FTRS_E500_2,
  2065. .cpu_user_features = COMMON_USER_BOOKE |
  2066. PPC_FEATURE_HAS_SPE_COMP |
  2067. PPC_FEATURE_HAS_EFP_SINGLE_COMP |
  2068. PPC_FEATURE_HAS_EFP_DOUBLE_COMP,
  2069. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2070. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS,
  2071. .icache_bsize = 32,
  2072. .dcache_bsize = 32,
  2073. .num_pmcs = 4,
  2074. .oprofile_cpu_type = "ppc/e500",
  2075. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2076. .cpu_setup = __setup_cpu_e500v2,
  2077. .machine_check = machine_check_e500,
  2078. .platform = "ppc8548",
  2079. .cpu_down_flush = cpu_down_flush_e500v2,
  2080. },
  2081. #else
  2082. { /* e500mc */
  2083. .pvr_mask = 0xffff0000,
  2084. .pvr_value = 0x80230000,
  2085. .cpu_name = "e500mc",
  2086. .cpu_features = CPU_FTRS_E500MC,
  2087. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  2088. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2089. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS |
  2090. MMU_FTR_USE_TLBILX,
  2091. .icache_bsize = 64,
  2092. .dcache_bsize = 64,
  2093. .num_pmcs = 4,
  2094. .oprofile_cpu_type = "ppc/e500mc",
  2095. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2096. .cpu_setup = __setup_cpu_e500mc,
  2097. .machine_check = machine_check_e500mc,
  2098. .platform = "ppce500mc",
  2099. .cpu_down_flush = cpu_down_flush_e500mc,
  2100. },
  2101. #endif /* CONFIG_PPC_E500MC */
  2102. #endif /* CONFIG_PPC32 */
  2103. #ifdef CONFIG_PPC_E500MC
  2104. { /* e5500 */
  2105. .pvr_mask = 0xffff0000,
  2106. .pvr_value = 0x80240000,
  2107. .cpu_name = "e5500",
  2108. .cpu_features = CPU_FTRS_E5500,
  2109. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  2110. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2111. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS |
  2112. MMU_FTR_USE_TLBILX,
  2113. .icache_bsize = 64,
  2114. .dcache_bsize = 64,
  2115. .num_pmcs = 4,
  2116. .oprofile_cpu_type = "ppc/e500mc",
  2117. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2118. .cpu_setup = __setup_cpu_e5500,
  2119. #ifndef CONFIG_PPC32
  2120. .cpu_restore = __restore_cpu_e5500,
  2121. #endif
  2122. .machine_check = machine_check_e500mc,
  2123. .platform = "ppce5500",
  2124. .cpu_down_flush = cpu_down_flush_e5500,
  2125. },
  2126. { /* e6500 */
  2127. .pvr_mask = 0xffff0000,
  2128. .pvr_value = 0x80400000,
  2129. .cpu_name = "e6500",
  2130. .cpu_features = CPU_FTRS_E6500,
  2131. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU |
  2132. PPC_FEATURE_HAS_ALTIVEC_COMP,
  2133. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2134. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS |
  2135. MMU_FTR_USE_TLBILX,
  2136. .icache_bsize = 64,
  2137. .dcache_bsize = 64,
  2138. .num_pmcs = 6,
  2139. .oprofile_cpu_type = "ppc/e6500",
  2140. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2141. .cpu_setup = __setup_cpu_e6500,
  2142. #ifndef CONFIG_PPC32
  2143. .cpu_restore = __restore_cpu_e6500,
  2144. #endif
  2145. .machine_check = machine_check_e500mc,
  2146. .platform = "ppce6500",
  2147. .cpu_down_flush = cpu_down_flush_e6500,
  2148. },
  2149. #endif /* CONFIG_PPC_E500MC */
  2150. #ifdef CONFIG_PPC32
  2151. { /* default match */
  2152. .pvr_mask = 0x00000000,
  2153. .pvr_value = 0x00000000,
  2154. .cpu_name = "(generic E500 PPC)",
  2155. .cpu_features = CPU_FTRS_E500,
  2156. .cpu_user_features = COMMON_USER_BOOKE |
  2157. PPC_FEATURE_HAS_SPE_COMP |
  2158. PPC_FEATURE_HAS_EFP_SINGLE_COMP,
  2159. .mmu_features = MMU_FTR_TYPE_FSL_E,
  2160. .icache_bsize = 32,
  2161. .dcache_bsize = 32,
  2162. .machine_check = machine_check_e500,
  2163. .platform = "powerpc",
  2164. }
  2165. #endif /* CONFIG_PPC32 */
  2166. #endif /* CONFIG_E500 */
  2167. };
  2168. static struct cpu_spec the_cpu_spec;
  2169. static struct cpu_spec * __init setup_cpu_spec(unsigned long offset,
  2170. struct cpu_spec *s)
  2171. {
  2172. struct cpu_spec *t = &the_cpu_spec;
  2173. struct cpu_spec old;
  2174. t = PTRRELOC(t);
  2175. old = *t;
  2176. /* Copy everything, then do fixups */
  2177. *t = *s;
  2178. /*
  2179. * If we are overriding a previous value derived from the real
  2180. * PVR with a new value obtained using a logical PVR value,
  2181. * don't modify the performance monitor fields.
  2182. */
  2183. if (old.num_pmcs && !s->num_pmcs) {
  2184. t->num_pmcs = old.num_pmcs;
  2185. t->pmc_type = old.pmc_type;
  2186. t->oprofile_type = old.oprofile_type;
  2187. t->oprofile_mmcra_sihv = old.oprofile_mmcra_sihv;
  2188. t->oprofile_mmcra_sipr = old.oprofile_mmcra_sipr;
  2189. t->oprofile_mmcra_clear = old.oprofile_mmcra_clear;
  2190. /*
  2191. * If we have passed through this logic once before and
  2192. * have pulled the default case because the real PVR was
  2193. * not found inside cpu_specs[], then we are possibly
  2194. * running in compatibility mode. In that case, let the
  2195. * oprofiler know which set of compatibility counters to
  2196. * pull from by making sure the oprofile_cpu_type string
  2197. * is set to that of compatibility mode. If the
  2198. * oprofile_cpu_type already has a value, then we are
  2199. * possibly overriding a real PVR with a logical one,
  2200. * and, in that case, keep the current value for
  2201. * oprofile_cpu_type.
  2202. */
  2203. if (old.oprofile_cpu_type != NULL) {
  2204. t->oprofile_cpu_type = old.oprofile_cpu_type;
  2205. t->oprofile_type = old.oprofile_type;
  2206. }
  2207. }
  2208. *PTRRELOC(&cur_cpu_spec) = &the_cpu_spec;
  2209. /*
  2210. * Set the base platform string once; assumes
  2211. * we're called with real pvr first.
  2212. */
  2213. if (*PTRRELOC(&powerpc_base_platform) == NULL)
  2214. *PTRRELOC(&powerpc_base_platform) = t->platform;
  2215. #if defined(CONFIG_PPC64) || defined(CONFIG_BOOKE)
  2216. /* ppc64 and booke expect identify_cpu to also call setup_cpu for
  2217. * that processor. I will consolidate that at a later time, for now,
  2218. * just use #ifdef. We also don't need to PTRRELOC the function
  2219. * pointer on ppc64 and booke as we are running at 0 in real mode
  2220. * on ppc64 and reloc_offset is always 0 on booke.
  2221. */
  2222. if (t->cpu_setup) {
  2223. t->cpu_setup(offset, t);
  2224. }
  2225. #endif /* CONFIG_PPC64 || CONFIG_BOOKE */
  2226. return t;
  2227. }
  2228. struct cpu_spec * __init identify_cpu(unsigned long offset, unsigned int pvr)
  2229. {
  2230. struct cpu_spec *s = cpu_specs;
  2231. int i;
  2232. s = PTRRELOC(s);
  2233. for (i = 0; i < ARRAY_SIZE(cpu_specs); i++,s++) {
  2234. if ((pvr & s->pvr_mask) == s->pvr_value)
  2235. return setup_cpu_spec(offset, s);
  2236. }
  2237. BUG();
  2238. return NULL;
  2239. }
  2240. #ifdef CONFIG_JUMP_LABEL_FEATURE_CHECKS
  2241. struct static_key_true cpu_feature_keys[NUM_CPU_FTR_KEYS] = {
  2242. [0 ... NUM_CPU_FTR_KEYS - 1] = STATIC_KEY_TRUE_INIT
  2243. };
  2244. EXPORT_SYMBOL_GPL(cpu_feature_keys);
  2245. void __init cpu_feature_keys_init(void)
  2246. {
  2247. int i;
  2248. for (i = 0; i < NUM_CPU_FTR_KEYS; i++) {
  2249. unsigned long f = 1ul << i;
  2250. if (!(cur_cpu_spec->cpu_features & f))
  2251. static_branch_disable(&cpu_feature_keys[i]);
  2252. }
  2253. }
  2254. struct static_key_true mmu_feature_keys[NUM_MMU_FTR_KEYS] = {
  2255. [0 ... NUM_MMU_FTR_KEYS - 1] = STATIC_KEY_TRUE_INIT
  2256. };
  2257. EXPORT_SYMBOL_GPL(mmu_feature_keys);
  2258. void __init mmu_feature_keys_init(void)
  2259. {
  2260. int i;
  2261. for (i = 0; i < NUM_MMU_FTR_KEYS; i++) {
  2262. unsigned long f = 1ul << i;
  2263. if (!(cur_cpu_spec->mmu_features & f))
  2264. static_branch_disable(&mmu_feature_keys[i]);
  2265. }
  2266. }
  2267. #endif