ti-sysc.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762
  1. /*
  2. * ti-sysc.c - Texas Instruments sysc interconnect target driver
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  9. * kind, whether express or implied; without even the implied warranty
  10. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/io.h>
  14. #include <linux/clk.h>
  15. #include <linux/clkdev.h>
  16. #include <linux/delay.h>
  17. #include <linux/module.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/pm_domain.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/reset.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_platform.h>
  24. #include <linux/slab.h>
  25. #include <linux/iopoll.h>
  26. #include <linux/platform_data/ti-sysc.h>
  27. #include <dt-bindings/bus/ti-sysc.h>
  28. #define MAX_MODULE_SOFTRESET_WAIT 10000
  29. static const char * const reg_names[] = { "rev", "sysc", "syss", };
  30. enum sysc_clocks {
  31. SYSC_FCK,
  32. SYSC_ICK,
  33. SYSC_OPTFCK0,
  34. SYSC_OPTFCK1,
  35. SYSC_OPTFCK2,
  36. SYSC_OPTFCK3,
  37. SYSC_OPTFCK4,
  38. SYSC_OPTFCK5,
  39. SYSC_OPTFCK6,
  40. SYSC_OPTFCK7,
  41. SYSC_MAX_CLOCKS,
  42. };
  43. static const char * const clock_names[SYSC_ICK + 1] = { "fck", "ick", };
  44. #define SYSC_IDLEMODE_MASK 3
  45. #define SYSC_CLOCKACTIVITY_MASK 3
  46. /**
  47. * struct sysc - TI sysc interconnect target module registers and capabilities
  48. * @dev: struct device pointer
  49. * @module_pa: physical address of the interconnect target module
  50. * @module_size: size of the interconnect target module
  51. * @module_va: virtual address of the interconnect target module
  52. * @offsets: register offsets from module base
  53. * @clocks: clocks used by the interconnect target module
  54. * @clock_roles: clock role names for the found clocks
  55. * @nr_clocks: number of clocks used by the interconnect target module
  56. * @legacy_mode: configured for legacy mode if set
  57. * @cap: interconnect target module capabilities
  58. * @cfg: interconnect target module configuration
  59. * @name: name if available
  60. * @revision: interconnect target module revision
  61. * @needs_resume: runtime resume needed on resume from suspend
  62. */
  63. struct sysc {
  64. struct device *dev;
  65. u64 module_pa;
  66. u32 module_size;
  67. void __iomem *module_va;
  68. int offsets[SYSC_MAX_REGS];
  69. struct clk **clocks;
  70. const char **clock_roles;
  71. int nr_clocks;
  72. struct reset_control *rsts;
  73. const char *legacy_mode;
  74. const struct sysc_capabilities *cap;
  75. struct sysc_config cfg;
  76. struct ti_sysc_cookie cookie;
  77. const char *name;
  78. u32 revision;
  79. bool enabled;
  80. bool needs_resume;
  81. bool child_needs_resume;
  82. struct delayed_work idle_work;
  83. };
  84. void sysc_write(struct sysc *ddata, int offset, u32 value)
  85. {
  86. writel_relaxed(value, ddata->module_va + offset);
  87. }
  88. static u32 sysc_read(struct sysc *ddata, int offset)
  89. {
  90. if (ddata->cfg.quirks & SYSC_QUIRK_16BIT) {
  91. u32 val;
  92. val = readw_relaxed(ddata->module_va + offset);
  93. val |= (readw_relaxed(ddata->module_va + offset + 4) << 16);
  94. return val;
  95. }
  96. return readl_relaxed(ddata->module_va + offset);
  97. }
  98. static bool sysc_opt_clks_needed(struct sysc *ddata)
  99. {
  100. return !!(ddata->cfg.quirks & SYSC_QUIRK_OPT_CLKS_NEEDED);
  101. }
  102. static u32 sysc_read_revision(struct sysc *ddata)
  103. {
  104. int offset = ddata->offsets[SYSC_REVISION];
  105. if (offset < 0)
  106. return 0;
  107. return sysc_read(ddata, offset);
  108. }
  109. static int sysc_get_one_clock(struct sysc *ddata, const char *name)
  110. {
  111. int error, i, index = -ENODEV;
  112. if (!strncmp(clock_names[SYSC_FCK], name, 3))
  113. index = SYSC_FCK;
  114. else if (!strncmp(clock_names[SYSC_ICK], name, 3))
  115. index = SYSC_ICK;
  116. if (index < 0) {
  117. for (i = SYSC_OPTFCK0; i < SYSC_MAX_CLOCKS; i++) {
  118. if (!ddata->clocks[i]) {
  119. index = i;
  120. break;
  121. }
  122. }
  123. }
  124. if (index < 0) {
  125. dev_err(ddata->dev, "clock %s not added\n", name);
  126. return index;
  127. }
  128. ddata->clocks[index] = devm_clk_get(ddata->dev, name);
  129. if (IS_ERR(ddata->clocks[index])) {
  130. if (PTR_ERR(ddata->clocks[index]) == -ENOENT)
  131. return 0;
  132. dev_err(ddata->dev, "clock get error for %s: %li\n",
  133. name, PTR_ERR(ddata->clocks[index]));
  134. return PTR_ERR(ddata->clocks[index]);
  135. }
  136. error = clk_prepare(ddata->clocks[index]);
  137. if (error) {
  138. dev_err(ddata->dev, "clock prepare error for %s: %i\n",
  139. name, error);
  140. return error;
  141. }
  142. return 0;
  143. }
  144. static int sysc_get_clocks(struct sysc *ddata)
  145. {
  146. struct device_node *np = ddata->dev->of_node;
  147. struct property *prop;
  148. const char *name;
  149. int nr_fck = 0, nr_ick = 0, i, error = 0;
  150. ddata->clock_roles = devm_kcalloc(ddata->dev,
  151. SYSC_MAX_CLOCKS,
  152. sizeof(*ddata->clock_roles),
  153. GFP_KERNEL);
  154. if (!ddata->clock_roles)
  155. return -ENOMEM;
  156. of_property_for_each_string(np, "clock-names", prop, name) {
  157. if (!strncmp(clock_names[SYSC_FCK], name, 3))
  158. nr_fck++;
  159. if (!strncmp(clock_names[SYSC_ICK], name, 3))
  160. nr_ick++;
  161. ddata->clock_roles[ddata->nr_clocks] = name;
  162. ddata->nr_clocks++;
  163. }
  164. if (ddata->nr_clocks < 1)
  165. return 0;
  166. if (ddata->nr_clocks > SYSC_MAX_CLOCKS) {
  167. dev_err(ddata->dev, "too many clocks for %pOF\n", np);
  168. return -EINVAL;
  169. }
  170. if (nr_fck > 1 || nr_ick > 1) {
  171. dev_err(ddata->dev, "max one fck and ick for %pOF\n", np);
  172. return -EINVAL;
  173. }
  174. ddata->clocks = devm_kcalloc(ddata->dev,
  175. ddata->nr_clocks, sizeof(*ddata->clocks),
  176. GFP_KERNEL);
  177. if (!ddata->clocks)
  178. return -ENOMEM;
  179. for (i = 0; i < ddata->nr_clocks; i++) {
  180. error = sysc_get_one_clock(ddata, ddata->clock_roles[i]);
  181. if (error && error != -ENOENT)
  182. return error;
  183. }
  184. return 0;
  185. }
  186. /**
  187. * sysc_init_resets - reset module on init
  188. * @ddata: device driver data
  189. *
  190. * A module can have both OCP softreset control and external rstctrl.
  191. * If more complicated rstctrl resets are needed, please handle these
  192. * directly from the child device driver and map only the module reset
  193. * for the parent interconnect target module device.
  194. *
  195. * Automatic reset of the module on init can be skipped with the
  196. * "ti,no-reset-on-init" device tree property.
  197. */
  198. static int sysc_init_resets(struct sysc *ddata)
  199. {
  200. int error;
  201. ddata->rsts =
  202. devm_reset_control_array_get_optional_exclusive(ddata->dev);
  203. if (IS_ERR(ddata->rsts))
  204. return PTR_ERR(ddata->rsts);
  205. if (ddata->cfg.quirks & SYSC_QUIRK_NO_RESET_ON_INIT)
  206. goto deassert;
  207. error = reset_control_assert(ddata->rsts);
  208. if (error)
  209. return error;
  210. deassert:
  211. error = reset_control_deassert(ddata->rsts);
  212. if (error)
  213. return error;
  214. return 0;
  215. }
  216. /**
  217. * sysc_parse_and_check_child_range - parses module IO region from ranges
  218. * @ddata: device driver data
  219. *
  220. * In general we only need rev, syss, and sysc registers and not the whole
  221. * module range. But we do want the offsets for these registers from the
  222. * module base. This allows us to check them against the legacy hwmod
  223. * platform data. Let's also check the ranges are configured properly.
  224. */
  225. static int sysc_parse_and_check_child_range(struct sysc *ddata)
  226. {
  227. struct device_node *np = ddata->dev->of_node;
  228. const __be32 *ranges;
  229. u32 nr_addr, nr_size;
  230. int len, error;
  231. ranges = of_get_property(np, "ranges", &len);
  232. if (!ranges) {
  233. dev_err(ddata->dev, "missing ranges for %pOF\n", np);
  234. return -ENOENT;
  235. }
  236. len /= sizeof(*ranges);
  237. if (len < 3) {
  238. dev_err(ddata->dev, "incomplete ranges for %pOF\n", np);
  239. return -EINVAL;
  240. }
  241. error = of_property_read_u32(np, "#address-cells", &nr_addr);
  242. if (error)
  243. return -ENOENT;
  244. error = of_property_read_u32(np, "#size-cells", &nr_size);
  245. if (error)
  246. return -ENOENT;
  247. if (nr_addr != 1 || nr_size != 1) {
  248. dev_err(ddata->dev, "invalid ranges for %pOF\n", np);
  249. return -EINVAL;
  250. }
  251. ranges++;
  252. ddata->module_pa = of_translate_address(np, ranges++);
  253. ddata->module_size = be32_to_cpup(ranges);
  254. return 0;
  255. }
  256. static struct device_node *stdout_path;
  257. static void sysc_init_stdout_path(struct sysc *ddata)
  258. {
  259. struct device_node *np = NULL;
  260. const char *uart;
  261. if (IS_ERR(stdout_path))
  262. return;
  263. if (stdout_path)
  264. return;
  265. np = of_find_node_by_path("/chosen");
  266. if (!np)
  267. goto err;
  268. uart = of_get_property(np, "stdout-path", NULL);
  269. if (!uart)
  270. goto err;
  271. np = of_find_node_by_path(uart);
  272. if (!np)
  273. goto err;
  274. stdout_path = np;
  275. return;
  276. err:
  277. stdout_path = ERR_PTR(-ENODEV);
  278. }
  279. static void sysc_check_quirk_stdout(struct sysc *ddata,
  280. struct device_node *np)
  281. {
  282. sysc_init_stdout_path(ddata);
  283. if (np != stdout_path)
  284. return;
  285. ddata->cfg.quirks |= SYSC_QUIRK_NO_IDLE_ON_INIT |
  286. SYSC_QUIRK_NO_RESET_ON_INIT;
  287. }
  288. /**
  289. * sysc_check_one_child - check child configuration
  290. * @ddata: device driver data
  291. * @np: child device node
  292. *
  293. * Let's avoid messy situations where we have new interconnect target
  294. * node but children have "ti,hwmods". These belong to the interconnect
  295. * target node and are managed by this driver.
  296. */
  297. static int sysc_check_one_child(struct sysc *ddata,
  298. struct device_node *np)
  299. {
  300. const char *name;
  301. name = of_get_property(np, "ti,hwmods", NULL);
  302. if (name)
  303. dev_warn(ddata->dev, "really a child ti,hwmods property?");
  304. sysc_check_quirk_stdout(ddata, np);
  305. return 0;
  306. }
  307. static int sysc_check_children(struct sysc *ddata)
  308. {
  309. struct device_node *child;
  310. int error;
  311. for_each_child_of_node(ddata->dev->of_node, child) {
  312. error = sysc_check_one_child(ddata, child);
  313. if (error)
  314. return error;
  315. }
  316. return 0;
  317. }
  318. /*
  319. * So far only I2C uses 16-bit read access with clockactivity with revision
  320. * in two registers with stride of 4. We can detect this based on the rev
  321. * register size to configure things far enough to be able to properly read
  322. * the revision register.
  323. */
  324. static void sysc_check_quirk_16bit(struct sysc *ddata, struct resource *res)
  325. {
  326. if (resource_size(res) == 8)
  327. ddata->cfg.quirks |= SYSC_QUIRK_16BIT | SYSC_QUIRK_USE_CLOCKACT;
  328. }
  329. /**
  330. * sysc_parse_one - parses the interconnect target module registers
  331. * @ddata: device driver data
  332. * @reg: register to parse
  333. */
  334. static int sysc_parse_one(struct sysc *ddata, enum sysc_registers reg)
  335. {
  336. struct resource *res;
  337. const char *name;
  338. switch (reg) {
  339. case SYSC_REVISION:
  340. case SYSC_SYSCONFIG:
  341. case SYSC_SYSSTATUS:
  342. name = reg_names[reg];
  343. break;
  344. default:
  345. return -EINVAL;
  346. }
  347. res = platform_get_resource_byname(to_platform_device(ddata->dev),
  348. IORESOURCE_MEM, name);
  349. if (!res) {
  350. ddata->offsets[reg] = -ENODEV;
  351. return 0;
  352. }
  353. ddata->offsets[reg] = res->start - ddata->module_pa;
  354. if (reg == SYSC_REVISION)
  355. sysc_check_quirk_16bit(ddata, res);
  356. return 0;
  357. }
  358. static int sysc_parse_registers(struct sysc *ddata)
  359. {
  360. int i, error;
  361. for (i = 0; i < SYSC_MAX_REGS; i++) {
  362. error = sysc_parse_one(ddata, i);
  363. if (error)
  364. return error;
  365. }
  366. return 0;
  367. }
  368. /**
  369. * sysc_check_registers - check for misconfigured register overlaps
  370. * @ddata: device driver data
  371. */
  372. static int sysc_check_registers(struct sysc *ddata)
  373. {
  374. int i, j, nr_regs = 0, nr_matches = 0;
  375. for (i = 0; i < SYSC_MAX_REGS; i++) {
  376. if (ddata->offsets[i] < 0)
  377. continue;
  378. if (ddata->offsets[i] > (ddata->module_size - 4)) {
  379. dev_err(ddata->dev, "register outside module range");
  380. return -EINVAL;
  381. }
  382. for (j = 0; j < SYSC_MAX_REGS; j++) {
  383. if (ddata->offsets[j] < 0)
  384. continue;
  385. if (ddata->offsets[i] == ddata->offsets[j])
  386. nr_matches++;
  387. }
  388. nr_regs++;
  389. }
  390. if (nr_regs < 1) {
  391. dev_err(ddata->dev, "missing registers\n");
  392. return -EINVAL;
  393. }
  394. if (nr_matches > nr_regs) {
  395. dev_err(ddata->dev, "overlapping registers: (%i/%i)",
  396. nr_regs, nr_matches);
  397. return -EINVAL;
  398. }
  399. return 0;
  400. }
  401. /**
  402. * syc_ioremap - ioremap register space for the interconnect target module
  403. * @ddata: device driver data
  404. *
  405. * Note that the interconnect target module registers can be anywhere
  406. * within the interconnect target module range. For example, SGX has
  407. * them at offset 0x1fc00 in the 32MB module address space. And cpsw
  408. * has them at offset 0x1200 in the CPSW_WR child. Usually the
  409. * the interconnect target module registers are at the beginning of
  410. * the module range though.
  411. */
  412. static int sysc_ioremap(struct sysc *ddata)
  413. {
  414. int size;
  415. size = max3(ddata->offsets[SYSC_REVISION],
  416. ddata->offsets[SYSC_SYSCONFIG],
  417. ddata->offsets[SYSC_SYSSTATUS]);
  418. if (size < 0 || (size + sizeof(u32)) > ddata->module_size)
  419. return -EINVAL;
  420. ddata->module_va = devm_ioremap(ddata->dev,
  421. ddata->module_pa,
  422. size + sizeof(u32));
  423. if (!ddata->module_va)
  424. return -EIO;
  425. return 0;
  426. }
  427. /**
  428. * sysc_map_and_check_registers - ioremap and check device registers
  429. * @ddata: device driver data
  430. */
  431. static int sysc_map_and_check_registers(struct sysc *ddata)
  432. {
  433. int error;
  434. error = sysc_parse_and_check_child_range(ddata);
  435. if (error)
  436. return error;
  437. error = sysc_check_children(ddata);
  438. if (error)
  439. return error;
  440. error = sysc_parse_registers(ddata);
  441. if (error)
  442. return error;
  443. error = sysc_ioremap(ddata);
  444. if (error)
  445. return error;
  446. error = sysc_check_registers(ddata);
  447. if (error)
  448. return error;
  449. return 0;
  450. }
  451. /**
  452. * sysc_show_rev - read and show interconnect target module revision
  453. * @bufp: buffer to print the information to
  454. * @ddata: device driver data
  455. */
  456. static int sysc_show_rev(char *bufp, struct sysc *ddata)
  457. {
  458. int len;
  459. if (ddata->offsets[SYSC_REVISION] < 0)
  460. return sprintf(bufp, ":NA");
  461. len = sprintf(bufp, ":%08x", ddata->revision);
  462. return len;
  463. }
  464. static int sysc_show_reg(struct sysc *ddata,
  465. char *bufp, enum sysc_registers reg)
  466. {
  467. if (ddata->offsets[reg] < 0)
  468. return sprintf(bufp, ":NA");
  469. return sprintf(bufp, ":%x", ddata->offsets[reg]);
  470. }
  471. static int sysc_show_name(char *bufp, struct sysc *ddata)
  472. {
  473. if (!ddata->name)
  474. return 0;
  475. return sprintf(bufp, ":%s", ddata->name);
  476. }
  477. /**
  478. * sysc_show_registers - show information about interconnect target module
  479. * @ddata: device driver data
  480. */
  481. static void sysc_show_registers(struct sysc *ddata)
  482. {
  483. char buf[128];
  484. char *bufp = buf;
  485. int i;
  486. for (i = 0; i < SYSC_MAX_REGS; i++)
  487. bufp += sysc_show_reg(ddata, bufp, i);
  488. bufp += sysc_show_rev(bufp, ddata);
  489. bufp += sysc_show_name(bufp, ddata);
  490. dev_dbg(ddata->dev, "%llx:%x%s\n",
  491. ddata->module_pa, ddata->module_size,
  492. buf);
  493. }
  494. static int __maybe_unused sysc_runtime_suspend(struct device *dev)
  495. {
  496. struct ti_sysc_platform_data *pdata;
  497. struct sysc *ddata;
  498. int error = 0, i;
  499. ddata = dev_get_drvdata(dev);
  500. if (!ddata->enabled)
  501. return 0;
  502. if (ddata->legacy_mode) {
  503. pdata = dev_get_platdata(ddata->dev);
  504. if (!pdata)
  505. return 0;
  506. if (!pdata->idle_module)
  507. return -ENODEV;
  508. error = pdata->idle_module(dev, &ddata->cookie);
  509. if (error)
  510. dev_err(dev, "%s: could not idle: %i\n",
  511. __func__, error);
  512. goto idled;
  513. }
  514. for (i = 0; i < ddata->nr_clocks; i++) {
  515. if (IS_ERR_OR_NULL(ddata->clocks[i]))
  516. continue;
  517. if (i >= SYSC_OPTFCK0 && !sysc_opt_clks_needed(ddata))
  518. break;
  519. clk_disable(ddata->clocks[i]);
  520. }
  521. idled:
  522. ddata->enabled = false;
  523. return error;
  524. }
  525. static int __maybe_unused sysc_runtime_resume(struct device *dev)
  526. {
  527. struct ti_sysc_platform_data *pdata;
  528. struct sysc *ddata;
  529. int error = 0, i;
  530. ddata = dev_get_drvdata(dev);
  531. if (ddata->enabled)
  532. return 0;
  533. if (ddata->legacy_mode) {
  534. pdata = dev_get_platdata(ddata->dev);
  535. if (!pdata)
  536. return 0;
  537. if (!pdata->enable_module)
  538. return -ENODEV;
  539. error = pdata->enable_module(dev, &ddata->cookie);
  540. if (error)
  541. dev_err(dev, "%s: could not enable: %i\n",
  542. __func__, error);
  543. goto awake;
  544. }
  545. for (i = 0; i < ddata->nr_clocks; i++) {
  546. if (IS_ERR_OR_NULL(ddata->clocks[i]))
  547. continue;
  548. if (i >= SYSC_OPTFCK0 && !sysc_opt_clks_needed(ddata))
  549. break;
  550. error = clk_enable(ddata->clocks[i]);
  551. if (error)
  552. return error;
  553. }
  554. awake:
  555. ddata->enabled = true;
  556. return error;
  557. }
  558. static int __maybe_unused sysc_noirq_suspend(struct device *dev)
  559. {
  560. struct sysc *ddata;
  561. ddata = dev_get_drvdata(dev);
  562. if (ddata->cfg.quirks & SYSC_QUIRK_LEGACY_IDLE)
  563. return 0;
  564. return pm_runtime_force_suspend(dev);
  565. }
  566. static int __maybe_unused sysc_noirq_resume(struct device *dev)
  567. {
  568. struct sysc *ddata;
  569. ddata = dev_get_drvdata(dev);
  570. if (ddata->cfg.quirks & SYSC_QUIRK_LEGACY_IDLE)
  571. return 0;
  572. return pm_runtime_force_resume(dev);
  573. }
  574. static const struct dev_pm_ops sysc_pm_ops = {
  575. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(sysc_noirq_suspend, sysc_noirq_resume)
  576. SET_RUNTIME_PM_OPS(sysc_runtime_suspend,
  577. sysc_runtime_resume,
  578. NULL)
  579. };
  580. /* Module revision register based quirks */
  581. struct sysc_revision_quirk {
  582. const char *name;
  583. u32 base;
  584. int rev_offset;
  585. int sysc_offset;
  586. int syss_offset;
  587. u32 revision;
  588. u32 revision_mask;
  589. u32 quirks;
  590. };
  591. #define SYSC_QUIRK(optname, optbase, optrev, optsysc, optsyss, \
  592. optrev_val, optrevmask, optquirkmask) \
  593. { \
  594. .name = (optname), \
  595. .base = (optbase), \
  596. .rev_offset = (optrev), \
  597. .sysc_offset = (optsysc), \
  598. .syss_offset = (optsyss), \
  599. .revision = (optrev_val), \
  600. .revision_mask = (optrevmask), \
  601. .quirks = (optquirkmask), \
  602. }
  603. static const struct sysc_revision_quirk sysc_revision_quirks[] = {
  604. /* These drivers need to be fixed to not use pm_runtime_irq_safe() */
  605. SYSC_QUIRK("gpio", 0, 0, 0x10, 0x114, 0x50600801, 0xffff00ff,
  606. SYSC_QUIRK_LEGACY_IDLE | SYSC_QUIRK_OPT_CLKS_IN_RESET),
  607. SYSC_QUIRK("mmu", 0, 0, 0x10, 0x14, 0x00000020, 0xffffffff,
  608. SYSC_QUIRK_LEGACY_IDLE),
  609. SYSC_QUIRK("mmu", 0, 0, 0x10, 0x14, 0x00000030, 0xffffffff,
  610. SYSC_QUIRK_LEGACY_IDLE),
  611. SYSC_QUIRK("sham", 0, 0x100, 0x110, 0x114, 0x40000c03, 0xffffffff,
  612. SYSC_QUIRK_LEGACY_IDLE),
  613. SYSC_QUIRK("smartreflex", 0, -1, 0x24, -1, 0x00000000, 0xffffffff,
  614. SYSC_QUIRK_LEGACY_IDLE),
  615. SYSC_QUIRK("smartreflex", 0, -1, 0x38, -1, 0x00000000, 0xffffffff,
  616. SYSC_QUIRK_LEGACY_IDLE),
  617. SYSC_QUIRK("timer", 0, 0, 0x10, 0x14, 0x00000015, 0xffffffff,
  618. SYSC_QUIRK_LEGACY_IDLE),
  619. /* Some timers on omap4 and later */
  620. SYSC_QUIRK("timer", 0, 0, 0x10, -1, 0x50002100, 0xffffffff,
  621. SYSC_QUIRK_LEGACY_IDLE),
  622. SYSC_QUIRK("timer", 0, 0, 0x10, -1, 0x4fff1301, 0xffff00ff,
  623. SYSC_QUIRK_LEGACY_IDLE),
  624. SYSC_QUIRK("uart", 0, 0x50, 0x54, 0x58, 0x00000052, 0xffffffff,
  625. SYSC_QUIRK_LEGACY_IDLE),
  626. /* Uarts on omap4 and later */
  627. SYSC_QUIRK("uart", 0, 0x50, 0x54, 0x58, 0x50411e03, 0xffff00ff,
  628. SYSC_QUIRK_LEGACY_IDLE),
  629. SYSC_QUIRK("uart", 0, 0x50, 0x54, 0x58, 0x47422e03, 0xffffffff,
  630. SYSC_QUIRK_LEGACY_IDLE),
  631. #ifdef DEBUG
  632. SYSC_QUIRK("adc", 0, 0, 0x10, -1, 0x47300001, 0xffffffff, 0),
  633. SYSC_QUIRK("atl", 0, 0, -1, -1, 0x0a070100, 0xffffffff, 0),
  634. SYSC_QUIRK("aess", 0, 0, 0x10, -1, 0x40000000, 0xffffffff, 0),
  635. SYSC_QUIRK("cm", 0, 0, -1, -1, 0x40000301, 0xffffffff, 0),
  636. SYSC_QUIRK("control", 0, 0, 0x10, -1, 0x40000900, 0xffffffff, 0),
  637. SYSC_QUIRK("cpgmac", 0, 0x1200, 0x1208, 0x1204, 0x4edb1902,
  638. 0xffff00f0, 0),
  639. SYSC_QUIRK("dcan", 0, 0, -1, -1, 0xffffffff, 0xffffffff, 0),
  640. SYSC_QUIRK("dcan", 0, 0, -1, -1, 0x00001401, 0xffffffff, 0),
  641. SYSC_QUIRK("dwc3", 0, 0, 0x10, -1, 0x500a0200, 0xffffffff, 0),
  642. SYSC_QUIRK("epwmss", 0, 0, 0x4, -1, 0x47400001, 0xffffffff, 0),
  643. SYSC_QUIRK("gpu", 0, 0x1fc00, 0x1fc10, -1, 0, 0, 0),
  644. SYSC_QUIRK("hdq1w", 0, 0, 0x14, 0x18, 0x00000006, 0xffffffff, 0),
  645. SYSC_QUIRK("hdq1w", 0, 0, 0x14, 0x18, 0x0000000a, 0xffffffff, 0),
  646. SYSC_QUIRK("hsi", 0, 0, 0x10, 0x14, 0x50043101, 0xffffffff, 0),
  647. SYSC_QUIRK("iss", 0, 0, 0x10, -1, 0x40000101, 0xffffffff, 0),
  648. SYSC_QUIRK("i2c", 0, 0, 0x10, 0x90, 0x5040000a, 0xfffff0f0, 0),
  649. SYSC_QUIRK("lcdc", 0, 0, 0x54, -1, 0x4f201000, 0xffffffff, 0),
  650. SYSC_QUIRK("mcasp", 0, 0, 0x4, -1, 0x44306302, 0xffffffff, 0),
  651. SYSC_QUIRK("mcasp", 0, 0, 0x4, -1, 0x44307b02, 0xffffffff, 0),
  652. SYSC_QUIRK("mcbsp", 0, -1, 0x8c, -1, 0, 0, 0),
  653. SYSC_QUIRK("mcspi", 0, 0, 0x10, -1, 0x40300a0b, 0xffff00ff, 0),
  654. SYSC_QUIRK("mcspi", 0, 0, 0x110, 0x114, 0x40300a0b, 0xffffffff, 0),
  655. SYSC_QUIRK("mailbox", 0, 0, 0x10, -1, 0x00000400, 0xffffffff, 0),
  656. SYSC_QUIRK("m3", 0, 0, -1, -1, 0x5f580105, 0x0fff0f00, 0),
  657. SYSC_QUIRK("ocp2scp", 0, 0, 0x10, 0x14, 0x50060005, 0xfffffff0, 0),
  658. SYSC_QUIRK("ocp2scp", 0, 0, -1, -1, 0x50060007, 0xffffffff, 0),
  659. SYSC_QUIRK("padconf", 0, 0, 0x10, -1, 0x4fff0800, 0xffffffff, 0),
  660. SYSC_QUIRK("prcm", 0, 0, -1, -1, 0x40000100, 0xffffffff, 0),
  661. SYSC_QUIRK("prcm", 0, 0, -1, -1, 0x00004102, 0xffffffff, 0),
  662. SYSC_QUIRK("prcm", 0, 0, -1, -1, 0x40000400, 0xffffffff, 0),
  663. SYSC_QUIRK("scm", 0, 0, 0x10, -1, 0x40000900, 0xffffffff, 0),
  664. SYSC_QUIRK("scm", 0, 0, -1, -1, 0x4e8b0100, 0xffffffff, 0),
  665. SYSC_QUIRK("scm", 0, 0, -1, -1, 0x4f000100, 0xffffffff, 0),
  666. SYSC_QUIRK("scm", 0, 0, -1, -1, 0x40000900, 0xffffffff, 0),
  667. SYSC_QUIRK("scrm", 0, 0, -1, -1, 0x00000010, 0xffffffff, 0),
  668. SYSC_QUIRK("sdio", 0, 0, 0x10, -1, 0x40202301, 0xffff0ff0, 0),
  669. SYSC_QUIRK("sdio", 0, 0x2fc, 0x110, 0x114, 0x31010000, 0xffffffff, 0),
  670. SYSC_QUIRK("sdma", 0, 0, 0x2c, 0x28, 0x00010900, 0xffffffff, 0),
  671. SYSC_QUIRK("slimbus", 0, 0, 0x10, -1, 0x40000902, 0xffffffff, 0),
  672. SYSC_QUIRK("slimbus", 0, 0, 0x10, -1, 0x40002903, 0xffffffff, 0),
  673. SYSC_QUIRK("spinlock", 0, 0, 0x10, -1, 0x50020000, 0xffffffff, 0),
  674. SYSC_QUIRK("rng", 0, 0x1fe0, 0x1fe4, -1, 0x00000020, 0xffffffff, 0),
  675. SYSC_QUIRK("rtc", 0, 0x74, 0x78, -1, 0x4eb01908, 0xffff00f0, 0),
  676. SYSC_QUIRK("timer32k", 0, 0, 0x4, -1, 0x00000060, 0xffffffff, 0),
  677. SYSC_QUIRK("usbhstll", 0, 0, 0x10, 0x14, 0x00000004, 0xffffffff, 0),
  678. SYSC_QUIRK("usb_host_hs", 0, 0, 0x10, 0x14, 0x50700100, 0xffffffff, 0),
  679. SYSC_QUIRK("usb_otg_hs", 0, 0x400, 0x404, 0x408, 0x00000050,
  680. 0xffffffff, 0),
  681. SYSC_QUIRK("wdt", 0, 0, 0x10, 0x14, 0x502a0500, 0xfffff0f0, 0),
  682. SYSC_QUIRK("vfpe", 0, 0, 0x104, -1, 0x4d001200, 0xffffffff, 0),
  683. #endif
  684. };
  685. static void sysc_init_revision_quirks(struct sysc *ddata)
  686. {
  687. const struct sysc_revision_quirk *q;
  688. int i;
  689. for (i = 0; i < ARRAY_SIZE(sysc_revision_quirks); i++) {
  690. q = &sysc_revision_quirks[i];
  691. if (q->base && q->base != ddata->module_pa)
  692. continue;
  693. if (q->rev_offset >= 0 &&
  694. q->rev_offset != ddata->offsets[SYSC_REVISION])
  695. continue;
  696. if (q->sysc_offset >= 0 &&
  697. q->sysc_offset != ddata->offsets[SYSC_SYSCONFIG])
  698. continue;
  699. if (q->syss_offset >= 0 &&
  700. q->syss_offset != ddata->offsets[SYSC_SYSSTATUS])
  701. continue;
  702. if (q->revision == ddata->revision ||
  703. (q->revision & q->revision_mask) ==
  704. (ddata->revision & q->revision_mask)) {
  705. ddata->name = q->name;
  706. ddata->cfg.quirks |= q->quirks;
  707. }
  708. }
  709. }
  710. static int sysc_reset(struct sysc *ddata)
  711. {
  712. int offset = ddata->offsets[SYSC_SYSCONFIG];
  713. int val;
  714. if (ddata->legacy_mode || offset < 0 ||
  715. ddata->cfg.quirks & SYSC_QUIRK_NO_RESET_ON_INIT)
  716. return 0;
  717. /*
  718. * Currently only support reset status in sysstatus.
  719. * Warn and return error in all other cases
  720. */
  721. if (!ddata->cfg.syss_mask) {
  722. dev_err(ddata->dev, "No ti,syss-mask. Reset failed\n");
  723. return -EINVAL;
  724. }
  725. val = sysc_read(ddata, offset);
  726. val |= (0x1 << ddata->cap->regbits->srst_shift);
  727. sysc_write(ddata, offset, val);
  728. /* Poll on reset status */
  729. offset = ddata->offsets[SYSC_SYSSTATUS];
  730. return readl_poll_timeout(ddata->module_va + offset, val,
  731. (val & ddata->cfg.syss_mask) == 0x0,
  732. 100, MAX_MODULE_SOFTRESET_WAIT);
  733. }
  734. /* At this point the module is configured enough to read the revision */
  735. static int sysc_init_module(struct sysc *ddata)
  736. {
  737. int error;
  738. if (ddata->cfg.quirks & SYSC_QUIRK_NO_IDLE_ON_INIT) {
  739. ddata->revision = sysc_read_revision(ddata);
  740. goto rev_quirks;
  741. }
  742. error = pm_runtime_get_sync(ddata->dev);
  743. if (error < 0) {
  744. pm_runtime_put_noidle(ddata->dev);
  745. return 0;
  746. }
  747. error = sysc_reset(ddata);
  748. if (error) {
  749. dev_err(ddata->dev, "Reset failed with %d\n", error);
  750. pm_runtime_put_sync(ddata->dev);
  751. return error;
  752. }
  753. ddata->revision = sysc_read_revision(ddata);
  754. pm_runtime_put_sync(ddata->dev);
  755. rev_quirks:
  756. sysc_init_revision_quirks(ddata);
  757. return 0;
  758. }
  759. static int sysc_init_sysc_mask(struct sysc *ddata)
  760. {
  761. struct device_node *np = ddata->dev->of_node;
  762. int error;
  763. u32 val;
  764. error = of_property_read_u32(np, "ti,sysc-mask", &val);
  765. if (error)
  766. return 0;
  767. if (val)
  768. ddata->cfg.sysc_val = val & ddata->cap->sysc_mask;
  769. else
  770. ddata->cfg.sysc_val = ddata->cap->sysc_mask;
  771. return 0;
  772. }
  773. static int sysc_init_idlemode(struct sysc *ddata, u8 *idlemodes,
  774. const char *name)
  775. {
  776. struct device_node *np = ddata->dev->of_node;
  777. struct property *prop;
  778. const __be32 *p;
  779. u32 val;
  780. of_property_for_each_u32(np, name, prop, p, val) {
  781. if (val >= SYSC_NR_IDLEMODES) {
  782. dev_err(ddata->dev, "invalid idlemode: %i\n", val);
  783. return -EINVAL;
  784. }
  785. *idlemodes |= (1 << val);
  786. }
  787. return 0;
  788. }
  789. static int sysc_init_idlemodes(struct sysc *ddata)
  790. {
  791. int error;
  792. error = sysc_init_idlemode(ddata, &ddata->cfg.midlemodes,
  793. "ti,sysc-midle");
  794. if (error)
  795. return error;
  796. error = sysc_init_idlemode(ddata, &ddata->cfg.sidlemodes,
  797. "ti,sysc-sidle");
  798. if (error)
  799. return error;
  800. return 0;
  801. }
  802. /*
  803. * Only some devices on omap4 and later have SYSCONFIG reset done
  804. * bit. We can detect this if there is no SYSSTATUS at all, or the
  805. * SYSTATUS bit 0 is not used. Note that some SYSSTATUS registers
  806. * have multiple bits for the child devices like OHCI and EHCI.
  807. * Depends on SYSC being parsed first.
  808. */
  809. static int sysc_init_syss_mask(struct sysc *ddata)
  810. {
  811. struct device_node *np = ddata->dev->of_node;
  812. int error;
  813. u32 val;
  814. error = of_property_read_u32(np, "ti,syss-mask", &val);
  815. if (error) {
  816. if ((ddata->cap->type == TI_SYSC_OMAP4 ||
  817. ddata->cap->type == TI_SYSC_OMAP4_TIMER) &&
  818. (ddata->cfg.sysc_val & SYSC_OMAP4_SOFTRESET))
  819. ddata->cfg.quirks |= SYSC_QUIRK_RESET_STATUS;
  820. return 0;
  821. }
  822. if (!(val & 1) && (ddata->cfg.sysc_val & SYSC_OMAP4_SOFTRESET))
  823. ddata->cfg.quirks |= SYSC_QUIRK_RESET_STATUS;
  824. ddata->cfg.syss_mask = val;
  825. return 0;
  826. }
  827. /*
  828. * Many child device drivers need to have fck and opt clocks available
  829. * to get the clock rate for device internal configuration etc.
  830. */
  831. static int sysc_child_add_named_clock(struct sysc *ddata,
  832. struct device *child,
  833. const char *name)
  834. {
  835. struct clk *clk;
  836. struct clk_lookup *l;
  837. int error = 0;
  838. if (!name)
  839. return 0;
  840. clk = clk_get(child, name);
  841. if (!IS_ERR(clk)) {
  842. clk_put(clk);
  843. return -EEXIST;
  844. }
  845. clk = clk_get(ddata->dev, name);
  846. if (IS_ERR(clk))
  847. return -ENODEV;
  848. l = clkdev_create(clk, name, dev_name(child));
  849. if (!l)
  850. error = -ENOMEM;
  851. clk_put(clk);
  852. return error;
  853. }
  854. static int sysc_child_add_clocks(struct sysc *ddata,
  855. struct device *child)
  856. {
  857. int i, error;
  858. for (i = 0; i < ddata->nr_clocks; i++) {
  859. error = sysc_child_add_named_clock(ddata,
  860. child,
  861. ddata->clock_roles[i]);
  862. if (error && error != -EEXIST) {
  863. dev_err(ddata->dev, "could not add child clock %s: %i\n",
  864. ddata->clock_roles[i], error);
  865. return error;
  866. }
  867. }
  868. return 0;
  869. }
  870. static struct device_type sysc_device_type = {
  871. };
  872. static struct sysc *sysc_child_to_parent(struct device *dev)
  873. {
  874. struct device *parent = dev->parent;
  875. if (!parent || parent->type != &sysc_device_type)
  876. return NULL;
  877. return dev_get_drvdata(parent);
  878. }
  879. static int __maybe_unused sysc_child_runtime_suspend(struct device *dev)
  880. {
  881. struct sysc *ddata;
  882. int error;
  883. ddata = sysc_child_to_parent(dev);
  884. error = pm_generic_runtime_suspend(dev);
  885. if (error)
  886. return error;
  887. if (!ddata->enabled)
  888. return 0;
  889. return sysc_runtime_suspend(ddata->dev);
  890. }
  891. static int __maybe_unused sysc_child_runtime_resume(struct device *dev)
  892. {
  893. struct sysc *ddata;
  894. int error;
  895. ddata = sysc_child_to_parent(dev);
  896. if (!ddata->enabled) {
  897. error = sysc_runtime_resume(ddata->dev);
  898. if (error < 0)
  899. dev_err(ddata->dev,
  900. "%s error: %i\n", __func__, error);
  901. }
  902. return pm_generic_runtime_resume(dev);
  903. }
  904. #ifdef CONFIG_PM_SLEEP
  905. static int sysc_child_suspend_noirq(struct device *dev)
  906. {
  907. struct sysc *ddata;
  908. int error;
  909. ddata = sysc_child_to_parent(dev);
  910. dev_dbg(ddata->dev, "%s %s\n", __func__,
  911. ddata->name ? ddata->name : "");
  912. error = pm_generic_suspend_noirq(dev);
  913. if (error) {
  914. dev_err(dev, "%s error at %i: %i\n",
  915. __func__, __LINE__, error);
  916. return error;
  917. }
  918. if (!pm_runtime_status_suspended(dev)) {
  919. error = pm_generic_runtime_suspend(dev);
  920. if (error) {
  921. dev_dbg(dev, "%s busy at %i: %i\n",
  922. __func__, __LINE__, error);
  923. return 0;
  924. }
  925. error = sysc_runtime_suspend(ddata->dev);
  926. if (error) {
  927. dev_err(dev, "%s error at %i: %i\n",
  928. __func__, __LINE__, error);
  929. return error;
  930. }
  931. ddata->child_needs_resume = true;
  932. }
  933. return 0;
  934. }
  935. static int sysc_child_resume_noirq(struct device *dev)
  936. {
  937. struct sysc *ddata;
  938. int error;
  939. ddata = sysc_child_to_parent(dev);
  940. dev_dbg(ddata->dev, "%s %s\n", __func__,
  941. ddata->name ? ddata->name : "");
  942. if (ddata->child_needs_resume) {
  943. ddata->child_needs_resume = false;
  944. error = sysc_runtime_resume(ddata->dev);
  945. if (error)
  946. dev_err(ddata->dev,
  947. "%s runtime resume error: %i\n",
  948. __func__, error);
  949. error = pm_generic_runtime_resume(dev);
  950. if (error)
  951. dev_err(ddata->dev,
  952. "%s generic runtime resume: %i\n",
  953. __func__, error);
  954. }
  955. return pm_generic_resume_noirq(dev);
  956. }
  957. #endif
  958. struct dev_pm_domain sysc_child_pm_domain = {
  959. .ops = {
  960. SET_RUNTIME_PM_OPS(sysc_child_runtime_suspend,
  961. sysc_child_runtime_resume,
  962. NULL)
  963. USE_PLATFORM_PM_SLEEP_OPS
  964. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(sysc_child_suspend_noirq,
  965. sysc_child_resume_noirq)
  966. }
  967. };
  968. /**
  969. * sysc_legacy_idle_quirk - handle children in omap_device compatible way
  970. * @ddata: device driver data
  971. * @child: child device driver
  972. *
  973. * Allow idle for child devices as done with _od_runtime_suspend().
  974. * Otherwise many child devices will not idle because of the permanent
  975. * parent usecount set in pm_runtime_irq_safe().
  976. *
  977. * Note that the long term solution is to just modify the child device
  978. * drivers to not set pm_runtime_irq_safe() and then this can be just
  979. * dropped.
  980. */
  981. static void sysc_legacy_idle_quirk(struct sysc *ddata, struct device *child)
  982. {
  983. if (!ddata->legacy_mode)
  984. return;
  985. if (ddata->cfg.quirks & SYSC_QUIRK_LEGACY_IDLE)
  986. dev_pm_domain_set(child, &sysc_child_pm_domain);
  987. }
  988. static int sysc_notifier_call(struct notifier_block *nb,
  989. unsigned long event, void *device)
  990. {
  991. struct device *dev = device;
  992. struct sysc *ddata;
  993. int error;
  994. ddata = sysc_child_to_parent(dev);
  995. if (!ddata)
  996. return NOTIFY_DONE;
  997. switch (event) {
  998. case BUS_NOTIFY_ADD_DEVICE:
  999. error = sysc_child_add_clocks(ddata, dev);
  1000. if (error)
  1001. return error;
  1002. sysc_legacy_idle_quirk(ddata, dev);
  1003. break;
  1004. default:
  1005. break;
  1006. }
  1007. return NOTIFY_DONE;
  1008. }
  1009. static struct notifier_block sysc_nb = {
  1010. .notifier_call = sysc_notifier_call,
  1011. };
  1012. /* Device tree configured quirks */
  1013. struct sysc_dts_quirk {
  1014. const char *name;
  1015. u32 mask;
  1016. };
  1017. static const struct sysc_dts_quirk sysc_dts_quirks[] = {
  1018. { .name = "ti,no-idle-on-init",
  1019. .mask = SYSC_QUIRK_NO_IDLE_ON_INIT, },
  1020. { .name = "ti,no-reset-on-init",
  1021. .mask = SYSC_QUIRK_NO_RESET_ON_INIT, },
  1022. };
  1023. static int sysc_init_dts_quirks(struct sysc *ddata)
  1024. {
  1025. struct device_node *np = ddata->dev->of_node;
  1026. const struct property *prop;
  1027. int i, len, error;
  1028. u32 val;
  1029. ddata->legacy_mode = of_get_property(np, "ti,hwmods", NULL);
  1030. for (i = 0; i < ARRAY_SIZE(sysc_dts_quirks); i++) {
  1031. prop = of_get_property(np, sysc_dts_quirks[i].name, &len);
  1032. if (!prop)
  1033. continue;
  1034. ddata->cfg.quirks |= sysc_dts_quirks[i].mask;
  1035. }
  1036. error = of_property_read_u32(np, "ti,sysc-delay-us", &val);
  1037. if (!error) {
  1038. if (val > 255) {
  1039. dev_warn(ddata->dev, "bad ti,sysc-delay-us: %i\n",
  1040. val);
  1041. }
  1042. ddata->cfg.srst_udelay = (u8)val;
  1043. }
  1044. return 0;
  1045. }
  1046. static void sysc_unprepare(struct sysc *ddata)
  1047. {
  1048. int i;
  1049. for (i = 0; i < SYSC_MAX_CLOCKS; i++) {
  1050. if (!IS_ERR_OR_NULL(ddata->clocks[i]))
  1051. clk_unprepare(ddata->clocks[i]);
  1052. }
  1053. }
  1054. /*
  1055. * Common sysc register bits found on omap2, also known as type1
  1056. */
  1057. static const struct sysc_regbits sysc_regbits_omap2 = {
  1058. .dmadisable_shift = -ENODEV,
  1059. .midle_shift = 12,
  1060. .sidle_shift = 3,
  1061. .clkact_shift = 8,
  1062. .emufree_shift = 5,
  1063. .enwkup_shift = 2,
  1064. .srst_shift = 1,
  1065. .autoidle_shift = 0,
  1066. };
  1067. static const struct sysc_capabilities sysc_omap2 = {
  1068. .type = TI_SYSC_OMAP2,
  1069. .sysc_mask = SYSC_OMAP2_CLOCKACTIVITY | SYSC_OMAP2_EMUFREE |
  1070. SYSC_OMAP2_ENAWAKEUP | SYSC_OMAP2_SOFTRESET |
  1071. SYSC_OMAP2_AUTOIDLE,
  1072. .regbits = &sysc_regbits_omap2,
  1073. };
  1074. /* All omap2 and 3 timers, and timers 1, 2 & 10 on omap 4 and 5 */
  1075. static const struct sysc_capabilities sysc_omap2_timer = {
  1076. .type = TI_SYSC_OMAP2_TIMER,
  1077. .sysc_mask = SYSC_OMAP2_CLOCKACTIVITY | SYSC_OMAP2_EMUFREE |
  1078. SYSC_OMAP2_ENAWAKEUP | SYSC_OMAP2_SOFTRESET |
  1079. SYSC_OMAP2_AUTOIDLE,
  1080. .regbits = &sysc_regbits_omap2,
  1081. .mod_quirks = SYSC_QUIRK_USE_CLOCKACT,
  1082. };
  1083. /*
  1084. * SHAM2 (SHA1/MD5) sysc found on omap3, a variant of sysc_regbits_omap2
  1085. * with different sidle position
  1086. */
  1087. static const struct sysc_regbits sysc_regbits_omap3_sham = {
  1088. .dmadisable_shift = -ENODEV,
  1089. .midle_shift = -ENODEV,
  1090. .sidle_shift = 4,
  1091. .clkact_shift = -ENODEV,
  1092. .enwkup_shift = -ENODEV,
  1093. .srst_shift = 1,
  1094. .autoidle_shift = 0,
  1095. .emufree_shift = -ENODEV,
  1096. };
  1097. static const struct sysc_capabilities sysc_omap3_sham = {
  1098. .type = TI_SYSC_OMAP3_SHAM,
  1099. .sysc_mask = SYSC_OMAP2_SOFTRESET | SYSC_OMAP2_AUTOIDLE,
  1100. .regbits = &sysc_regbits_omap3_sham,
  1101. };
  1102. /*
  1103. * AES register bits found on omap3 and later, a variant of
  1104. * sysc_regbits_omap2 with different sidle position
  1105. */
  1106. static const struct sysc_regbits sysc_regbits_omap3_aes = {
  1107. .dmadisable_shift = -ENODEV,
  1108. .midle_shift = -ENODEV,
  1109. .sidle_shift = 6,
  1110. .clkact_shift = -ENODEV,
  1111. .enwkup_shift = -ENODEV,
  1112. .srst_shift = 1,
  1113. .autoidle_shift = 0,
  1114. .emufree_shift = -ENODEV,
  1115. };
  1116. static const struct sysc_capabilities sysc_omap3_aes = {
  1117. .type = TI_SYSC_OMAP3_AES,
  1118. .sysc_mask = SYSC_OMAP2_SOFTRESET | SYSC_OMAP2_AUTOIDLE,
  1119. .regbits = &sysc_regbits_omap3_aes,
  1120. };
  1121. /*
  1122. * Common sysc register bits found on omap4, also known as type2
  1123. */
  1124. static const struct sysc_regbits sysc_regbits_omap4 = {
  1125. .dmadisable_shift = 16,
  1126. .midle_shift = 4,
  1127. .sidle_shift = 2,
  1128. .clkact_shift = -ENODEV,
  1129. .enwkup_shift = -ENODEV,
  1130. .emufree_shift = 1,
  1131. .srst_shift = 0,
  1132. .autoidle_shift = -ENODEV,
  1133. };
  1134. static const struct sysc_capabilities sysc_omap4 = {
  1135. .type = TI_SYSC_OMAP4,
  1136. .sysc_mask = SYSC_OMAP4_DMADISABLE | SYSC_OMAP4_FREEEMU |
  1137. SYSC_OMAP4_SOFTRESET,
  1138. .regbits = &sysc_regbits_omap4,
  1139. };
  1140. static const struct sysc_capabilities sysc_omap4_timer = {
  1141. .type = TI_SYSC_OMAP4_TIMER,
  1142. .sysc_mask = SYSC_OMAP4_DMADISABLE | SYSC_OMAP4_FREEEMU |
  1143. SYSC_OMAP4_SOFTRESET,
  1144. .regbits = &sysc_regbits_omap4,
  1145. };
  1146. /*
  1147. * Common sysc register bits found on omap4, also known as type3
  1148. */
  1149. static const struct sysc_regbits sysc_regbits_omap4_simple = {
  1150. .dmadisable_shift = -ENODEV,
  1151. .midle_shift = 2,
  1152. .sidle_shift = 0,
  1153. .clkact_shift = -ENODEV,
  1154. .enwkup_shift = -ENODEV,
  1155. .srst_shift = -ENODEV,
  1156. .emufree_shift = -ENODEV,
  1157. .autoidle_shift = -ENODEV,
  1158. };
  1159. static const struct sysc_capabilities sysc_omap4_simple = {
  1160. .type = TI_SYSC_OMAP4_SIMPLE,
  1161. .regbits = &sysc_regbits_omap4_simple,
  1162. };
  1163. /*
  1164. * SmartReflex sysc found on omap34xx
  1165. */
  1166. static const struct sysc_regbits sysc_regbits_omap34xx_sr = {
  1167. .dmadisable_shift = -ENODEV,
  1168. .midle_shift = -ENODEV,
  1169. .sidle_shift = -ENODEV,
  1170. .clkact_shift = 20,
  1171. .enwkup_shift = -ENODEV,
  1172. .srst_shift = -ENODEV,
  1173. .emufree_shift = -ENODEV,
  1174. .autoidle_shift = -ENODEV,
  1175. };
  1176. static const struct sysc_capabilities sysc_34xx_sr = {
  1177. .type = TI_SYSC_OMAP34XX_SR,
  1178. .sysc_mask = SYSC_OMAP2_CLOCKACTIVITY,
  1179. .regbits = &sysc_regbits_omap34xx_sr,
  1180. .mod_quirks = SYSC_QUIRK_USE_CLOCKACT | SYSC_QUIRK_UNCACHED |
  1181. SYSC_QUIRK_LEGACY_IDLE,
  1182. };
  1183. /*
  1184. * SmartReflex sysc found on omap36xx and later
  1185. */
  1186. static const struct sysc_regbits sysc_regbits_omap36xx_sr = {
  1187. .dmadisable_shift = -ENODEV,
  1188. .midle_shift = -ENODEV,
  1189. .sidle_shift = 24,
  1190. .clkact_shift = -ENODEV,
  1191. .enwkup_shift = 26,
  1192. .srst_shift = -ENODEV,
  1193. .emufree_shift = -ENODEV,
  1194. .autoidle_shift = -ENODEV,
  1195. };
  1196. static const struct sysc_capabilities sysc_36xx_sr = {
  1197. .type = TI_SYSC_OMAP36XX_SR,
  1198. .sysc_mask = SYSC_OMAP3_SR_ENAWAKEUP,
  1199. .regbits = &sysc_regbits_omap36xx_sr,
  1200. .mod_quirks = SYSC_QUIRK_UNCACHED | SYSC_QUIRK_LEGACY_IDLE,
  1201. };
  1202. static const struct sysc_capabilities sysc_omap4_sr = {
  1203. .type = TI_SYSC_OMAP4_SR,
  1204. .regbits = &sysc_regbits_omap36xx_sr,
  1205. .mod_quirks = SYSC_QUIRK_LEGACY_IDLE,
  1206. };
  1207. /*
  1208. * McASP register bits found on omap4 and later
  1209. */
  1210. static const struct sysc_regbits sysc_regbits_omap4_mcasp = {
  1211. .dmadisable_shift = -ENODEV,
  1212. .midle_shift = -ENODEV,
  1213. .sidle_shift = 0,
  1214. .clkact_shift = -ENODEV,
  1215. .enwkup_shift = -ENODEV,
  1216. .srst_shift = -ENODEV,
  1217. .emufree_shift = -ENODEV,
  1218. .autoidle_shift = -ENODEV,
  1219. };
  1220. static const struct sysc_capabilities sysc_omap4_mcasp = {
  1221. .type = TI_SYSC_OMAP4_MCASP,
  1222. .regbits = &sysc_regbits_omap4_mcasp,
  1223. };
  1224. /*
  1225. * FS USB host found on omap4 and later
  1226. */
  1227. static const struct sysc_regbits sysc_regbits_omap4_usb_host_fs = {
  1228. .dmadisable_shift = -ENODEV,
  1229. .midle_shift = -ENODEV,
  1230. .sidle_shift = 24,
  1231. .clkact_shift = -ENODEV,
  1232. .enwkup_shift = 26,
  1233. .srst_shift = -ENODEV,
  1234. .emufree_shift = -ENODEV,
  1235. .autoidle_shift = -ENODEV,
  1236. };
  1237. static const struct sysc_capabilities sysc_omap4_usb_host_fs = {
  1238. .type = TI_SYSC_OMAP4_USB_HOST_FS,
  1239. .sysc_mask = SYSC_OMAP2_ENAWAKEUP,
  1240. .regbits = &sysc_regbits_omap4_usb_host_fs,
  1241. };
  1242. static const struct sysc_regbits sysc_regbits_dra7_mcan = {
  1243. .dmadisable_shift = -ENODEV,
  1244. .midle_shift = -ENODEV,
  1245. .sidle_shift = -ENODEV,
  1246. .clkact_shift = -ENODEV,
  1247. .enwkup_shift = 4,
  1248. .srst_shift = 0,
  1249. .emufree_shift = -ENODEV,
  1250. .autoidle_shift = -ENODEV,
  1251. };
  1252. static const struct sysc_capabilities sysc_dra7_mcan = {
  1253. .type = TI_SYSC_DRA7_MCAN,
  1254. .sysc_mask = SYSC_DRA7_MCAN_ENAWAKEUP | SYSC_OMAP4_SOFTRESET,
  1255. .regbits = &sysc_regbits_dra7_mcan,
  1256. };
  1257. static int sysc_init_pdata(struct sysc *ddata)
  1258. {
  1259. struct ti_sysc_platform_data *pdata = dev_get_platdata(ddata->dev);
  1260. struct ti_sysc_module_data mdata;
  1261. int error = 0;
  1262. if (!pdata || !ddata->legacy_mode)
  1263. return 0;
  1264. mdata.name = ddata->legacy_mode;
  1265. mdata.module_pa = ddata->module_pa;
  1266. mdata.module_size = ddata->module_size;
  1267. mdata.offsets = ddata->offsets;
  1268. mdata.nr_offsets = SYSC_MAX_REGS;
  1269. mdata.cap = ddata->cap;
  1270. mdata.cfg = &ddata->cfg;
  1271. if (!pdata->init_module)
  1272. return -ENODEV;
  1273. error = pdata->init_module(ddata->dev, &mdata, &ddata->cookie);
  1274. if (error == -EEXIST)
  1275. error = 0;
  1276. return error;
  1277. }
  1278. static int sysc_init_match(struct sysc *ddata)
  1279. {
  1280. const struct sysc_capabilities *cap;
  1281. cap = of_device_get_match_data(ddata->dev);
  1282. if (!cap)
  1283. return -EINVAL;
  1284. ddata->cap = cap;
  1285. if (ddata->cap)
  1286. ddata->cfg.quirks |= ddata->cap->mod_quirks;
  1287. return 0;
  1288. }
  1289. static void ti_sysc_idle(struct work_struct *work)
  1290. {
  1291. struct sysc *ddata;
  1292. ddata = container_of(work, struct sysc, idle_work.work);
  1293. if (pm_runtime_active(ddata->dev))
  1294. pm_runtime_put_sync(ddata->dev);
  1295. }
  1296. static const struct of_device_id sysc_match_table[] = {
  1297. { .compatible = "simple-bus", },
  1298. { /* sentinel */ },
  1299. };
  1300. static int sysc_probe(struct platform_device *pdev)
  1301. {
  1302. struct ti_sysc_platform_data *pdata = dev_get_platdata(&pdev->dev);
  1303. struct sysc *ddata;
  1304. int error;
  1305. ddata = devm_kzalloc(&pdev->dev, sizeof(*ddata), GFP_KERNEL);
  1306. if (!ddata)
  1307. return -ENOMEM;
  1308. ddata->dev = &pdev->dev;
  1309. platform_set_drvdata(pdev, ddata);
  1310. error = sysc_init_match(ddata);
  1311. if (error)
  1312. return error;
  1313. error = sysc_init_dts_quirks(ddata);
  1314. if (error)
  1315. goto unprepare;
  1316. error = sysc_get_clocks(ddata);
  1317. if (error)
  1318. return error;
  1319. error = sysc_map_and_check_registers(ddata);
  1320. if (error)
  1321. goto unprepare;
  1322. error = sysc_init_sysc_mask(ddata);
  1323. if (error)
  1324. goto unprepare;
  1325. error = sysc_init_idlemodes(ddata);
  1326. if (error)
  1327. goto unprepare;
  1328. error = sysc_init_syss_mask(ddata);
  1329. if (error)
  1330. goto unprepare;
  1331. error = sysc_init_pdata(ddata);
  1332. if (error)
  1333. goto unprepare;
  1334. error = sysc_init_resets(ddata);
  1335. if (error)
  1336. return error;
  1337. pm_runtime_enable(ddata->dev);
  1338. error = sysc_init_module(ddata);
  1339. if (error)
  1340. goto unprepare;
  1341. error = pm_runtime_get_sync(ddata->dev);
  1342. if (error < 0) {
  1343. pm_runtime_put_noidle(ddata->dev);
  1344. pm_runtime_disable(ddata->dev);
  1345. goto unprepare;
  1346. }
  1347. sysc_show_registers(ddata);
  1348. ddata->dev->type = &sysc_device_type;
  1349. error = of_platform_populate(ddata->dev->of_node, sysc_match_table,
  1350. pdata ? pdata->auxdata : NULL,
  1351. ddata->dev);
  1352. if (error)
  1353. goto err;
  1354. INIT_DELAYED_WORK(&ddata->idle_work, ti_sysc_idle);
  1355. /* At least earlycon won't survive without deferred idle */
  1356. if (ddata->cfg.quirks & (SYSC_QUIRK_NO_IDLE_ON_INIT |
  1357. SYSC_QUIRK_NO_RESET_ON_INIT)) {
  1358. schedule_delayed_work(&ddata->idle_work, 3000);
  1359. } else {
  1360. pm_runtime_put(&pdev->dev);
  1361. }
  1362. if (!of_get_available_child_count(ddata->dev->of_node))
  1363. reset_control_assert(ddata->rsts);
  1364. return 0;
  1365. err:
  1366. pm_runtime_put_sync(&pdev->dev);
  1367. pm_runtime_disable(&pdev->dev);
  1368. unprepare:
  1369. sysc_unprepare(ddata);
  1370. return error;
  1371. }
  1372. static int sysc_remove(struct platform_device *pdev)
  1373. {
  1374. struct sysc *ddata = platform_get_drvdata(pdev);
  1375. int error;
  1376. cancel_delayed_work_sync(&ddata->idle_work);
  1377. error = pm_runtime_get_sync(ddata->dev);
  1378. if (error < 0) {
  1379. pm_runtime_put_noidle(ddata->dev);
  1380. pm_runtime_disable(ddata->dev);
  1381. goto unprepare;
  1382. }
  1383. of_platform_depopulate(&pdev->dev);
  1384. pm_runtime_put_sync(&pdev->dev);
  1385. pm_runtime_disable(&pdev->dev);
  1386. reset_control_assert(ddata->rsts);
  1387. unprepare:
  1388. sysc_unprepare(ddata);
  1389. return 0;
  1390. }
  1391. static const struct of_device_id sysc_match[] = {
  1392. { .compatible = "ti,sysc-omap2", .data = &sysc_omap2, },
  1393. { .compatible = "ti,sysc-omap2-timer", .data = &sysc_omap2_timer, },
  1394. { .compatible = "ti,sysc-omap4", .data = &sysc_omap4, },
  1395. { .compatible = "ti,sysc-omap4-timer", .data = &sysc_omap4_timer, },
  1396. { .compatible = "ti,sysc-omap4-simple", .data = &sysc_omap4_simple, },
  1397. { .compatible = "ti,sysc-omap3430-sr", .data = &sysc_34xx_sr, },
  1398. { .compatible = "ti,sysc-omap3630-sr", .data = &sysc_36xx_sr, },
  1399. { .compatible = "ti,sysc-omap4-sr", .data = &sysc_omap4_sr, },
  1400. { .compatible = "ti,sysc-omap3-sham", .data = &sysc_omap3_sham, },
  1401. { .compatible = "ti,sysc-omap-aes", .data = &sysc_omap3_aes, },
  1402. { .compatible = "ti,sysc-mcasp", .data = &sysc_omap4_mcasp, },
  1403. { .compatible = "ti,sysc-usb-host-fs",
  1404. .data = &sysc_omap4_usb_host_fs, },
  1405. { .compatible = "ti,sysc-dra7-mcan", .data = &sysc_dra7_mcan, },
  1406. { },
  1407. };
  1408. MODULE_DEVICE_TABLE(of, sysc_match);
  1409. static struct platform_driver sysc_driver = {
  1410. .probe = sysc_probe,
  1411. .remove = sysc_remove,
  1412. .driver = {
  1413. .name = "ti-sysc",
  1414. .of_match_table = sysc_match,
  1415. .pm = &sysc_pm_ops,
  1416. },
  1417. };
  1418. static int __init sysc_init(void)
  1419. {
  1420. bus_register_notifier(&platform_bus_type, &sysc_nb);
  1421. return platform_driver_register(&sysc_driver);
  1422. }
  1423. module_init(sysc_init);
  1424. static void __exit sysc_exit(void)
  1425. {
  1426. bus_unregister_notifier(&platform_bus_type, &sysc_nb);
  1427. platform_driver_unregister(&sysc_driver);
  1428. }
  1429. module_exit(sysc_exit);
  1430. MODULE_DESCRIPTION("TI sysc interconnect target driver");
  1431. MODULE_LICENSE("GPL v2");