processor.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960
  1. #ifndef _ASM_X86_PROCESSOR_H
  2. #define _ASM_X86_PROCESSOR_H
  3. #include <asm/processor-flags.h>
  4. /* Forward declaration, a strange C thing */
  5. struct task_struct;
  6. struct mm_struct;
  7. struct vm86;
  8. #include <asm/math_emu.h>
  9. #include <asm/segment.h>
  10. #include <asm/types.h>
  11. #include <uapi/asm/sigcontext.h>
  12. #include <asm/current.h>
  13. #include <asm/cpufeatures.h>
  14. #include <asm/page.h>
  15. #include <asm/pgtable_types.h>
  16. #include <asm/percpu.h>
  17. #include <asm/msr.h>
  18. #include <asm/desc_defs.h>
  19. #include <asm/nops.h>
  20. #include <asm/special_insns.h>
  21. #include <asm/fpu/types.h>
  22. #include <asm/unwind_hints.h>
  23. #include <linux/personality.h>
  24. #include <linux/cache.h>
  25. #include <linux/threads.h>
  26. #include <linux/math64.h>
  27. #include <linux/err.h>
  28. #include <linux/irqflags.h>
  29. #include <linux/mem_encrypt.h>
  30. /*
  31. * We handle most unaligned accesses in hardware. On the other hand
  32. * unaligned DMA can be quite expensive on some Nehalem processors.
  33. *
  34. * Based on this we disable the IP header alignment in network drivers.
  35. */
  36. #define NET_IP_ALIGN 0
  37. #define HBP_NUM 4
  38. /*
  39. * Default implementation of macro that returns current
  40. * instruction pointer ("program counter").
  41. */
  42. static inline void *current_text_addr(void)
  43. {
  44. void *pc;
  45. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  46. return pc;
  47. }
  48. /*
  49. * These alignment constraints are for performance in the vSMP case,
  50. * but in the task_struct case we must also meet hardware imposed
  51. * alignment requirements of the FPU state:
  52. */
  53. #ifdef CONFIG_X86_VSMP
  54. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  55. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  56. #else
  57. # define ARCH_MIN_TASKALIGN __alignof__(union fpregs_state)
  58. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  59. #endif
  60. enum tlb_infos {
  61. ENTRIES,
  62. NR_INFO
  63. };
  64. extern u16 __read_mostly tlb_lli_4k[NR_INFO];
  65. extern u16 __read_mostly tlb_lli_2m[NR_INFO];
  66. extern u16 __read_mostly tlb_lli_4m[NR_INFO];
  67. extern u16 __read_mostly tlb_lld_4k[NR_INFO];
  68. extern u16 __read_mostly tlb_lld_2m[NR_INFO];
  69. extern u16 __read_mostly tlb_lld_4m[NR_INFO];
  70. extern u16 __read_mostly tlb_lld_1g[NR_INFO];
  71. /*
  72. * CPU type and hardware bug flags. Kept separately for each CPU.
  73. * Members of this structure are referenced in head_32.S, so think twice
  74. * before touching them. [mj]
  75. */
  76. struct cpuinfo_x86 {
  77. __u8 x86; /* CPU family */
  78. __u8 x86_vendor; /* CPU vendor */
  79. __u8 x86_model;
  80. __u8 x86_mask;
  81. #ifdef CONFIG_X86_64
  82. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  83. int x86_tlbsize;
  84. #endif
  85. __u8 x86_virt_bits;
  86. __u8 x86_phys_bits;
  87. /* CPUID returned core id bits: */
  88. __u8 x86_coreid_bits;
  89. __u8 cu_id;
  90. /* Max extended CPUID function supported: */
  91. __u32 extended_cpuid_level;
  92. /* Maximum supported CPUID level, -1=no CPUID: */
  93. int cpuid_level;
  94. __u32 x86_capability[NCAPINTS + NBUGINTS];
  95. char x86_vendor_id[16];
  96. char x86_model_id[64];
  97. /* in KB - valid for CPUS which support this call: */
  98. int x86_cache_size;
  99. int x86_cache_alignment; /* In bytes */
  100. /* Cache QoS architectural values: */
  101. int x86_cache_max_rmid; /* max index */
  102. int x86_cache_occ_scale; /* scale to bytes */
  103. int x86_power;
  104. unsigned long loops_per_jiffy;
  105. /* cpuid returned max cores value: */
  106. u16 x86_max_cores;
  107. u16 apicid;
  108. u16 initial_apicid;
  109. u16 x86_clflush_size;
  110. /* number of cores as seen by the OS: */
  111. u16 booted_cores;
  112. /* Physical processor id: */
  113. u16 phys_proc_id;
  114. /* Logical processor id: */
  115. u16 logical_proc_id;
  116. /* Core id: */
  117. u16 cpu_core_id;
  118. /* Index into per_cpu list: */
  119. u16 cpu_index;
  120. u32 microcode;
  121. } __randomize_layout;
  122. struct cpuid_regs {
  123. u32 eax, ebx, ecx, edx;
  124. };
  125. enum cpuid_regs_idx {
  126. CPUID_EAX = 0,
  127. CPUID_EBX,
  128. CPUID_ECX,
  129. CPUID_EDX,
  130. };
  131. #define X86_VENDOR_INTEL 0
  132. #define X86_VENDOR_CYRIX 1
  133. #define X86_VENDOR_AMD 2
  134. #define X86_VENDOR_UMC 3
  135. #define X86_VENDOR_CENTAUR 5
  136. #define X86_VENDOR_TRANSMETA 7
  137. #define X86_VENDOR_NSC 8
  138. #define X86_VENDOR_NUM 9
  139. #define X86_VENDOR_UNKNOWN 0xff
  140. /*
  141. * capabilities of CPUs
  142. */
  143. extern struct cpuinfo_x86 boot_cpu_data;
  144. extern struct cpuinfo_x86 new_cpu_data;
  145. extern struct tss_struct doublefault_tss;
  146. extern __u32 cpu_caps_cleared[NCAPINTS];
  147. extern __u32 cpu_caps_set[NCAPINTS];
  148. #ifdef CONFIG_SMP
  149. DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
  150. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  151. #else
  152. #define cpu_info boot_cpu_data
  153. #define cpu_data(cpu) boot_cpu_data
  154. #endif
  155. extern const struct seq_operations cpuinfo_op;
  156. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  157. extern void cpu_detect(struct cpuinfo_x86 *c);
  158. extern void early_cpu_init(void);
  159. extern void identify_boot_cpu(void);
  160. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  161. extern void print_cpu_info(struct cpuinfo_x86 *);
  162. void print_cpu_msr(struct cpuinfo_x86 *);
  163. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  164. extern u32 get_scattered_cpuid_leaf(unsigned int level,
  165. unsigned int sub_leaf,
  166. enum cpuid_regs_idx reg);
  167. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  168. extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
  169. extern void detect_extended_topology(struct cpuinfo_x86 *c);
  170. extern void detect_ht(struct cpuinfo_x86 *c);
  171. #ifdef CONFIG_X86_32
  172. extern int have_cpuid_p(void);
  173. #else
  174. static inline int have_cpuid_p(void)
  175. {
  176. return 1;
  177. }
  178. #endif
  179. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  180. unsigned int *ecx, unsigned int *edx)
  181. {
  182. /* ecx is often an input as well as an output. */
  183. asm volatile("cpuid"
  184. : "=a" (*eax),
  185. "=b" (*ebx),
  186. "=c" (*ecx),
  187. "=d" (*edx)
  188. : "0" (*eax), "2" (*ecx)
  189. : "memory");
  190. }
  191. #define native_cpuid_reg(reg) \
  192. static inline unsigned int native_cpuid_##reg(unsigned int op) \
  193. { \
  194. unsigned int eax = op, ebx, ecx = 0, edx; \
  195. \
  196. native_cpuid(&eax, &ebx, &ecx, &edx); \
  197. \
  198. return reg; \
  199. }
  200. /*
  201. * Native CPUID functions returning a single datum.
  202. */
  203. native_cpuid_reg(eax)
  204. native_cpuid_reg(ebx)
  205. native_cpuid_reg(ecx)
  206. native_cpuid_reg(edx)
  207. /*
  208. * Friendlier CR3 helpers.
  209. */
  210. static inline unsigned long read_cr3_pa(void)
  211. {
  212. return __read_cr3() & CR3_ADDR_MASK;
  213. }
  214. static inline unsigned long native_read_cr3_pa(void)
  215. {
  216. return __native_read_cr3() & CR3_ADDR_MASK;
  217. }
  218. static inline void load_cr3(pgd_t *pgdir)
  219. {
  220. write_cr3(__sme_pa(pgdir));
  221. }
  222. #ifdef CONFIG_X86_32
  223. /* This is the TSS defined by the hardware. */
  224. struct x86_hw_tss {
  225. unsigned short back_link, __blh;
  226. unsigned long sp0;
  227. unsigned short ss0, __ss0h;
  228. unsigned long sp1;
  229. /*
  230. * We don't use ring 1, so ss1 is a convenient scratch space in
  231. * the same cacheline as sp0. We use ss1 to cache the value in
  232. * MSR_IA32_SYSENTER_CS. When we context switch
  233. * MSR_IA32_SYSENTER_CS, we first check if the new value being
  234. * written matches ss1, and, if it's not, then we wrmsr the new
  235. * value and update ss1.
  236. *
  237. * The only reason we context switch MSR_IA32_SYSENTER_CS is
  238. * that we set it to zero in vm86 tasks to avoid corrupting the
  239. * stack if we were to go through the sysenter path from vm86
  240. * mode.
  241. */
  242. unsigned short ss1; /* MSR_IA32_SYSENTER_CS */
  243. unsigned short __ss1h;
  244. unsigned long sp2;
  245. unsigned short ss2, __ss2h;
  246. unsigned long __cr3;
  247. unsigned long ip;
  248. unsigned long flags;
  249. unsigned long ax;
  250. unsigned long cx;
  251. unsigned long dx;
  252. unsigned long bx;
  253. unsigned long sp;
  254. unsigned long bp;
  255. unsigned long si;
  256. unsigned long di;
  257. unsigned short es, __esh;
  258. unsigned short cs, __csh;
  259. unsigned short ss, __ssh;
  260. unsigned short ds, __dsh;
  261. unsigned short fs, __fsh;
  262. unsigned short gs, __gsh;
  263. unsigned short ldt, __ldth;
  264. unsigned short trace;
  265. unsigned short io_bitmap_base;
  266. } __attribute__((packed));
  267. #else
  268. struct x86_hw_tss {
  269. u32 reserved1;
  270. u64 sp0;
  271. u64 sp1;
  272. u64 sp2;
  273. u64 reserved2;
  274. u64 ist[7];
  275. u32 reserved3;
  276. u32 reserved4;
  277. u16 reserved5;
  278. u16 io_bitmap_base;
  279. } __attribute__((packed));
  280. #endif
  281. /*
  282. * IO-bitmap sizes:
  283. */
  284. #define IO_BITMAP_BITS 65536
  285. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  286. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  287. #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
  288. #define INVALID_IO_BITMAP_OFFSET 0x8000
  289. struct tss_struct {
  290. /*
  291. * The hardware state:
  292. */
  293. struct x86_hw_tss x86_tss;
  294. /*
  295. * The extra 1 is there because the CPU will access an
  296. * additional byte beyond the end of the IO permission
  297. * bitmap. The extra byte must be all 1 bits, and must
  298. * be within the limit.
  299. */
  300. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  301. #ifdef CONFIG_X86_32
  302. /*
  303. * Space for the temporary SYSENTER stack.
  304. */
  305. unsigned long SYSENTER_stack_canary;
  306. unsigned long SYSENTER_stack[64];
  307. #endif
  308. } ____cacheline_aligned;
  309. DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss);
  310. /*
  311. * sizeof(unsigned long) coming from an extra "long" at the end
  312. * of the iobitmap.
  313. *
  314. * -1? seg base+limit should be pointing to the address of the
  315. * last valid byte
  316. */
  317. #define __KERNEL_TSS_LIMIT \
  318. (IO_BITMAP_OFFSET + IO_BITMAP_BYTES + sizeof(unsigned long) - 1)
  319. #ifdef CONFIG_X86_32
  320. DECLARE_PER_CPU(unsigned long, cpu_current_top_of_stack);
  321. #endif
  322. /*
  323. * Save the original ist values for checking stack pointers during debugging
  324. */
  325. struct orig_ist {
  326. unsigned long ist[7];
  327. };
  328. #ifdef CONFIG_X86_64
  329. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  330. union irq_stack_union {
  331. char irq_stack[IRQ_STACK_SIZE];
  332. /*
  333. * GCC hardcodes the stack canary as %gs:40. Since the
  334. * irq_stack is the object at %gs:0, we reserve the bottom
  335. * 48 bytes of the irq stack for the canary.
  336. */
  337. struct {
  338. char gs_base[40];
  339. unsigned long stack_canary;
  340. };
  341. };
  342. DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
  343. DECLARE_INIT_PER_CPU(irq_stack_union);
  344. DECLARE_PER_CPU(char *, irq_stack_ptr);
  345. DECLARE_PER_CPU(unsigned int, irq_count);
  346. extern asmlinkage void ignore_sysret(void);
  347. #else /* X86_64 */
  348. #ifdef CONFIG_CC_STACKPROTECTOR
  349. /*
  350. * Make sure stack canary segment base is cached-aligned:
  351. * "For Intel Atom processors, avoid non zero segment base address
  352. * that is not aligned to cache line boundary at all cost."
  353. * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
  354. */
  355. struct stack_canary {
  356. char __pad[20]; /* canary at %gs:20 */
  357. unsigned long canary;
  358. };
  359. DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
  360. #endif
  361. /*
  362. * per-CPU IRQ handling stacks
  363. */
  364. struct irq_stack {
  365. u32 stack[THREAD_SIZE/sizeof(u32)];
  366. } __aligned(THREAD_SIZE);
  367. DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
  368. DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
  369. #endif /* X86_64 */
  370. extern unsigned int fpu_kernel_xstate_size;
  371. extern unsigned int fpu_user_xstate_size;
  372. struct perf_event;
  373. typedef struct {
  374. unsigned long seg;
  375. } mm_segment_t;
  376. struct thread_struct {
  377. /* Cached TLS descriptors: */
  378. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  379. unsigned long sp0;
  380. unsigned long sp;
  381. #ifdef CONFIG_X86_32
  382. unsigned long sysenter_cs;
  383. #else
  384. unsigned short es;
  385. unsigned short ds;
  386. unsigned short fsindex;
  387. unsigned short gsindex;
  388. #endif
  389. u32 status; /* thread synchronous flags */
  390. #ifdef CONFIG_X86_64
  391. unsigned long fsbase;
  392. unsigned long gsbase;
  393. #else
  394. /*
  395. * XXX: this could presumably be unsigned short. Alternatively,
  396. * 32-bit kernels could be taught to use fsindex instead.
  397. */
  398. unsigned long fs;
  399. unsigned long gs;
  400. #endif
  401. /* Save middle states of ptrace breakpoints */
  402. struct perf_event *ptrace_bps[HBP_NUM];
  403. /* Debug status used for traps, single steps, etc... */
  404. unsigned long debugreg6;
  405. /* Keep track of the exact dr7 value set by the user */
  406. unsigned long ptrace_dr7;
  407. /* Fault info: */
  408. unsigned long cr2;
  409. unsigned long trap_nr;
  410. unsigned long error_code;
  411. #ifdef CONFIG_VM86
  412. /* Virtual 86 mode info */
  413. struct vm86 *vm86;
  414. #endif
  415. /* IO permissions: */
  416. unsigned long *io_bitmap_ptr;
  417. unsigned long iopl;
  418. /* Max allowed port in the bitmap, in bytes: */
  419. unsigned io_bitmap_max;
  420. mm_segment_t addr_limit;
  421. unsigned int sig_on_uaccess_err:1;
  422. unsigned int uaccess_err:1; /* uaccess failed */
  423. /* Floating point and extended processor state */
  424. struct fpu fpu;
  425. /*
  426. * WARNING: 'fpu' is dynamically-sized. It *MUST* be at
  427. * the end.
  428. */
  429. };
  430. /*
  431. * Thread-synchronous status.
  432. *
  433. * This is different from the flags in that nobody else
  434. * ever touches our thread-synchronous status, so we don't
  435. * have to worry about atomic accesses.
  436. */
  437. #define TS_COMPAT 0x0002 /* 32bit syscall active (64BIT)*/
  438. /*
  439. * Set IOPL bits in EFLAGS from given mask
  440. */
  441. static inline void native_set_iopl_mask(unsigned mask)
  442. {
  443. #ifdef CONFIG_X86_32
  444. unsigned int reg;
  445. asm volatile ("pushfl;"
  446. "popl %0;"
  447. "andl %1, %0;"
  448. "orl %2, %0;"
  449. "pushl %0;"
  450. "popfl"
  451. : "=&r" (reg)
  452. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  453. #endif
  454. }
  455. static inline void
  456. native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
  457. {
  458. tss->x86_tss.sp0 = thread->sp0;
  459. #ifdef CONFIG_X86_32
  460. /* Only happens when SEP is enabled, no need to test "SEP"arately: */
  461. if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
  462. tss->x86_tss.ss1 = thread->sysenter_cs;
  463. wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
  464. }
  465. #endif
  466. }
  467. static inline void native_swapgs(void)
  468. {
  469. #ifdef CONFIG_X86_64
  470. asm volatile("swapgs" ::: "memory");
  471. #endif
  472. }
  473. static inline unsigned long current_top_of_stack(void)
  474. {
  475. #ifdef CONFIG_X86_64
  476. return this_cpu_read_stable(cpu_tss.x86_tss.sp0);
  477. #else
  478. /* sp0 on x86_32 is special in and around vm86 mode. */
  479. return this_cpu_read_stable(cpu_current_top_of_stack);
  480. #endif
  481. }
  482. #ifdef CONFIG_PARAVIRT
  483. #include <asm/paravirt.h>
  484. #else
  485. #define __cpuid native_cpuid
  486. static inline void load_sp0(struct tss_struct *tss,
  487. struct thread_struct *thread)
  488. {
  489. native_load_sp0(tss, thread);
  490. }
  491. #define set_iopl_mask native_set_iopl_mask
  492. #endif /* CONFIG_PARAVIRT */
  493. /* Free all resources held by a thread. */
  494. extern void release_thread(struct task_struct *);
  495. unsigned long get_wchan(struct task_struct *p);
  496. /*
  497. * Generic CPUID function
  498. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  499. * resulting in stale register contents being returned.
  500. */
  501. static inline void cpuid(unsigned int op,
  502. unsigned int *eax, unsigned int *ebx,
  503. unsigned int *ecx, unsigned int *edx)
  504. {
  505. *eax = op;
  506. *ecx = 0;
  507. __cpuid(eax, ebx, ecx, edx);
  508. }
  509. /* Some CPUID calls want 'count' to be placed in ecx */
  510. static inline void cpuid_count(unsigned int op, int count,
  511. unsigned int *eax, unsigned int *ebx,
  512. unsigned int *ecx, unsigned int *edx)
  513. {
  514. *eax = op;
  515. *ecx = count;
  516. __cpuid(eax, ebx, ecx, edx);
  517. }
  518. /*
  519. * CPUID functions returning a single datum
  520. */
  521. static inline unsigned int cpuid_eax(unsigned int op)
  522. {
  523. unsigned int eax, ebx, ecx, edx;
  524. cpuid(op, &eax, &ebx, &ecx, &edx);
  525. return eax;
  526. }
  527. static inline unsigned int cpuid_ebx(unsigned int op)
  528. {
  529. unsigned int eax, ebx, ecx, edx;
  530. cpuid(op, &eax, &ebx, &ecx, &edx);
  531. return ebx;
  532. }
  533. static inline unsigned int cpuid_ecx(unsigned int op)
  534. {
  535. unsigned int eax, ebx, ecx, edx;
  536. cpuid(op, &eax, &ebx, &ecx, &edx);
  537. return ecx;
  538. }
  539. static inline unsigned int cpuid_edx(unsigned int op)
  540. {
  541. unsigned int eax, ebx, ecx, edx;
  542. cpuid(op, &eax, &ebx, &ecx, &edx);
  543. return edx;
  544. }
  545. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  546. static __always_inline void rep_nop(void)
  547. {
  548. asm volatile("rep; nop" ::: "memory");
  549. }
  550. static __always_inline void cpu_relax(void)
  551. {
  552. rep_nop();
  553. }
  554. /*
  555. * This function forces the icache and prefetched instruction stream to
  556. * catch up with reality in two very specific cases:
  557. *
  558. * a) Text was modified using one virtual address and is about to be executed
  559. * from the same physical page at a different virtual address.
  560. *
  561. * b) Text was modified on a different CPU, may subsequently be
  562. * executed on this CPU, and you want to make sure the new version
  563. * gets executed. This generally means you're calling this in a IPI.
  564. *
  565. * If you're calling this for a different reason, you're probably doing
  566. * it wrong.
  567. */
  568. static inline void sync_core(void)
  569. {
  570. /*
  571. * There are quite a few ways to do this. IRET-to-self is nice
  572. * because it works on every CPU, at any CPL (so it's compatible
  573. * with paravirtualization), and it never exits to a hypervisor.
  574. * The only down sides are that it's a bit slow (it seems to be
  575. * a bit more than 2x slower than the fastest options) and that
  576. * it unmasks NMIs. The "push %cs" is needed because, in
  577. * paravirtual environments, __KERNEL_CS may not be a valid CS
  578. * value when we do IRET directly.
  579. *
  580. * In case NMI unmasking or performance ever becomes a problem,
  581. * the next best option appears to be MOV-to-CR2 and an
  582. * unconditional jump. That sequence also works on all CPUs,
  583. * but it will fault at CPL3 (i.e. Xen PV).
  584. *
  585. * CPUID is the conventional way, but it's nasty: it doesn't
  586. * exist on some 486-like CPUs, and it usually exits to a
  587. * hypervisor.
  588. *
  589. * Like all of Linux's memory ordering operations, this is a
  590. * compiler barrier as well.
  591. */
  592. register void *__sp asm(_ASM_SP);
  593. #ifdef CONFIG_X86_32
  594. asm volatile (
  595. "pushfl\n\t"
  596. "pushl %%cs\n\t"
  597. "pushl $1f\n\t"
  598. "iret\n\t"
  599. "1:"
  600. : "+r" (__sp) : : "memory");
  601. #else
  602. unsigned int tmp;
  603. asm volatile (
  604. UNWIND_HINT_SAVE
  605. "mov %%ss, %0\n\t"
  606. "pushq %q0\n\t"
  607. "pushq %%rsp\n\t"
  608. "addq $8, (%%rsp)\n\t"
  609. "pushfq\n\t"
  610. "mov %%cs, %0\n\t"
  611. "pushq %q0\n\t"
  612. "pushq $1f\n\t"
  613. "iretq\n\t"
  614. UNWIND_HINT_RESTORE
  615. "1:"
  616. : "=&r" (tmp), "+r" (__sp) : : "cc", "memory");
  617. #endif
  618. }
  619. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  620. extern void amd_e400_c1e_apic_setup(void);
  621. extern unsigned long boot_option_idle_override;
  622. enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
  623. IDLE_POLL};
  624. extern void enable_sep_cpu(void);
  625. extern int sysenter_setup(void);
  626. extern void early_trap_init(void);
  627. void early_trap_pf_init(void);
  628. /* Defined in head.S */
  629. extern struct desc_ptr early_gdt_descr;
  630. extern void cpu_set_gdt(int);
  631. extern void switch_to_new_gdt(int);
  632. extern void load_direct_gdt(int);
  633. extern void load_fixmap_gdt(int);
  634. extern void load_percpu_segment(int);
  635. extern void cpu_init(void);
  636. static inline unsigned long get_debugctlmsr(void)
  637. {
  638. unsigned long debugctlmsr = 0;
  639. #ifndef CONFIG_X86_DEBUGCTLMSR
  640. if (boot_cpu_data.x86 < 6)
  641. return 0;
  642. #endif
  643. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  644. return debugctlmsr;
  645. }
  646. static inline void update_debugctlmsr(unsigned long debugctlmsr)
  647. {
  648. #ifndef CONFIG_X86_DEBUGCTLMSR
  649. if (boot_cpu_data.x86 < 6)
  650. return;
  651. #endif
  652. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  653. }
  654. extern void set_task_blockstep(struct task_struct *task, bool on);
  655. /* Boot loader type from the setup header: */
  656. extern int bootloader_type;
  657. extern int bootloader_version;
  658. extern char ignore_fpu_irq;
  659. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  660. #define ARCH_HAS_PREFETCHW
  661. #define ARCH_HAS_SPINLOCK_PREFETCH
  662. #ifdef CONFIG_X86_32
  663. # define BASE_PREFETCH ""
  664. # define ARCH_HAS_PREFETCH
  665. #else
  666. # define BASE_PREFETCH "prefetcht0 %P1"
  667. #endif
  668. /*
  669. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  670. *
  671. * It's not worth to care about 3dnow prefetches for the K6
  672. * because they are microcoded there and very slow.
  673. */
  674. static inline void prefetch(const void *x)
  675. {
  676. alternative_input(BASE_PREFETCH, "prefetchnta %P1",
  677. X86_FEATURE_XMM,
  678. "m" (*(const char *)x));
  679. }
  680. /*
  681. * 3dnow prefetch to get an exclusive cache line.
  682. * Useful for spinlocks to avoid one state transition in the
  683. * cache coherency protocol:
  684. */
  685. static inline void prefetchw(const void *x)
  686. {
  687. alternative_input(BASE_PREFETCH, "prefetchw %P1",
  688. X86_FEATURE_3DNOWPREFETCH,
  689. "m" (*(const char *)x));
  690. }
  691. static inline void spin_lock_prefetch(const void *x)
  692. {
  693. prefetchw(x);
  694. }
  695. #define TOP_OF_INIT_STACK ((unsigned long)&init_stack + sizeof(init_stack) - \
  696. TOP_OF_KERNEL_STACK_PADDING)
  697. #ifdef CONFIG_X86_32
  698. /*
  699. * User space process size: 3GB (default).
  700. */
  701. #define IA32_PAGE_OFFSET PAGE_OFFSET
  702. #define TASK_SIZE PAGE_OFFSET
  703. #define TASK_SIZE_LOW TASK_SIZE
  704. #define TASK_SIZE_MAX TASK_SIZE
  705. #define DEFAULT_MAP_WINDOW TASK_SIZE
  706. #define STACK_TOP TASK_SIZE
  707. #define STACK_TOP_MAX STACK_TOP
  708. #define INIT_THREAD { \
  709. .sp0 = TOP_OF_INIT_STACK, \
  710. .sysenter_cs = __KERNEL_CS, \
  711. .io_bitmap_ptr = NULL, \
  712. .addr_limit = KERNEL_DS, \
  713. }
  714. /*
  715. * TOP_OF_KERNEL_STACK_PADDING reserves 8 bytes on top of the ring0 stack.
  716. * This is necessary to guarantee that the entire "struct pt_regs"
  717. * is accessible even if the CPU haven't stored the SS/ESP registers
  718. * on the stack (interrupt gate does not save these registers
  719. * when switching to the same priv ring).
  720. * Therefore beware: accessing the ss/esp fields of the
  721. * "struct pt_regs" is possible, but they may contain the
  722. * completely wrong values.
  723. */
  724. #define task_pt_regs(task) \
  725. ({ \
  726. unsigned long __ptr = (unsigned long)task_stack_page(task); \
  727. __ptr += THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING; \
  728. ((struct pt_regs *)__ptr) - 1; \
  729. })
  730. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  731. #else
  732. /*
  733. * User space process size. 47bits minus one guard page. The guard
  734. * page is necessary on Intel CPUs: if a SYSCALL instruction is at
  735. * the highest possible canonical userspace address, then that
  736. * syscall will enter the kernel with a non-canonical return
  737. * address, and SYSRET will explode dangerously. We avoid this
  738. * particular problem by preventing anything from being mapped
  739. * at the maximum canonical address.
  740. */
  741. #define TASK_SIZE_MAX ((1UL << __VIRTUAL_MASK_SHIFT) - PAGE_SIZE)
  742. #define DEFAULT_MAP_WINDOW ((1UL << 47) - PAGE_SIZE)
  743. /* This decides where the kernel will search for a free chunk of vm
  744. * space during mmap's.
  745. */
  746. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  747. 0xc0000000 : 0xFFFFe000)
  748. #define TASK_SIZE_LOW (test_thread_flag(TIF_ADDR32) ? \
  749. IA32_PAGE_OFFSET : DEFAULT_MAP_WINDOW)
  750. #define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
  751. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  752. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
  753. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  754. #define STACK_TOP TASK_SIZE_LOW
  755. #define STACK_TOP_MAX TASK_SIZE_MAX
  756. #define INIT_THREAD { \
  757. .sp0 = TOP_OF_INIT_STACK, \
  758. .addr_limit = KERNEL_DS, \
  759. }
  760. #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
  761. extern unsigned long KSTK_ESP(struct task_struct *task);
  762. #endif /* CONFIG_X86_64 */
  763. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  764. unsigned long new_sp);
  765. /*
  766. * This decides where the kernel will search for a free chunk of vm
  767. * space during mmap's.
  768. */
  769. #define __TASK_UNMAPPED_BASE(task_size) (PAGE_ALIGN(task_size / 3))
  770. #define TASK_UNMAPPED_BASE __TASK_UNMAPPED_BASE(TASK_SIZE_LOW)
  771. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  772. /* Get/set a process' ability to use the timestamp counter instruction */
  773. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  774. #define SET_TSC_CTL(val) set_tsc_mode((val))
  775. extern int get_tsc_mode(unsigned long adr);
  776. extern int set_tsc_mode(unsigned int val);
  777. DECLARE_PER_CPU(u64, msr_misc_features_shadow);
  778. /* Register/unregister a process' MPX related resource */
  779. #define MPX_ENABLE_MANAGEMENT() mpx_enable_management()
  780. #define MPX_DISABLE_MANAGEMENT() mpx_disable_management()
  781. #ifdef CONFIG_X86_INTEL_MPX
  782. extern int mpx_enable_management(void);
  783. extern int mpx_disable_management(void);
  784. #else
  785. static inline int mpx_enable_management(void)
  786. {
  787. return -EINVAL;
  788. }
  789. static inline int mpx_disable_management(void)
  790. {
  791. return -EINVAL;
  792. }
  793. #endif /* CONFIG_X86_INTEL_MPX */
  794. #ifdef CONFIG_CPU_SUP_AMD
  795. extern u16 amd_get_nb_id(int cpu);
  796. extern u32 amd_get_nodes_per_socket(void);
  797. #else
  798. static inline u16 amd_get_nb_id(int cpu) { return 0; }
  799. static inline u32 amd_get_nodes_per_socket(void) { return 0; }
  800. #endif
  801. static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
  802. {
  803. uint32_t base, eax, signature[3];
  804. for (base = 0x40000000; base < 0x40010000; base += 0x100) {
  805. cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
  806. if (!memcmp(sig, signature, 12) &&
  807. (leaves == 0 || ((eax - base) >= leaves)))
  808. return base;
  809. }
  810. return 0;
  811. }
  812. extern unsigned long arch_align_stack(unsigned long sp);
  813. extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
  814. void default_idle(void);
  815. #ifdef CONFIG_XEN
  816. bool xen_set_default_idle(void);
  817. #else
  818. #define xen_set_default_idle 0
  819. #endif
  820. void stop_this_cpu(void *dummy);
  821. void df_debug(struct pt_regs *regs, long error_code);
  822. #endif /* _ASM_X86_PROCESSOR_H */