qcom_scm.h 3.3 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677
  1. /* Copyright (c) 2010-2015, The Linux Foundation. All rights reserved.
  2. * Copyright (C) 2015 Linaro Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 and
  6. * only version 2 as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #ifndef __QCOM_SCM_H
  14. #define __QCOM_SCM_H
  15. #define QCOM_SCM_VERSION(major, minor) (((major) << 16) | ((minor) & 0xFF))
  16. #define QCOM_SCM_CPU_PWR_DOWN_L2_ON 0x0
  17. #define QCOM_SCM_CPU_PWR_DOWN_L2_OFF 0x1
  18. #define QCOM_SCM_HDCP_MAX_REQ_CNT 5
  19. struct qcom_scm_hdcp_req {
  20. u32 addr;
  21. u32 val;
  22. };
  23. #if IS_ENABLED(CONFIG_QCOM_SCM)
  24. extern int qcom_scm_set_cold_boot_addr(void *entry, const cpumask_t *cpus);
  25. extern int qcom_scm_set_warm_boot_addr(void *entry, const cpumask_t *cpus);
  26. extern bool qcom_scm_is_available(void);
  27. extern bool qcom_scm_hdcp_available(void);
  28. extern int qcom_scm_hdcp_req(struct qcom_scm_hdcp_req *req, u32 req_cnt,
  29. u32 *resp);
  30. extern bool qcom_scm_pas_supported(u32 peripheral);
  31. extern int qcom_scm_pas_init_image(u32 peripheral, const void *metadata,
  32. size_t size);
  33. extern int qcom_scm_pas_mem_setup(u32 peripheral, phys_addr_t addr,
  34. phys_addr_t size);
  35. extern int qcom_scm_pas_auth_and_reset(u32 peripheral);
  36. extern int qcom_scm_pas_shutdown(u32 peripheral);
  37. extern void qcom_scm_cpu_power_down(u32 flags);
  38. extern u32 qcom_scm_get_version(void);
  39. extern int qcom_scm_set_remote_state(u32 state, u32 id);
  40. extern int qcom_scm_restore_sec_cfg(u32 device_id, u32 spare);
  41. extern int qcom_scm_iommu_secure_ptbl_size(u32 spare, size_t *size);
  42. extern int qcom_scm_iommu_secure_ptbl_init(u64 addr, u32 size, u32 spare);
  43. #else
  44. static inline
  45. int qcom_scm_set_cold_boot_addr(void *entry, const cpumask_t *cpus)
  46. {
  47. return -ENODEV;
  48. }
  49. static inline
  50. int qcom_scm_set_warm_boot_addr(void *entry, const cpumask_t *cpus)
  51. {
  52. return -ENODEV;
  53. }
  54. static inline bool qcom_scm_is_available(void) { return false; }
  55. static inline bool qcom_scm_hdcp_available(void) { return false; }
  56. static inline int qcom_scm_hdcp_req(struct qcom_scm_hdcp_req *req, u32 req_cnt,
  57. u32 *resp) { return -ENODEV; }
  58. static inline bool qcom_scm_pas_supported(u32 peripheral) { return false; }
  59. static inline int qcom_scm_pas_init_image(u32 peripheral, const void *metadata,
  60. size_t size) { return -ENODEV; }
  61. static inline int qcom_scm_pas_mem_setup(u32 peripheral, phys_addr_t addr,
  62. phys_addr_t size) { return -ENODEV; }
  63. static inline int
  64. qcom_scm_pas_auth_and_reset(u32 peripheral) { return -ENODEV; }
  65. static inline int qcom_scm_pas_shutdown(u32 peripheral) { return -ENODEV; }
  66. static inline void qcom_scm_cpu_power_down(u32 flags) {}
  67. static inline u32 qcom_scm_get_version(void) { return 0; }
  68. static inline u32
  69. qcom_scm_set_remote_state(u32 state,u32 id) { return -ENODEV; }
  70. static inline int qcom_scm_restore_sec_cfg(u32 device_id, u32 spare) { return -ENODEV; }
  71. static inline int qcom_scm_iommu_secure_ptbl_size(u32 spare, size_t *size) { return -ENODEV; }
  72. static inline int qcom_scm_iommu_secure_ptbl_init(u64 addr, u32 size, u32 spare) { return -ENODEV; }
  73. #endif
  74. #endif