amdgpu_device.c 96 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amdgpu_atomfirmware.h"
  44. #include "amd_pcie.h"
  45. #ifdef CONFIG_DRM_AMDGPU_SI
  46. #include "si.h"
  47. #endif
  48. #ifdef CONFIG_DRM_AMDGPU_CIK
  49. #include "cik.h"
  50. #endif
  51. #include "vi.h"
  52. #include "soc15.h"
  53. #include "bif/bif_4_1_d.h"
  54. #include <linux/pci.h>
  55. #include <linux/firmware.h>
  56. MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
  57. MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
  58. #define AMDGPU_RESUME_MS 2000
  59. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  60. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  61. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev);
  62. static const char *amdgpu_asic_name[] = {
  63. "TAHITI",
  64. "PITCAIRN",
  65. "VERDE",
  66. "OLAND",
  67. "HAINAN",
  68. "BONAIRE",
  69. "KAVERI",
  70. "KABINI",
  71. "HAWAII",
  72. "MULLINS",
  73. "TOPAZ",
  74. "TONGA",
  75. "FIJI",
  76. "CARRIZO",
  77. "STONEY",
  78. "POLARIS10",
  79. "POLARIS11",
  80. "POLARIS12",
  81. "VEGA10",
  82. "RAVEN",
  83. "LAST",
  84. };
  85. bool amdgpu_device_is_px(struct drm_device *dev)
  86. {
  87. struct amdgpu_device *adev = dev->dev_private;
  88. if (adev->flags & AMD_IS_PX)
  89. return true;
  90. return false;
  91. }
  92. /*
  93. * MMIO register access helper functions.
  94. */
  95. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  96. uint32_t acc_flags)
  97. {
  98. uint32_t ret;
  99. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  100. BUG_ON(in_interrupt());
  101. return amdgpu_virt_kiq_rreg(adev, reg);
  102. }
  103. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  104. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  105. else {
  106. unsigned long flags;
  107. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  108. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  109. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  110. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  111. }
  112. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  113. return ret;
  114. }
  115. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  116. uint32_t acc_flags)
  117. {
  118. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  119. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  120. BUG_ON(in_interrupt());
  121. return amdgpu_virt_kiq_wreg(adev, reg, v);
  122. }
  123. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  124. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  125. else {
  126. unsigned long flags;
  127. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  128. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  129. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  130. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  131. }
  132. }
  133. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  134. {
  135. if ((reg * 4) < adev->rio_mem_size)
  136. return ioread32(adev->rio_mem + (reg * 4));
  137. else {
  138. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  139. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  140. }
  141. }
  142. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  143. {
  144. if ((reg * 4) < adev->rio_mem_size)
  145. iowrite32(v, adev->rio_mem + (reg * 4));
  146. else {
  147. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  148. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  149. }
  150. }
  151. /**
  152. * amdgpu_mm_rdoorbell - read a doorbell dword
  153. *
  154. * @adev: amdgpu_device pointer
  155. * @index: doorbell index
  156. *
  157. * Returns the value in the doorbell aperture at the
  158. * requested doorbell index (CIK).
  159. */
  160. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  161. {
  162. if (index < adev->doorbell.num_doorbells) {
  163. return readl(adev->doorbell.ptr + index);
  164. } else {
  165. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  166. return 0;
  167. }
  168. }
  169. /**
  170. * amdgpu_mm_wdoorbell - write a doorbell dword
  171. *
  172. * @adev: amdgpu_device pointer
  173. * @index: doorbell index
  174. * @v: value to write
  175. *
  176. * Writes @v to the doorbell aperture at the
  177. * requested doorbell index (CIK).
  178. */
  179. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  180. {
  181. if (index < adev->doorbell.num_doorbells) {
  182. writel(v, adev->doorbell.ptr + index);
  183. } else {
  184. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  185. }
  186. }
  187. /**
  188. * amdgpu_mm_rdoorbell64 - read a doorbell Qword
  189. *
  190. * @adev: amdgpu_device pointer
  191. * @index: doorbell index
  192. *
  193. * Returns the value in the doorbell aperture at the
  194. * requested doorbell index (VEGA10+).
  195. */
  196. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
  197. {
  198. if (index < adev->doorbell.num_doorbells) {
  199. return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
  200. } else {
  201. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  202. return 0;
  203. }
  204. }
  205. /**
  206. * amdgpu_mm_wdoorbell64 - write a doorbell Qword
  207. *
  208. * @adev: amdgpu_device pointer
  209. * @index: doorbell index
  210. * @v: value to write
  211. *
  212. * Writes @v to the doorbell aperture at the
  213. * requested doorbell index (VEGA10+).
  214. */
  215. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
  216. {
  217. if (index < adev->doorbell.num_doorbells) {
  218. atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
  219. } else {
  220. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  221. }
  222. }
  223. /**
  224. * amdgpu_invalid_rreg - dummy reg read function
  225. *
  226. * @adev: amdgpu device pointer
  227. * @reg: offset of register
  228. *
  229. * Dummy register read function. Used for register blocks
  230. * that certain asics don't have (all asics).
  231. * Returns the value in the register.
  232. */
  233. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  234. {
  235. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  236. BUG();
  237. return 0;
  238. }
  239. /**
  240. * amdgpu_invalid_wreg - dummy reg write function
  241. *
  242. * @adev: amdgpu device pointer
  243. * @reg: offset of register
  244. * @v: value to write to the register
  245. *
  246. * Dummy register read function. Used for register blocks
  247. * that certain asics don't have (all asics).
  248. */
  249. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  250. {
  251. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  252. reg, v);
  253. BUG();
  254. }
  255. /**
  256. * amdgpu_block_invalid_rreg - dummy reg read function
  257. *
  258. * @adev: amdgpu device pointer
  259. * @block: offset of instance
  260. * @reg: offset of register
  261. *
  262. * Dummy register read function. Used for register blocks
  263. * that certain asics don't have (all asics).
  264. * Returns the value in the register.
  265. */
  266. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  267. uint32_t block, uint32_t reg)
  268. {
  269. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  270. reg, block);
  271. BUG();
  272. return 0;
  273. }
  274. /**
  275. * amdgpu_block_invalid_wreg - dummy reg write function
  276. *
  277. * @adev: amdgpu device pointer
  278. * @block: offset of instance
  279. * @reg: offset of register
  280. * @v: value to write to the register
  281. *
  282. * Dummy register read function. Used for register blocks
  283. * that certain asics don't have (all asics).
  284. */
  285. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  286. uint32_t block,
  287. uint32_t reg, uint32_t v)
  288. {
  289. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  290. reg, block, v);
  291. BUG();
  292. }
  293. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  294. {
  295. int r;
  296. if (adev->vram_scratch.robj == NULL) {
  297. r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
  298. PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
  299. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  300. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  301. NULL, NULL, &adev->vram_scratch.robj);
  302. if (r) {
  303. return r;
  304. }
  305. }
  306. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  307. if (unlikely(r != 0))
  308. return r;
  309. r = amdgpu_bo_pin(adev->vram_scratch.robj,
  310. AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
  311. if (r) {
  312. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  313. return r;
  314. }
  315. r = amdgpu_bo_kmap(adev->vram_scratch.robj,
  316. (void **)&adev->vram_scratch.ptr);
  317. if (r)
  318. amdgpu_bo_unpin(adev->vram_scratch.robj);
  319. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  320. return r;
  321. }
  322. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  323. {
  324. int r;
  325. if (adev->vram_scratch.robj == NULL) {
  326. return;
  327. }
  328. r = amdgpu_bo_reserve(adev->vram_scratch.robj, true);
  329. if (likely(r == 0)) {
  330. amdgpu_bo_kunmap(adev->vram_scratch.robj);
  331. amdgpu_bo_unpin(adev->vram_scratch.robj);
  332. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  333. }
  334. amdgpu_bo_unref(&adev->vram_scratch.robj);
  335. }
  336. /**
  337. * amdgpu_program_register_sequence - program an array of registers.
  338. *
  339. * @adev: amdgpu_device pointer
  340. * @registers: pointer to the register array
  341. * @array_size: size of the register array
  342. *
  343. * Programs an array or registers with and and or masks.
  344. * This is a helper for setting golden registers.
  345. */
  346. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  347. const u32 *registers,
  348. const u32 array_size)
  349. {
  350. u32 tmp, reg, and_mask, or_mask;
  351. int i;
  352. if (array_size % 3)
  353. return;
  354. for (i = 0; i < array_size; i +=3) {
  355. reg = registers[i + 0];
  356. and_mask = registers[i + 1];
  357. or_mask = registers[i + 2];
  358. if (and_mask == 0xffffffff) {
  359. tmp = or_mask;
  360. } else {
  361. tmp = RREG32(reg);
  362. tmp &= ~and_mask;
  363. tmp |= or_mask;
  364. }
  365. WREG32(reg, tmp);
  366. }
  367. }
  368. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  369. {
  370. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  371. }
  372. /*
  373. * GPU doorbell aperture helpers function.
  374. */
  375. /**
  376. * amdgpu_doorbell_init - Init doorbell driver information.
  377. *
  378. * @adev: amdgpu_device pointer
  379. *
  380. * Init doorbell driver information (CIK)
  381. * Returns 0 on success, error on failure.
  382. */
  383. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  384. {
  385. /* doorbell bar mapping */
  386. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  387. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  388. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  389. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  390. if (adev->doorbell.num_doorbells == 0)
  391. return -EINVAL;
  392. adev->doorbell.ptr = ioremap(adev->doorbell.base,
  393. adev->doorbell.num_doorbells *
  394. sizeof(u32));
  395. if (adev->doorbell.ptr == NULL)
  396. return -ENOMEM;
  397. return 0;
  398. }
  399. /**
  400. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  401. *
  402. * @adev: amdgpu_device pointer
  403. *
  404. * Tear down doorbell driver information (CIK)
  405. */
  406. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  407. {
  408. iounmap(adev->doorbell.ptr);
  409. adev->doorbell.ptr = NULL;
  410. }
  411. /**
  412. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  413. * setup amdkfd
  414. *
  415. * @adev: amdgpu_device pointer
  416. * @aperture_base: output returning doorbell aperture base physical address
  417. * @aperture_size: output returning doorbell aperture size in bytes
  418. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  419. *
  420. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  421. * takes doorbells required for its own rings and reports the setup to amdkfd.
  422. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  423. */
  424. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  425. phys_addr_t *aperture_base,
  426. size_t *aperture_size,
  427. size_t *start_offset)
  428. {
  429. /*
  430. * The first num_doorbells are used by amdgpu.
  431. * amdkfd takes whatever's left in the aperture.
  432. */
  433. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  434. *aperture_base = adev->doorbell.base;
  435. *aperture_size = adev->doorbell.size;
  436. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  437. } else {
  438. *aperture_base = 0;
  439. *aperture_size = 0;
  440. *start_offset = 0;
  441. }
  442. }
  443. /*
  444. * amdgpu_wb_*()
  445. * Writeback is the method by which the GPU updates special pages in memory
  446. * with the status of certain GPU events (fences, ring pointers,etc.).
  447. */
  448. /**
  449. * amdgpu_wb_fini - Disable Writeback and free memory
  450. *
  451. * @adev: amdgpu_device pointer
  452. *
  453. * Disables Writeback and frees the Writeback memory (all asics).
  454. * Used at driver shutdown.
  455. */
  456. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  457. {
  458. if (adev->wb.wb_obj) {
  459. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  460. &adev->wb.gpu_addr,
  461. (void **)&adev->wb.wb);
  462. adev->wb.wb_obj = NULL;
  463. }
  464. }
  465. /**
  466. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  467. *
  468. * @adev: amdgpu_device pointer
  469. *
  470. * Initializes writeback and allocates writeback memory (all asics).
  471. * Used at driver startup.
  472. * Returns 0 on success or an -error on failure.
  473. */
  474. static int amdgpu_wb_init(struct amdgpu_device *adev)
  475. {
  476. int r;
  477. if (adev->wb.wb_obj == NULL) {
  478. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t),
  479. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  480. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  481. (void **)&adev->wb.wb);
  482. if (r) {
  483. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  484. return r;
  485. }
  486. adev->wb.num_wb = AMDGPU_MAX_WB;
  487. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  488. /* clear wb memory */
  489. memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
  490. }
  491. return 0;
  492. }
  493. /**
  494. * amdgpu_wb_get - Allocate a wb entry
  495. *
  496. * @adev: amdgpu_device pointer
  497. * @wb: wb index
  498. *
  499. * Allocate a wb slot for use by the driver (all asics).
  500. * Returns 0 on success or -EINVAL on failure.
  501. */
  502. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  503. {
  504. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  505. if (offset < adev->wb.num_wb) {
  506. __set_bit(offset, adev->wb.used);
  507. *wb = offset;
  508. return 0;
  509. } else {
  510. return -EINVAL;
  511. }
  512. }
  513. /**
  514. * amdgpu_wb_get_64bit - Allocate a wb entry
  515. *
  516. * @adev: amdgpu_device pointer
  517. * @wb: wb index
  518. *
  519. * Allocate a wb slot for use by the driver (all asics).
  520. * Returns 0 on success or -EINVAL on failure.
  521. */
  522. int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb)
  523. {
  524. unsigned long offset = bitmap_find_next_zero_area_off(adev->wb.used,
  525. adev->wb.num_wb, 0, 2, 7, 0);
  526. if ((offset + 1) < adev->wb.num_wb) {
  527. __set_bit(offset, adev->wb.used);
  528. __set_bit(offset + 1, adev->wb.used);
  529. *wb = offset;
  530. return 0;
  531. } else {
  532. return -EINVAL;
  533. }
  534. }
  535. /**
  536. * amdgpu_wb_free - Free a wb entry
  537. *
  538. * @adev: amdgpu_device pointer
  539. * @wb: wb index
  540. *
  541. * Free a wb slot allocated for use by the driver (all asics)
  542. */
  543. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  544. {
  545. if (wb < adev->wb.num_wb)
  546. __clear_bit(wb, adev->wb.used);
  547. }
  548. /**
  549. * amdgpu_wb_free_64bit - Free a wb entry
  550. *
  551. * @adev: amdgpu_device pointer
  552. * @wb: wb index
  553. *
  554. * Free a wb slot allocated for use by the driver (all asics)
  555. */
  556. void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb)
  557. {
  558. if ((wb + 1) < adev->wb.num_wb) {
  559. __clear_bit(wb, adev->wb.used);
  560. __clear_bit(wb + 1, adev->wb.used);
  561. }
  562. }
  563. /**
  564. * amdgpu_vram_location - try to find VRAM location
  565. * @adev: amdgpu device structure holding all necessary informations
  566. * @mc: memory controller structure holding memory informations
  567. * @base: base address at which to put VRAM
  568. *
  569. * Function will try to place VRAM at base address provided
  570. * as parameter (which is so far either PCI aperture address or
  571. * for IGP TOM base address).
  572. *
  573. * If there is not enough space to fit the unvisible VRAM in the 32bits
  574. * address space then we limit the VRAM size to the aperture.
  575. *
  576. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  577. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  578. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  579. * not IGP.
  580. *
  581. * Note: we use mc_vram_size as on some board we need to program the mc to
  582. * cover the whole aperture even if VRAM size is inferior to aperture size
  583. * Novell bug 204882 + along with lots of ubuntu ones
  584. *
  585. * Note: when limiting vram it's safe to overwritte real_vram_size because
  586. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  587. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  588. * ones)
  589. *
  590. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  591. * explicitly check for that though.
  592. *
  593. * FIXME: when reducing VRAM size align new size on power of 2.
  594. */
  595. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  596. {
  597. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  598. mc->vram_start = base;
  599. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  600. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  601. mc->real_vram_size = mc->aper_size;
  602. mc->mc_vram_size = mc->aper_size;
  603. }
  604. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  605. if (limit && limit < mc->real_vram_size)
  606. mc->real_vram_size = limit;
  607. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  608. mc->mc_vram_size >> 20, mc->vram_start,
  609. mc->vram_end, mc->real_vram_size >> 20);
  610. }
  611. /**
  612. * amdgpu_gtt_location - try to find GTT location
  613. * @adev: amdgpu device structure holding all necessary informations
  614. * @mc: memory controller structure holding memory informations
  615. *
  616. * Function will place try to place GTT before or after VRAM.
  617. *
  618. * If GTT size is bigger than space left then we ajust GTT size.
  619. * Thus function will never fails.
  620. *
  621. * FIXME: when reducing GTT size align new size on power of 2.
  622. */
  623. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  624. {
  625. u64 size_af, size_bf;
  626. size_af = ((adev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  627. size_bf = mc->vram_start & ~mc->gtt_base_align;
  628. if (size_bf > size_af) {
  629. if (mc->gtt_size > size_bf) {
  630. dev_warn(adev->dev, "limiting GTT\n");
  631. mc->gtt_size = size_bf;
  632. }
  633. mc->gtt_start = 0;
  634. } else {
  635. if (mc->gtt_size > size_af) {
  636. dev_warn(adev->dev, "limiting GTT\n");
  637. mc->gtt_size = size_af;
  638. }
  639. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  640. }
  641. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  642. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  643. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  644. }
  645. /*
  646. * GPU helpers function.
  647. */
  648. /**
  649. * amdgpu_need_post - check if the hw need post or not
  650. *
  651. * @adev: amdgpu_device pointer
  652. *
  653. * Check if the asic has been initialized (all asics) at driver startup
  654. * or post is needed if hw reset is performed.
  655. * Returns true if need or false if not.
  656. */
  657. bool amdgpu_need_post(struct amdgpu_device *adev)
  658. {
  659. uint32_t reg;
  660. if (adev->has_hw_reset) {
  661. adev->has_hw_reset = false;
  662. return true;
  663. }
  664. /* then check MEM_SIZE, in case the crtcs are off */
  665. reg = amdgpu_asic_get_config_memsize(adev);
  666. if ((reg != 0) && (reg != 0xffffffff))
  667. return false;
  668. return true;
  669. }
  670. static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
  671. {
  672. if (amdgpu_sriov_vf(adev))
  673. return false;
  674. if (amdgpu_passthrough(adev)) {
  675. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  676. * some old smc fw still need driver do vPost otherwise gpu hang, while
  677. * those smc fw version above 22.15 doesn't have this flaw, so we force
  678. * vpost executed for smc version below 22.15
  679. */
  680. if (adev->asic_type == CHIP_FIJI) {
  681. int err;
  682. uint32_t fw_ver;
  683. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  684. /* force vPost if error occured */
  685. if (err)
  686. return true;
  687. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  688. if (fw_ver < 0x00160e00)
  689. return true;
  690. }
  691. }
  692. return amdgpu_need_post(adev);
  693. }
  694. /**
  695. * amdgpu_dummy_page_init - init dummy page used by the driver
  696. *
  697. * @adev: amdgpu_device pointer
  698. *
  699. * Allocate the dummy page used by the driver (all asics).
  700. * This dummy page is used by the driver as a filler for gart entries
  701. * when pages are taken out of the GART
  702. * Returns 0 on sucess, -ENOMEM on failure.
  703. */
  704. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  705. {
  706. if (adev->dummy_page.page)
  707. return 0;
  708. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  709. if (adev->dummy_page.page == NULL)
  710. return -ENOMEM;
  711. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  712. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  713. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  714. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  715. __free_page(adev->dummy_page.page);
  716. adev->dummy_page.page = NULL;
  717. return -ENOMEM;
  718. }
  719. return 0;
  720. }
  721. /**
  722. * amdgpu_dummy_page_fini - free dummy page used by the driver
  723. *
  724. * @adev: amdgpu_device pointer
  725. *
  726. * Frees the dummy page used by the driver (all asics).
  727. */
  728. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  729. {
  730. if (adev->dummy_page.page == NULL)
  731. return;
  732. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  733. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  734. __free_page(adev->dummy_page.page);
  735. adev->dummy_page.page = NULL;
  736. }
  737. /* ATOM accessor methods */
  738. /*
  739. * ATOM is an interpreted byte code stored in tables in the vbios. The
  740. * driver registers callbacks to access registers and the interpreter
  741. * in the driver parses the tables and executes then to program specific
  742. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  743. * atombios.h, and atom.c
  744. */
  745. /**
  746. * cail_pll_read - read PLL register
  747. *
  748. * @info: atom card_info pointer
  749. * @reg: PLL register offset
  750. *
  751. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  752. * Returns the value of the PLL register.
  753. */
  754. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  755. {
  756. return 0;
  757. }
  758. /**
  759. * cail_pll_write - write PLL register
  760. *
  761. * @info: atom card_info pointer
  762. * @reg: PLL register offset
  763. * @val: value to write to the pll register
  764. *
  765. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  766. */
  767. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  768. {
  769. }
  770. /**
  771. * cail_mc_read - read MC (Memory Controller) register
  772. *
  773. * @info: atom card_info pointer
  774. * @reg: MC register offset
  775. *
  776. * Provides an MC register accessor for the atom interpreter (r4xx+).
  777. * Returns the value of the MC register.
  778. */
  779. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  780. {
  781. return 0;
  782. }
  783. /**
  784. * cail_mc_write - write MC (Memory Controller) register
  785. *
  786. * @info: atom card_info pointer
  787. * @reg: MC register offset
  788. * @val: value to write to the pll register
  789. *
  790. * Provides a MC register accessor for the atom interpreter (r4xx+).
  791. */
  792. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  793. {
  794. }
  795. /**
  796. * cail_reg_write - write MMIO register
  797. *
  798. * @info: atom card_info pointer
  799. * @reg: MMIO register offset
  800. * @val: value to write to the pll register
  801. *
  802. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  803. */
  804. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  805. {
  806. struct amdgpu_device *adev = info->dev->dev_private;
  807. WREG32(reg, val);
  808. }
  809. /**
  810. * cail_reg_read - read MMIO register
  811. *
  812. * @info: atom card_info pointer
  813. * @reg: MMIO register offset
  814. *
  815. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  816. * Returns the value of the MMIO register.
  817. */
  818. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  819. {
  820. struct amdgpu_device *adev = info->dev->dev_private;
  821. uint32_t r;
  822. r = RREG32(reg);
  823. return r;
  824. }
  825. /**
  826. * cail_ioreg_write - write IO register
  827. *
  828. * @info: atom card_info pointer
  829. * @reg: IO register offset
  830. * @val: value to write to the pll register
  831. *
  832. * Provides a IO register accessor for the atom interpreter (r4xx+).
  833. */
  834. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  835. {
  836. struct amdgpu_device *adev = info->dev->dev_private;
  837. WREG32_IO(reg, val);
  838. }
  839. /**
  840. * cail_ioreg_read - read IO register
  841. *
  842. * @info: atom card_info pointer
  843. * @reg: IO register offset
  844. *
  845. * Provides an IO register accessor for the atom interpreter (r4xx+).
  846. * Returns the value of the IO register.
  847. */
  848. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  849. {
  850. struct amdgpu_device *adev = info->dev->dev_private;
  851. uint32_t r;
  852. r = RREG32_IO(reg);
  853. return r;
  854. }
  855. /**
  856. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  857. *
  858. * @adev: amdgpu_device pointer
  859. *
  860. * Frees the driver info and register access callbacks for the ATOM
  861. * interpreter (r4xx+).
  862. * Called at driver shutdown.
  863. */
  864. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  865. {
  866. if (adev->mode_info.atom_context) {
  867. kfree(adev->mode_info.atom_context->scratch);
  868. kfree(adev->mode_info.atom_context->iio);
  869. }
  870. kfree(adev->mode_info.atom_context);
  871. adev->mode_info.atom_context = NULL;
  872. kfree(adev->mode_info.atom_card_info);
  873. adev->mode_info.atom_card_info = NULL;
  874. }
  875. /**
  876. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  877. *
  878. * @adev: amdgpu_device pointer
  879. *
  880. * Initializes the driver info and register access callbacks for the
  881. * ATOM interpreter (r4xx+).
  882. * Returns 0 on sucess, -ENOMEM on failure.
  883. * Called at driver startup.
  884. */
  885. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  886. {
  887. struct card_info *atom_card_info =
  888. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  889. if (!atom_card_info)
  890. return -ENOMEM;
  891. adev->mode_info.atom_card_info = atom_card_info;
  892. atom_card_info->dev = adev->ddev;
  893. atom_card_info->reg_read = cail_reg_read;
  894. atom_card_info->reg_write = cail_reg_write;
  895. /* needed for iio ops */
  896. if (adev->rio_mem) {
  897. atom_card_info->ioreg_read = cail_ioreg_read;
  898. atom_card_info->ioreg_write = cail_ioreg_write;
  899. } else {
  900. DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
  901. atom_card_info->ioreg_read = cail_reg_read;
  902. atom_card_info->ioreg_write = cail_reg_write;
  903. }
  904. atom_card_info->mc_read = cail_mc_read;
  905. atom_card_info->mc_write = cail_mc_write;
  906. atom_card_info->pll_read = cail_pll_read;
  907. atom_card_info->pll_write = cail_pll_write;
  908. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  909. if (!adev->mode_info.atom_context) {
  910. amdgpu_atombios_fini(adev);
  911. return -ENOMEM;
  912. }
  913. mutex_init(&adev->mode_info.atom_context->mutex);
  914. if (adev->is_atom_fw) {
  915. amdgpu_atomfirmware_scratch_regs_init(adev);
  916. amdgpu_atomfirmware_allocate_fb_scratch(adev);
  917. } else {
  918. amdgpu_atombios_scratch_regs_init(adev);
  919. amdgpu_atombios_allocate_fb_scratch(adev);
  920. }
  921. return 0;
  922. }
  923. /* if we get transitioned to only one device, take VGA back */
  924. /**
  925. * amdgpu_vga_set_decode - enable/disable vga decode
  926. *
  927. * @cookie: amdgpu_device pointer
  928. * @state: enable/disable vga decode
  929. *
  930. * Enable/disable vga decode (all asics).
  931. * Returns VGA resource flags.
  932. */
  933. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  934. {
  935. struct amdgpu_device *adev = cookie;
  936. amdgpu_asic_set_vga_state(adev, state);
  937. if (state)
  938. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  939. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  940. else
  941. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  942. }
  943. /**
  944. * amdgpu_check_pot_argument - check that argument is a power of two
  945. *
  946. * @arg: value to check
  947. *
  948. * Validates that a certain argument is a power of two (all asics).
  949. * Returns true if argument is valid.
  950. */
  951. static bool amdgpu_check_pot_argument(int arg)
  952. {
  953. return (arg & (arg - 1)) == 0;
  954. }
  955. static void amdgpu_check_block_size(struct amdgpu_device *adev)
  956. {
  957. /* defines number of bits in page table versus page directory,
  958. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  959. * page table and the remaining bits are in the page directory */
  960. if (amdgpu_vm_block_size == -1)
  961. return;
  962. if (amdgpu_vm_block_size < 9) {
  963. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  964. amdgpu_vm_block_size);
  965. goto def_value;
  966. }
  967. if (amdgpu_vm_block_size > 24 ||
  968. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  969. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  970. amdgpu_vm_block_size);
  971. goto def_value;
  972. }
  973. return;
  974. def_value:
  975. amdgpu_vm_block_size = -1;
  976. }
  977. static void amdgpu_check_vm_size(struct amdgpu_device *adev)
  978. {
  979. /* no need to check the default value */
  980. if (amdgpu_vm_size == -1)
  981. return;
  982. if (!amdgpu_check_pot_argument(amdgpu_vm_size)) {
  983. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  984. amdgpu_vm_size);
  985. goto def_value;
  986. }
  987. if (amdgpu_vm_size < 1) {
  988. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  989. amdgpu_vm_size);
  990. goto def_value;
  991. }
  992. /*
  993. * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
  994. */
  995. if (amdgpu_vm_size > 1024) {
  996. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  997. amdgpu_vm_size);
  998. goto def_value;
  999. }
  1000. return;
  1001. def_value:
  1002. amdgpu_vm_size = -1;
  1003. }
  1004. /**
  1005. * amdgpu_check_arguments - validate module params
  1006. *
  1007. * @adev: amdgpu_device pointer
  1008. *
  1009. * Validates certain module parameters and updates
  1010. * the associated values used by the driver (all asics).
  1011. */
  1012. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  1013. {
  1014. if (amdgpu_sched_jobs < 4) {
  1015. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  1016. amdgpu_sched_jobs);
  1017. amdgpu_sched_jobs = 4;
  1018. } else if (!amdgpu_check_pot_argument(amdgpu_sched_jobs)){
  1019. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  1020. amdgpu_sched_jobs);
  1021. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  1022. }
  1023. if (amdgpu_gart_size != -1) {
  1024. /* gtt size must be greater or equal to 32M */
  1025. if (amdgpu_gart_size < 32) {
  1026. dev_warn(adev->dev, "gart size (%d) too small\n",
  1027. amdgpu_gart_size);
  1028. amdgpu_gart_size = -1;
  1029. }
  1030. }
  1031. amdgpu_check_vm_size(adev);
  1032. amdgpu_check_block_size(adev);
  1033. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  1034. !amdgpu_check_pot_argument(amdgpu_vram_page_split))) {
  1035. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  1036. amdgpu_vram_page_split);
  1037. amdgpu_vram_page_split = 1024;
  1038. }
  1039. }
  1040. /**
  1041. * amdgpu_switcheroo_set_state - set switcheroo state
  1042. *
  1043. * @pdev: pci dev pointer
  1044. * @state: vga_switcheroo state
  1045. *
  1046. * Callback for the switcheroo driver. Suspends or resumes the
  1047. * the asics before or after it is powered up using ACPI methods.
  1048. */
  1049. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1050. {
  1051. struct drm_device *dev = pci_get_drvdata(pdev);
  1052. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  1053. return;
  1054. if (state == VGA_SWITCHEROO_ON) {
  1055. unsigned d3_delay = dev->pdev->d3_delay;
  1056. pr_info("amdgpu: switched on\n");
  1057. /* don't suspend or resume card normally */
  1058. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1059. amdgpu_device_resume(dev, true, true);
  1060. dev->pdev->d3_delay = d3_delay;
  1061. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1062. drm_kms_helper_poll_enable(dev);
  1063. } else {
  1064. pr_info("amdgpu: switched off\n");
  1065. drm_kms_helper_poll_disable(dev);
  1066. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1067. amdgpu_device_suspend(dev, true, true);
  1068. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1069. }
  1070. }
  1071. /**
  1072. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  1073. *
  1074. * @pdev: pci dev pointer
  1075. *
  1076. * Callback for the switcheroo driver. Check of the switcheroo
  1077. * state can be changed.
  1078. * Returns true if the state can be changed, false if not.
  1079. */
  1080. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  1081. {
  1082. struct drm_device *dev = pci_get_drvdata(pdev);
  1083. /*
  1084. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1085. * locking inversion with the driver load path. And the access here is
  1086. * completely racy anyway. So don't bother with locking for now.
  1087. */
  1088. return dev->open_count == 0;
  1089. }
  1090. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  1091. .set_gpu_state = amdgpu_switcheroo_set_state,
  1092. .reprobe = NULL,
  1093. .can_switch = amdgpu_switcheroo_can_switch,
  1094. };
  1095. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  1096. enum amd_ip_block_type block_type,
  1097. enum amd_clockgating_state state)
  1098. {
  1099. int i, r = 0;
  1100. for (i = 0; i < adev->num_ip_blocks; i++) {
  1101. if (!adev->ip_blocks[i].status.valid)
  1102. continue;
  1103. if (adev->ip_blocks[i].version->type != block_type)
  1104. continue;
  1105. if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
  1106. continue;
  1107. r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
  1108. (void *)adev, state);
  1109. if (r)
  1110. DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
  1111. adev->ip_blocks[i].version->funcs->name, r);
  1112. }
  1113. return r;
  1114. }
  1115. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1116. enum amd_ip_block_type block_type,
  1117. enum amd_powergating_state state)
  1118. {
  1119. int i, r = 0;
  1120. for (i = 0; i < adev->num_ip_blocks; i++) {
  1121. if (!adev->ip_blocks[i].status.valid)
  1122. continue;
  1123. if (adev->ip_blocks[i].version->type != block_type)
  1124. continue;
  1125. if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
  1126. continue;
  1127. r = adev->ip_blocks[i].version->funcs->set_powergating_state(
  1128. (void *)adev, state);
  1129. if (r)
  1130. DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
  1131. adev->ip_blocks[i].version->funcs->name, r);
  1132. }
  1133. return r;
  1134. }
  1135. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
  1136. {
  1137. int i;
  1138. for (i = 0; i < adev->num_ip_blocks; i++) {
  1139. if (!adev->ip_blocks[i].status.valid)
  1140. continue;
  1141. if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
  1142. adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
  1143. }
  1144. }
  1145. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1146. enum amd_ip_block_type block_type)
  1147. {
  1148. int i, r;
  1149. for (i = 0; i < adev->num_ip_blocks; i++) {
  1150. if (!adev->ip_blocks[i].status.valid)
  1151. continue;
  1152. if (adev->ip_blocks[i].version->type == block_type) {
  1153. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1154. if (r)
  1155. return r;
  1156. break;
  1157. }
  1158. }
  1159. return 0;
  1160. }
  1161. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1162. enum amd_ip_block_type block_type)
  1163. {
  1164. int i;
  1165. for (i = 0; i < adev->num_ip_blocks; i++) {
  1166. if (!adev->ip_blocks[i].status.valid)
  1167. continue;
  1168. if (adev->ip_blocks[i].version->type == block_type)
  1169. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1170. }
  1171. return true;
  1172. }
  1173. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1174. enum amd_ip_block_type type)
  1175. {
  1176. int i;
  1177. for (i = 0; i < adev->num_ip_blocks; i++)
  1178. if (adev->ip_blocks[i].version->type == type)
  1179. return &adev->ip_blocks[i];
  1180. return NULL;
  1181. }
  1182. /**
  1183. * amdgpu_ip_block_version_cmp
  1184. *
  1185. * @adev: amdgpu_device pointer
  1186. * @type: enum amd_ip_block_type
  1187. * @major: major version
  1188. * @minor: minor version
  1189. *
  1190. * return 0 if equal or greater
  1191. * return 1 if smaller or the ip_block doesn't exist
  1192. */
  1193. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1194. enum amd_ip_block_type type,
  1195. u32 major, u32 minor)
  1196. {
  1197. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1198. if (ip_block && ((ip_block->version->major > major) ||
  1199. ((ip_block->version->major == major) &&
  1200. (ip_block->version->minor >= minor))))
  1201. return 0;
  1202. return 1;
  1203. }
  1204. /**
  1205. * amdgpu_ip_block_add
  1206. *
  1207. * @adev: amdgpu_device pointer
  1208. * @ip_block_version: pointer to the IP to add
  1209. *
  1210. * Adds the IP block driver information to the collection of IPs
  1211. * on the asic.
  1212. */
  1213. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1214. const struct amdgpu_ip_block_version *ip_block_version)
  1215. {
  1216. if (!ip_block_version)
  1217. return -EINVAL;
  1218. DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
  1219. ip_block_version->funcs->name);
  1220. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1221. return 0;
  1222. }
  1223. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1224. {
  1225. adev->enable_virtual_display = false;
  1226. if (amdgpu_virtual_display) {
  1227. struct drm_device *ddev = adev->ddev;
  1228. const char *pci_address_name = pci_name(ddev->pdev);
  1229. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1230. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1231. pciaddstr_tmp = pciaddstr;
  1232. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1233. pciaddname = strsep(&pciaddname_tmp, ",");
  1234. if (!strcmp("all", pciaddname)
  1235. || !strcmp(pci_address_name, pciaddname)) {
  1236. long num_crtc;
  1237. int res = -1;
  1238. adev->enable_virtual_display = true;
  1239. if (pciaddname_tmp)
  1240. res = kstrtol(pciaddname_tmp, 10,
  1241. &num_crtc);
  1242. if (!res) {
  1243. if (num_crtc < 1)
  1244. num_crtc = 1;
  1245. if (num_crtc > 6)
  1246. num_crtc = 6;
  1247. adev->mode_info.num_crtc = num_crtc;
  1248. } else {
  1249. adev->mode_info.num_crtc = 1;
  1250. }
  1251. break;
  1252. }
  1253. }
  1254. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1255. amdgpu_virtual_display, pci_address_name,
  1256. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1257. kfree(pciaddstr);
  1258. }
  1259. }
  1260. static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
  1261. {
  1262. const char *chip_name;
  1263. char fw_name[30];
  1264. int err;
  1265. const struct gpu_info_firmware_header_v1_0 *hdr;
  1266. adev->firmware.gpu_info_fw = NULL;
  1267. switch (adev->asic_type) {
  1268. case CHIP_TOPAZ:
  1269. case CHIP_TONGA:
  1270. case CHIP_FIJI:
  1271. case CHIP_POLARIS11:
  1272. case CHIP_POLARIS10:
  1273. case CHIP_POLARIS12:
  1274. case CHIP_CARRIZO:
  1275. case CHIP_STONEY:
  1276. #ifdef CONFIG_DRM_AMDGPU_SI
  1277. case CHIP_VERDE:
  1278. case CHIP_TAHITI:
  1279. case CHIP_PITCAIRN:
  1280. case CHIP_OLAND:
  1281. case CHIP_HAINAN:
  1282. #endif
  1283. #ifdef CONFIG_DRM_AMDGPU_CIK
  1284. case CHIP_BONAIRE:
  1285. case CHIP_HAWAII:
  1286. case CHIP_KAVERI:
  1287. case CHIP_KABINI:
  1288. case CHIP_MULLINS:
  1289. #endif
  1290. default:
  1291. return 0;
  1292. case CHIP_VEGA10:
  1293. chip_name = "vega10";
  1294. break;
  1295. case CHIP_RAVEN:
  1296. chip_name = "raven";
  1297. break;
  1298. }
  1299. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
  1300. err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
  1301. if (err) {
  1302. dev_err(adev->dev,
  1303. "Failed to load gpu_info firmware \"%s\"\n",
  1304. fw_name);
  1305. goto out;
  1306. }
  1307. err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
  1308. if (err) {
  1309. dev_err(adev->dev,
  1310. "Failed to validate gpu_info firmware \"%s\"\n",
  1311. fw_name);
  1312. goto out;
  1313. }
  1314. hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
  1315. amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
  1316. switch (hdr->version_major) {
  1317. case 1:
  1318. {
  1319. const struct gpu_info_firmware_v1_0 *gpu_info_fw =
  1320. (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
  1321. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1322. adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
  1323. adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
  1324. adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
  1325. adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
  1326. adev->gfx.config.max_texture_channel_caches =
  1327. le32_to_cpu(gpu_info_fw->gc_num_tccs);
  1328. adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
  1329. adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
  1330. adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
  1331. adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
  1332. adev->gfx.config.double_offchip_lds_buf =
  1333. le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
  1334. adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
  1335. adev->gfx.cu_info.max_waves_per_simd =
  1336. le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
  1337. adev->gfx.cu_info.max_scratch_slots_per_cu =
  1338. le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
  1339. adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
  1340. break;
  1341. }
  1342. default:
  1343. dev_err(adev->dev,
  1344. "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
  1345. err = -EINVAL;
  1346. goto out;
  1347. }
  1348. out:
  1349. return err;
  1350. }
  1351. static int amdgpu_early_init(struct amdgpu_device *adev)
  1352. {
  1353. int i, r;
  1354. amdgpu_device_enable_virtual_display(adev);
  1355. switch (adev->asic_type) {
  1356. case CHIP_TOPAZ:
  1357. case CHIP_TONGA:
  1358. case CHIP_FIJI:
  1359. case CHIP_POLARIS11:
  1360. case CHIP_POLARIS10:
  1361. case CHIP_POLARIS12:
  1362. case CHIP_CARRIZO:
  1363. case CHIP_STONEY:
  1364. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1365. adev->family = AMDGPU_FAMILY_CZ;
  1366. else
  1367. adev->family = AMDGPU_FAMILY_VI;
  1368. r = vi_set_ip_blocks(adev);
  1369. if (r)
  1370. return r;
  1371. break;
  1372. #ifdef CONFIG_DRM_AMDGPU_SI
  1373. case CHIP_VERDE:
  1374. case CHIP_TAHITI:
  1375. case CHIP_PITCAIRN:
  1376. case CHIP_OLAND:
  1377. case CHIP_HAINAN:
  1378. adev->family = AMDGPU_FAMILY_SI;
  1379. r = si_set_ip_blocks(adev);
  1380. if (r)
  1381. return r;
  1382. break;
  1383. #endif
  1384. #ifdef CONFIG_DRM_AMDGPU_CIK
  1385. case CHIP_BONAIRE:
  1386. case CHIP_HAWAII:
  1387. case CHIP_KAVERI:
  1388. case CHIP_KABINI:
  1389. case CHIP_MULLINS:
  1390. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1391. adev->family = AMDGPU_FAMILY_CI;
  1392. else
  1393. adev->family = AMDGPU_FAMILY_KV;
  1394. r = cik_set_ip_blocks(adev);
  1395. if (r)
  1396. return r;
  1397. break;
  1398. #endif
  1399. case CHIP_VEGA10:
  1400. case CHIP_RAVEN:
  1401. if (adev->asic_type == CHIP_RAVEN)
  1402. adev->family = AMDGPU_FAMILY_RV;
  1403. else
  1404. adev->family = AMDGPU_FAMILY_AI;
  1405. r = soc15_set_ip_blocks(adev);
  1406. if (r)
  1407. return r;
  1408. break;
  1409. default:
  1410. /* FIXME: not supported yet */
  1411. return -EINVAL;
  1412. }
  1413. r = amdgpu_device_parse_gpu_info_fw(adev);
  1414. if (r)
  1415. return r;
  1416. if (amdgpu_sriov_vf(adev)) {
  1417. r = amdgpu_virt_request_full_gpu(adev, true);
  1418. if (r)
  1419. return r;
  1420. }
  1421. for (i = 0; i < adev->num_ip_blocks; i++) {
  1422. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1423. DRM_ERROR("disabled ip block: %d <%s>\n",
  1424. i, adev->ip_blocks[i].version->funcs->name);
  1425. adev->ip_blocks[i].status.valid = false;
  1426. } else {
  1427. if (adev->ip_blocks[i].version->funcs->early_init) {
  1428. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1429. if (r == -ENOENT) {
  1430. adev->ip_blocks[i].status.valid = false;
  1431. } else if (r) {
  1432. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1433. adev->ip_blocks[i].version->funcs->name, r);
  1434. return r;
  1435. } else {
  1436. adev->ip_blocks[i].status.valid = true;
  1437. }
  1438. } else {
  1439. adev->ip_blocks[i].status.valid = true;
  1440. }
  1441. }
  1442. }
  1443. adev->cg_flags &= amdgpu_cg_mask;
  1444. adev->pg_flags &= amdgpu_pg_mask;
  1445. return 0;
  1446. }
  1447. static int amdgpu_init(struct amdgpu_device *adev)
  1448. {
  1449. int i, r;
  1450. for (i = 0; i < adev->num_ip_blocks; i++) {
  1451. if (!adev->ip_blocks[i].status.valid)
  1452. continue;
  1453. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1454. if (r) {
  1455. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1456. adev->ip_blocks[i].version->funcs->name, r);
  1457. return r;
  1458. }
  1459. adev->ip_blocks[i].status.sw = true;
  1460. /* need to do gmc hw init early so we can allocate gpu mem */
  1461. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1462. r = amdgpu_vram_scratch_init(adev);
  1463. if (r) {
  1464. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1465. return r;
  1466. }
  1467. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1468. if (r) {
  1469. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1470. return r;
  1471. }
  1472. r = amdgpu_wb_init(adev);
  1473. if (r) {
  1474. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1475. return r;
  1476. }
  1477. adev->ip_blocks[i].status.hw = true;
  1478. /* right after GMC hw init, we create CSA */
  1479. if (amdgpu_sriov_vf(adev)) {
  1480. r = amdgpu_allocate_static_csa(adev);
  1481. if (r) {
  1482. DRM_ERROR("allocate CSA failed %d\n", r);
  1483. return r;
  1484. }
  1485. }
  1486. }
  1487. }
  1488. for (i = 0; i < adev->num_ip_blocks; i++) {
  1489. if (!adev->ip_blocks[i].status.sw)
  1490. continue;
  1491. /* gmc hw init is done early */
  1492. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1493. continue;
  1494. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1495. if (r) {
  1496. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1497. adev->ip_blocks[i].version->funcs->name, r);
  1498. return r;
  1499. }
  1500. adev->ip_blocks[i].status.hw = true;
  1501. }
  1502. return 0;
  1503. }
  1504. static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
  1505. {
  1506. memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
  1507. }
  1508. static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
  1509. {
  1510. return !!memcmp(adev->gart.ptr, adev->reset_magic,
  1511. AMDGPU_RESET_MAGIC_NUM);
  1512. }
  1513. static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
  1514. {
  1515. int i = 0, r;
  1516. for (i = 0; i < adev->num_ip_blocks; i++) {
  1517. if (!adev->ip_blocks[i].status.valid)
  1518. continue;
  1519. /* skip CG for VCE/UVD, it's handled specially */
  1520. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1521. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1522. /* enable clockgating to save power */
  1523. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1524. AMD_CG_STATE_GATE);
  1525. if (r) {
  1526. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1527. adev->ip_blocks[i].version->funcs->name, r);
  1528. return r;
  1529. }
  1530. }
  1531. }
  1532. return 0;
  1533. }
  1534. static int amdgpu_late_init(struct amdgpu_device *adev)
  1535. {
  1536. int i = 0, r;
  1537. for (i = 0; i < adev->num_ip_blocks; i++) {
  1538. if (!adev->ip_blocks[i].status.valid)
  1539. continue;
  1540. if (adev->ip_blocks[i].version->funcs->late_init) {
  1541. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1542. if (r) {
  1543. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1544. adev->ip_blocks[i].version->funcs->name, r);
  1545. return r;
  1546. }
  1547. adev->ip_blocks[i].status.late_initialized = true;
  1548. }
  1549. }
  1550. mod_delayed_work(system_wq, &adev->late_init_work,
  1551. msecs_to_jiffies(AMDGPU_RESUME_MS));
  1552. amdgpu_fill_reset_magic(adev);
  1553. return 0;
  1554. }
  1555. static int amdgpu_fini(struct amdgpu_device *adev)
  1556. {
  1557. int i, r;
  1558. /* need to disable SMC first */
  1559. for (i = 0; i < adev->num_ip_blocks; i++) {
  1560. if (!adev->ip_blocks[i].status.hw)
  1561. continue;
  1562. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1563. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1564. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1565. AMD_CG_STATE_UNGATE);
  1566. if (r) {
  1567. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1568. adev->ip_blocks[i].version->funcs->name, r);
  1569. return r;
  1570. }
  1571. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1572. /* XXX handle errors */
  1573. if (r) {
  1574. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1575. adev->ip_blocks[i].version->funcs->name, r);
  1576. }
  1577. adev->ip_blocks[i].status.hw = false;
  1578. break;
  1579. }
  1580. }
  1581. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1582. if (!adev->ip_blocks[i].status.hw)
  1583. continue;
  1584. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1585. amdgpu_wb_fini(adev);
  1586. amdgpu_vram_scratch_fini(adev);
  1587. }
  1588. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1589. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1590. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1591. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1592. AMD_CG_STATE_UNGATE);
  1593. if (r) {
  1594. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1595. adev->ip_blocks[i].version->funcs->name, r);
  1596. return r;
  1597. }
  1598. }
  1599. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1600. /* XXX handle errors */
  1601. if (r) {
  1602. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1603. adev->ip_blocks[i].version->funcs->name, r);
  1604. }
  1605. adev->ip_blocks[i].status.hw = false;
  1606. }
  1607. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1608. if (!adev->ip_blocks[i].status.sw)
  1609. continue;
  1610. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1611. /* XXX handle errors */
  1612. if (r) {
  1613. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1614. adev->ip_blocks[i].version->funcs->name, r);
  1615. }
  1616. adev->ip_blocks[i].status.sw = false;
  1617. adev->ip_blocks[i].status.valid = false;
  1618. }
  1619. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1620. if (!adev->ip_blocks[i].status.late_initialized)
  1621. continue;
  1622. if (adev->ip_blocks[i].version->funcs->late_fini)
  1623. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1624. adev->ip_blocks[i].status.late_initialized = false;
  1625. }
  1626. if (amdgpu_sriov_vf(adev)) {
  1627. amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
  1628. amdgpu_virt_release_full_gpu(adev, false);
  1629. }
  1630. return 0;
  1631. }
  1632. static void amdgpu_late_init_func_handler(struct work_struct *work)
  1633. {
  1634. struct amdgpu_device *adev =
  1635. container_of(work, struct amdgpu_device, late_init_work.work);
  1636. amdgpu_late_set_cg_state(adev);
  1637. }
  1638. int amdgpu_suspend(struct amdgpu_device *adev)
  1639. {
  1640. int i, r;
  1641. if (amdgpu_sriov_vf(adev))
  1642. amdgpu_virt_request_full_gpu(adev, false);
  1643. /* ungate SMC block first */
  1644. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1645. AMD_CG_STATE_UNGATE);
  1646. if (r) {
  1647. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1648. }
  1649. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1650. if (!adev->ip_blocks[i].status.valid)
  1651. continue;
  1652. /* ungate blocks so that suspend can properly shut them down */
  1653. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1654. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1655. AMD_CG_STATE_UNGATE);
  1656. if (r) {
  1657. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1658. adev->ip_blocks[i].version->funcs->name, r);
  1659. }
  1660. }
  1661. /* XXX handle errors */
  1662. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1663. /* XXX handle errors */
  1664. if (r) {
  1665. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1666. adev->ip_blocks[i].version->funcs->name, r);
  1667. }
  1668. }
  1669. if (amdgpu_sriov_vf(adev))
  1670. amdgpu_virt_release_full_gpu(adev, false);
  1671. return 0;
  1672. }
  1673. static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
  1674. {
  1675. int i, r;
  1676. static enum amd_ip_block_type ip_order[] = {
  1677. AMD_IP_BLOCK_TYPE_GMC,
  1678. AMD_IP_BLOCK_TYPE_COMMON,
  1679. AMD_IP_BLOCK_TYPE_IH,
  1680. };
  1681. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1682. int j;
  1683. struct amdgpu_ip_block *block;
  1684. for (j = 0; j < adev->num_ip_blocks; j++) {
  1685. block = &adev->ip_blocks[j];
  1686. if (block->version->type != ip_order[i] ||
  1687. !block->status.valid)
  1688. continue;
  1689. r = block->version->funcs->hw_init(adev);
  1690. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1691. }
  1692. }
  1693. return 0;
  1694. }
  1695. static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
  1696. {
  1697. int i, r;
  1698. static enum amd_ip_block_type ip_order[] = {
  1699. AMD_IP_BLOCK_TYPE_SMC,
  1700. AMD_IP_BLOCK_TYPE_DCE,
  1701. AMD_IP_BLOCK_TYPE_GFX,
  1702. AMD_IP_BLOCK_TYPE_SDMA,
  1703. AMD_IP_BLOCK_TYPE_VCE,
  1704. };
  1705. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1706. int j;
  1707. struct amdgpu_ip_block *block;
  1708. for (j = 0; j < adev->num_ip_blocks; j++) {
  1709. block = &adev->ip_blocks[j];
  1710. if (block->version->type != ip_order[i] ||
  1711. !block->status.valid)
  1712. continue;
  1713. r = block->version->funcs->hw_init(adev);
  1714. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1715. }
  1716. }
  1717. return 0;
  1718. }
  1719. static int amdgpu_resume_phase1(struct amdgpu_device *adev)
  1720. {
  1721. int i, r;
  1722. for (i = 0; i < adev->num_ip_blocks; i++) {
  1723. if (!adev->ip_blocks[i].status.valid)
  1724. continue;
  1725. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1726. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1727. adev->ip_blocks[i].version->type ==
  1728. AMD_IP_BLOCK_TYPE_IH) {
  1729. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1730. if (r) {
  1731. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1732. adev->ip_blocks[i].version->funcs->name, r);
  1733. return r;
  1734. }
  1735. }
  1736. }
  1737. return 0;
  1738. }
  1739. static int amdgpu_resume_phase2(struct amdgpu_device *adev)
  1740. {
  1741. int i, r;
  1742. for (i = 0; i < adev->num_ip_blocks; i++) {
  1743. if (!adev->ip_blocks[i].status.valid)
  1744. continue;
  1745. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1746. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1747. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
  1748. continue;
  1749. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1750. if (r) {
  1751. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1752. adev->ip_blocks[i].version->funcs->name, r);
  1753. return r;
  1754. }
  1755. }
  1756. return 0;
  1757. }
  1758. static int amdgpu_resume(struct amdgpu_device *adev)
  1759. {
  1760. int r;
  1761. r = amdgpu_resume_phase1(adev);
  1762. if (r)
  1763. return r;
  1764. r = amdgpu_resume_phase2(adev);
  1765. return r;
  1766. }
  1767. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1768. {
  1769. if (adev->is_atom_fw) {
  1770. if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
  1771. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1772. } else {
  1773. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1774. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1775. }
  1776. }
  1777. /**
  1778. * amdgpu_device_init - initialize the driver
  1779. *
  1780. * @adev: amdgpu_device pointer
  1781. * @pdev: drm dev pointer
  1782. * @pdev: pci dev pointer
  1783. * @flags: driver flags
  1784. *
  1785. * Initializes the driver info and hw (all asics).
  1786. * Returns 0 for success or an error on failure.
  1787. * Called at driver startup.
  1788. */
  1789. int amdgpu_device_init(struct amdgpu_device *adev,
  1790. struct drm_device *ddev,
  1791. struct pci_dev *pdev,
  1792. uint32_t flags)
  1793. {
  1794. int r, i;
  1795. bool runtime = false;
  1796. u32 max_MBps;
  1797. adev->shutdown = false;
  1798. adev->dev = &pdev->dev;
  1799. adev->ddev = ddev;
  1800. adev->pdev = pdev;
  1801. adev->flags = flags;
  1802. adev->asic_type = flags & AMD_ASIC_MASK;
  1803. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1804. adev->mc.gtt_size = 512 * 1024 * 1024;
  1805. adev->accel_working = false;
  1806. adev->num_rings = 0;
  1807. adev->mman.buffer_funcs = NULL;
  1808. adev->mman.buffer_funcs_ring = NULL;
  1809. adev->vm_manager.vm_pte_funcs = NULL;
  1810. adev->vm_manager.vm_pte_num_rings = 0;
  1811. adev->gart.gart_funcs = NULL;
  1812. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1813. adev->smc_rreg = &amdgpu_invalid_rreg;
  1814. adev->smc_wreg = &amdgpu_invalid_wreg;
  1815. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1816. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1817. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1818. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1819. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1820. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1821. adev->didt_rreg = &amdgpu_invalid_rreg;
  1822. adev->didt_wreg = &amdgpu_invalid_wreg;
  1823. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1824. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1825. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1826. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1827. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1828. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1829. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1830. /* mutex initialization are all done here so we
  1831. * can recall function without having locking issues */
  1832. atomic_set(&adev->irq.ih.lock, 0);
  1833. mutex_init(&adev->firmware.mutex);
  1834. mutex_init(&adev->pm.mutex);
  1835. mutex_init(&adev->gfx.gpu_clock_mutex);
  1836. mutex_init(&adev->srbm_mutex);
  1837. mutex_init(&adev->grbm_idx_mutex);
  1838. mutex_init(&adev->mn_lock);
  1839. hash_init(adev->mn_hash);
  1840. amdgpu_check_arguments(adev);
  1841. spin_lock_init(&adev->mmio_idx_lock);
  1842. spin_lock_init(&adev->smc_idx_lock);
  1843. spin_lock_init(&adev->pcie_idx_lock);
  1844. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1845. spin_lock_init(&adev->didt_idx_lock);
  1846. spin_lock_init(&adev->gc_cac_idx_lock);
  1847. spin_lock_init(&adev->audio_endpt_idx_lock);
  1848. spin_lock_init(&adev->mm_stats.lock);
  1849. INIT_LIST_HEAD(&adev->shadow_list);
  1850. mutex_init(&adev->shadow_list_lock);
  1851. INIT_LIST_HEAD(&adev->gtt_list);
  1852. spin_lock_init(&adev->gtt_list_lock);
  1853. INIT_LIST_HEAD(&adev->ring_lru_list);
  1854. spin_lock_init(&adev->ring_lru_list_lock);
  1855. INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
  1856. /* Registers mapping */
  1857. /* TODO: block userspace mapping of io register */
  1858. if (adev->asic_type >= CHIP_BONAIRE) {
  1859. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1860. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1861. } else {
  1862. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1863. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1864. }
  1865. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1866. if (adev->rmmio == NULL) {
  1867. return -ENOMEM;
  1868. }
  1869. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1870. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1871. if (adev->asic_type >= CHIP_BONAIRE)
  1872. /* doorbell bar mapping */
  1873. amdgpu_doorbell_init(adev);
  1874. /* io port mapping */
  1875. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1876. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1877. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1878. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1879. break;
  1880. }
  1881. }
  1882. if (adev->rio_mem == NULL)
  1883. DRM_INFO("PCI I/O BAR is not found.\n");
  1884. /* early init functions */
  1885. r = amdgpu_early_init(adev);
  1886. if (r)
  1887. return r;
  1888. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1889. /* this will fail for cards that aren't VGA class devices, just
  1890. * ignore it */
  1891. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1892. if (amdgpu_runtime_pm == 1)
  1893. runtime = true;
  1894. if (amdgpu_device_is_px(ddev))
  1895. runtime = true;
  1896. if (!pci_is_thunderbolt_attached(adev->pdev))
  1897. vga_switcheroo_register_client(adev->pdev,
  1898. &amdgpu_switcheroo_ops, runtime);
  1899. if (runtime)
  1900. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1901. /* Read BIOS */
  1902. if (!amdgpu_get_bios(adev)) {
  1903. r = -EINVAL;
  1904. goto failed;
  1905. }
  1906. r = amdgpu_atombios_init(adev);
  1907. if (r) {
  1908. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1909. goto failed;
  1910. }
  1911. /* detect if we are with an SRIOV vbios */
  1912. amdgpu_device_detect_sriov_bios(adev);
  1913. /* Post card if necessary */
  1914. if (amdgpu_vpost_needed(adev)) {
  1915. if (!adev->bios) {
  1916. dev_err(adev->dev, "no vBIOS found\n");
  1917. r = -EINVAL;
  1918. goto failed;
  1919. }
  1920. DRM_INFO("GPU posting now...\n");
  1921. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1922. if (r) {
  1923. dev_err(adev->dev, "gpu post error!\n");
  1924. goto failed;
  1925. }
  1926. } else {
  1927. DRM_INFO("GPU post is not needed\n");
  1928. }
  1929. if (!adev->is_atom_fw) {
  1930. /* Initialize clocks */
  1931. r = amdgpu_atombios_get_clock_info(adev);
  1932. if (r) {
  1933. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1934. return r;
  1935. }
  1936. /* init i2c buses */
  1937. amdgpu_atombios_i2c_init(adev);
  1938. }
  1939. /* Fence driver */
  1940. r = amdgpu_fence_driver_init(adev);
  1941. if (r) {
  1942. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1943. goto failed;
  1944. }
  1945. /* init the mode config */
  1946. drm_mode_config_init(adev->ddev);
  1947. r = amdgpu_init(adev);
  1948. if (r) {
  1949. dev_err(adev->dev, "amdgpu_init failed\n");
  1950. amdgpu_fini(adev);
  1951. goto failed;
  1952. }
  1953. adev->accel_working = true;
  1954. amdgpu_vm_check_compute_bug(adev);
  1955. /* Initialize the buffer migration limit. */
  1956. if (amdgpu_moverate >= 0)
  1957. max_MBps = amdgpu_moverate;
  1958. else
  1959. max_MBps = 8; /* Allow 8 MB/s. */
  1960. /* Get a log2 for easy divisions. */
  1961. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  1962. r = amdgpu_ib_pool_init(adev);
  1963. if (r) {
  1964. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1965. goto failed;
  1966. }
  1967. r = amdgpu_ib_ring_tests(adev);
  1968. if (r)
  1969. DRM_ERROR("ib ring test failed (%d).\n", r);
  1970. amdgpu_fbdev_init(adev);
  1971. r = amdgpu_gem_debugfs_init(adev);
  1972. if (r)
  1973. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1974. r = amdgpu_debugfs_regs_init(adev);
  1975. if (r)
  1976. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  1977. r = amdgpu_debugfs_test_ib_ring_init(adev);
  1978. if (r)
  1979. DRM_ERROR("registering register test ib ring debugfs failed (%d).\n", r);
  1980. r = amdgpu_debugfs_firmware_init(adev);
  1981. if (r)
  1982. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  1983. if ((amdgpu_testing & 1)) {
  1984. if (adev->accel_working)
  1985. amdgpu_test_moves(adev);
  1986. else
  1987. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  1988. }
  1989. if (amdgpu_benchmarking) {
  1990. if (adev->accel_working)
  1991. amdgpu_benchmark(adev, amdgpu_benchmarking);
  1992. else
  1993. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  1994. }
  1995. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  1996. * explicit gating rather than handling it automatically.
  1997. */
  1998. r = amdgpu_late_init(adev);
  1999. if (r) {
  2000. dev_err(adev->dev, "amdgpu_late_init failed\n");
  2001. goto failed;
  2002. }
  2003. return 0;
  2004. failed:
  2005. if (runtime)
  2006. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2007. return r;
  2008. }
  2009. /**
  2010. * amdgpu_device_fini - tear down the driver
  2011. *
  2012. * @adev: amdgpu_device pointer
  2013. *
  2014. * Tear down the driver info (all asics).
  2015. * Called at driver shutdown.
  2016. */
  2017. void amdgpu_device_fini(struct amdgpu_device *adev)
  2018. {
  2019. int r;
  2020. DRM_INFO("amdgpu: finishing device.\n");
  2021. adev->shutdown = true;
  2022. if (adev->mode_info.mode_config_initialized)
  2023. drm_crtc_force_disable_all(adev->ddev);
  2024. /* evict vram memory */
  2025. amdgpu_bo_evict_vram(adev);
  2026. amdgpu_ib_pool_fini(adev);
  2027. amdgpu_fence_driver_fini(adev);
  2028. amdgpu_fbdev_fini(adev);
  2029. r = amdgpu_fini(adev);
  2030. if (adev->firmware.gpu_info_fw) {
  2031. release_firmware(adev->firmware.gpu_info_fw);
  2032. adev->firmware.gpu_info_fw = NULL;
  2033. }
  2034. adev->accel_working = false;
  2035. cancel_delayed_work_sync(&adev->late_init_work);
  2036. /* free i2c buses */
  2037. amdgpu_i2c_fini(adev);
  2038. amdgpu_atombios_fini(adev);
  2039. kfree(adev->bios);
  2040. adev->bios = NULL;
  2041. if (!pci_is_thunderbolt_attached(adev->pdev))
  2042. vga_switcheroo_unregister_client(adev->pdev);
  2043. if (adev->flags & AMD_IS_PX)
  2044. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2045. vga_client_register(adev->pdev, NULL, NULL, NULL);
  2046. if (adev->rio_mem)
  2047. pci_iounmap(adev->pdev, adev->rio_mem);
  2048. adev->rio_mem = NULL;
  2049. iounmap(adev->rmmio);
  2050. adev->rmmio = NULL;
  2051. if (adev->asic_type >= CHIP_BONAIRE)
  2052. amdgpu_doorbell_fini(adev);
  2053. amdgpu_debugfs_regs_cleanup(adev);
  2054. }
  2055. /*
  2056. * Suspend & resume.
  2057. */
  2058. /**
  2059. * amdgpu_device_suspend - initiate device suspend
  2060. *
  2061. * @pdev: drm dev pointer
  2062. * @state: suspend state
  2063. *
  2064. * Puts the hw in the suspend state (all asics).
  2065. * Returns 0 for success or an error on failure.
  2066. * Called at driver suspend.
  2067. */
  2068. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  2069. {
  2070. struct amdgpu_device *adev;
  2071. struct drm_crtc *crtc;
  2072. struct drm_connector *connector;
  2073. int r;
  2074. if (dev == NULL || dev->dev_private == NULL) {
  2075. return -ENODEV;
  2076. }
  2077. adev = dev->dev_private;
  2078. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2079. return 0;
  2080. drm_kms_helper_poll_disable(dev);
  2081. /* turn off display hw */
  2082. drm_modeset_lock_all(dev);
  2083. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2084. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  2085. }
  2086. drm_modeset_unlock_all(dev);
  2087. /* unpin the front buffers and cursors */
  2088. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2089. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2090. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  2091. struct amdgpu_bo *robj;
  2092. if (amdgpu_crtc->cursor_bo) {
  2093. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2094. r = amdgpu_bo_reserve(aobj, true);
  2095. if (r == 0) {
  2096. amdgpu_bo_unpin(aobj);
  2097. amdgpu_bo_unreserve(aobj);
  2098. }
  2099. }
  2100. if (rfb == NULL || rfb->obj == NULL) {
  2101. continue;
  2102. }
  2103. robj = gem_to_amdgpu_bo(rfb->obj);
  2104. /* don't unpin kernel fb objects */
  2105. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  2106. r = amdgpu_bo_reserve(robj, true);
  2107. if (r == 0) {
  2108. amdgpu_bo_unpin(robj);
  2109. amdgpu_bo_unreserve(robj);
  2110. }
  2111. }
  2112. }
  2113. /* evict vram memory */
  2114. amdgpu_bo_evict_vram(adev);
  2115. amdgpu_fence_driver_suspend(adev);
  2116. r = amdgpu_suspend(adev);
  2117. /* evict remaining vram memory
  2118. * This second call to evict vram is to evict the gart page table
  2119. * using the CPU.
  2120. */
  2121. amdgpu_bo_evict_vram(adev);
  2122. if (adev->is_atom_fw)
  2123. amdgpu_atomfirmware_scratch_regs_save(adev);
  2124. else
  2125. amdgpu_atombios_scratch_regs_save(adev);
  2126. pci_save_state(dev->pdev);
  2127. if (suspend) {
  2128. /* Shut down the device */
  2129. pci_disable_device(dev->pdev);
  2130. pci_set_power_state(dev->pdev, PCI_D3hot);
  2131. } else {
  2132. r = amdgpu_asic_reset(adev);
  2133. if (r)
  2134. DRM_ERROR("amdgpu asic reset failed\n");
  2135. }
  2136. if (fbcon) {
  2137. console_lock();
  2138. amdgpu_fbdev_set_suspend(adev, 1);
  2139. console_unlock();
  2140. }
  2141. return 0;
  2142. }
  2143. /**
  2144. * amdgpu_device_resume - initiate device resume
  2145. *
  2146. * @pdev: drm dev pointer
  2147. *
  2148. * Bring the hw back to operating state (all asics).
  2149. * Returns 0 for success or an error on failure.
  2150. * Called at driver resume.
  2151. */
  2152. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  2153. {
  2154. struct drm_connector *connector;
  2155. struct amdgpu_device *adev = dev->dev_private;
  2156. struct drm_crtc *crtc;
  2157. int r = 0;
  2158. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2159. return 0;
  2160. if (fbcon)
  2161. console_lock();
  2162. if (resume) {
  2163. pci_set_power_state(dev->pdev, PCI_D0);
  2164. pci_restore_state(dev->pdev);
  2165. r = pci_enable_device(dev->pdev);
  2166. if (r)
  2167. goto unlock;
  2168. }
  2169. if (adev->is_atom_fw)
  2170. amdgpu_atomfirmware_scratch_regs_restore(adev);
  2171. else
  2172. amdgpu_atombios_scratch_regs_restore(adev);
  2173. /* post card */
  2174. if (amdgpu_need_post(adev)) {
  2175. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2176. if (r)
  2177. DRM_ERROR("amdgpu asic init failed\n");
  2178. }
  2179. r = amdgpu_resume(adev);
  2180. if (r) {
  2181. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  2182. goto unlock;
  2183. }
  2184. amdgpu_fence_driver_resume(adev);
  2185. if (resume) {
  2186. r = amdgpu_ib_ring_tests(adev);
  2187. if (r)
  2188. DRM_ERROR("ib ring test failed (%d).\n", r);
  2189. }
  2190. r = amdgpu_late_init(adev);
  2191. if (r)
  2192. goto unlock;
  2193. /* pin cursors */
  2194. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2195. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2196. if (amdgpu_crtc->cursor_bo) {
  2197. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2198. r = amdgpu_bo_reserve(aobj, true);
  2199. if (r == 0) {
  2200. r = amdgpu_bo_pin(aobj,
  2201. AMDGPU_GEM_DOMAIN_VRAM,
  2202. &amdgpu_crtc->cursor_addr);
  2203. if (r != 0)
  2204. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  2205. amdgpu_bo_unreserve(aobj);
  2206. }
  2207. }
  2208. }
  2209. /* blat the mode back in */
  2210. if (fbcon) {
  2211. drm_helper_resume_force_mode(dev);
  2212. /* turn on display hw */
  2213. drm_modeset_lock_all(dev);
  2214. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2215. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2216. }
  2217. drm_modeset_unlock_all(dev);
  2218. }
  2219. drm_kms_helper_poll_enable(dev);
  2220. /*
  2221. * Most of the connector probing functions try to acquire runtime pm
  2222. * refs to ensure that the GPU is powered on when connector polling is
  2223. * performed. Since we're calling this from a runtime PM callback,
  2224. * trying to acquire rpm refs will cause us to deadlock.
  2225. *
  2226. * Since we're guaranteed to be holding the rpm lock, it's safe to
  2227. * temporarily disable the rpm helpers so this doesn't deadlock us.
  2228. */
  2229. #ifdef CONFIG_PM
  2230. dev->dev->power.disable_depth++;
  2231. #endif
  2232. drm_helper_hpd_irq_event(dev);
  2233. #ifdef CONFIG_PM
  2234. dev->dev->power.disable_depth--;
  2235. #endif
  2236. if (fbcon)
  2237. amdgpu_fbdev_set_suspend(adev, 0);
  2238. unlock:
  2239. if (fbcon)
  2240. console_unlock();
  2241. return r;
  2242. }
  2243. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  2244. {
  2245. int i;
  2246. bool asic_hang = false;
  2247. for (i = 0; i < adev->num_ip_blocks; i++) {
  2248. if (!adev->ip_blocks[i].status.valid)
  2249. continue;
  2250. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  2251. adev->ip_blocks[i].status.hang =
  2252. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  2253. if (adev->ip_blocks[i].status.hang) {
  2254. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  2255. asic_hang = true;
  2256. }
  2257. }
  2258. return asic_hang;
  2259. }
  2260. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  2261. {
  2262. int i, r = 0;
  2263. for (i = 0; i < adev->num_ip_blocks; i++) {
  2264. if (!adev->ip_blocks[i].status.valid)
  2265. continue;
  2266. if (adev->ip_blocks[i].status.hang &&
  2267. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  2268. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  2269. if (r)
  2270. return r;
  2271. }
  2272. }
  2273. return 0;
  2274. }
  2275. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  2276. {
  2277. int i;
  2278. for (i = 0; i < adev->num_ip_blocks; i++) {
  2279. if (!adev->ip_blocks[i].status.valid)
  2280. continue;
  2281. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  2282. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  2283. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  2284. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
  2285. if (adev->ip_blocks[i].status.hang) {
  2286. DRM_INFO("Some block need full reset!\n");
  2287. return true;
  2288. }
  2289. }
  2290. }
  2291. return false;
  2292. }
  2293. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  2294. {
  2295. int i, r = 0;
  2296. for (i = 0; i < adev->num_ip_blocks; i++) {
  2297. if (!adev->ip_blocks[i].status.valid)
  2298. continue;
  2299. if (adev->ip_blocks[i].status.hang &&
  2300. adev->ip_blocks[i].version->funcs->soft_reset) {
  2301. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  2302. if (r)
  2303. return r;
  2304. }
  2305. }
  2306. return 0;
  2307. }
  2308. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  2309. {
  2310. int i, r = 0;
  2311. for (i = 0; i < adev->num_ip_blocks; i++) {
  2312. if (!adev->ip_blocks[i].status.valid)
  2313. continue;
  2314. if (adev->ip_blocks[i].status.hang &&
  2315. adev->ip_blocks[i].version->funcs->post_soft_reset)
  2316. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  2317. if (r)
  2318. return r;
  2319. }
  2320. return 0;
  2321. }
  2322. bool amdgpu_need_backup(struct amdgpu_device *adev)
  2323. {
  2324. if (adev->flags & AMD_IS_APU)
  2325. return false;
  2326. return amdgpu_lockup_timeout > 0 ? true : false;
  2327. }
  2328. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  2329. struct amdgpu_ring *ring,
  2330. struct amdgpu_bo *bo,
  2331. struct dma_fence **fence)
  2332. {
  2333. uint32_t domain;
  2334. int r;
  2335. if (!bo->shadow)
  2336. return 0;
  2337. r = amdgpu_bo_reserve(bo, true);
  2338. if (r)
  2339. return r;
  2340. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  2341. /* if bo has been evicted, then no need to recover */
  2342. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  2343. r = amdgpu_bo_validate(bo->shadow);
  2344. if (r) {
  2345. DRM_ERROR("bo validate failed!\n");
  2346. goto err;
  2347. }
  2348. r = amdgpu_ttm_bind(&bo->shadow->tbo, &bo->shadow->tbo.mem);
  2349. if (r) {
  2350. DRM_ERROR("%p bind failed\n", bo->shadow);
  2351. goto err;
  2352. }
  2353. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  2354. NULL, fence, true);
  2355. if (r) {
  2356. DRM_ERROR("recover page table failed!\n");
  2357. goto err;
  2358. }
  2359. }
  2360. err:
  2361. amdgpu_bo_unreserve(bo);
  2362. return r;
  2363. }
  2364. /**
  2365. * amdgpu_sriov_gpu_reset - reset the asic
  2366. *
  2367. * @adev: amdgpu device pointer
  2368. * @job: which job trigger hang
  2369. *
  2370. * Attempt the reset the GPU if it has hung (all asics).
  2371. * for SRIOV case.
  2372. * Returns 0 for success or an error on failure.
  2373. */
  2374. int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
  2375. {
  2376. int i, j, r = 0;
  2377. int resched;
  2378. struct amdgpu_bo *bo, *tmp;
  2379. struct amdgpu_ring *ring;
  2380. struct dma_fence *fence = NULL, *next = NULL;
  2381. mutex_lock(&adev->virt.lock_reset);
  2382. atomic_inc(&adev->gpu_reset_counter);
  2383. adev->gfx.in_reset = true;
  2384. /* block TTM */
  2385. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2386. /* we start from the ring trigger GPU hang */
  2387. j = job ? job->ring->idx : 0;
  2388. /* block scheduler */
  2389. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2390. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2391. if (!ring || !ring->sched.thread)
  2392. continue;
  2393. kthread_park(ring->sched.thread);
  2394. if (job && j != i)
  2395. continue;
  2396. /* here give the last chance to check if job removed from mirror-list
  2397. * since we already pay some time on kthread_park */
  2398. if (job && list_empty(&job->base.node)) {
  2399. kthread_unpark(ring->sched.thread);
  2400. goto give_up_reset;
  2401. }
  2402. if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
  2403. amd_sched_job_kickout(&job->base);
  2404. /* only do job_reset on the hang ring if @job not NULL */
  2405. amd_sched_hw_job_reset(&ring->sched);
  2406. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2407. amdgpu_fence_driver_force_completion_ring(ring);
  2408. }
  2409. /* request to take full control of GPU before re-initialization */
  2410. if (job)
  2411. amdgpu_virt_reset_gpu(adev);
  2412. else
  2413. amdgpu_virt_request_full_gpu(adev, true);
  2414. /* Resume IP prior to SMC */
  2415. amdgpu_sriov_reinit_early(adev);
  2416. /* we need recover gart prior to run SMC/CP/SDMA resume */
  2417. amdgpu_ttm_recover_gart(adev);
  2418. /* now we are okay to resume SMC/CP/SDMA */
  2419. amdgpu_sriov_reinit_late(adev);
  2420. amdgpu_irq_gpu_reset_resume_helper(adev);
  2421. if (amdgpu_ib_ring_tests(adev))
  2422. dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
  2423. /* release full control of GPU after ib test */
  2424. amdgpu_virt_release_full_gpu(adev, true);
  2425. DRM_INFO("recover vram bo from shadow\n");
  2426. ring = adev->mman.buffer_funcs_ring;
  2427. mutex_lock(&adev->shadow_list_lock);
  2428. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2429. next = NULL;
  2430. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2431. if (fence) {
  2432. r = dma_fence_wait(fence, false);
  2433. if (r) {
  2434. WARN(r, "recovery from shadow isn't completed\n");
  2435. break;
  2436. }
  2437. }
  2438. dma_fence_put(fence);
  2439. fence = next;
  2440. }
  2441. mutex_unlock(&adev->shadow_list_lock);
  2442. if (fence) {
  2443. r = dma_fence_wait(fence, false);
  2444. if (r)
  2445. WARN(r, "recovery from shadow isn't completed\n");
  2446. }
  2447. dma_fence_put(fence);
  2448. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2449. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2450. if (!ring || !ring->sched.thread)
  2451. continue;
  2452. if (job && j != i) {
  2453. kthread_unpark(ring->sched.thread);
  2454. continue;
  2455. }
  2456. amd_sched_job_recovery(&ring->sched);
  2457. kthread_unpark(ring->sched.thread);
  2458. }
  2459. drm_helper_resume_force_mode(adev->ddev);
  2460. give_up_reset:
  2461. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2462. if (r) {
  2463. /* bad news, how to tell it to userspace ? */
  2464. dev_info(adev->dev, "GPU reset failed\n");
  2465. } else {
  2466. dev_info(adev->dev, "GPU reset successed!\n");
  2467. }
  2468. adev->gfx.in_reset = false;
  2469. mutex_unlock(&adev->virt.lock_reset);
  2470. return r;
  2471. }
  2472. /**
  2473. * amdgpu_gpu_reset - reset the asic
  2474. *
  2475. * @adev: amdgpu device pointer
  2476. *
  2477. * Attempt the reset the GPU if it has hung (all asics).
  2478. * Returns 0 for success or an error on failure.
  2479. */
  2480. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  2481. {
  2482. int i, r;
  2483. int resched;
  2484. bool need_full_reset, vram_lost = false;
  2485. if (!amdgpu_check_soft_reset(adev)) {
  2486. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2487. return 0;
  2488. }
  2489. atomic_inc(&adev->gpu_reset_counter);
  2490. /* block TTM */
  2491. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2492. /* block scheduler */
  2493. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2494. struct amdgpu_ring *ring = adev->rings[i];
  2495. if (!ring || !ring->sched.thread)
  2496. continue;
  2497. kthread_park(ring->sched.thread);
  2498. amd_sched_hw_job_reset(&ring->sched);
  2499. }
  2500. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2501. amdgpu_fence_driver_force_completion(adev);
  2502. need_full_reset = amdgpu_need_full_reset(adev);
  2503. if (!need_full_reset) {
  2504. amdgpu_pre_soft_reset(adev);
  2505. r = amdgpu_soft_reset(adev);
  2506. amdgpu_post_soft_reset(adev);
  2507. if (r || amdgpu_check_soft_reset(adev)) {
  2508. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2509. need_full_reset = true;
  2510. }
  2511. }
  2512. if (need_full_reset) {
  2513. r = amdgpu_suspend(adev);
  2514. retry:
  2515. /* Disable fb access */
  2516. if (adev->mode_info.num_crtc) {
  2517. struct amdgpu_mode_mc_save save;
  2518. amdgpu_display_stop_mc_access(adev, &save);
  2519. amdgpu_wait_for_idle(adev, AMD_IP_BLOCK_TYPE_GMC);
  2520. }
  2521. if (adev->is_atom_fw)
  2522. amdgpu_atomfirmware_scratch_regs_save(adev);
  2523. else
  2524. amdgpu_atombios_scratch_regs_save(adev);
  2525. r = amdgpu_asic_reset(adev);
  2526. if (adev->is_atom_fw)
  2527. amdgpu_atomfirmware_scratch_regs_restore(adev);
  2528. else
  2529. amdgpu_atombios_scratch_regs_restore(adev);
  2530. /* post card */
  2531. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2532. if (!r) {
  2533. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2534. r = amdgpu_resume_phase1(adev);
  2535. if (r)
  2536. goto out;
  2537. vram_lost = amdgpu_check_vram_lost(adev);
  2538. if (vram_lost) {
  2539. DRM_ERROR("VRAM is lost!\n");
  2540. atomic_inc(&adev->vram_lost_counter);
  2541. }
  2542. r = amdgpu_ttm_recover_gart(adev);
  2543. if (r)
  2544. goto out;
  2545. r = amdgpu_resume_phase2(adev);
  2546. if (r)
  2547. goto out;
  2548. if (vram_lost)
  2549. amdgpu_fill_reset_magic(adev);
  2550. }
  2551. }
  2552. out:
  2553. if (!r) {
  2554. amdgpu_irq_gpu_reset_resume_helper(adev);
  2555. r = amdgpu_ib_ring_tests(adev);
  2556. if (r) {
  2557. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2558. r = amdgpu_suspend(adev);
  2559. need_full_reset = true;
  2560. goto retry;
  2561. }
  2562. /**
  2563. * recovery vm page tables, since we cannot depend on VRAM is
  2564. * consistent after gpu full reset.
  2565. */
  2566. if (need_full_reset && amdgpu_need_backup(adev)) {
  2567. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2568. struct amdgpu_bo *bo, *tmp;
  2569. struct dma_fence *fence = NULL, *next = NULL;
  2570. DRM_INFO("recover vram bo from shadow\n");
  2571. mutex_lock(&adev->shadow_list_lock);
  2572. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2573. next = NULL;
  2574. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2575. if (fence) {
  2576. r = dma_fence_wait(fence, false);
  2577. if (r) {
  2578. WARN(r, "recovery from shadow isn't completed\n");
  2579. break;
  2580. }
  2581. }
  2582. dma_fence_put(fence);
  2583. fence = next;
  2584. }
  2585. mutex_unlock(&adev->shadow_list_lock);
  2586. if (fence) {
  2587. r = dma_fence_wait(fence, false);
  2588. if (r)
  2589. WARN(r, "recovery from shadow isn't completed\n");
  2590. }
  2591. dma_fence_put(fence);
  2592. }
  2593. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2594. struct amdgpu_ring *ring = adev->rings[i];
  2595. if (!ring || !ring->sched.thread)
  2596. continue;
  2597. amd_sched_job_recovery(&ring->sched);
  2598. kthread_unpark(ring->sched.thread);
  2599. }
  2600. } else {
  2601. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2602. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2603. if (adev->rings[i] && adev->rings[i]->sched.thread) {
  2604. kthread_unpark(adev->rings[i]->sched.thread);
  2605. }
  2606. }
  2607. }
  2608. drm_helper_resume_force_mode(adev->ddev);
  2609. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2610. if (r)
  2611. /* bad news, how to tell it to userspace ? */
  2612. dev_info(adev->dev, "GPU reset failed\n");
  2613. else
  2614. dev_info(adev->dev, "GPU reset successed!\n");
  2615. return r;
  2616. }
  2617. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2618. {
  2619. u32 mask;
  2620. int ret;
  2621. if (amdgpu_pcie_gen_cap)
  2622. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2623. if (amdgpu_pcie_lane_cap)
  2624. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2625. /* covers APUs as well */
  2626. if (pci_is_root_bus(adev->pdev->bus)) {
  2627. if (adev->pm.pcie_gen_mask == 0)
  2628. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2629. if (adev->pm.pcie_mlw_mask == 0)
  2630. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2631. return;
  2632. }
  2633. if (adev->pm.pcie_gen_mask == 0) {
  2634. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2635. if (!ret) {
  2636. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2637. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2638. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2639. if (mask & DRM_PCIE_SPEED_25)
  2640. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2641. if (mask & DRM_PCIE_SPEED_50)
  2642. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2643. if (mask & DRM_PCIE_SPEED_80)
  2644. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2645. } else {
  2646. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2647. }
  2648. }
  2649. if (adev->pm.pcie_mlw_mask == 0) {
  2650. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2651. if (!ret) {
  2652. switch (mask) {
  2653. case 32:
  2654. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2655. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2656. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2657. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2658. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2659. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2660. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2661. break;
  2662. case 16:
  2663. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2664. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2665. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2666. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2667. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2668. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2669. break;
  2670. case 12:
  2671. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2672. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2673. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2674. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2675. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2676. break;
  2677. case 8:
  2678. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2679. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2680. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2681. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2682. break;
  2683. case 4:
  2684. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2685. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2686. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2687. break;
  2688. case 2:
  2689. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2690. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2691. break;
  2692. case 1:
  2693. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2694. break;
  2695. default:
  2696. break;
  2697. }
  2698. } else {
  2699. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2700. }
  2701. }
  2702. }
  2703. /*
  2704. * Debugfs
  2705. */
  2706. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2707. const struct drm_info_list *files,
  2708. unsigned nfiles)
  2709. {
  2710. unsigned i;
  2711. for (i = 0; i < adev->debugfs_count; i++) {
  2712. if (adev->debugfs[i].files == files) {
  2713. /* Already registered */
  2714. return 0;
  2715. }
  2716. }
  2717. i = adev->debugfs_count + 1;
  2718. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2719. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2720. DRM_ERROR("Report so we increase "
  2721. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2722. return -EINVAL;
  2723. }
  2724. adev->debugfs[adev->debugfs_count].files = files;
  2725. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2726. adev->debugfs_count = i;
  2727. #if defined(CONFIG_DEBUG_FS)
  2728. drm_debugfs_create_files(files, nfiles,
  2729. adev->ddev->primary->debugfs_root,
  2730. adev->ddev->primary);
  2731. #endif
  2732. return 0;
  2733. }
  2734. #if defined(CONFIG_DEBUG_FS)
  2735. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2736. size_t size, loff_t *pos)
  2737. {
  2738. struct amdgpu_device *adev = file_inode(f)->i_private;
  2739. ssize_t result = 0;
  2740. int r;
  2741. bool pm_pg_lock, use_bank;
  2742. unsigned instance_bank, sh_bank, se_bank;
  2743. if (size & 0x3 || *pos & 0x3)
  2744. return -EINVAL;
  2745. /* are we reading registers for which a PG lock is necessary? */
  2746. pm_pg_lock = (*pos >> 23) & 1;
  2747. if (*pos & (1ULL << 62)) {
  2748. se_bank = (*pos >> 24) & 0x3FF;
  2749. sh_bank = (*pos >> 34) & 0x3FF;
  2750. instance_bank = (*pos >> 44) & 0x3FF;
  2751. if (se_bank == 0x3FF)
  2752. se_bank = 0xFFFFFFFF;
  2753. if (sh_bank == 0x3FF)
  2754. sh_bank = 0xFFFFFFFF;
  2755. if (instance_bank == 0x3FF)
  2756. instance_bank = 0xFFFFFFFF;
  2757. use_bank = 1;
  2758. } else {
  2759. use_bank = 0;
  2760. }
  2761. *pos &= (1UL << 22) - 1;
  2762. if (use_bank) {
  2763. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2764. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2765. return -EINVAL;
  2766. mutex_lock(&adev->grbm_idx_mutex);
  2767. amdgpu_gfx_select_se_sh(adev, se_bank,
  2768. sh_bank, instance_bank);
  2769. }
  2770. if (pm_pg_lock)
  2771. mutex_lock(&adev->pm.mutex);
  2772. while (size) {
  2773. uint32_t value;
  2774. if (*pos > adev->rmmio_size)
  2775. goto end;
  2776. value = RREG32(*pos >> 2);
  2777. r = put_user(value, (uint32_t *)buf);
  2778. if (r) {
  2779. result = r;
  2780. goto end;
  2781. }
  2782. result += 4;
  2783. buf += 4;
  2784. *pos += 4;
  2785. size -= 4;
  2786. }
  2787. end:
  2788. if (use_bank) {
  2789. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2790. mutex_unlock(&adev->grbm_idx_mutex);
  2791. }
  2792. if (pm_pg_lock)
  2793. mutex_unlock(&adev->pm.mutex);
  2794. return result;
  2795. }
  2796. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2797. size_t size, loff_t *pos)
  2798. {
  2799. struct amdgpu_device *adev = file_inode(f)->i_private;
  2800. ssize_t result = 0;
  2801. int r;
  2802. bool pm_pg_lock, use_bank;
  2803. unsigned instance_bank, sh_bank, se_bank;
  2804. if (size & 0x3 || *pos & 0x3)
  2805. return -EINVAL;
  2806. /* are we reading registers for which a PG lock is necessary? */
  2807. pm_pg_lock = (*pos >> 23) & 1;
  2808. if (*pos & (1ULL << 62)) {
  2809. se_bank = (*pos >> 24) & 0x3FF;
  2810. sh_bank = (*pos >> 34) & 0x3FF;
  2811. instance_bank = (*pos >> 44) & 0x3FF;
  2812. if (se_bank == 0x3FF)
  2813. se_bank = 0xFFFFFFFF;
  2814. if (sh_bank == 0x3FF)
  2815. sh_bank = 0xFFFFFFFF;
  2816. if (instance_bank == 0x3FF)
  2817. instance_bank = 0xFFFFFFFF;
  2818. use_bank = 1;
  2819. } else {
  2820. use_bank = 0;
  2821. }
  2822. *pos &= (1UL << 22) - 1;
  2823. if (use_bank) {
  2824. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2825. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2826. return -EINVAL;
  2827. mutex_lock(&adev->grbm_idx_mutex);
  2828. amdgpu_gfx_select_se_sh(adev, se_bank,
  2829. sh_bank, instance_bank);
  2830. }
  2831. if (pm_pg_lock)
  2832. mutex_lock(&adev->pm.mutex);
  2833. while (size) {
  2834. uint32_t value;
  2835. if (*pos > adev->rmmio_size)
  2836. return result;
  2837. r = get_user(value, (uint32_t *)buf);
  2838. if (r)
  2839. return r;
  2840. WREG32(*pos >> 2, value);
  2841. result += 4;
  2842. buf += 4;
  2843. *pos += 4;
  2844. size -= 4;
  2845. }
  2846. if (use_bank) {
  2847. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2848. mutex_unlock(&adev->grbm_idx_mutex);
  2849. }
  2850. if (pm_pg_lock)
  2851. mutex_unlock(&adev->pm.mutex);
  2852. return result;
  2853. }
  2854. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2855. size_t size, loff_t *pos)
  2856. {
  2857. struct amdgpu_device *adev = file_inode(f)->i_private;
  2858. ssize_t result = 0;
  2859. int r;
  2860. if (size & 0x3 || *pos & 0x3)
  2861. return -EINVAL;
  2862. while (size) {
  2863. uint32_t value;
  2864. value = RREG32_PCIE(*pos >> 2);
  2865. r = put_user(value, (uint32_t *)buf);
  2866. if (r)
  2867. return r;
  2868. result += 4;
  2869. buf += 4;
  2870. *pos += 4;
  2871. size -= 4;
  2872. }
  2873. return result;
  2874. }
  2875. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2876. size_t size, loff_t *pos)
  2877. {
  2878. struct amdgpu_device *adev = file_inode(f)->i_private;
  2879. ssize_t result = 0;
  2880. int r;
  2881. if (size & 0x3 || *pos & 0x3)
  2882. return -EINVAL;
  2883. while (size) {
  2884. uint32_t value;
  2885. r = get_user(value, (uint32_t *)buf);
  2886. if (r)
  2887. return r;
  2888. WREG32_PCIE(*pos >> 2, value);
  2889. result += 4;
  2890. buf += 4;
  2891. *pos += 4;
  2892. size -= 4;
  2893. }
  2894. return result;
  2895. }
  2896. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2897. size_t size, loff_t *pos)
  2898. {
  2899. struct amdgpu_device *adev = file_inode(f)->i_private;
  2900. ssize_t result = 0;
  2901. int r;
  2902. if (size & 0x3 || *pos & 0x3)
  2903. return -EINVAL;
  2904. while (size) {
  2905. uint32_t value;
  2906. value = RREG32_DIDT(*pos >> 2);
  2907. r = put_user(value, (uint32_t *)buf);
  2908. if (r)
  2909. return r;
  2910. result += 4;
  2911. buf += 4;
  2912. *pos += 4;
  2913. size -= 4;
  2914. }
  2915. return result;
  2916. }
  2917. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2918. size_t size, loff_t *pos)
  2919. {
  2920. struct amdgpu_device *adev = file_inode(f)->i_private;
  2921. ssize_t result = 0;
  2922. int r;
  2923. if (size & 0x3 || *pos & 0x3)
  2924. return -EINVAL;
  2925. while (size) {
  2926. uint32_t value;
  2927. r = get_user(value, (uint32_t *)buf);
  2928. if (r)
  2929. return r;
  2930. WREG32_DIDT(*pos >> 2, value);
  2931. result += 4;
  2932. buf += 4;
  2933. *pos += 4;
  2934. size -= 4;
  2935. }
  2936. return result;
  2937. }
  2938. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2939. size_t size, loff_t *pos)
  2940. {
  2941. struct amdgpu_device *adev = file_inode(f)->i_private;
  2942. ssize_t result = 0;
  2943. int r;
  2944. if (size & 0x3 || *pos & 0x3)
  2945. return -EINVAL;
  2946. while (size) {
  2947. uint32_t value;
  2948. value = RREG32_SMC(*pos);
  2949. r = put_user(value, (uint32_t *)buf);
  2950. if (r)
  2951. return r;
  2952. result += 4;
  2953. buf += 4;
  2954. *pos += 4;
  2955. size -= 4;
  2956. }
  2957. return result;
  2958. }
  2959. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  2960. size_t size, loff_t *pos)
  2961. {
  2962. struct amdgpu_device *adev = file_inode(f)->i_private;
  2963. ssize_t result = 0;
  2964. int r;
  2965. if (size & 0x3 || *pos & 0x3)
  2966. return -EINVAL;
  2967. while (size) {
  2968. uint32_t value;
  2969. r = get_user(value, (uint32_t *)buf);
  2970. if (r)
  2971. return r;
  2972. WREG32_SMC(*pos, value);
  2973. result += 4;
  2974. buf += 4;
  2975. *pos += 4;
  2976. size -= 4;
  2977. }
  2978. return result;
  2979. }
  2980. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  2981. size_t size, loff_t *pos)
  2982. {
  2983. struct amdgpu_device *adev = file_inode(f)->i_private;
  2984. ssize_t result = 0;
  2985. int r;
  2986. uint32_t *config, no_regs = 0;
  2987. if (size & 0x3 || *pos & 0x3)
  2988. return -EINVAL;
  2989. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  2990. if (!config)
  2991. return -ENOMEM;
  2992. /* version, increment each time something is added */
  2993. config[no_regs++] = 3;
  2994. config[no_regs++] = adev->gfx.config.max_shader_engines;
  2995. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  2996. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  2997. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  2998. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  2999. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  3000. config[no_regs++] = adev->gfx.config.max_gprs;
  3001. config[no_regs++] = adev->gfx.config.max_gs_threads;
  3002. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  3003. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  3004. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  3005. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  3006. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  3007. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  3008. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  3009. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  3010. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  3011. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  3012. config[no_regs++] = adev->gfx.config.num_gpus;
  3013. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  3014. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  3015. config[no_regs++] = adev->gfx.config.gb_addr_config;
  3016. config[no_regs++] = adev->gfx.config.num_rbs;
  3017. /* rev==1 */
  3018. config[no_regs++] = adev->rev_id;
  3019. config[no_regs++] = adev->pg_flags;
  3020. config[no_regs++] = adev->cg_flags;
  3021. /* rev==2 */
  3022. config[no_regs++] = adev->family;
  3023. config[no_regs++] = adev->external_rev_id;
  3024. /* rev==3 */
  3025. config[no_regs++] = adev->pdev->device;
  3026. config[no_regs++] = adev->pdev->revision;
  3027. config[no_regs++] = adev->pdev->subsystem_device;
  3028. config[no_regs++] = adev->pdev->subsystem_vendor;
  3029. while (size && (*pos < no_regs * 4)) {
  3030. uint32_t value;
  3031. value = config[*pos >> 2];
  3032. r = put_user(value, (uint32_t *)buf);
  3033. if (r) {
  3034. kfree(config);
  3035. return r;
  3036. }
  3037. result += 4;
  3038. buf += 4;
  3039. *pos += 4;
  3040. size -= 4;
  3041. }
  3042. kfree(config);
  3043. return result;
  3044. }
  3045. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  3046. size_t size, loff_t *pos)
  3047. {
  3048. struct amdgpu_device *adev = file_inode(f)->i_private;
  3049. int idx, x, outsize, r, valuesize;
  3050. uint32_t values[16];
  3051. if (size & 3 || *pos & 0x3)
  3052. return -EINVAL;
  3053. if (amdgpu_dpm == 0)
  3054. return -EINVAL;
  3055. /* convert offset to sensor number */
  3056. idx = *pos >> 2;
  3057. valuesize = sizeof(values);
  3058. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  3059. r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &values[0], &valuesize);
  3060. else if (adev->pm.funcs && adev->pm.funcs->read_sensor)
  3061. r = adev->pm.funcs->read_sensor(adev, idx, &values[0],
  3062. &valuesize);
  3063. else
  3064. return -EINVAL;
  3065. if (size > valuesize)
  3066. return -EINVAL;
  3067. outsize = 0;
  3068. x = 0;
  3069. if (!r) {
  3070. while (size) {
  3071. r = put_user(values[x++], (int32_t *)buf);
  3072. buf += 4;
  3073. size -= 4;
  3074. outsize += 4;
  3075. }
  3076. }
  3077. return !r ? outsize : r;
  3078. }
  3079. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  3080. size_t size, loff_t *pos)
  3081. {
  3082. struct amdgpu_device *adev = f->f_inode->i_private;
  3083. int r, x;
  3084. ssize_t result=0;
  3085. uint32_t offset, se, sh, cu, wave, simd, data[32];
  3086. if (size & 3 || *pos & 3)
  3087. return -EINVAL;
  3088. /* decode offset */
  3089. offset = (*pos & 0x7F);
  3090. se = ((*pos >> 7) & 0xFF);
  3091. sh = ((*pos >> 15) & 0xFF);
  3092. cu = ((*pos >> 23) & 0xFF);
  3093. wave = ((*pos >> 31) & 0xFF);
  3094. simd = ((*pos >> 37) & 0xFF);
  3095. /* switch to the specific se/sh/cu */
  3096. mutex_lock(&adev->grbm_idx_mutex);
  3097. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3098. x = 0;
  3099. if (adev->gfx.funcs->read_wave_data)
  3100. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  3101. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3102. mutex_unlock(&adev->grbm_idx_mutex);
  3103. if (!x)
  3104. return -EINVAL;
  3105. while (size && (offset < x * 4)) {
  3106. uint32_t value;
  3107. value = data[offset >> 2];
  3108. r = put_user(value, (uint32_t *)buf);
  3109. if (r)
  3110. return r;
  3111. result += 4;
  3112. buf += 4;
  3113. offset += 4;
  3114. size -= 4;
  3115. }
  3116. return result;
  3117. }
  3118. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  3119. size_t size, loff_t *pos)
  3120. {
  3121. struct amdgpu_device *adev = f->f_inode->i_private;
  3122. int r;
  3123. ssize_t result = 0;
  3124. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  3125. if (size & 3 || *pos & 3)
  3126. return -EINVAL;
  3127. /* decode offset */
  3128. offset = (*pos & 0xFFF); /* in dwords */
  3129. se = ((*pos >> 12) & 0xFF);
  3130. sh = ((*pos >> 20) & 0xFF);
  3131. cu = ((*pos >> 28) & 0xFF);
  3132. wave = ((*pos >> 36) & 0xFF);
  3133. simd = ((*pos >> 44) & 0xFF);
  3134. thread = ((*pos >> 52) & 0xFF);
  3135. bank = ((*pos >> 60) & 1);
  3136. data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
  3137. if (!data)
  3138. return -ENOMEM;
  3139. /* switch to the specific se/sh/cu */
  3140. mutex_lock(&adev->grbm_idx_mutex);
  3141. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3142. if (bank == 0) {
  3143. if (adev->gfx.funcs->read_wave_vgprs)
  3144. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  3145. } else {
  3146. if (adev->gfx.funcs->read_wave_sgprs)
  3147. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  3148. }
  3149. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3150. mutex_unlock(&adev->grbm_idx_mutex);
  3151. while (size) {
  3152. uint32_t value;
  3153. value = data[offset++];
  3154. r = put_user(value, (uint32_t *)buf);
  3155. if (r) {
  3156. result = r;
  3157. goto err;
  3158. }
  3159. result += 4;
  3160. buf += 4;
  3161. size -= 4;
  3162. }
  3163. err:
  3164. kfree(data);
  3165. return result;
  3166. }
  3167. static const struct file_operations amdgpu_debugfs_regs_fops = {
  3168. .owner = THIS_MODULE,
  3169. .read = amdgpu_debugfs_regs_read,
  3170. .write = amdgpu_debugfs_regs_write,
  3171. .llseek = default_llseek
  3172. };
  3173. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  3174. .owner = THIS_MODULE,
  3175. .read = amdgpu_debugfs_regs_didt_read,
  3176. .write = amdgpu_debugfs_regs_didt_write,
  3177. .llseek = default_llseek
  3178. };
  3179. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  3180. .owner = THIS_MODULE,
  3181. .read = amdgpu_debugfs_regs_pcie_read,
  3182. .write = amdgpu_debugfs_regs_pcie_write,
  3183. .llseek = default_llseek
  3184. };
  3185. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  3186. .owner = THIS_MODULE,
  3187. .read = amdgpu_debugfs_regs_smc_read,
  3188. .write = amdgpu_debugfs_regs_smc_write,
  3189. .llseek = default_llseek
  3190. };
  3191. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  3192. .owner = THIS_MODULE,
  3193. .read = amdgpu_debugfs_gca_config_read,
  3194. .llseek = default_llseek
  3195. };
  3196. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  3197. .owner = THIS_MODULE,
  3198. .read = amdgpu_debugfs_sensor_read,
  3199. .llseek = default_llseek
  3200. };
  3201. static const struct file_operations amdgpu_debugfs_wave_fops = {
  3202. .owner = THIS_MODULE,
  3203. .read = amdgpu_debugfs_wave_read,
  3204. .llseek = default_llseek
  3205. };
  3206. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  3207. .owner = THIS_MODULE,
  3208. .read = amdgpu_debugfs_gpr_read,
  3209. .llseek = default_llseek
  3210. };
  3211. static const struct file_operations *debugfs_regs[] = {
  3212. &amdgpu_debugfs_regs_fops,
  3213. &amdgpu_debugfs_regs_didt_fops,
  3214. &amdgpu_debugfs_regs_pcie_fops,
  3215. &amdgpu_debugfs_regs_smc_fops,
  3216. &amdgpu_debugfs_gca_config_fops,
  3217. &amdgpu_debugfs_sensors_fops,
  3218. &amdgpu_debugfs_wave_fops,
  3219. &amdgpu_debugfs_gpr_fops,
  3220. };
  3221. static const char *debugfs_regs_names[] = {
  3222. "amdgpu_regs",
  3223. "amdgpu_regs_didt",
  3224. "amdgpu_regs_pcie",
  3225. "amdgpu_regs_smc",
  3226. "amdgpu_gca_config",
  3227. "amdgpu_sensors",
  3228. "amdgpu_wave",
  3229. "amdgpu_gpr",
  3230. };
  3231. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3232. {
  3233. struct drm_minor *minor = adev->ddev->primary;
  3234. struct dentry *ent, *root = minor->debugfs_root;
  3235. unsigned i, j;
  3236. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3237. ent = debugfs_create_file(debugfs_regs_names[i],
  3238. S_IFREG | S_IRUGO, root,
  3239. adev, debugfs_regs[i]);
  3240. if (IS_ERR(ent)) {
  3241. for (j = 0; j < i; j++) {
  3242. debugfs_remove(adev->debugfs_regs[i]);
  3243. adev->debugfs_regs[i] = NULL;
  3244. }
  3245. return PTR_ERR(ent);
  3246. }
  3247. if (!i)
  3248. i_size_write(ent->d_inode, adev->rmmio_size);
  3249. adev->debugfs_regs[i] = ent;
  3250. }
  3251. return 0;
  3252. }
  3253. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  3254. {
  3255. unsigned i;
  3256. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3257. if (adev->debugfs_regs[i]) {
  3258. debugfs_remove(adev->debugfs_regs[i]);
  3259. adev->debugfs_regs[i] = NULL;
  3260. }
  3261. }
  3262. }
  3263. static int amdgpu_debugfs_test_ib(struct seq_file *m, void *data)
  3264. {
  3265. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3266. struct drm_device *dev = node->minor->dev;
  3267. struct amdgpu_device *adev = dev->dev_private;
  3268. int r = 0, i;
  3269. /* hold on the scheduler */
  3270. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3271. struct amdgpu_ring *ring = adev->rings[i];
  3272. if (!ring || !ring->sched.thread)
  3273. continue;
  3274. kthread_park(ring->sched.thread);
  3275. }
  3276. seq_printf(m, "run ib test:\n");
  3277. r = amdgpu_ib_ring_tests(adev);
  3278. if (r)
  3279. seq_printf(m, "ib ring tests failed (%d).\n", r);
  3280. else
  3281. seq_printf(m, "ib ring tests passed.\n");
  3282. /* go on the scheduler */
  3283. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3284. struct amdgpu_ring *ring = adev->rings[i];
  3285. if (!ring || !ring->sched.thread)
  3286. continue;
  3287. kthread_unpark(ring->sched.thread);
  3288. }
  3289. return 0;
  3290. }
  3291. static const struct drm_info_list amdgpu_debugfs_test_ib_ring_list[] = {
  3292. {"amdgpu_test_ib", &amdgpu_debugfs_test_ib}
  3293. };
  3294. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3295. {
  3296. return amdgpu_debugfs_add_files(adev,
  3297. amdgpu_debugfs_test_ib_ring_list, 1);
  3298. }
  3299. int amdgpu_debugfs_init(struct drm_minor *minor)
  3300. {
  3301. return 0;
  3302. }
  3303. #else
  3304. static int amdgpu_debugfs_test_ib_init(struct amdgpu_device *adev)
  3305. {
  3306. return 0;
  3307. }
  3308. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3309. {
  3310. return 0;
  3311. }
  3312. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  3313. #endif