mpi2.h 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238
  1. /*
  2. * Copyright 2000-2015 Avago Technologies. All rights reserved.
  3. *
  4. *
  5. * Name: mpi2.h
  6. * Title: MPI Message independent structures and definitions
  7. * including System Interface Register Set and
  8. * scatter/gather formats.
  9. * Creation Date: June 21, 2006
  10. *
  11. * mpi2.h Version: 02.00.37
  12. *
  13. * NOTE: Names (typedefs, defines, etc.) beginning with an MPI25 or Mpi25
  14. * prefix are for use only on MPI v2.5 products, and must not be used
  15. * with MPI v2.0 products. Unless otherwise noted, names beginning with
  16. * MPI2 or Mpi2 are for use with both MPI v2.0 and MPI v2.5 products.
  17. *
  18. * Version History
  19. * ---------------
  20. *
  21. * Date Version Description
  22. * -------- -------- ------------------------------------------------------
  23. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  24. * 06-04-07 02.00.01 Bumped MPI2_HEADER_VERSION_UNIT.
  25. * 06-26-07 02.00.02 Bumped MPI2_HEADER_VERSION_UNIT.
  26. * 08-31-07 02.00.03 Bumped MPI2_HEADER_VERSION_UNIT.
  27. * Moved ReplyPostHostIndex register to offset 0x6C of the
  28. * MPI2_SYSTEM_INTERFACE_REGS and modified the define for
  29. * MPI2_REPLY_POST_HOST_INDEX_OFFSET.
  30. * Added union of request descriptors.
  31. * Added union of reply descriptors.
  32. * 10-31-07 02.00.04 Bumped MPI2_HEADER_VERSION_UNIT.
  33. * Added define for MPI2_VERSION_02_00.
  34. * Fixed the size of the FunctionDependent5 field in the
  35. * MPI2_DEFAULT_REPLY structure.
  36. * 12-18-07 02.00.05 Bumped MPI2_HEADER_VERSION_UNIT.
  37. * Removed the MPI-defined Fault Codes and extended the
  38. * product specific codes up to 0xEFFF.
  39. * Added a sixth key value for the WriteSequence register
  40. * and changed the flush value to 0x0.
  41. * Added message function codes for Diagnostic Buffer Post
  42. * and Diagnsotic Release.
  43. * New IOCStatus define: MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED
  44. * Moved MPI2_VERSION_UNION from mpi2_ioc.h.
  45. * 02-29-08 02.00.06 Bumped MPI2_HEADER_VERSION_UNIT.
  46. * 03-03-08 02.00.07 Bumped MPI2_HEADER_VERSION_UNIT.
  47. * 05-21-08 02.00.08 Bumped MPI2_HEADER_VERSION_UNIT.
  48. * Added #defines for marking a reply descriptor as unused.
  49. * 06-27-08 02.00.09 Bumped MPI2_HEADER_VERSION_UNIT.
  50. * 10-02-08 02.00.10 Bumped MPI2_HEADER_VERSION_UNIT.
  51. * Moved LUN field defines from mpi2_init.h.
  52. * 01-19-09 02.00.11 Bumped MPI2_HEADER_VERSION_UNIT.
  53. * 05-06-09 02.00.12 Bumped MPI2_HEADER_VERSION_UNIT.
  54. * In all request and reply descriptors, replaced VF_ID
  55. * field with MSIxIndex field.
  56. * Removed DevHandle field from
  57. * MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR and made those
  58. * bytes reserved.
  59. * Added RAID Accelerator functionality.
  60. * 07-30-09 02.00.13 Bumped MPI2_HEADER_VERSION_UNIT.
  61. * 10-28-09 02.00.14 Bumped MPI2_HEADER_VERSION_UNIT.
  62. * Added MSI-x index mask and shift for Reply Post Host
  63. * Index register.
  64. * Added function code for Host Based Discovery Action.
  65. * 02-10-10 02.00.15 Bumped MPI2_HEADER_VERSION_UNIT.
  66. * Added define for MPI2_FUNCTION_PWR_MGMT_CONTROL.
  67. * Added defines for product-specific range of message
  68. * function codes, 0xF0 to 0xFF.
  69. * 05-12-10 02.00.16 Bumped MPI2_HEADER_VERSION_UNIT.
  70. * Added alternative defines for the SGE Direction bit.
  71. * 08-11-10 02.00.17 Bumped MPI2_HEADER_VERSION_UNIT.
  72. * 11-10-10 02.00.18 Bumped MPI2_HEADER_VERSION_UNIT.
  73. * Added MPI2_IEEE_SGE_FLAGS_SYSTEMPLBCPI_ADDR define.
  74. * 02-23-11 02.00.19 Bumped MPI2_HEADER_VERSION_UNIT.
  75. * Added MPI2_FUNCTION_SEND_HOST_MESSAGE.
  76. * 03-09-11 02.00.20 Bumped MPI2_HEADER_VERSION_UNIT.
  77. * 05-25-11 02.00.21 Bumped MPI2_HEADER_VERSION_UNIT.
  78. * 08-24-11 02.00.22 Bumped MPI2_HEADER_VERSION_UNIT.
  79. * 11-18-11 02.00.23 Bumped MPI2_HEADER_VERSION_UNIT.
  80. * Incorporating additions for MPI v2.5.
  81. * 02-06-12 02.00.24 Bumped MPI2_HEADER_VERSION_UNIT.
  82. * 03-29-12 02.00.25 Bumped MPI2_HEADER_VERSION_UNIT.
  83. * Added Hard Reset delay timings.
  84. * 07-10-12 02.00.26 Bumped MPI2_HEADER_VERSION_UNIT.
  85. * 07-26-12 02.00.27 Bumped MPI2_HEADER_VERSION_UNIT.
  86. * 11-27-12 02.00.28 Bumped MPI2_HEADER_VERSION_UNIT.
  87. * 12-20-12 02.00.29 Bumped MPI2_HEADER_VERSION_UNIT.
  88. * Added MPI25_SUP_REPLY_POST_HOST_INDEX_OFFSET.
  89. * 04-09-13 02.00.30 Bumped MPI2_HEADER_VERSION_UNIT.
  90. * 04-17-13 02.00.31 Bumped MPI2_HEADER_VERSION_UNIT.
  91. * 08-19-13 02.00.32 Bumped MPI2_HEADER_VERSION_UNIT.
  92. * 12-05-13 02.00.33 Bumped MPI2_HEADER_VERSION_UNIT.
  93. * 01-08-14 02.00.34 Bumped MPI2_HEADER_VERSION_UNIT
  94. * 06-13-14 02.00.35 Bumped MPI2_HEADER_VERSION_UNIT.
  95. * 11-18-14 02.00.36 Updated copyright information.
  96. * Bumped MPI2_HEADER_VERSION_UNIT.
  97. * 03-xx-15 02.00.37 Bumped MPI2_HEADER_VERSION_UNIT.
  98. * Added Scratchpad registers to
  99. * MPI2_SYSTEM_INTERFACE_REGS.
  100. * Added MPI2_DIAG_SBR_RELOAD.
  101. * --------------------------------------------------------------------------
  102. */
  103. #ifndef MPI2_H
  104. #define MPI2_H
  105. /*****************************************************************************
  106. *
  107. * MPI Version Definitions
  108. *
  109. *****************************************************************************/
  110. #define MPI2_VERSION_MAJOR_MASK (0xFF00)
  111. #define MPI2_VERSION_MAJOR_SHIFT (8)
  112. #define MPI2_VERSION_MINOR_MASK (0x00FF)
  113. #define MPI2_VERSION_MINOR_SHIFT (0)
  114. /*major version for all MPI v2.x */
  115. #define MPI2_VERSION_MAJOR (0x02)
  116. /*minor version for MPI v2.0 compatible products */
  117. #define MPI2_VERSION_MINOR (0x00)
  118. #define MPI2_VERSION ((MPI2_VERSION_MAJOR << MPI2_VERSION_MAJOR_SHIFT) | \
  119. MPI2_VERSION_MINOR)
  120. #define MPI2_VERSION_02_00 (0x0200)
  121. /*minor version for MPI v2.5 compatible products */
  122. #define MPI25_VERSION_MINOR (0x05)
  123. #define MPI25_VERSION ((MPI2_VERSION_MAJOR << MPI2_VERSION_MAJOR_SHIFT) | \
  124. MPI25_VERSION_MINOR)
  125. #define MPI2_VERSION_02_05 (0x0205)
  126. /*minor version for MPI v2.6 compatible products */
  127. #define MPI26_VERSION_MINOR (0x06)
  128. #define MPI26_VERSION ((MPI2_VERSION_MAJOR << MPI2_VERSION_MAJOR_SHIFT) | \
  129. MPI26_VERSION_MINOR)
  130. #define MPI2_VERSION_02_06 (0x0206)
  131. /*Unit and Dev versioning for this MPI header set */
  132. #define MPI2_HEADER_VERSION_UNIT (0x23)
  133. #define MPI2_HEADER_VERSION_DEV (0x00)
  134. #define MPI2_HEADER_VERSION_UNIT_MASK (0xFF00)
  135. #define MPI2_HEADER_VERSION_UNIT_SHIFT (8)
  136. #define MPI2_HEADER_VERSION_DEV_MASK (0x00FF)
  137. #define MPI2_HEADER_VERSION_DEV_SHIFT (0)
  138. #define MPI2_HEADER_VERSION ((MPI2_HEADER_VERSION_UNIT << 8) | \
  139. MPI2_HEADER_VERSION_DEV)
  140. /*****************************************************************************
  141. *
  142. * IOC State Definitions
  143. *
  144. *****************************************************************************/
  145. #define MPI2_IOC_STATE_RESET (0x00000000)
  146. #define MPI2_IOC_STATE_READY (0x10000000)
  147. #define MPI2_IOC_STATE_OPERATIONAL (0x20000000)
  148. #define MPI2_IOC_STATE_FAULT (0x40000000)
  149. #define MPI2_IOC_STATE_MASK (0xF0000000)
  150. #define MPI2_IOC_STATE_SHIFT (28)
  151. /*Fault state range for prodcut specific codes */
  152. #define MPI2_FAULT_PRODUCT_SPECIFIC_MIN (0x0000)
  153. #define MPI2_FAULT_PRODUCT_SPECIFIC_MAX (0xEFFF)
  154. /*****************************************************************************
  155. *
  156. * System Interface Register Definitions
  157. *
  158. *****************************************************************************/
  159. typedef volatile struct _MPI2_SYSTEM_INTERFACE_REGS {
  160. U32 Doorbell; /*0x00 */
  161. U32 WriteSequence; /*0x04 */
  162. U32 HostDiagnostic; /*0x08 */
  163. U32 Reserved1; /*0x0C */
  164. U32 DiagRWData; /*0x10 */
  165. U32 DiagRWAddressLow; /*0x14 */
  166. U32 DiagRWAddressHigh; /*0x18 */
  167. U32 Reserved2[5]; /*0x1C */
  168. U32 HostInterruptStatus; /*0x30 */
  169. U32 HostInterruptMask; /*0x34 */
  170. U32 DCRData; /*0x38 */
  171. U32 DCRAddress; /*0x3C */
  172. U32 Reserved3[2]; /*0x40 */
  173. U32 ReplyFreeHostIndex; /*0x48 */
  174. U32 Reserved4[8]; /*0x4C */
  175. U32 ReplyPostHostIndex; /*0x6C */
  176. U32 Reserved5; /*0x70 */
  177. U32 HCBSize; /*0x74 */
  178. U32 HCBAddressLow; /*0x78 */
  179. U32 HCBAddressHigh; /*0x7C */
  180. U32 Reserved6[12]; /*0x80 */
  181. U32 Scratchpad[4]; /*0xB0 */
  182. U32 RequestDescriptorPostLow; /*0xC0 */
  183. U32 RequestDescriptorPostHigh; /*0xC4 */
  184. U32 AtomicRequestDescriptorPost;/*0xC8 */
  185. U32 Reserved7[13]; /*0xCC */
  186. } MPI2_SYSTEM_INTERFACE_REGS,
  187. *PTR_MPI2_SYSTEM_INTERFACE_REGS,
  188. Mpi2SystemInterfaceRegs_t,
  189. *pMpi2SystemInterfaceRegs_t;
  190. /*
  191. *Defines for working with the Doorbell register.
  192. */
  193. #define MPI2_DOORBELL_OFFSET (0x00000000)
  194. /*IOC --> System values */
  195. #define MPI2_DOORBELL_USED (0x08000000)
  196. #define MPI2_DOORBELL_WHO_INIT_MASK (0x07000000)
  197. #define MPI2_DOORBELL_WHO_INIT_SHIFT (24)
  198. #define MPI2_DOORBELL_FAULT_CODE_MASK (0x0000FFFF)
  199. #define MPI2_DOORBELL_DATA_MASK (0x0000FFFF)
  200. /*System --> IOC values */
  201. #define MPI2_DOORBELL_FUNCTION_MASK (0xFF000000)
  202. #define MPI2_DOORBELL_FUNCTION_SHIFT (24)
  203. #define MPI2_DOORBELL_ADD_DWORDS_MASK (0x00FF0000)
  204. #define MPI2_DOORBELL_ADD_DWORDS_SHIFT (16)
  205. /*
  206. *Defines for the WriteSequence register
  207. */
  208. #define MPI2_WRITE_SEQUENCE_OFFSET (0x00000004)
  209. #define MPI2_WRSEQ_KEY_VALUE_MASK (0x0000000F)
  210. #define MPI2_WRSEQ_FLUSH_KEY_VALUE (0x0)
  211. #define MPI2_WRSEQ_1ST_KEY_VALUE (0xF)
  212. #define MPI2_WRSEQ_2ND_KEY_VALUE (0x4)
  213. #define MPI2_WRSEQ_3RD_KEY_VALUE (0xB)
  214. #define MPI2_WRSEQ_4TH_KEY_VALUE (0x2)
  215. #define MPI2_WRSEQ_5TH_KEY_VALUE (0x7)
  216. #define MPI2_WRSEQ_6TH_KEY_VALUE (0xD)
  217. /*
  218. *Defines for the HostDiagnostic register
  219. */
  220. #define MPI2_HOST_DIAGNOSTIC_OFFSET (0x00000008)
  221. #define MPI2_DIAG_SBR_RELOAD (0x00002000)
  222. #define MPI2_DIAG_BOOT_DEVICE_SELECT_MASK (0x00001800)
  223. #define MPI2_DIAG_BOOT_DEVICE_SELECT_DEFAULT (0x00000000)
  224. #define MPI2_DIAG_BOOT_DEVICE_SELECT_HCDW (0x00000800)
  225. #define MPI2_DIAG_CLEAR_FLASH_BAD_SIG (0x00000400)
  226. #define MPI2_DIAG_FORCE_HCB_ON_RESET (0x00000200)
  227. #define MPI2_DIAG_HCB_MODE (0x00000100)
  228. #define MPI2_DIAG_DIAG_WRITE_ENABLE (0x00000080)
  229. #define MPI2_DIAG_FLASH_BAD_SIG (0x00000040)
  230. #define MPI2_DIAG_RESET_HISTORY (0x00000020)
  231. #define MPI2_DIAG_DIAG_RW_ENABLE (0x00000010)
  232. #define MPI2_DIAG_RESET_ADAPTER (0x00000004)
  233. #define MPI2_DIAG_HOLD_IOC_RESET (0x00000002)
  234. /*
  235. *Offsets for DiagRWData and address
  236. */
  237. #define MPI2_DIAG_RW_DATA_OFFSET (0x00000010)
  238. #define MPI2_DIAG_RW_ADDRESS_LOW_OFFSET (0x00000014)
  239. #define MPI2_DIAG_RW_ADDRESS_HIGH_OFFSET (0x00000018)
  240. /*
  241. *Defines for the HostInterruptStatus register
  242. */
  243. #define MPI2_HOST_INTERRUPT_STATUS_OFFSET (0x00000030)
  244. #define MPI2_HIS_SYS2IOC_DB_STATUS (0x80000000)
  245. #define MPI2_HIS_IOP_DOORBELL_STATUS MPI2_HIS_SYS2IOC_DB_STATUS
  246. #define MPI2_HIS_RESET_IRQ_STATUS (0x40000000)
  247. #define MPI2_HIS_REPLY_DESCRIPTOR_INTERRUPT (0x00000008)
  248. #define MPI2_HIS_IOC2SYS_DB_STATUS (0x00000001)
  249. #define MPI2_HIS_DOORBELL_INTERRUPT MPI2_HIS_IOC2SYS_DB_STATUS
  250. /*
  251. *Defines for the HostInterruptMask register
  252. */
  253. #define MPI2_HOST_INTERRUPT_MASK_OFFSET (0x00000034)
  254. #define MPI2_HIM_RESET_IRQ_MASK (0x40000000)
  255. #define MPI2_HIM_REPLY_INT_MASK (0x00000008)
  256. #define MPI2_HIM_RIM MPI2_HIM_REPLY_INT_MASK
  257. #define MPI2_HIM_IOC2SYS_DB_MASK (0x00000001)
  258. #define MPI2_HIM_DIM MPI2_HIM_IOC2SYS_DB_MASK
  259. /*
  260. *Offsets for DCRData and address
  261. */
  262. #define MPI2_DCR_DATA_OFFSET (0x00000038)
  263. #define MPI2_DCR_ADDRESS_OFFSET (0x0000003C)
  264. /*
  265. *Offset for the Reply Free Queue
  266. */
  267. #define MPI2_REPLY_FREE_HOST_INDEX_OFFSET (0x00000048)
  268. /*
  269. *Defines for the Reply Descriptor Post Queue
  270. */
  271. #define MPI2_REPLY_POST_HOST_INDEX_OFFSET (0x0000006C)
  272. #define MPI2_REPLY_POST_HOST_INDEX_MASK (0x00FFFFFF)
  273. #define MPI2_RPHI_MSIX_INDEX_MASK (0xFF000000)
  274. #define MPI2_RPHI_MSIX_INDEX_SHIFT (24)
  275. #define MPI25_SUP_REPLY_POST_HOST_INDEX_OFFSET (0x0000030C) /*MPI v2.5 only*/
  276. /*
  277. *Defines for the HCBSize and address
  278. */
  279. #define MPI2_HCB_SIZE_OFFSET (0x00000074)
  280. #define MPI2_HCB_SIZE_SIZE_MASK (0xFFFFF000)
  281. #define MPI2_HCB_SIZE_HCB_ENABLE (0x00000001)
  282. #define MPI2_HCB_ADDRESS_LOW_OFFSET (0x00000078)
  283. #define MPI2_HCB_ADDRESS_HIGH_OFFSET (0x0000007C)
  284. /*
  285. *Offsets for the Scratchpad registers
  286. */
  287. #define MPI26_SCRATCHPAD0_OFFSET (0x000000B0)
  288. #define MPI26_SCRATCHPAD1_OFFSET (0x000000B4)
  289. #define MPI26_SCRATCHPAD2_OFFSET (0x000000B8)
  290. #define MPI26_SCRATCHPAD3_OFFSET (0x000000BC)
  291. /*
  292. *Offsets for the Request Descriptor Post Queue
  293. */
  294. #define MPI2_REQUEST_DESCRIPTOR_POST_LOW_OFFSET (0x000000C0)
  295. #define MPI2_REQUEST_DESCRIPTOR_POST_HIGH_OFFSET (0x000000C4)
  296. #define MPI26_ATOMIC_REQUEST_DESCRIPTOR_POST_OFFSET (0x000000C8)
  297. /*Hard Reset delay timings */
  298. #define MPI2_HARD_RESET_PCIE_FIRST_READ_DELAY_MICRO_SEC (50000)
  299. #define MPI2_HARD_RESET_PCIE_RESET_READ_WINDOW_MICRO_SEC (255000)
  300. #define MPI2_HARD_RESET_PCIE_SECOND_READ_DELAY_MICRO_SEC (256000)
  301. /*****************************************************************************
  302. *
  303. * Message Descriptors
  304. *
  305. *****************************************************************************/
  306. /*Request Descriptors */
  307. /*Default Request Descriptor */
  308. typedef struct _MPI2_DEFAULT_REQUEST_DESCRIPTOR {
  309. U8 RequestFlags; /*0x00 */
  310. U8 MSIxIndex; /*0x01 */
  311. U16 SMID; /*0x02 */
  312. U16 LMID; /*0x04 */
  313. U16 DescriptorTypeDependent; /*0x06 */
  314. } MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  315. *PTR_MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  316. Mpi2DefaultRequestDescriptor_t,
  317. *pMpi2DefaultRequestDescriptor_t;
  318. /*defines for the RequestFlags field */
  319. #define MPI2_REQ_DESCRIPT_FLAGS_TYPE_MASK (0x1E)
  320. #define MPI2_REQ_DESCRIPT_FLAGS_TYPE_RSHIFT (1)
  321. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO (0x00)
  322. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_TARGET (0x02)
  323. #define MPI2_REQ_DESCRIPT_FLAGS_HIGH_PRIORITY (0x06)
  324. #define MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE (0x08)
  325. #define MPI2_REQ_DESCRIPT_FLAGS_RAID_ACCELERATOR (0x0A)
  326. #define MPI25_REQ_DESCRIPT_FLAGS_FAST_PATH_SCSI_IO (0x0C)
  327. #define MPI2_REQ_DESCRIPT_FLAGS_IOC_FIFO_MARKER (0x01)
  328. /*High Priority Request Descriptor */
  329. typedef struct _MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR {
  330. U8 RequestFlags; /*0x00 */
  331. U8 MSIxIndex; /*0x01 */
  332. U16 SMID; /*0x02 */
  333. U16 LMID; /*0x04 */
  334. U16 Reserved1; /*0x06 */
  335. } MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  336. *PTR_MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  337. Mpi2HighPriorityRequestDescriptor_t,
  338. *pMpi2HighPriorityRequestDescriptor_t;
  339. /*SCSI IO Request Descriptor */
  340. typedef struct _MPI2_SCSI_IO_REQUEST_DESCRIPTOR {
  341. U8 RequestFlags; /*0x00 */
  342. U8 MSIxIndex; /*0x01 */
  343. U16 SMID; /*0x02 */
  344. U16 LMID; /*0x04 */
  345. U16 DevHandle; /*0x06 */
  346. } MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  347. *PTR_MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  348. Mpi2SCSIIORequestDescriptor_t,
  349. *pMpi2SCSIIORequestDescriptor_t;
  350. /*SCSI Target Request Descriptor */
  351. typedef struct _MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR {
  352. U8 RequestFlags; /*0x00 */
  353. U8 MSIxIndex; /*0x01 */
  354. U16 SMID; /*0x02 */
  355. U16 LMID; /*0x04 */
  356. U16 IoIndex; /*0x06 */
  357. } MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  358. *PTR_MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  359. Mpi2SCSITargetRequestDescriptor_t,
  360. *pMpi2SCSITargetRequestDescriptor_t;
  361. /*RAID Accelerator Request Descriptor */
  362. typedef struct _MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR {
  363. U8 RequestFlags; /*0x00 */
  364. U8 MSIxIndex; /*0x01 */
  365. U16 SMID; /*0x02 */
  366. U16 LMID; /*0x04 */
  367. U16 Reserved; /*0x06 */
  368. } MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  369. *PTR_MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  370. Mpi2RAIDAcceleratorRequestDescriptor_t,
  371. *pMpi2RAIDAcceleratorRequestDescriptor_t;
  372. /*Fast Path SCSI IO Request Descriptor */
  373. typedef MPI2_SCSI_IO_REQUEST_DESCRIPTOR
  374. MPI25_FP_SCSI_IO_REQUEST_DESCRIPTOR,
  375. *PTR_MPI25_FP_SCSI_IO_REQUEST_DESCRIPTOR,
  376. Mpi25FastPathSCSIIORequestDescriptor_t,
  377. *pMpi25FastPathSCSIIORequestDescriptor_t;
  378. /*union of Request Descriptors */
  379. typedef union _MPI2_REQUEST_DESCRIPTOR_UNION {
  380. MPI2_DEFAULT_REQUEST_DESCRIPTOR Default;
  381. MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR HighPriority;
  382. MPI2_SCSI_IO_REQUEST_DESCRIPTOR SCSIIO;
  383. MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR SCSITarget;
  384. MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR RAIDAccelerator;
  385. MPI25_FP_SCSI_IO_REQUEST_DESCRIPTOR FastPathSCSIIO;
  386. U64 Words;
  387. } MPI2_REQUEST_DESCRIPTOR_UNION,
  388. *PTR_MPI2_REQUEST_DESCRIPTOR_UNION,
  389. Mpi2RequestDescriptorUnion_t,
  390. *pMpi2RequestDescriptorUnion_t;
  391. /*Atomic Request Descriptors */
  392. /*
  393. * All Atomic Request Descriptors have the same format, so the following
  394. * structure is used for all Atomic Request Descriptors:
  395. * Atomic Default Request Descriptor
  396. * Atomic High Priority Request Descriptor
  397. * Atomic SCSI IO Request Descriptor
  398. * Atomic SCSI Target Request Descriptor
  399. * Atomic RAID Accelerator Request Descriptor
  400. * Atomic Fast Path SCSI IO Request Descriptor
  401. */
  402. /*Atomic Request Descriptor */
  403. typedef struct _MPI26_ATOMIC_REQUEST_DESCRIPTOR {
  404. U8 RequestFlags; /* 0x00 */
  405. U8 MSIxIndex; /* 0x01 */
  406. U16 SMID; /* 0x02 */
  407. } MPI26_ATOMIC_REQUEST_DESCRIPTOR,
  408. *PTR_MPI26_ATOMIC_REQUEST_DESCRIPTOR,
  409. Mpi26AtomicRequestDescriptor_t,
  410. *pMpi26AtomicRequestDescriptor_t;
  411. /*for the RequestFlags field, use the same
  412. *defines as MPI2_DEFAULT_REQUEST_DESCRIPTOR
  413. */
  414. /*Reply Descriptors */
  415. /*Default Reply Descriptor */
  416. typedef struct _MPI2_DEFAULT_REPLY_DESCRIPTOR {
  417. U8 ReplyFlags; /*0x00 */
  418. U8 MSIxIndex; /*0x01 */
  419. U16 DescriptorTypeDependent1; /*0x02 */
  420. U32 DescriptorTypeDependent2; /*0x04 */
  421. } MPI2_DEFAULT_REPLY_DESCRIPTOR,
  422. *PTR_MPI2_DEFAULT_REPLY_DESCRIPTOR,
  423. Mpi2DefaultReplyDescriptor_t,
  424. *pMpi2DefaultReplyDescriptor_t;
  425. /*defines for the ReplyFlags field */
  426. #define MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK (0x0F)
  427. #define MPI2_RPY_DESCRIPT_FLAGS_SCSI_IO_SUCCESS (0x00)
  428. #define MPI2_RPY_DESCRIPT_FLAGS_ADDRESS_REPLY (0x01)
  429. #define MPI2_RPY_DESCRIPT_FLAGS_TARGETASSIST_SUCCESS (0x02)
  430. #define MPI2_RPY_DESCRIPT_FLAGS_TARGET_COMMAND_BUFFER (0x03)
  431. #define MPI2_RPY_DESCRIPT_FLAGS_RAID_ACCELERATOR_SUCCESS (0x05)
  432. #define MPI25_RPY_DESCRIPT_FLAGS_FAST_PATH_SCSI_IO_SUCCESS (0x06)
  433. #define MPI2_RPY_DESCRIPT_FLAGS_UNUSED (0x0F)
  434. /*values for marking a reply descriptor as unused */
  435. #define MPI2_RPY_DESCRIPT_UNUSED_WORD0_MARK (0xFFFFFFFF)
  436. #define MPI2_RPY_DESCRIPT_UNUSED_WORD1_MARK (0xFFFFFFFF)
  437. /*Address Reply Descriptor */
  438. typedef struct _MPI2_ADDRESS_REPLY_DESCRIPTOR {
  439. U8 ReplyFlags; /*0x00 */
  440. U8 MSIxIndex; /*0x01 */
  441. U16 SMID; /*0x02 */
  442. U32 ReplyFrameAddress; /*0x04 */
  443. } MPI2_ADDRESS_REPLY_DESCRIPTOR,
  444. *PTR_MPI2_ADDRESS_REPLY_DESCRIPTOR,
  445. Mpi2AddressReplyDescriptor_t,
  446. *pMpi2AddressReplyDescriptor_t;
  447. #define MPI2_ADDRESS_REPLY_SMID_INVALID (0x00)
  448. /*SCSI IO Success Reply Descriptor */
  449. typedef struct _MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR {
  450. U8 ReplyFlags; /*0x00 */
  451. U8 MSIxIndex; /*0x01 */
  452. U16 SMID; /*0x02 */
  453. U16 TaskTag; /*0x04 */
  454. U16 Reserved1; /*0x06 */
  455. } MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  456. *PTR_MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  457. Mpi2SCSIIOSuccessReplyDescriptor_t,
  458. *pMpi2SCSIIOSuccessReplyDescriptor_t;
  459. /*TargetAssist Success Reply Descriptor */
  460. typedef struct _MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR {
  461. U8 ReplyFlags; /*0x00 */
  462. U8 MSIxIndex; /*0x01 */
  463. U16 SMID; /*0x02 */
  464. U8 SequenceNumber; /*0x04 */
  465. U8 Reserved1; /*0x05 */
  466. U16 IoIndex; /*0x06 */
  467. } MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  468. *PTR_MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  469. Mpi2TargetAssistSuccessReplyDescriptor_t,
  470. *pMpi2TargetAssistSuccessReplyDescriptor_t;
  471. /*Target Command Buffer Reply Descriptor */
  472. typedef struct _MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR {
  473. U8 ReplyFlags; /*0x00 */
  474. U8 MSIxIndex; /*0x01 */
  475. U8 VP_ID; /*0x02 */
  476. U8 Flags; /*0x03 */
  477. U16 InitiatorDevHandle; /*0x04 */
  478. U16 IoIndex; /*0x06 */
  479. } MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  480. *PTR_MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  481. Mpi2TargetCommandBufferReplyDescriptor_t,
  482. *pMpi2TargetCommandBufferReplyDescriptor_t;
  483. /*defines for Flags field */
  484. #define MPI2_RPY_DESCRIPT_TCB_FLAGS_PHYNUM_MASK (0x3F)
  485. /*RAID Accelerator Success Reply Descriptor */
  486. typedef struct _MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR {
  487. U8 ReplyFlags; /*0x00 */
  488. U8 MSIxIndex; /*0x01 */
  489. U16 SMID; /*0x02 */
  490. U32 Reserved; /*0x04 */
  491. } MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  492. *PTR_MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  493. Mpi2RAIDAcceleratorSuccessReplyDescriptor_t,
  494. *pMpi2RAIDAcceleratorSuccessReplyDescriptor_t;
  495. /*Fast Path SCSI IO Success Reply Descriptor */
  496. typedef MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR
  497. MPI25_FP_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  498. *PTR_MPI25_FP_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  499. Mpi25FastPathSCSIIOSuccessReplyDescriptor_t,
  500. *pMpi25FastPathSCSIIOSuccessReplyDescriptor_t;
  501. /*union of Reply Descriptors */
  502. typedef union _MPI2_REPLY_DESCRIPTORS_UNION {
  503. MPI2_DEFAULT_REPLY_DESCRIPTOR Default;
  504. MPI2_ADDRESS_REPLY_DESCRIPTOR AddressReply;
  505. MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR SCSIIOSuccess;
  506. MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR TargetAssistSuccess;
  507. MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR TargetCommandBuffer;
  508. MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR RAIDAcceleratorSuccess;
  509. MPI25_FP_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR FastPathSCSIIOSuccess;
  510. U64 Words;
  511. } MPI2_REPLY_DESCRIPTORS_UNION,
  512. *PTR_MPI2_REPLY_DESCRIPTORS_UNION,
  513. Mpi2ReplyDescriptorsUnion_t,
  514. *pMpi2ReplyDescriptorsUnion_t;
  515. /*****************************************************************************
  516. *
  517. * Message Functions
  518. *
  519. *****************************************************************************/
  520. #define MPI2_FUNCTION_SCSI_IO_REQUEST (0x00)
  521. #define MPI2_FUNCTION_SCSI_TASK_MGMT (0x01)
  522. #define MPI2_FUNCTION_IOC_INIT (0x02)
  523. #define MPI2_FUNCTION_IOC_FACTS (0x03)
  524. #define MPI2_FUNCTION_CONFIG (0x04)
  525. #define MPI2_FUNCTION_PORT_FACTS (0x05)
  526. #define MPI2_FUNCTION_PORT_ENABLE (0x06)
  527. #define MPI2_FUNCTION_EVENT_NOTIFICATION (0x07)
  528. #define MPI2_FUNCTION_EVENT_ACK (0x08)
  529. #define MPI2_FUNCTION_FW_DOWNLOAD (0x09)
  530. #define MPI2_FUNCTION_TARGET_ASSIST (0x0B)
  531. #define MPI2_FUNCTION_TARGET_STATUS_SEND (0x0C)
  532. #define MPI2_FUNCTION_TARGET_MODE_ABORT (0x0D)
  533. #define MPI2_FUNCTION_FW_UPLOAD (0x12)
  534. #define MPI2_FUNCTION_RAID_ACTION (0x15)
  535. #define MPI2_FUNCTION_RAID_SCSI_IO_PASSTHROUGH (0x16)
  536. #define MPI2_FUNCTION_TOOLBOX (0x17)
  537. #define MPI2_FUNCTION_SCSI_ENCLOSURE_PROCESSOR (0x18)
  538. #define MPI2_FUNCTION_SMP_PASSTHROUGH (0x1A)
  539. #define MPI2_FUNCTION_SAS_IO_UNIT_CONTROL (0x1B)
  540. #define MPI2_FUNCTION_IO_UNIT_CONTROL (0x1B)
  541. #define MPI2_FUNCTION_SATA_PASSTHROUGH (0x1C)
  542. #define MPI2_FUNCTION_DIAG_BUFFER_POST (0x1D)
  543. #define MPI2_FUNCTION_DIAG_RELEASE (0x1E)
  544. #define MPI2_FUNCTION_TARGET_CMD_BUF_BASE_POST (0x24)
  545. #define MPI2_FUNCTION_TARGET_CMD_BUF_LIST_POST (0x25)
  546. #define MPI2_FUNCTION_RAID_ACCELERATOR (0x2C)
  547. #define MPI2_FUNCTION_HOST_BASED_DISCOVERY_ACTION (0x2F)
  548. #define MPI2_FUNCTION_PWR_MGMT_CONTROL (0x30)
  549. #define MPI2_FUNCTION_SEND_HOST_MESSAGE (0x31)
  550. #define MPI2_FUNCTION_MIN_PRODUCT_SPECIFIC (0xF0)
  551. #define MPI2_FUNCTION_MAX_PRODUCT_SPECIFIC (0xFF)
  552. /*Doorbell functions */
  553. #define MPI2_FUNCTION_IOC_MESSAGE_UNIT_RESET (0x40)
  554. #define MPI2_FUNCTION_HANDSHAKE (0x42)
  555. /*****************************************************************************
  556. *
  557. * IOC Status Values
  558. *
  559. *****************************************************************************/
  560. /*mask for IOCStatus status value */
  561. #define MPI2_IOCSTATUS_MASK (0x7FFF)
  562. /****************************************************************************
  563. * Common IOCStatus values for all replies
  564. ****************************************************************************/
  565. #define MPI2_IOCSTATUS_SUCCESS (0x0000)
  566. #define MPI2_IOCSTATUS_INVALID_FUNCTION (0x0001)
  567. #define MPI2_IOCSTATUS_BUSY (0x0002)
  568. #define MPI2_IOCSTATUS_INVALID_SGL (0x0003)
  569. #define MPI2_IOCSTATUS_INTERNAL_ERROR (0x0004)
  570. #define MPI2_IOCSTATUS_INVALID_VPID (0x0005)
  571. #define MPI2_IOCSTATUS_INSUFFICIENT_RESOURCES (0x0006)
  572. #define MPI2_IOCSTATUS_INVALID_FIELD (0x0007)
  573. #define MPI2_IOCSTATUS_INVALID_STATE (0x0008)
  574. #define MPI2_IOCSTATUS_OP_STATE_NOT_SUPPORTED (0x0009)
  575. #define MPI2_IOCSTATUS_INSUFFICIENT_POWER (0x000A)
  576. /****************************************************************************
  577. * Config IOCStatus values
  578. ****************************************************************************/
  579. #define MPI2_IOCSTATUS_CONFIG_INVALID_ACTION (0x0020)
  580. #define MPI2_IOCSTATUS_CONFIG_INVALID_TYPE (0x0021)
  581. #define MPI2_IOCSTATUS_CONFIG_INVALID_PAGE (0x0022)
  582. #define MPI2_IOCSTATUS_CONFIG_INVALID_DATA (0x0023)
  583. #define MPI2_IOCSTATUS_CONFIG_NO_DEFAULTS (0x0024)
  584. #define MPI2_IOCSTATUS_CONFIG_CANT_COMMIT (0x0025)
  585. /****************************************************************************
  586. * SCSI IO Reply
  587. ****************************************************************************/
  588. #define MPI2_IOCSTATUS_SCSI_RECOVERED_ERROR (0x0040)
  589. #define MPI2_IOCSTATUS_SCSI_INVALID_DEVHANDLE (0x0042)
  590. #define MPI2_IOCSTATUS_SCSI_DEVICE_NOT_THERE (0x0043)
  591. #define MPI2_IOCSTATUS_SCSI_DATA_OVERRUN (0x0044)
  592. #define MPI2_IOCSTATUS_SCSI_DATA_UNDERRUN (0x0045)
  593. #define MPI2_IOCSTATUS_SCSI_IO_DATA_ERROR (0x0046)
  594. #define MPI2_IOCSTATUS_SCSI_PROTOCOL_ERROR (0x0047)
  595. #define MPI2_IOCSTATUS_SCSI_TASK_TERMINATED (0x0048)
  596. #define MPI2_IOCSTATUS_SCSI_RESIDUAL_MISMATCH (0x0049)
  597. #define MPI2_IOCSTATUS_SCSI_TASK_MGMT_FAILED (0x004A)
  598. #define MPI2_IOCSTATUS_SCSI_IOC_TERMINATED (0x004B)
  599. #define MPI2_IOCSTATUS_SCSI_EXT_TERMINATED (0x004C)
  600. /****************************************************************************
  601. * For use by SCSI Initiator and SCSI Target end-to-end data protection
  602. ****************************************************************************/
  603. #define MPI2_IOCSTATUS_EEDP_GUARD_ERROR (0x004D)
  604. #define MPI2_IOCSTATUS_EEDP_REF_TAG_ERROR (0x004E)
  605. #define MPI2_IOCSTATUS_EEDP_APP_TAG_ERROR (0x004F)
  606. /****************************************************************************
  607. * SCSI Target values
  608. ****************************************************************************/
  609. #define MPI2_IOCSTATUS_TARGET_INVALID_IO_INDEX (0x0062)
  610. #define MPI2_IOCSTATUS_TARGET_ABORTED (0x0063)
  611. #define MPI2_IOCSTATUS_TARGET_NO_CONN_RETRYABLE (0x0064)
  612. #define MPI2_IOCSTATUS_TARGET_NO_CONNECTION (0x0065)
  613. #define MPI2_IOCSTATUS_TARGET_XFER_COUNT_MISMATCH (0x006A)
  614. #define MPI2_IOCSTATUS_TARGET_DATA_OFFSET_ERROR (0x006D)
  615. #define MPI2_IOCSTATUS_TARGET_TOO_MUCH_WRITE_DATA (0x006E)
  616. #define MPI2_IOCSTATUS_TARGET_IU_TOO_SHORT (0x006F)
  617. #define MPI2_IOCSTATUS_TARGET_ACK_NAK_TIMEOUT (0x0070)
  618. #define MPI2_IOCSTATUS_TARGET_NAK_RECEIVED (0x0071)
  619. /****************************************************************************
  620. * Serial Attached SCSI values
  621. ****************************************************************************/
  622. #define MPI2_IOCSTATUS_SAS_SMP_REQUEST_FAILED (0x0090)
  623. #define MPI2_IOCSTATUS_SAS_SMP_DATA_OVERRUN (0x0091)
  624. /****************************************************************************
  625. * Diagnostic Buffer Post / Diagnostic Release values
  626. ****************************************************************************/
  627. #define MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED (0x00A0)
  628. /****************************************************************************
  629. * RAID Accelerator values
  630. ****************************************************************************/
  631. #define MPI2_IOCSTATUS_RAID_ACCEL_ERROR (0x00B0)
  632. /****************************************************************************
  633. * IOCStatus flag to indicate that log info is available
  634. ****************************************************************************/
  635. #define MPI2_IOCSTATUS_FLAG_LOG_INFO_AVAILABLE (0x8000)
  636. /****************************************************************************
  637. * IOCLogInfo Types
  638. ****************************************************************************/
  639. #define MPI2_IOCLOGINFO_TYPE_MASK (0xF0000000)
  640. #define MPI2_IOCLOGINFO_TYPE_SHIFT (28)
  641. #define MPI2_IOCLOGINFO_TYPE_NONE (0x0)
  642. #define MPI2_IOCLOGINFO_TYPE_SCSI (0x1)
  643. #define MPI2_IOCLOGINFO_TYPE_FC (0x2)
  644. #define MPI2_IOCLOGINFO_TYPE_SAS (0x3)
  645. #define MPI2_IOCLOGINFO_TYPE_ISCSI (0x4)
  646. #define MPI2_IOCLOGINFO_LOG_DATA_MASK (0x0FFFFFFF)
  647. /*****************************************************************************
  648. *
  649. * Standard Message Structures
  650. *
  651. *****************************************************************************/
  652. /****************************************************************************
  653. *Request Message Header for all request messages
  654. ****************************************************************************/
  655. typedef struct _MPI2_REQUEST_HEADER {
  656. U16 FunctionDependent1; /*0x00 */
  657. U8 ChainOffset; /*0x02 */
  658. U8 Function; /*0x03 */
  659. U16 FunctionDependent2; /*0x04 */
  660. U8 FunctionDependent3; /*0x06 */
  661. U8 MsgFlags; /*0x07 */
  662. U8 VP_ID; /*0x08 */
  663. U8 VF_ID; /*0x09 */
  664. U16 Reserved1; /*0x0A */
  665. } MPI2_REQUEST_HEADER, *PTR_MPI2_REQUEST_HEADER,
  666. MPI2RequestHeader_t, *pMPI2RequestHeader_t;
  667. /****************************************************************************
  668. * Default Reply
  669. ****************************************************************************/
  670. typedef struct _MPI2_DEFAULT_REPLY {
  671. U16 FunctionDependent1; /*0x00 */
  672. U8 MsgLength; /*0x02 */
  673. U8 Function; /*0x03 */
  674. U16 FunctionDependent2; /*0x04 */
  675. U8 FunctionDependent3; /*0x06 */
  676. U8 MsgFlags; /*0x07 */
  677. U8 VP_ID; /*0x08 */
  678. U8 VF_ID; /*0x09 */
  679. U16 Reserved1; /*0x0A */
  680. U16 FunctionDependent5; /*0x0C */
  681. U16 IOCStatus; /*0x0E */
  682. U32 IOCLogInfo; /*0x10 */
  683. } MPI2_DEFAULT_REPLY, *PTR_MPI2_DEFAULT_REPLY,
  684. MPI2DefaultReply_t, *pMPI2DefaultReply_t;
  685. /*common version structure/union used in messages and configuration pages */
  686. typedef struct _MPI2_VERSION_STRUCT {
  687. U8 Dev; /*0x00 */
  688. U8 Unit; /*0x01 */
  689. U8 Minor; /*0x02 */
  690. U8 Major; /*0x03 */
  691. } MPI2_VERSION_STRUCT;
  692. typedef union _MPI2_VERSION_UNION {
  693. MPI2_VERSION_STRUCT Struct;
  694. U32 Word;
  695. } MPI2_VERSION_UNION;
  696. /*LUN field defines, common to many structures */
  697. #define MPI2_LUN_FIRST_LEVEL_ADDRESSING (0x0000FFFF)
  698. #define MPI2_LUN_SECOND_LEVEL_ADDRESSING (0xFFFF0000)
  699. #define MPI2_LUN_THIRD_LEVEL_ADDRESSING (0x0000FFFF)
  700. #define MPI2_LUN_FOURTH_LEVEL_ADDRESSING (0xFFFF0000)
  701. #define MPI2_LUN_LEVEL_1_WORD (0xFF00)
  702. #define MPI2_LUN_LEVEL_1_DWORD (0x0000FF00)
  703. /*****************************************************************************
  704. *
  705. * Fusion-MPT MPI Scatter Gather Elements
  706. *
  707. *****************************************************************************/
  708. /****************************************************************************
  709. * MPI Simple Element structures
  710. ****************************************************************************/
  711. typedef struct _MPI2_SGE_SIMPLE32 {
  712. U32 FlagsLength;
  713. U32 Address;
  714. } MPI2_SGE_SIMPLE32, *PTR_MPI2_SGE_SIMPLE32,
  715. Mpi2SGESimple32_t, *pMpi2SGESimple32_t;
  716. typedef struct _MPI2_SGE_SIMPLE64 {
  717. U32 FlagsLength;
  718. U64 Address;
  719. } MPI2_SGE_SIMPLE64, *PTR_MPI2_SGE_SIMPLE64,
  720. Mpi2SGESimple64_t, *pMpi2SGESimple64_t;
  721. typedef struct _MPI2_SGE_SIMPLE_UNION {
  722. U32 FlagsLength;
  723. union {
  724. U32 Address32;
  725. U64 Address64;
  726. } u;
  727. } MPI2_SGE_SIMPLE_UNION,
  728. *PTR_MPI2_SGE_SIMPLE_UNION,
  729. Mpi2SGESimpleUnion_t,
  730. *pMpi2SGESimpleUnion_t;
  731. /****************************************************************************
  732. * MPI Chain Element structures - for MPI v2.0 products only
  733. ****************************************************************************/
  734. typedef struct _MPI2_SGE_CHAIN32 {
  735. U16 Length;
  736. U8 NextChainOffset;
  737. U8 Flags;
  738. U32 Address;
  739. } MPI2_SGE_CHAIN32, *PTR_MPI2_SGE_CHAIN32,
  740. Mpi2SGEChain32_t, *pMpi2SGEChain32_t;
  741. typedef struct _MPI2_SGE_CHAIN64 {
  742. U16 Length;
  743. U8 NextChainOffset;
  744. U8 Flags;
  745. U64 Address;
  746. } MPI2_SGE_CHAIN64, *PTR_MPI2_SGE_CHAIN64,
  747. Mpi2SGEChain64_t, *pMpi2SGEChain64_t;
  748. typedef struct _MPI2_SGE_CHAIN_UNION {
  749. U16 Length;
  750. U8 NextChainOffset;
  751. U8 Flags;
  752. union {
  753. U32 Address32;
  754. U64 Address64;
  755. } u;
  756. } MPI2_SGE_CHAIN_UNION,
  757. *PTR_MPI2_SGE_CHAIN_UNION,
  758. Mpi2SGEChainUnion_t,
  759. *pMpi2SGEChainUnion_t;
  760. /****************************************************************************
  761. * MPI Transaction Context Element structures - for MPI v2.0 products only
  762. ****************************************************************************/
  763. typedef struct _MPI2_SGE_TRANSACTION32 {
  764. U8 Reserved;
  765. U8 ContextSize;
  766. U8 DetailsLength;
  767. U8 Flags;
  768. U32 TransactionContext[1];
  769. U32 TransactionDetails[1];
  770. } MPI2_SGE_TRANSACTION32,
  771. *PTR_MPI2_SGE_TRANSACTION32,
  772. Mpi2SGETransaction32_t,
  773. *pMpi2SGETransaction32_t;
  774. typedef struct _MPI2_SGE_TRANSACTION64 {
  775. U8 Reserved;
  776. U8 ContextSize;
  777. U8 DetailsLength;
  778. U8 Flags;
  779. U32 TransactionContext[2];
  780. U32 TransactionDetails[1];
  781. } MPI2_SGE_TRANSACTION64,
  782. *PTR_MPI2_SGE_TRANSACTION64,
  783. Mpi2SGETransaction64_t,
  784. *pMpi2SGETransaction64_t;
  785. typedef struct _MPI2_SGE_TRANSACTION96 {
  786. U8 Reserved;
  787. U8 ContextSize;
  788. U8 DetailsLength;
  789. U8 Flags;
  790. U32 TransactionContext[3];
  791. U32 TransactionDetails[1];
  792. } MPI2_SGE_TRANSACTION96, *PTR_MPI2_SGE_TRANSACTION96,
  793. Mpi2SGETransaction96_t, *pMpi2SGETransaction96_t;
  794. typedef struct _MPI2_SGE_TRANSACTION128 {
  795. U8 Reserved;
  796. U8 ContextSize;
  797. U8 DetailsLength;
  798. U8 Flags;
  799. U32 TransactionContext[4];
  800. U32 TransactionDetails[1];
  801. } MPI2_SGE_TRANSACTION128, *PTR_MPI2_SGE_TRANSACTION128,
  802. Mpi2SGETransaction_t128, *pMpi2SGETransaction_t128;
  803. typedef struct _MPI2_SGE_TRANSACTION_UNION {
  804. U8 Reserved;
  805. U8 ContextSize;
  806. U8 DetailsLength;
  807. U8 Flags;
  808. union {
  809. U32 TransactionContext32[1];
  810. U32 TransactionContext64[2];
  811. U32 TransactionContext96[3];
  812. U32 TransactionContext128[4];
  813. } u;
  814. U32 TransactionDetails[1];
  815. } MPI2_SGE_TRANSACTION_UNION,
  816. *PTR_MPI2_SGE_TRANSACTION_UNION,
  817. Mpi2SGETransactionUnion_t,
  818. *pMpi2SGETransactionUnion_t;
  819. /****************************************************************************
  820. * MPI SGE union for IO SGL's - for MPI v2.0 products only
  821. ****************************************************************************/
  822. typedef struct _MPI2_MPI_SGE_IO_UNION {
  823. union {
  824. MPI2_SGE_SIMPLE_UNION Simple;
  825. MPI2_SGE_CHAIN_UNION Chain;
  826. } u;
  827. } MPI2_MPI_SGE_IO_UNION, *PTR_MPI2_MPI_SGE_IO_UNION,
  828. Mpi2MpiSGEIOUnion_t, *pMpi2MpiSGEIOUnion_t;
  829. /****************************************************************************
  830. * MPI SGE union for SGL's with Simple and Transaction elements - for MPI v2.0 products only
  831. ****************************************************************************/
  832. typedef struct _MPI2_SGE_TRANS_SIMPLE_UNION {
  833. union {
  834. MPI2_SGE_SIMPLE_UNION Simple;
  835. MPI2_SGE_TRANSACTION_UNION Transaction;
  836. } u;
  837. } MPI2_SGE_TRANS_SIMPLE_UNION,
  838. *PTR_MPI2_SGE_TRANS_SIMPLE_UNION,
  839. Mpi2SGETransSimpleUnion_t,
  840. *pMpi2SGETransSimpleUnion_t;
  841. /****************************************************************************
  842. * All MPI SGE types union
  843. ****************************************************************************/
  844. typedef struct _MPI2_MPI_SGE_UNION {
  845. union {
  846. MPI2_SGE_SIMPLE_UNION Simple;
  847. MPI2_SGE_CHAIN_UNION Chain;
  848. MPI2_SGE_TRANSACTION_UNION Transaction;
  849. } u;
  850. } MPI2_MPI_SGE_UNION, *PTR_MPI2_MPI_SGE_UNION,
  851. Mpi2MpiSgeUnion_t, *pMpi2MpiSgeUnion_t;
  852. /****************************************************************************
  853. * MPI SGE field definition and masks
  854. ****************************************************************************/
  855. /*Flags field bit definitions */
  856. #define MPI2_SGE_FLAGS_LAST_ELEMENT (0x80)
  857. #define MPI2_SGE_FLAGS_END_OF_BUFFER (0x40)
  858. #define MPI2_SGE_FLAGS_ELEMENT_TYPE_MASK (0x30)
  859. #define MPI2_SGE_FLAGS_LOCAL_ADDRESS (0x08)
  860. #define MPI2_SGE_FLAGS_DIRECTION (0x04)
  861. #define MPI2_SGE_FLAGS_ADDRESS_SIZE (0x02)
  862. #define MPI2_SGE_FLAGS_END_OF_LIST (0x01)
  863. #define MPI2_SGE_FLAGS_SHIFT (24)
  864. #define MPI2_SGE_LENGTH_MASK (0x00FFFFFF)
  865. #define MPI2_SGE_CHAIN_LENGTH_MASK (0x0000FFFF)
  866. /*Element Type */
  867. #define MPI2_SGE_FLAGS_TRANSACTION_ELEMENT (0x00)
  868. #define MPI2_SGE_FLAGS_SIMPLE_ELEMENT (0x10)
  869. #define MPI2_SGE_FLAGS_CHAIN_ELEMENT (0x30)
  870. #define MPI2_SGE_FLAGS_ELEMENT_MASK (0x30)
  871. /*Address location */
  872. #define MPI2_SGE_FLAGS_SYSTEM_ADDRESS (0x00)
  873. /*Direction */
  874. #define MPI2_SGE_FLAGS_IOC_TO_HOST (0x00)
  875. #define MPI2_SGE_FLAGS_HOST_TO_IOC (0x04)
  876. #define MPI2_SGE_FLAGS_DEST (MPI2_SGE_FLAGS_IOC_TO_HOST)
  877. #define MPI2_SGE_FLAGS_SOURCE (MPI2_SGE_FLAGS_HOST_TO_IOC)
  878. /*Address Size */
  879. #define MPI2_SGE_FLAGS_32_BIT_ADDRESSING (0x00)
  880. #define MPI2_SGE_FLAGS_64_BIT_ADDRESSING (0x02)
  881. /*Context Size */
  882. #define MPI2_SGE_FLAGS_32_BIT_CONTEXT (0x00)
  883. #define MPI2_SGE_FLAGS_64_BIT_CONTEXT (0x02)
  884. #define MPI2_SGE_FLAGS_96_BIT_CONTEXT (0x04)
  885. #define MPI2_SGE_FLAGS_128_BIT_CONTEXT (0x06)
  886. #define MPI2_SGE_CHAIN_OFFSET_MASK (0x00FF0000)
  887. #define MPI2_SGE_CHAIN_OFFSET_SHIFT (16)
  888. /****************************************************************************
  889. * MPI SGE operation Macros
  890. ****************************************************************************/
  891. /*SIMPLE FlagsLength manipulations... */
  892. #define MPI2_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_SGE_FLAGS_SHIFT)
  893. #define MPI2_SGE_GET_FLAGS(f) (((f) & ~MPI2_SGE_LENGTH_MASK) >> \
  894. MPI2_SGE_FLAGS_SHIFT)
  895. #define MPI2_SGE_LENGTH(f) ((f) & MPI2_SGE_LENGTH_MASK)
  896. #define MPI2_SGE_CHAIN_LENGTH(f) ((f) & MPI2_SGE_CHAIN_LENGTH_MASK)
  897. #define MPI2_SGE_SET_FLAGS_LENGTH(f, l) (MPI2_SGE_SET_FLAGS(f) | \
  898. MPI2_SGE_LENGTH(l))
  899. #define MPI2_pSGE_GET_FLAGS(psg) MPI2_SGE_GET_FLAGS((psg)->FlagsLength)
  900. #define MPI2_pSGE_GET_LENGTH(psg) MPI2_SGE_LENGTH((psg)->FlagsLength)
  901. #define MPI2_pSGE_SET_FLAGS_LENGTH(psg, f, l) ((psg)->FlagsLength = \
  902. MPI2_SGE_SET_FLAGS_LENGTH(f, l))
  903. /*CAUTION - The following are READ-MODIFY-WRITE! */
  904. #define MPI2_pSGE_SET_FLAGS(psg, f) ((psg)->FlagsLength |= \
  905. MPI2_SGE_SET_FLAGS(f))
  906. #define MPI2_pSGE_SET_LENGTH(psg, l) ((psg)->FlagsLength |= \
  907. MPI2_SGE_LENGTH(l))
  908. #define MPI2_GET_CHAIN_OFFSET(x) ((x & MPI2_SGE_CHAIN_OFFSET_MASK) >> \
  909. MPI2_SGE_CHAIN_OFFSET_SHIFT)
  910. /*****************************************************************************
  911. *
  912. * Fusion-MPT IEEE Scatter Gather Elements
  913. *
  914. *****************************************************************************/
  915. /****************************************************************************
  916. * IEEE Simple Element structures
  917. ****************************************************************************/
  918. /*MPI2_IEEE_SGE_SIMPLE32 is for MPI v2.0 products only */
  919. typedef struct _MPI2_IEEE_SGE_SIMPLE32 {
  920. U32 Address;
  921. U32 FlagsLength;
  922. } MPI2_IEEE_SGE_SIMPLE32, *PTR_MPI2_IEEE_SGE_SIMPLE32,
  923. Mpi2IeeeSgeSimple32_t, *pMpi2IeeeSgeSimple32_t;
  924. typedef struct _MPI2_IEEE_SGE_SIMPLE64 {
  925. U64 Address;
  926. U32 Length;
  927. U16 Reserved1;
  928. U8 Reserved2;
  929. U8 Flags;
  930. } MPI2_IEEE_SGE_SIMPLE64, *PTR_MPI2_IEEE_SGE_SIMPLE64,
  931. Mpi2IeeeSgeSimple64_t, *pMpi2IeeeSgeSimple64_t;
  932. typedef union _MPI2_IEEE_SGE_SIMPLE_UNION {
  933. MPI2_IEEE_SGE_SIMPLE32 Simple32;
  934. MPI2_IEEE_SGE_SIMPLE64 Simple64;
  935. } MPI2_IEEE_SGE_SIMPLE_UNION,
  936. *PTR_MPI2_IEEE_SGE_SIMPLE_UNION,
  937. Mpi2IeeeSgeSimpleUnion_t,
  938. *pMpi2IeeeSgeSimpleUnion_t;
  939. /****************************************************************************
  940. * IEEE Chain Element structures
  941. ****************************************************************************/
  942. /*MPI2_IEEE_SGE_CHAIN32 is for MPI v2.0 products only */
  943. typedef MPI2_IEEE_SGE_SIMPLE32 MPI2_IEEE_SGE_CHAIN32;
  944. /*MPI2_IEEE_SGE_CHAIN64 is for MPI v2.0 products only */
  945. typedef MPI2_IEEE_SGE_SIMPLE64 MPI2_IEEE_SGE_CHAIN64;
  946. typedef union _MPI2_IEEE_SGE_CHAIN_UNION {
  947. MPI2_IEEE_SGE_CHAIN32 Chain32;
  948. MPI2_IEEE_SGE_CHAIN64 Chain64;
  949. } MPI2_IEEE_SGE_CHAIN_UNION,
  950. *PTR_MPI2_IEEE_SGE_CHAIN_UNION,
  951. Mpi2IeeeSgeChainUnion_t,
  952. *pMpi2IeeeSgeChainUnion_t;
  953. /*MPI25_IEEE_SGE_CHAIN64 is for MPI v2.5 and later */
  954. typedef struct _MPI25_IEEE_SGE_CHAIN64 {
  955. U64 Address;
  956. U32 Length;
  957. U16 Reserved1;
  958. U8 NextChainOffset;
  959. U8 Flags;
  960. } MPI25_IEEE_SGE_CHAIN64,
  961. *PTR_MPI25_IEEE_SGE_CHAIN64,
  962. Mpi25IeeeSgeChain64_t,
  963. *pMpi25IeeeSgeChain64_t;
  964. /****************************************************************************
  965. * All IEEE SGE types union
  966. ****************************************************************************/
  967. /*MPI2_IEEE_SGE_UNION is for MPI v2.0 products only */
  968. typedef struct _MPI2_IEEE_SGE_UNION {
  969. union {
  970. MPI2_IEEE_SGE_SIMPLE_UNION Simple;
  971. MPI2_IEEE_SGE_CHAIN_UNION Chain;
  972. } u;
  973. } MPI2_IEEE_SGE_UNION, *PTR_MPI2_IEEE_SGE_UNION,
  974. Mpi2IeeeSgeUnion_t, *pMpi2IeeeSgeUnion_t;
  975. /****************************************************************************
  976. * IEEE SGE union for IO SGL's
  977. ****************************************************************************/
  978. typedef union _MPI25_SGE_IO_UNION {
  979. MPI2_IEEE_SGE_SIMPLE64 IeeeSimple;
  980. MPI25_IEEE_SGE_CHAIN64 IeeeChain;
  981. } MPI25_SGE_IO_UNION, *PTR_MPI25_SGE_IO_UNION,
  982. Mpi25SGEIOUnion_t, *pMpi25SGEIOUnion_t;
  983. /****************************************************************************
  984. * IEEE SGE field definitions and masks
  985. ****************************************************************************/
  986. /*Flags field bit definitions */
  987. #define MPI2_IEEE_SGE_FLAGS_ELEMENT_TYPE_MASK (0x80)
  988. #define MPI25_IEEE_SGE_FLAGS_END_OF_LIST (0x40)
  989. #define MPI2_IEEE32_SGE_FLAGS_SHIFT (24)
  990. #define MPI2_IEEE32_SGE_LENGTH_MASK (0x00FFFFFF)
  991. /*Element Type */
  992. #define MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT (0x00)
  993. #define MPI2_IEEE_SGE_FLAGS_CHAIN_ELEMENT (0x80)
  994. /*Next Segment Format */
  995. #define MPI26_IEEE_SGE_FLAGS_NSF_MASK (0x1C)
  996. #define MPI26_IEEE_SGE_FLAGS_NSF_MPI_IEEE (0x00)
  997. /*Data Location Address Space */
  998. #define MPI2_IEEE_SGE_FLAGS_ADDR_MASK (0x03)
  999. #define MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR (0x00)
  1000. #define MPI2_IEEE_SGE_FLAGS_IOCDDR_ADDR (0x01)
  1001. #define MPI2_IEEE_SGE_FLAGS_IOCPLB_ADDR (0x02)
  1002. #define MPI2_IEEE_SGE_FLAGS_IOCPLBNTA_ADDR (0x03)
  1003. #define MPI2_IEEE_SGE_FLAGS_SYSTEMPLBPCI_ADDR (0x03)
  1004. #define MPI2_IEEE_SGE_FLAGS_SYSTEMPLBCPI_ADDR \
  1005. (MPI2_IEEE_SGE_FLAGS_SYSTEMPLBPCI_ADDR)
  1006. #define MPI26_IEEE_SGE_FLAGS_IOCCTL_ADDR (0x02)
  1007. /****************************************************************************
  1008. * IEEE SGE operation Macros
  1009. ****************************************************************************/
  1010. /*SIMPLE FlagsLength manipulations... */
  1011. #define MPI2_IEEE32_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_IEEE32_SGE_FLAGS_SHIFT)
  1012. #define MPI2_IEEE32_SGE_GET_FLAGS(f) (((f) & ~MPI2_IEEE32_SGE_LENGTH_MASK) \
  1013. >> MPI2_IEEE32_SGE_FLAGS_SHIFT)
  1014. #define MPI2_IEEE32_SGE_LENGTH(f) ((f) & MPI2_IEEE32_SGE_LENGTH_MASK)
  1015. #define MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f, l) (MPI2_IEEE32_SGE_SET_FLAGS(f) |\
  1016. MPI2_IEEE32_SGE_LENGTH(l))
  1017. #define MPI2_IEEE32_pSGE_GET_FLAGS(psg) \
  1018. MPI2_IEEE32_SGE_GET_FLAGS((psg)->FlagsLength)
  1019. #define MPI2_IEEE32_pSGE_GET_LENGTH(psg) \
  1020. MPI2_IEEE32_SGE_LENGTH((psg)->FlagsLength)
  1021. #define MPI2_IEEE32_pSGE_SET_FLAGS_LENGTH(psg, f, l) ((psg)->FlagsLength = \
  1022. MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f, l))
  1023. /*CAUTION - The following are READ-MODIFY-WRITE! */
  1024. #define MPI2_IEEE32_pSGE_SET_FLAGS(psg, f) ((psg)->FlagsLength |= \
  1025. MPI2_IEEE32_SGE_SET_FLAGS(f))
  1026. #define MPI2_IEEE32_pSGE_SET_LENGTH(psg, l) ((psg)->FlagsLength |= \
  1027. MPI2_IEEE32_SGE_LENGTH(l))
  1028. /*****************************************************************************
  1029. *
  1030. * Fusion-MPT MPI/IEEE Scatter Gather Unions
  1031. *
  1032. *****************************************************************************/
  1033. typedef union _MPI2_SIMPLE_SGE_UNION {
  1034. MPI2_SGE_SIMPLE_UNION MpiSimple;
  1035. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  1036. } MPI2_SIMPLE_SGE_UNION, *PTR_MPI2_SIMPLE_SGE_UNION,
  1037. Mpi2SimpleSgeUntion_t, *pMpi2SimpleSgeUntion_t;
  1038. typedef union _MPI2_SGE_IO_UNION {
  1039. MPI2_SGE_SIMPLE_UNION MpiSimple;
  1040. MPI2_SGE_CHAIN_UNION MpiChain;
  1041. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  1042. MPI2_IEEE_SGE_CHAIN_UNION IeeeChain;
  1043. } MPI2_SGE_IO_UNION, *PTR_MPI2_SGE_IO_UNION,
  1044. Mpi2SGEIOUnion_t, *pMpi2SGEIOUnion_t;
  1045. /****************************************************************************
  1046. *
  1047. * Values for SGLFlags field, used in many request messages with an SGL
  1048. *
  1049. ****************************************************************************/
  1050. /*values for MPI SGL Data Location Address Space subfield */
  1051. #define MPI2_SGLFLAGS_ADDRESS_SPACE_MASK (0x0C)
  1052. #define MPI2_SGLFLAGS_SYSTEM_ADDRESS_SPACE (0x00)
  1053. #define MPI2_SGLFLAGS_IOCDDR_ADDRESS_SPACE (0x04)
  1054. #define MPI2_SGLFLAGS_IOCPLB_ADDRESS_SPACE (0x08)
  1055. #define MPI26_SGLFLAGS_IOCPLB_ADDRESS_SPACE (0x08)
  1056. #define MPI2_SGLFLAGS_IOCPLBNTA_ADDRESS_SPACE (0x0C)
  1057. /*values for SGL Type subfield */
  1058. #define MPI2_SGLFLAGS_SGL_TYPE_MASK (0x03)
  1059. #define MPI2_SGLFLAGS_SGL_TYPE_MPI (0x00)
  1060. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE32 (0x01)
  1061. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE64 (0x02)
  1062. #endif