marvell.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332
  1. /*
  2. * drivers/net/phy/marvell.c
  3. *
  4. * Driver for Marvell PHYs
  5. *
  6. * Author: Andy Fleming
  7. *
  8. * Copyright (c) 2004 Freescale Semiconductor, Inc.
  9. *
  10. * Copyright (c) 2013 Michael Stapelberg <michael@stapelberg.de>
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. *
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/string.h>
  20. #include <linux/errno.h>
  21. #include <linux/unistd.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/init.h>
  24. #include <linux/delay.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/skbuff.h>
  28. #include <linux/spinlock.h>
  29. #include <linux/mm.h>
  30. #include <linux/module.h>
  31. #include <linux/mii.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/phy.h>
  34. #include <linux/marvell_phy.h>
  35. #include <linux/of.h>
  36. #include <linux/io.h>
  37. #include <asm/irq.h>
  38. #include <linux/uaccess.h>
  39. #define MII_MARVELL_PHY_PAGE 22
  40. #define MII_M1011_IEVENT 0x13
  41. #define MII_M1011_IEVENT_CLEAR 0x0000
  42. #define MII_M1011_IMASK 0x12
  43. #define MII_M1011_IMASK_INIT 0x6400
  44. #define MII_M1011_IMASK_CLEAR 0x0000
  45. #define MII_M1011_PHY_SCR 0x10
  46. #define MII_M1011_PHY_SCR_MDI 0x0000
  47. #define MII_M1011_PHY_SCR_MDI_X 0x0020
  48. #define MII_M1011_PHY_SCR_AUTO_CROSS 0x0060
  49. #define MII_M1145_PHY_EXT_ADDR_PAGE 0x16
  50. #define MII_M1145_PHY_EXT_SR 0x1b
  51. #define MII_M1145_PHY_EXT_CR 0x14
  52. #define MII_M1145_RGMII_RX_DELAY 0x0080
  53. #define MII_M1145_RGMII_TX_DELAY 0x0002
  54. #define MII_M1145_HWCFG_MODE_SGMII_NO_CLK 0x4
  55. #define MII_M1145_HWCFG_MODE_MASK 0xf
  56. #define MII_M1145_HWCFG_FIBER_COPPER_AUTO 0x8000
  57. #define MII_M1145_HWCFG_MODE_SGMII_NO_CLK 0x4
  58. #define MII_M1145_HWCFG_MODE_MASK 0xf
  59. #define MII_M1145_HWCFG_FIBER_COPPER_AUTO 0x8000
  60. #define MII_M1111_PHY_LED_CONTROL 0x18
  61. #define MII_M1111_PHY_LED_DIRECT 0x4100
  62. #define MII_M1111_PHY_LED_COMBINE 0x411c
  63. #define MII_M1111_PHY_EXT_CR 0x14
  64. #define MII_M1111_RX_DELAY 0x80
  65. #define MII_M1111_TX_DELAY 0x2
  66. #define MII_M1111_PHY_EXT_SR 0x1b
  67. #define MII_M1111_HWCFG_MODE_MASK 0xf
  68. #define MII_M1111_HWCFG_MODE_COPPER_RGMII 0xb
  69. #define MII_M1111_HWCFG_MODE_FIBER_RGMII 0x3
  70. #define MII_M1111_HWCFG_MODE_SGMII_NO_CLK 0x4
  71. #define MII_M1111_HWCFG_MODE_COPPER_RTBI 0x9
  72. #define MII_M1111_HWCFG_FIBER_COPPER_AUTO 0x8000
  73. #define MII_M1111_HWCFG_FIBER_COPPER_RES 0x2000
  74. #define MII_M1111_COPPER 0
  75. #define MII_M1111_FIBER 1
  76. #define MII_88E1121_PHY_MSCR_PAGE 2
  77. #define MII_88E1121_PHY_MSCR_REG 21
  78. #define MII_88E1121_PHY_MSCR_RX_DELAY BIT(5)
  79. #define MII_88E1121_PHY_MSCR_TX_DELAY BIT(4)
  80. #define MII_88E1121_PHY_MSCR_DELAY_MASK (~(0x3 << 4))
  81. #define MII_88E1318S_PHY_MSCR1_REG 16
  82. #define MII_88E1318S_PHY_MSCR1_PAD_ODD BIT(6)
  83. /* Copper Specific Interrupt Enable Register */
  84. #define MII_88E1318S_PHY_CSIER 0x12
  85. /* WOL Event Interrupt Enable */
  86. #define MII_88E1318S_PHY_CSIER_WOL_EIE BIT(7)
  87. /* LED Timer Control Register */
  88. #define MII_88E1318S_PHY_LED_PAGE 0x03
  89. #define MII_88E1318S_PHY_LED_TCR 0x12
  90. #define MII_88E1318S_PHY_LED_TCR_FORCE_INT BIT(15)
  91. #define MII_88E1318S_PHY_LED_TCR_INTn_ENABLE BIT(7)
  92. #define MII_88E1318S_PHY_LED_TCR_INT_ACTIVE_LOW BIT(11)
  93. /* Magic Packet MAC address registers */
  94. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD2 0x17
  95. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD1 0x18
  96. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD0 0x19
  97. #define MII_88E1318S_PHY_WOL_PAGE 0x11
  98. #define MII_88E1318S_PHY_WOL_CTRL 0x10
  99. #define MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS BIT(12)
  100. #define MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE BIT(14)
  101. #define MII_88E1121_PHY_LED_CTRL 16
  102. #define MII_88E1121_PHY_LED_PAGE 3
  103. #define MII_88E1121_PHY_LED_DEF 0x0030
  104. #define MII_M1011_PHY_STATUS 0x11
  105. #define MII_M1011_PHY_STATUS_1000 0x8000
  106. #define MII_M1011_PHY_STATUS_100 0x4000
  107. #define MII_M1011_PHY_STATUS_SPD_MASK 0xc000
  108. #define MII_M1011_PHY_STATUS_FULLDUPLEX 0x2000
  109. #define MII_M1011_PHY_STATUS_RESOLVED 0x0800
  110. #define MII_M1011_PHY_STATUS_LINK 0x0400
  111. #define MII_M1116R_CONTROL_REG_MAC 21
  112. #define MII_88E3016_PHY_SPEC_CTRL 0x10
  113. #define MII_88E3016_DISABLE_SCRAMBLER 0x0200
  114. #define MII_88E3016_AUTO_MDIX_CROSSOVER 0x0030
  115. MODULE_DESCRIPTION("Marvell PHY driver");
  116. MODULE_AUTHOR("Andy Fleming");
  117. MODULE_LICENSE("GPL");
  118. struct marvell_hw_stat {
  119. const char *string;
  120. u8 page;
  121. u8 reg;
  122. u8 bits;
  123. };
  124. static struct marvell_hw_stat marvell_hw_stats[] = {
  125. { "phy_receive_errors", 0, 21, 16},
  126. { "phy_idle_errors", 0, 10, 8 },
  127. };
  128. struct marvell_priv {
  129. u64 stats[ARRAY_SIZE(marvell_hw_stats)];
  130. };
  131. static int marvell_ack_interrupt(struct phy_device *phydev)
  132. {
  133. int err;
  134. /* Clear the interrupts by reading the reg */
  135. err = phy_read(phydev, MII_M1011_IEVENT);
  136. if (err < 0)
  137. return err;
  138. return 0;
  139. }
  140. static int marvell_config_intr(struct phy_device *phydev)
  141. {
  142. int err;
  143. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  144. err = phy_write(phydev, MII_M1011_IMASK, MII_M1011_IMASK_INIT);
  145. else
  146. err = phy_write(phydev, MII_M1011_IMASK, MII_M1011_IMASK_CLEAR);
  147. return err;
  148. }
  149. static int marvell_set_polarity(struct phy_device *phydev, int polarity)
  150. {
  151. int reg;
  152. int err;
  153. int val;
  154. /* get the current settings */
  155. reg = phy_read(phydev, MII_M1011_PHY_SCR);
  156. if (reg < 0)
  157. return reg;
  158. val = reg;
  159. val &= ~MII_M1011_PHY_SCR_AUTO_CROSS;
  160. switch (polarity) {
  161. case ETH_TP_MDI:
  162. val |= MII_M1011_PHY_SCR_MDI;
  163. break;
  164. case ETH_TP_MDI_X:
  165. val |= MII_M1011_PHY_SCR_MDI_X;
  166. break;
  167. case ETH_TP_MDI_AUTO:
  168. case ETH_TP_MDI_INVALID:
  169. default:
  170. val |= MII_M1011_PHY_SCR_AUTO_CROSS;
  171. break;
  172. }
  173. if (val != reg) {
  174. /* Set the new polarity value in the register */
  175. err = phy_write(phydev, MII_M1011_PHY_SCR, val);
  176. if (err)
  177. return err;
  178. }
  179. return 0;
  180. }
  181. static int marvell_config_aneg(struct phy_device *phydev)
  182. {
  183. int err;
  184. /* The Marvell PHY has an errata which requires
  185. * that certain registers get written in order
  186. * to restart autonegotiation */
  187. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  188. if (err < 0)
  189. return err;
  190. err = phy_write(phydev, 0x1d, 0x1f);
  191. if (err < 0)
  192. return err;
  193. err = phy_write(phydev, 0x1e, 0x200c);
  194. if (err < 0)
  195. return err;
  196. err = phy_write(phydev, 0x1d, 0x5);
  197. if (err < 0)
  198. return err;
  199. err = phy_write(phydev, 0x1e, 0);
  200. if (err < 0)
  201. return err;
  202. err = phy_write(phydev, 0x1e, 0x100);
  203. if (err < 0)
  204. return err;
  205. err = marvell_set_polarity(phydev, phydev->mdix);
  206. if (err < 0)
  207. return err;
  208. err = phy_write(phydev, MII_M1111_PHY_LED_CONTROL,
  209. MII_M1111_PHY_LED_DIRECT);
  210. if (err < 0)
  211. return err;
  212. err = genphy_config_aneg(phydev);
  213. if (err < 0)
  214. return err;
  215. if (phydev->autoneg != AUTONEG_ENABLE) {
  216. int bmcr;
  217. /*
  218. * A write to speed/duplex bits (that is performed by
  219. * genphy_config_aneg() call above) must be followed by
  220. * a software reset. Otherwise, the write has no effect.
  221. */
  222. bmcr = phy_read(phydev, MII_BMCR);
  223. if (bmcr < 0)
  224. return bmcr;
  225. err = phy_write(phydev, MII_BMCR, bmcr | BMCR_RESET);
  226. if (err < 0)
  227. return err;
  228. }
  229. return 0;
  230. }
  231. #ifdef CONFIG_OF_MDIO
  232. /*
  233. * Set and/or override some configuration registers based on the
  234. * marvell,reg-init property stored in the of_node for the phydev.
  235. *
  236. * marvell,reg-init = <reg-page reg mask value>,...;
  237. *
  238. * There may be one or more sets of <reg-page reg mask value>:
  239. *
  240. * reg-page: which register bank to use.
  241. * reg: the register.
  242. * mask: if non-zero, ANDed with existing register value.
  243. * value: ORed with the masked value and written to the regiser.
  244. *
  245. */
  246. static int marvell_of_reg_init(struct phy_device *phydev)
  247. {
  248. const __be32 *paddr;
  249. int len, i, saved_page, current_page, page_changed, ret;
  250. if (!phydev->mdio.dev.of_node)
  251. return 0;
  252. paddr = of_get_property(phydev->mdio.dev.of_node,
  253. "marvell,reg-init", &len);
  254. if (!paddr || len < (4 * sizeof(*paddr)))
  255. return 0;
  256. saved_page = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  257. if (saved_page < 0)
  258. return saved_page;
  259. page_changed = 0;
  260. current_page = saved_page;
  261. ret = 0;
  262. len /= sizeof(*paddr);
  263. for (i = 0; i < len - 3; i += 4) {
  264. u16 reg_page = be32_to_cpup(paddr + i);
  265. u16 reg = be32_to_cpup(paddr + i + 1);
  266. u16 mask = be32_to_cpup(paddr + i + 2);
  267. u16 val_bits = be32_to_cpup(paddr + i + 3);
  268. int val;
  269. if (reg_page != current_page) {
  270. current_page = reg_page;
  271. page_changed = 1;
  272. ret = phy_write(phydev, MII_MARVELL_PHY_PAGE, reg_page);
  273. if (ret < 0)
  274. goto err;
  275. }
  276. val = 0;
  277. if (mask) {
  278. val = phy_read(phydev, reg);
  279. if (val < 0) {
  280. ret = val;
  281. goto err;
  282. }
  283. val &= mask;
  284. }
  285. val |= val_bits;
  286. ret = phy_write(phydev, reg, val);
  287. if (ret < 0)
  288. goto err;
  289. }
  290. err:
  291. if (page_changed) {
  292. i = phy_write(phydev, MII_MARVELL_PHY_PAGE, saved_page);
  293. if (ret == 0)
  294. ret = i;
  295. }
  296. return ret;
  297. }
  298. #else
  299. static int marvell_of_reg_init(struct phy_device *phydev)
  300. {
  301. return 0;
  302. }
  303. #endif /* CONFIG_OF_MDIO */
  304. static int m88e1121_config_aneg(struct phy_device *phydev)
  305. {
  306. int err, oldpage, mscr;
  307. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  308. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  309. MII_88E1121_PHY_MSCR_PAGE);
  310. if (err < 0)
  311. return err;
  312. if (phy_interface_is_rgmii(phydev)) {
  313. mscr = phy_read(phydev, MII_88E1121_PHY_MSCR_REG) &
  314. MII_88E1121_PHY_MSCR_DELAY_MASK;
  315. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
  316. mscr |= (MII_88E1121_PHY_MSCR_RX_DELAY |
  317. MII_88E1121_PHY_MSCR_TX_DELAY);
  318. else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
  319. mscr |= MII_88E1121_PHY_MSCR_RX_DELAY;
  320. else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
  321. mscr |= MII_88E1121_PHY_MSCR_TX_DELAY;
  322. err = phy_write(phydev, MII_88E1121_PHY_MSCR_REG, mscr);
  323. if (err < 0)
  324. return err;
  325. }
  326. phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  327. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  328. if (err < 0)
  329. return err;
  330. err = phy_write(phydev, MII_M1011_PHY_SCR,
  331. MII_M1011_PHY_SCR_AUTO_CROSS);
  332. if (err < 0)
  333. return err;
  334. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  335. phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_88E1121_PHY_LED_PAGE);
  336. phy_write(phydev, MII_88E1121_PHY_LED_CTRL, MII_88E1121_PHY_LED_DEF);
  337. phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  338. err = genphy_config_aneg(phydev);
  339. return err;
  340. }
  341. static int m88e1318_config_aneg(struct phy_device *phydev)
  342. {
  343. int err, oldpage, mscr;
  344. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  345. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  346. MII_88E1121_PHY_MSCR_PAGE);
  347. if (err < 0)
  348. return err;
  349. mscr = phy_read(phydev, MII_88E1318S_PHY_MSCR1_REG);
  350. mscr |= MII_88E1318S_PHY_MSCR1_PAD_ODD;
  351. err = phy_write(phydev, MII_88E1318S_PHY_MSCR1_REG, mscr);
  352. if (err < 0)
  353. return err;
  354. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  355. if (err < 0)
  356. return err;
  357. return m88e1121_config_aneg(phydev);
  358. }
  359. static int m88e1510_config_aneg(struct phy_device *phydev)
  360. {
  361. int err;
  362. err = m88e1318_config_aneg(phydev);
  363. if (err < 0)
  364. return err;
  365. return marvell_of_reg_init(phydev);
  366. }
  367. static int m88e1116r_config_init(struct phy_device *phydev)
  368. {
  369. int temp;
  370. int err;
  371. temp = phy_read(phydev, MII_BMCR);
  372. temp |= BMCR_RESET;
  373. err = phy_write(phydev, MII_BMCR, temp);
  374. if (err < 0)
  375. return err;
  376. mdelay(500);
  377. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0);
  378. if (err < 0)
  379. return err;
  380. temp = phy_read(phydev, MII_M1011_PHY_SCR);
  381. temp |= (7 << 12); /* max number of gigabit attempts */
  382. temp |= (1 << 11); /* enable downshift */
  383. temp |= MII_M1011_PHY_SCR_AUTO_CROSS;
  384. err = phy_write(phydev, MII_M1011_PHY_SCR, temp);
  385. if (err < 0)
  386. return err;
  387. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 2);
  388. if (err < 0)
  389. return err;
  390. temp = phy_read(phydev, MII_M1116R_CONTROL_REG_MAC);
  391. temp |= (1 << 5);
  392. temp |= (1 << 4);
  393. err = phy_write(phydev, MII_M1116R_CONTROL_REG_MAC, temp);
  394. if (err < 0)
  395. return err;
  396. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0);
  397. if (err < 0)
  398. return err;
  399. temp = phy_read(phydev, MII_BMCR);
  400. temp |= BMCR_RESET;
  401. err = phy_write(phydev, MII_BMCR, temp);
  402. if (err < 0)
  403. return err;
  404. mdelay(500);
  405. return 0;
  406. }
  407. static int m88e3016_config_init(struct phy_device *phydev)
  408. {
  409. int reg;
  410. /* Enable Scrambler and Auto-Crossover */
  411. reg = phy_read(phydev, MII_88E3016_PHY_SPEC_CTRL);
  412. if (reg < 0)
  413. return reg;
  414. reg &= ~MII_88E3016_DISABLE_SCRAMBLER;
  415. reg |= MII_88E3016_AUTO_MDIX_CROSSOVER;
  416. reg = phy_write(phydev, MII_88E3016_PHY_SPEC_CTRL, reg);
  417. if (reg < 0)
  418. return reg;
  419. return 0;
  420. }
  421. static int m88e1111_config_init(struct phy_device *phydev)
  422. {
  423. int err;
  424. int temp;
  425. if (phy_interface_is_rgmii(phydev)) {
  426. temp = phy_read(phydev, MII_M1111_PHY_EXT_CR);
  427. if (temp < 0)
  428. return temp;
  429. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
  430. temp |= (MII_M1111_RX_DELAY | MII_M1111_TX_DELAY);
  431. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  432. temp &= ~MII_M1111_TX_DELAY;
  433. temp |= MII_M1111_RX_DELAY;
  434. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
  435. temp &= ~MII_M1111_RX_DELAY;
  436. temp |= MII_M1111_TX_DELAY;
  437. }
  438. err = phy_write(phydev, MII_M1111_PHY_EXT_CR, temp);
  439. if (err < 0)
  440. return err;
  441. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  442. if (temp < 0)
  443. return temp;
  444. temp &= ~(MII_M1111_HWCFG_MODE_MASK);
  445. if (temp & MII_M1111_HWCFG_FIBER_COPPER_RES)
  446. temp |= MII_M1111_HWCFG_MODE_FIBER_RGMII;
  447. else
  448. temp |= MII_M1111_HWCFG_MODE_COPPER_RGMII;
  449. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  450. if (err < 0)
  451. return err;
  452. }
  453. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  454. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  455. if (temp < 0)
  456. return temp;
  457. temp &= ~(MII_M1111_HWCFG_MODE_MASK);
  458. temp |= MII_M1111_HWCFG_MODE_SGMII_NO_CLK;
  459. temp |= MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  460. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  461. if (err < 0)
  462. return err;
  463. /* make sure copper is selected */
  464. err = phy_read(phydev, MII_M1145_PHY_EXT_ADDR_PAGE);
  465. if (err < 0)
  466. return err;
  467. err = phy_write(phydev, MII_M1145_PHY_EXT_ADDR_PAGE,
  468. err & (~0xff));
  469. if (err < 0)
  470. return err;
  471. }
  472. if (phydev->interface == PHY_INTERFACE_MODE_RTBI) {
  473. temp = phy_read(phydev, MII_M1111_PHY_EXT_CR);
  474. if (temp < 0)
  475. return temp;
  476. temp |= (MII_M1111_RX_DELAY | MII_M1111_TX_DELAY);
  477. err = phy_write(phydev, MII_M1111_PHY_EXT_CR, temp);
  478. if (err < 0)
  479. return err;
  480. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  481. if (temp < 0)
  482. return temp;
  483. temp &= ~(MII_M1111_HWCFG_MODE_MASK | MII_M1111_HWCFG_FIBER_COPPER_RES);
  484. temp |= 0x7 | MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  485. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  486. if (err < 0)
  487. return err;
  488. /* soft reset */
  489. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  490. if (err < 0)
  491. return err;
  492. do
  493. temp = phy_read(phydev, MII_BMCR);
  494. while (temp & BMCR_RESET);
  495. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  496. if (temp < 0)
  497. return temp;
  498. temp &= ~(MII_M1111_HWCFG_MODE_MASK | MII_M1111_HWCFG_FIBER_COPPER_RES);
  499. temp |= MII_M1111_HWCFG_MODE_COPPER_RTBI | MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  500. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  501. if (err < 0)
  502. return err;
  503. }
  504. err = marvell_of_reg_init(phydev);
  505. if (err < 0)
  506. return err;
  507. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  508. }
  509. static int m88e1118_config_aneg(struct phy_device *phydev)
  510. {
  511. int err;
  512. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  513. if (err < 0)
  514. return err;
  515. err = phy_write(phydev, MII_M1011_PHY_SCR,
  516. MII_M1011_PHY_SCR_AUTO_CROSS);
  517. if (err < 0)
  518. return err;
  519. err = genphy_config_aneg(phydev);
  520. return 0;
  521. }
  522. static int m88e1118_config_init(struct phy_device *phydev)
  523. {
  524. int err;
  525. /* Change address */
  526. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0002);
  527. if (err < 0)
  528. return err;
  529. /* Enable 1000 Mbit */
  530. err = phy_write(phydev, 0x15, 0x1070);
  531. if (err < 0)
  532. return err;
  533. /* Change address */
  534. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0003);
  535. if (err < 0)
  536. return err;
  537. /* Adjust LED Control */
  538. if (phydev->dev_flags & MARVELL_PHY_M1118_DNS323_LEDS)
  539. err = phy_write(phydev, 0x10, 0x1100);
  540. else
  541. err = phy_write(phydev, 0x10, 0x021e);
  542. if (err < 0)
  543. return err;
  544. err = marvell_of_reg_init(phydev);
  545. if (err < 0)
  546. return err;
  547. /* Reset address */
  548. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0);
  549. if (err < 0)
  550. return err;
  551. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  552. }
  553. static int m88e1149_config_init(struct phy_device *phydev)
  554. {
  555. int err;
  556. /* Change address */
  557. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0002);
  558. if (err < 0)
  559. return err;
  560. /* Enable 1000 Mbit */
  561. err = phy_write(phydev, 0x15, 0x1048);
  562. if (err < 0)
  563. return err;
  564. err = marvell_of_reg_init(phydev);
  565. if (err < 0)
  566. return err;
  567. /* Reset address */
  568. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0);
  569. if (err < 0)
  570. return err;
  571. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  572. }
  573. static int m88e1145_config_init(struct phy_device *phydev)
  574. {
  575. int err;
  576. int temp;
  577. /* Take care of errata E0 & E1 */
  578. err = phy_write(phydev, 0x1d, 0x001b);
  579. if (err < 0)
  580. return err;
  581. err = phy_write(phydev, 0x1e, 0x418f);
  582. if (err < 0)
  583. return err;
  584. err = phy_write(phydev, 0x1d, 0x0016);
  585. if (err < 0)
  586. return err;
  587. err = phy_write(phydev, 0x1e, 0xa2da);
  588. if (err < 0)
  589. return err;
  590. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
  591. int temp = phy_read(phydev, MII_M1145_PHY_EXT_CR);
  592. if (temp < 0)
  593. return temp;
  594. temp |= (MII_M1145_RGMII_RX_DELAY | MII_M1145_RGMII_TX_DELAY);
  595. err = phy_write(phydev, MII_M1145_PHY_EXT_CR, temp);
  596. if (err < 0)
  597. return err;
  598. if (phydev->dev_flags & MARVELL_PHY_M1145_FLAGS_RESISTANCE) {
  599. err = phy_write(phydev, 0x1d, 0x0012);
  600. if (err < 0)
  601. return err;
  602. temp = phy_read(phydev, 0x1e);
  603. if (temp < 0)
  604. return temp;
  605. temp &= 0xf03f;
  606. temp |= 2 << 9; /* 36 ohm */
  607. temp |= 2 << 6; /* 39 ohm */
  608. err = phy_write(phydev, 0x1e, temp);
  609. if (err < 0)
  610. return err;
  611. err = phy_write(phydev, 0x1d, 0x3);
  612. if (err < 0)
  613. return err;
  614. err = phy_write(phydev, 0x1e, 0x8000);
  615. if (err < 0)
  616. return err;
  617. }
  618. }
  619. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  620. temp = phy_read(phydev, MII_M1145_PHY_EXT_SR);
  621. if (temp < 0)
  622. return temp;
  623. temp &= ~MII_M1145_HWCFG_MODE_MASK;
  624. temp |= MII_M1145_HWCFG_MODE_SGMII_NO_CLK;
  625. temp |= MII_M1145_HWCFG_FIBER_COPPER_AUTO;
  626. err = phy_write(phydev, MII_M1145_PHY_EXT_SR, temp);
  627. if (err < 0)
  628. return err;
  629. }
  630. err = marvell_of_reg_init(phydev);
  631. if (err < 0)
  632. return err;
  633. return 0;
  634. }
  635. /* marvell_read_status
  636. *
  637. * Generic status code does not detect Fiber correctly!
  638. * Description:
  639. * Check the link, then figure out the current state
  640. * by comparing what we advertise with what the link partner
  641. * advertises. Start by checking the gigabit possibilities,
  642. * then move on to 10/100.
  643. */
  644. static int marvell_read_status(struct phy_device *phydev)
  645. {
  646. int adv;
  647. int err;
  648. int lpa;
  649. int lpagb;
  650. int status = 0;
  651. /* Update the link, but return if there
  652. * was an error */
  653. err = genphy_update_link(phydev);
  654. if (err)
  655. return err;
  656. if (AUTONEG_ENABLE == phydev->autoneg) {
  657. status = phy_read(phydev, MII_M1011_PHY_STATUS);
  658. if (status < 0)
  659. return status;
  660. lpa = phy_read(phydev, MII_LPA);
  661. if (lpa < 0)
  662. return lpa;
  663. lpagb = phy_read(phydev, MII_STAT1000);
  664. if (lpagb < 0)
  665. return lpagb;
  666. adv = phy_read(phydev, MII_ADVERTISE);
  667. if (adv < 0)
  668. return adv;
  669. phydev->lp_advertising = mii_stat1000_to_ethtool_lpa_t(lpagb) |
  670. mii_lpa_to_ethtool_lpa_t(lpa);
  671. lpa &= adv;
  672. if (status & MII_M1011_PHY_STATUS_FULLDUPLEX)
  673. phydev->duplex = DUPLEX_FULL;
  674. else
  675. phydev->duplex = DUPLEX_HALF;
  676. status = status & MII_M1011_PHY_STATUS_SPD_MASK;
  677. phydev->pause = phydev->asym_pause = 0;
  678. switch (status) {
  679. case MII_M1011_PHY_STATUS_1000:
  680. phydev->speed = SPEED_1000;
  681. break;
  682. case MII_M1011_PHY_STATUS_100:
  683. phydev->speed = SPEED_100;
  684. break;
  685. default:
  686. phydev->speed = SPEED_10;
  687. break;
  688. }
  689. if (phydev->duplex == DUPLEX_FULL) {
  690. phydev->pause = lpa & LPA_PAUSE_CAP ? 1 : 0;
  691. phydev->asym_pause = lpa & LPA_PAUSE_ASYM ? 1 : 0;
  692. }
  693. } else {
  694. int bmcr = phy_read(phydev, MII_BMCR);
  695. if (bmcr < 0)
  696. return bmcr;
  697. if (bmcr & BMCR_FULLDPLX)
  698. phydev->duplex = DUPLEX_FULL;
  699. else
  700. phydev->duplex = DUPLEX_HALF;
  701. if (bmcr & BMCR_SPEED1000)
  702. phydev->speed = SPEED_1000;
  703. else if (bmcr & BMCR_SPEED100)
  704. phydev->speed = SPEED_100;
  705. else
  706. phydev->speed = SPEED_10;
  707. phydev->pause = phydev->asym_pause = 0;
  708. phydev->lp_advertising = 0;
  709. }
  710. return 0;
  711. }
  712. static int marvell_aneg_done(struct phy_device *phydev)
  713. {
  714. int retval = phy_read(phydev, MII_M1011_PHY_STATUS);
  715. return (retval < 0) ? retval : (retval & MII_M1011_PHY_STATUS_RESOLVED);
  716. }
  717. static int m88e1121_did_interrupt(struct phy_device *phydev)
  718. {
  719. int imask;
  720. imask = phy_read(phydev, MII_M1011_IEVENT);
  721. if (imask & MII_M1011_IMASK_INIT)
  722. return 1;
  723. return 0;
  724. }
  725. static void m88e1318_get_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
  726. {
  727. wol->supported = WAKE_MAGIC;
  728. wol->wolopts = 0;
  729. if (phy_write(phydev, MII_MARVELL_PHY_PAGE,
  730. MII_88E1318S_PHY_WOL_PAGE) < 0)
  731. return;
  732. if (phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL) &
  733. MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE)
  734. wol->wolopts |= WAKE_MAGIC;
  735. if (phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x00) < 0)
  736. return;
  737. }
  738. static int m88e1318_set_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
  739. {
  740. int err, oldpage, temp;
  741. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  742. if (wol->wolopts & WAKE_MAGIC) {
  743. /* Explicitly switch to page 0x00, just to be sure */
  744. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x00);
  745. if (err < 0)
  746. return err;
  747. /* Enable the WOL interrupt */
  748. temp = phy_read(phydev, MII_88E1318S_PHY_CSIER);
  749. temp |= MII_88E1318S_PHY_CSIER_WOL_EIE;
  750. err = phy_write(phydev, MII_88E1318S_PHY_CSIER, temp);
  751. if (err < 0)
  752. return err;
  753. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  754. MII_88E1318S_PHY_LED_PAGE);
  755. if (err < 0)
  756. return err;
  757. /* Setup LED[2] as interrupt pin (active low) */
  758. temp = phy_read(phydev, MII_88E1318S_PHY_LED_TCR);
  759. temp &= ~MII_88E1318S_PHY_LED_TCR_FORCE_INT;
  760. temp |= MII_88E1318S_PHY_LED_TCR_INTn_ENABLE;
  761. temp |= MII_88E1318S_PHY_LED_TCR_INT_ACTIVE_LOW;
  762. err = phy_write(phydev, MII_88E1318S_PHY_LED_TCR, temp);
  763. if (err < 0)
  764. return err;
  765. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  766. MII_88E1318S_PHY_WOL_PAGE);
  767. if (err < 0)
  768. return err;
  769. /* Store the device address for the magic packet */
  770. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD2,
  771. ((phydev->attached_dev->dev_addr[5] << 8) |
  772. phydev->attached_dev->dev_addr[4]));
  773. if (err < 0)
  774. return err;
  775. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD1,
  776. ((phydev->attached_dev->dev_addr[3] << 8) |
  777. phydev->attached_dev->dev_addr[2]));
  778. if (err < 0)
  779. return err;
  780. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD0,
  781. ((phydev->attached_dev->dev_addr[1] << 8) |
  782. phydev->attached_dev->dev_addr[0]));
  783. if (err < 0)
  784. return err;
  785. /* Clear WOL status and enable magic packet matching */
  786. temp = phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL);
  787. temp |= MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS;
  788. temp |= MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE;
  789. err = phy_write(phydev, MII_88E1318S_PHY_WOL_CTRL, temp);
  790. if (err < 0)
  791. return err;
  792. } else {
  793. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  794. MII_88E1318S_PHY_WOL_PAGE);
  795. if (err < 0)
  796. return err;
  797. /* Clear WOL status and disable magic packet matching */
  798. temp = phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL);
  799. temp |= MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS;
  800. temp &= ~MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE;
  801. err = phy_write(phydev, MII_88E1318S_PHY_WOL_CTRL, temp);
  802. if (err < 0)
  803. return err;
  804. }
  805. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  806. if (err < 0)
  807. return err;
  808. return 0;
  809. }
  810. static int marvell_get_sset_count(struct phy_device *phydev)
  811. {
  812. return ARRAY_SIZE(marvell_hw_stats);
  813. }
  814. static void marvell_get_strings(struct phy_device *phydev, u8 *data)
  815. {
  816. int i;
  817. for (i = 0; i < ARRAY_SIZE(marvell_hw_stats); i++) {
  818. memcpy(data + i * ETH_GSTRING_LEN,
  819. marvell_hw_stats[i].string, ETH_GSTRING_LEN);
  820. }
  821. }
  822. #ifndef UINT64_MAX
  823. #define UINT64_MAX (u64)(~((u64)0))
  824. #endif
  825. static u64 marvell_get_stat(struct phy_device *phydev, int i)
  826. {
  827. struct marvell_hw_stat stat = marvell_hw_stats[i];
  828. struct marvell_priv *priv = phydev->priv;
  829. int err, oldpage;
  830. u64 val;
  831. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  832. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  833. stat.page);
  834. if (err < 0)
  835. return UINT64_MAX;
  836. val = phy_read(phydev, stat.reg);
  837. if (val < 0) {
  838. val = UINT64_MAX;
  839. } else {
  840. val = val & ((1 << stat.bits) - 1);
  841. priv->stats[i] += val;
  842. val = priv->stats[i];
  843. }
  844. phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  845. return val;
  846. }
  847. static void marvell_get_stats(struct phy_device *phydev,
  848. struct ethtool_stats *stats, u64 *data)
  849. {
  850. int i;
  851. for (i = 0; i < ARRAY_SIZE(marvell_hw_stats); i++)
  852. data[i] = marvell_get_stat(phydev, i);
  853. }
  854. static int marvell_probe(struct phy_device *phydev)
  855. {
  856. struct marvell_priv *priv;
  857. priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
  858. if (!priv)
  859. return -ENOMEM;
  860. phydev->priv = priv;
  861. return 0;
  862. }
  863. static struct phy_driver marvell_drivers[] = {
  864. {
  865. .phy_id = MARVELL_PHY_ID_88E1101,
  866. .phy_id_mask = MARVELL_PHY_ID_MASK,
  867. .name = "Marvell 88E1101",
  868. .features = PHY_GBIT_FEATURES,
  869. .probe = marvell_probe,
  870. .flags = PHY_HAS_INTERRUPT,
  871. .config_aneg = &marvell_config_aneg,
  872. .read_status = &genphy_read_status,
  873. .ack_interrupt = &marvell_ack_interrupt,
  874. .config_intr = &marvell_config_intr,
  875. .resume = &genphy_resume,
  876. .suspend = &genphy_suspend,
  877. .get_sset_count = marvell_get_sset_count,
  878. .get_strings = marvell_get_strings,
  879. .get_stats = marvell_get_stats,
  880. },
  881. {
  882. .phy_id = MARVELL_PHY_ID_88E1112,
  883. .phy_id_mask = MARVELL_PHY_ID_MASK,
  884. .name = "Marvell 88E1112",
  885. .features = PHY_GBIT_FEATURES,
  886. .flags = PHY_HAS_INTERRUPT,
  887. .probe = marvell_probe,
  888. .config_init = &m88e1111_config_init,
  889. .config_aneg = &marvell_config_aneg,
  890. .read_status = &genphy_read_status,
  891. .ack_interrupt = &marvell_ack_interrupt,
  892. .config_intr = &marvell_config_intr,
  893. .resume = &genphy_resume,
  894. .suspend = &genphy_suspend,
  895. .get_sset_count = marvell_get_sset_count,
  896. .get_strings = marvell_get_strings,
  897. .get_stats = marvell_get_stats,
  898. },
  899. {
  900. .phy_id = MARVELL_PHY_ID_88E1111,
  901. .phy_id_mask = MARVELL_PHY_ID_MASK,
  902. .name = "Marvell 88E1111",
  903. .features = PHY_GBIT_FEATURES,
  904. .flags = PHY_HAS_INTERRUPT,
  905. .probe = marvell_probe,
  906. .config_init = &m88e1111_config_init,
  907. .config_aneg = &marvell_config_aneg,
  908. .read_status = &marvell_read_status,
  909. .ack_interrupt = &marvell_ack_interrupt,
  910. .config_intr = &marvell_config_intr,
  911. .resume = &genphy_resume,
  912. .suspend = &genphy_suspend,
  913. .get_sset_count = marvell_get_sset_count,
  914. .get_strings = marvell_get_strings,
  915. .get_stats = marvell_get_stats,
  916. },
  917. {
  918. .phy_id = MARVELL_PHY_ID_88E1118,
  919. .phy_id_mask = MARVELL_PHY_ID_MASK,
  920. .name = "Marvell 88E1118",
  921. .features = PHY_GBIT_FEATURES,
  922. .flags = PHY_HAS_INTERRUPT,
  923. .probe = marvell_probe,
  924. .config_init = &m88e1118_config_init,
  925. .config_aneg = &m88e1118_config_aneg,
  926. .read_status = &genphy_read_status,
  927. .ack_interrupt = &marvell_ack_interrupt,
  928. .config_intr = &marvell_config_intr,
  929. .resume = &genphy_resume,
  930. .suspend = &genphy_suspend,
  931. .get_sset_count = marvell_get_sset_count,
  932. .get_strings = marvell_get_strings,
  933. .get_stats = marvell_get_stats,
  934. },
  935. {
  936. .phy_id = MARVELL_PHY_ID_88E1121R,
  937. .phy_id_mask = MARVELL_PHY_ID_MASK,
  938. .name = "Marvell 88E1121R",
  939. .features = PHY_GBIT_FEATURES,
  940. .flags = PHY_HAS_INTERRUPT,
  941. .probe = marvell_probe,
  942. .config_aneg = &m88e1121_config_aneg,
  943. .read_status = &marvell_read_status,
  944. .ack_interrupt = &marvell_ack_interrupt,
  945. .config_intr = &marvell_config_intr,
  946. .did_interrupt = &m88e1121_did_interrupt,
  947. .resume = &genphy_resume,
  948. .suspend = &genphy_suspend,
  949. .get_sset_count = marvell_get_sset_count,
  950. .get_strings = marvell_get_strings,
  951. .get_stats = marvell_get_stats,
  952. },
  953. {
  954. .phy_id = MARVELL_PHY_ID_88E1318S,
  955. .phy_id_mask = MARVELL_PHY_ID_MASK,
  956. .name = "Marvell 88E1318S",
  957. .features = PHY_GBIT_FEATURES,
  958. .flags = PHY_HAS_INTERRUPT,
  959. .probe = marvell_probe,
  960. .config_aneg = &m88e1318_config_aneg,
  961. .read_status = &marvell_read_status,
  962. .ack_interrupt = &marvell_ack_interrupt,
  963. .config_intr = &marvell_config_intr,
  964. .did_interrupt = &m88e1121_did_interrupt,
  965. .get_wol = &m88e1318_get_wol,
  966. .set_wol = &m88e1318_set_wol,
  967. .resume = &genphy_resume,
  968. .suspend = &genphy_suspend,
  969. .get_sset_count = marvell_get_sset_count,
  970. .get_strings = marvell_get_strings,
  971. .get_stats = marvell_get_stats,
  972. },
  973. {
  974. .phy_id = MARVELL_PHY_ID_88E1145,
  975. .phy_id_mask = MARVELL_PHY_ID_MASK,
  976. .name = "Marvell 88E1145",
  977. .features = PHY_GBIT_FEATURES,
  978. .flags = PHY_HAS_INTERRUPT,
  979. .probe = marvell_probe,
  980. .config_init = &m88e1145_config_init,
  981. .config_aneg = &marvell_config_aneg,
  982. .read_status = &genphy_read_status,
  983. .ack_interrupt = &marvell_ack_interrupt,
  984. .config_intr = &marvell_config_intr,
  985. .resume = &genphy_resume,
  986. .suspend = &genphy_suspend,
  987. .get_sset_count = marvell_get_sset_count,
  988. .get_strings = marvell_get_strings,
  989. .get_stats = marvell_get_stats,
  990. },
  991. {
  992. .phy_id = MARVELL_PHY_ID_88E1149R,
  993. .phy_id_mask = MARVELL_PHY_ID_MASK,
  994. .name = "Marvell 88E1149R",
  995. .features = PHY_GBIT_FEATURES,
  996. .flags = PHY_HAS_INTERRUPT,
  997. .probe = marvell_probe,
  998. .config_init = &m88e1149_config_init,
  999. .config_aneg = &m88e1118_config_aneg,
  1000. .read_status = &genphy_read_status,
  1001. .ack_interrupt = &marvell_ack_interrupt,
  1002. .config_intr = &marvell_config_intr,
  1003. .resume = &genphy_resume,
  1004. .suspend = &genphy_suspend,
  1005. .get_sset_count = marvell_get_sset_count,
  1006. .get_strings = marvell_get_strings,
  1007. .get_stats = marvell_get_stats,
  1008. },
  1009. {
  1010. .phy_id = MARVELL_PHY_ID_88E1240,
  1011. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1012. .name = "Marvell 88E1240",
  1013. .features = PHY_GBIT_FEATURES,
  1014. .flags = PHY_HAS_INTERRUPT,
  1015. .probe = marvell_probe,
  1016. .config_init = &m88e1111_config_init,
  1017. .config_aneg = &marvell_config_aneg,
  1018. .read_status = &genphy_read_status,
  1019. .ack_interrupt = &marvell_ack_interrupt,
  1020. .config_intr = &marvell_config_intr,
  1021. .resume = &genphy_resume,
  1022. .suspend = &genphy_suspend,
  1023. .get_sset_count = marvell_get_sset_count,
  1024. .get_strings = marvell_get_strings,
  1025. .get_stats = marvell_get_stats,
  1026. },
  1027. {
  1028. .phy_id = MARVELL_PHY_ID_88E1116R,
  1029. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1030. .name = "Marvell 88E1116R",
  1031. .features = PHY_GBIT_FEATURES,
  1032. .flags = PHY_HAS_INTERRUPT,
  1033. .probe = marvell_probe,
  1034. .config_init = &m88e1116r_config_init,
  1035. .config_aneg = &genphy_config_aneg,
  1036. .read_status = &genphy_read_status,
  1037. .ack_interrupt = &marvell_ack_interrupt,
  1038. .config_intr = &marvell_config_intr,
  1039. .resume = &genphy_resume,
  1040. .suspend = &genphy_suspend,
  1041. .get_sset_count = marvell_get_sset_count,
  1042. .get_strings = marvell_get_strings,
  1043. .get_stats = marvell_get_stats,
  1044. },
  1045. {
  1046. .phy_id = MARVELL_PHY_ID_88E1510,
  1047. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1048. .name = "Marvell 88E1510",
  1049. .features = PHY_GBIT_FEATURES,
  1050. .flags = PHY_HAS_INTERRUPT,
  1051. .probe = marvell_probe,
  1052. .config_aneg = &m88e1510_config_aneg,
  1053. .read_status = &marvell_read_status,
  1054. .ack_interrupt = &marvell_ack_interrupt,
  1055. .config_intr = &marvell_config_intr,
  1056. .did_interrupt = &m88e1121_did_interrupt,
  1057. .resume = &genphy_resume,
  1058. .suspend = &genphy_suspend,
  1059. .get_sset_count = marvell_get_sset_count,
  1060. .get_strings = marvell_get_strings,
  1061. .get_stats = marvell_get_stats,
  1062. },
  1063. {
  1064. .phy_id = MARVELL_PHY_ID_88E1540,
  1065. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1066. .name = "Marvell 88E1540",
  1067. .features = PHY_GBIT_FEATURES,
  1068. .flags = PHY_HAS_INTERRUPT,
  1069. .probe = marvell_probe,
  1070. .config_aneg = &m88e1510_config_aneg,
  1071. .read_status = &marvell_read_status,
  1072. .ack_interrupt = &marvell_ack_interrupt,
  1073. .config_intr = &marvell_config_intr,
  1074. .did_interrupt = &m88e1121_did_interrupt,
  1075. .resume = &genphy_resume,
  1076. .suspend = &genphy_suspend,
  1077. .get_sset_count = marvell_get_sset_count,
  1078. .get_strings = marvell_get_strings,
  1079. .get_stats = marvell_get_stats,
  1080. },
  1081. {
  1082. .phy_id = MARVELL_PHY_ID_88E3016,
  1083. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1084. .name = "Marvell 88E3016",
  1085. .features = PHY_BASIC_FEATURES,
  1086. .flags = PHY_HAS_INTERRUPT,
  1087. .probe = marvell_probe,
  1088. .config_aneg = &genphy_config_aneg,
  1089. .config_init = &m88e3016_config_init,
  1090. .aneg_done = &marvell_aneg_done,
  1091. .read_status = &marvell_read_status,
  1092. .ack_interrupt = &marvell_ack_interrupt,
  1093. .config_intr = &marvell_config_intr,
  1094. .did_interrupt = &m88e1121_did_interrupt,
  1095. .resume = &genphy_resume,
  1096. .suspend = &genphy_suspend,
  1097. .get_sset_count = marvell_get_sset_count,
  1098. .get_strings = marvell_get_strings,
  1099. .get_stats = marvell_get_stats,
  1100. },
  1101. };
  1102. module_phy_driver(marvell_drivers);
  1103. static struct mdio_device_id __maybe_unused marvell_tbl[] = {
  1104. { MARVELL_PHY_ID_88E1101, MARVELL_PHY_ID_MASK },
  1105. { MARVELL_PHY_ID_88E1112, MARVELL_PHY_ID_MASK },
  1106. { MARVELL_PHY_ID_88E1111, MARVELL_PHY_ID_MASK },
  1107. { MARVELL_PHY_ID_88E1118, MARVELL_PHY_ID_MASK },
  1108. { MARVELL_PHY_ID_88E1121R, MARVELL_PHY_ID_MASK },
  1109. { MARVELL_PHY_ID_88E1145, MARVELL_PHY_ID_MASK },
  1110. { MARVELL_PHY_ID_88E1149R, MARVELL_PHY_ID_MASK },
  1111. { MARVELL_PHY_ID_88E1240, MARVELL_PHY_ID_MASK },
  1112. { MARVELL_PHY_ID_88E1318S, MARVELL_PHY_ID_MASK },
  1113. { MARVELL_PHY_ID_88E1116R, MARVELL_PHY_ID_MASK },
  1114. { MARVELL_PHY_ID_88E1510, MARVELL_PHY_ID_MASK },
  1115. { MARVELL_PHY_ID_88E1540, MARVELL_PHY_ID_MASK },
  1116. { MARVELL_PHY_ID_88E3016, MARVELL_PHY_ID_MASK },
  1117. { }
  1118. };
  1119. MODULE_DEVICE_TABLE(mdio, marvell_tbl);