dwc_eth_qos.c 83 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997
  1. /* Synopsys DWC Ethernet Quality-of-Service v4.10a linux driver
  2. *
  3. * This is a driver for the Synopsys DWC Ethernet QoS IP version 4.10a (GMAC).
  4. * This version introduced a lot of changes which breaks backwards
  5. * compatibility the non-QoS IP from Synopsys (used in the ST Micro drivers).
  6. * Some fields differ between version 4.00a and 4.10a, mainly the interrupt
  7. * bit fields. The driver could be made compatible with 4.00, if all relevant
  8. * HW erratas are handled.
  9. *
  10. * The GMAC is highly configurable at synthesis time. This driver has been
  11. * developed for a subset of the total available feature set. Currently
  12. * it supports:
  13. * - TSO
  14. * - Checksum offload for RX and TX.
  15. * - Energy efficient ethernet.
  16. * - GMII phy interface.
  17. * - The statistics module.
  18. * - Single RX and TX queue.
  19. *
  20. * Copyright (C) 2015 Axis Communications AB.
  21. *
  22. * This program is free software; you can redistribute it and/or modify it
  23. * under the terms and conditions of the GNU General Public License,
  24. * version 2, as published by the Free Software Foundation.
  25. */
  26. #include <linux/clk.h>
  27. #include <linux/module.h>
  28. #include <linux/kernel.h>
  29. #include <linux/init.h>
  30. #include <linux/io.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/stat.h>
  33. #include <linux/types.h>
  34. #include <linux/types.h>
  35. #include <linux/slab.h>
  36. #include <linux/delay.h>
  37. #include <linux/mm.h>
  38. #include <linux/netdevice.h>
  39. #include <linux/etherdevice.h>
  40. #include <linux/platform_device.h>
  41. #include <linux/phy.h>
  42. #include <linux/mii.h>
  43. #include <linux/delay.h>
  44. #include <linux/dma-mapping.h>
  45. #include <linux/vmalloc.h>
  46. #include <linux/version.h>
  47. #include <linux/device.h>
  48. #include <linux/bitrev.h>
  49. #include <linux/crc32.h>
  50. #include <linux/of.h>
  51. #include <linux/interrupt.h>
  52. #include <linux/clocksource.h>
  53. #include <linux/net_tstamp.h>
  54. #include <linux/pm_runtime.h>
  55. #include <linux/of_net.h>
  56. #include <linux/of_address.h>
  57. #include <linux/of_mdio.h>
  58. #include <linux/timer.h>
  59. #include <linux/tcp.h>
  60. #define DRIVER_NAME "dwceqos"
  61. #define DRIVER_DESCRIPTION "Synopsys DWC Ethernet QoS driver"
  62. #define DRIVER_VERSION "0.9"
  63. #define DWCEQOS_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
  64. NETIF_MSG_LINK | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP)
  65. #define DWCEQOS_TX_TIMEOUT 5 /* Seconds */
  66. #define DWCEQOS_LPI_TIMER_MIN 8
  67. #define DWCEQOS_LPI_TIMER_MAX ((1 << 20) - 1)
  68. #define DWCEQOS_RX_BUF_SIZE 2048
  69. #define DWCEQOS_RX_DCNT 256
  70. #define DWCEQOS_TX_DCNT 256
  71. #define DWCEQOS_HASH_TABLE_SIZE 64
  72. /* The size field in the DMA descriptor is 14 bits */
  73. #define BYTES_PER_DMA_DESC 16376
  74. /* Hardware registers */
  75. #define START_MAC_REG_OFFSET 0x0000
  76. #define MAX_MAC_REG_OFFSET 0x0bd0
  77. #define START_MTL_REG_OFFSET 0x0c00
  78. #define MAX_MTL_REG_OFFSET 0x0d7c
  79. #define START_DMA_REG_OFFSET 0x1000
  80. #define MAX_DMA_REG_OFFSET 0x117C
  81. #define REG_SPACE_SIZE 0x1800
  82. /* DMA */
  83. #define REG_DWCEQOS_DMA_MODE 0x1000
  84. #define REG_DWCEQOS_DMA_SYSBUS_MODE 0x1004
  85. #define REG_DWCEQOS_DMA_IS 0x1008
  86. #define REG_DWCEQOS_DMA_DEBUG_ST0 0x100c
  87. /* DMA channel registers */
  88. #define REG_DWCEQOS_DMA_CH0_CTRL 0x1100
  89. #define REG_DWCEQOS_DMA_CH0_TX_CTRL 0x1104
  90. #define REG_DWCEQOS_DMA_CH0_RX_CTRL 0x1108
  91. #define REG_DWCEQOS_DMA_CH0_TXDESC_LIST 0x1114
  92. #define REG_DWCEQOS_DMA_CH0_RXDESC_LIST 0x111c
  93. #define REG_DWCEQOS_DMA_CH0_TXDESC_TAIL 0x1120
  94. #define REG_DWCEQOS_DMA_CH0_RXDESC_TAIL 0x1128
  95. #define REG_DWCEQOS_DMA_CH0_TXDESC_LEN 0x112c
  96. #define REG_DWCEQOS_DMA_CH0_RXDESC_LEN 0x1130
  97. #define REG_DWCEQOS_DMA_CH0_IE 0x1134
  98. #define REG_DWCEQOS_DMA_CH0_CUR_TXDESC 0x1144
  99. #define REG_DWCEQOS_DMA_CH0_CUR_RXDESC 0x114c
  100. #define REG_DWCEQOS_DMA_CH0_CUR_TXBUF 0x1154
  101. #define REG_DWCEQOS_DMA_CH0_CUR_RXBUG 0x115c
  102. #define REG_DWCEQOS_DMA_CH0_STA 0x1160
  103. #define DWCEQOS_DMA_MODE_TXPR BIT(11)
  104. #define DWCEQOS_DMA_MODE_DA BIT(1)
  105. #define DWCEQOS_DMA_SYSBUS_MODE_EN_LPI BIT(31)
  106. #define DWCEQOS_DMA_SYSBUS_MODE_FB BIT(0)
  107. #define DWCEQOS_DMA_SYSBUS_MODE_AAL BIT(12)
  108. #define DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT(x) \
  109. (((x) << 16) & 0x000F0000)
  110. #define DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT_DEFAULT 3
  111. #define DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT_MASK GENMASK(19, 16)
  112. #define DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT(x) \
  113. (((x) << 24) & 0x0F000000)
  114. #define DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT_DEFAULT 3
  115. #define DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT_MASK GENMASK(27, 24)
  116. #define DWCEQOS_DMA_SYSBUS_MODE_BURST_MASK GENMASK(7, 1)
  117. #define DWCEQOS_DMA_SYSBUS_MODE_BURST(x) \
  118. (((x) << 1) & DWCEQOS_DMA_SYSBUS_MODE_BURST_MASK)
  119. #define DWCEQOS_DMA_SYSBUS_MODE_BURST_DEFAULT GENMASK(3, 1)
  120. #define DWCEQOS_DMA_CH_CTRL_PBLX8 BIT(16)
  121. #define DWCEQOS_DMA_CH_CTRL_DSL(x) ((x) << 18)
  122. #define DWCEQOS_DMA_CH_CTRL_PBL(x) ((x) << 16)
  123. #define DWCEQOS_DMA_CH_CTRL_START BIT(0)
  124. #define DWCEQOS_DMA_CH_RX_CTRL_BUFSIZE(x) ((x) << 1)
  125. #define DWCEQOS_DMA_CH_TX_OSP BIT(4)
  126. #define DWCEQOS_DMA_CH_TX_TSE BIT(12)
  127. #define DWCEQOS_DMA_CH0_IE_NIE BIT(15)
  128. #define DWCEQOS_DMA_CH0_IE_AIE BIT(14)
  129. #define DWCEQOS_DMA_CH0_IE_RIE BIT(6)
  130. #define DWCEQOS_DMA_CH0_IE_TIE BIT(0)
  131. #define DWCEQOS_DMA_CH0_IE_FBEE BIT(12)
  132. #define DWCEQOS_DMA_CH0_IE_RBUE BIT(7)
  133. #define DWCEQOS_DMA_IS_DC0IS BIT(0)
  134. #define DWCEQOS_DMA_IS_MTLIS BIT(16)
  135. #define DWCEQOS_DMA_IS_MACIS BIT(17)
  136. #define DWCEQOS_DMA_CH0_IS_TI BIT(0)
  137. #define DWCEQOS_DMA_CH0_IS_RI BIT(6)
  138. #define DWCEQOS_DMA_CH0_IS_RBU BIT(7)
  139. #define DWCEQOS_DMA_CH0_IS_FBE BIT(12)
  140. #define DWCEQOS_DMA_CH0_IS_CDE BIT(13)
  141. #define DWCEQOS_DMA_CH0_IS_AIS BIT(14)
  142. #define DWCEQOS_DMA_CH0_IS_TEB GENMASK(18, 16)
  143. #define DWCEQOS_DMA_CH0_IS_TX_ERR_READ BIT(16)
  144. #define DWCEQOS_DMA_CH0_IS_TX_ERR_DESCR BIT(17)
  145. #define DWCEQOS_DMA_CH0_IS_REB GENMASK(21, 19)
  146. #define DWCEQOS_DMA_CH0_IS_RX_ERR_READ BIT(19)
  147. #define DWCEQOS_DMA_CH0_IS_RX_ERR_DESCR BIT(20)
  148. /* DMA descriptor bits for RX normal descriptor (read format) */
  149. #define DWCEQOS_DMA_RDES3_OWN BIT(31)
  150. #define DWCEQOS_DMA_RDES3_INTE BIT(30)
  151. #define DWCEQOS_DMA_RDES3_BUF2V BIT(25)
  152. #define DWCEQOS_DMA_RDES3_BUF1V BIT(24)
  153. /* DMA descriptor bits for RX normal descriptor (write back format) */
  154. #define DWCEQOS_DMA_RDES1_IPCE BIT(7)
  155. #define DWCEQOS_DMA_RDES3_ES BIT(15)
  156. #define DWCEQOS_DMA_RDES3_E_JT BIT(14)
  157. #define DWCEQOS_DMA_RDES3_PL(x) ((x) & 0x7fff)
  158. #define DWCEQOS_DMA_RDES1_PT 0x00000007
  159. #define DWCEQOS_DMA_RDES1_PT_UDP BIT(0)
  160. #define DWCEQOS_DMA_RDES1_PT_TCP BIT(1)
  161. #define DWCEQOS_DMA_RDES1_PT_ICMP 0x00000003
  162. /* DMA descriptor bits for TX normal descriptor (read format) */
  163. #define DWCEQOS_DMA_TDES2_IOC BIT(31)
  164. #define DWCEQOS_DMA_TDES3_OWN BIT(31)
  165. #define DWCEQOS_DMA_TDES3_CTXT BIT(30)
  166. #define DWCEQOS_DMA_TDES3_FD BIT(29)
  167. #define DWCEQOS_DMA_TDES3_LD BIT(28)
  168. #define DWCEQOS_DMA_TDES3_CIPH BIT(16)
  169. #define DWCEQOS_DMA_TDES3_CIPP BIT(17)
  170. #define DWCEQOS_DMA_TDES3_CA 0x00030000
  171. #define DWCEQOS_DMA_TDES3_TSE BIT(18)
  172. #define DWCEQOS_DMA_DES3_THL(x) ((x) << 19)
  173. #define DWCEQOS_DMA_DES2_B2L(x) ((x) << 16)
  174. #define DWCEQOS_DMA_TDES3_TCMSSV BIT(26)
  175. /* DMA channel states */
  176. #define DMA_TX_CH_STOPPED 0
  177. #define DMA_TX_CH_SUSPENDED 6
  178. #define DMA_GET_TX_STATE_CH0(status0) ((status0 & 0xF000) >> 12)
  179. /* MTL */
  180. #define REG_DWCEQOS_MTL_OPER 0x0c00
  181. #define REG_DWCEQOS_MTL_DEBUG_ST 0x0c0c
  182. #define REG_DWCEQOS_MTL_TXQ0_DEBUG_ST 0x0d08
  183. #define REG_DWCEQOS_MTL_RXQ0_DEBUG_ST 0x0d38
  184. #define REG_DWCEQOS_MTL_IS 0x0c20
  185. #define REG_DWCEQOS_MTL_TXQ0_OPER 0x0d00
  186. #define REG_DWCEQOS_MTL_RXQ0_OPER 0x0d30
  187. #define REG_DWCEQOS_MTL_RXQ0_MIS_CNT 0x0d34
  188. #define REG_DWCEQOS_MTL_RXQ0_CTRL 0x0d3c
  189. #define REG_DWCEQOS_MTL_Q0_ISCTRL 0x0d2c
  190. #define DWCEQOS_MTL_SCHALG_STRICT 0x00000060
  191. #define DWCEQOS_MTL_TXQ_TXQEN BIT(3)
  192. #define DWCEQOS_MTL_TXQ_TSF BIT(1)
  193. #define DWCEQOS_MTL_TXQ_FTQ BIT(0)
  194. #define DWCEQOS_MTL_TXQ_TTC512 0x00000070
  195. #define DWCEQOS_MTL_TXQ_SIZE(x) ((((x) - 256) & 0xff00) << 8)
  196. #define DWCEQOS_MTL_RXQ_SIZE(x) ((((x) - 256) & 0xff00) << 12)
  197. #define DWCEQOS_MTL_RXQ_EHFC BIT(7)
  198. #define DWCEQOS_MTL_RXQ_DIS_TCP_EF BIT(6)
  199. #define DWCEQOS_MTL_RXQ_FEP BIT(4)
  200. #define DWCEQOS_MTL_RXQ_FUP BIT(3)
  201. #define DWCEQOS_MTL_RXQ_RSF BIT(5)
  202. #define DWCEQOS_MTL_RXQ_RTC32 BIT(0)
  203. /* MAC */
  204. #define REG_DWCEQOS_MAC_CFG 0x0000
  205. #define REG_DWCEQOS_MAC_EXT_CFG 0x0004
  206. #define REG_DWCEQOS_MAC_PKT_FILT 0x0008
  207. #define REG_DWCEQOS_MAC_WD_TO 0x000c
  208. #define REG_DWCEQOS_HASTABLE_LO 0x0010
  209. #define REG_DWCEQOS_HASTABLE_HI 0x0014
  210. #define REG_DWCEQOS_MAC_IS 0x00b0
  211. #define REG_DWCEQOS_MAC_IE 0x00b4
  212. #define REG_DWCEQOS_MAC_STAT 0x00b8
  213. #define REG_DWCEQOS_MAC_MDIO_ADDR 0x0200
  214. #define REG_DWCEQOS_MAC_MDIO_DATA 0x0204
  215. #define REG_DWCEQOS_MAC_MAC_ADDR0_HI 0x0300
  216. #define REG_DWCEQOS_MAC_MAC_ADDR0_LO 0x0304
  217. #define REG_DWCEQOS_MAC_RXQ0_CTRL0 0x00a0
  218. #define REG_DWCEQOS_MAC_HW_FEATURE0 0x011c
  219. #define REG_DWCEQOS_MAC_HW_FEATURE1 0x0120
  220. #define REG_DWCEQOS_MAC_HW_FEATURE2 0x0124
  221. #define REG_DWCEQOS_MAC_HASHTABLE_LO 0x0010
  222. #define REG_DWCEQOS_MAC_HASHTABLE_HI 0x0014
  223. #define REG_DWCEQOS_MAC_LPI_CTRL_STATUS 0x00d0
  224. #define REG_DWCEQOS_MAC_LPI_TIMERS_CTRL 0x00d4
  225. #define REG_DWCEQOS_MAC_LPI_ENTRY_TIMER 0x00d8
  226. #define REG_DWCEQOS_MAC_1US_TIC_COUNTER 0x00dc
  227. #define REG_DWCEQOS_MAC_RX_FLOW_CTRL 0x0090
  228. #define REG_DWCEQOS_MAC_Q0_TX_FLOW 0x0070
  229. #define DWCEQOS_MAC_CFG_ACS BIT(20)
  230. #define DWCEQOS_MAC_CFG_JD BIT(17)
  231. #define DWCEQOS_MAC_CFG_JE BIT(16)
  232. #define DWCEQOS_MAC_CFG_PS BIT(15)
  233. #define DWCEQOS_MAC_CFG_FES BIT(14)
  234. #define DWCEQOS_MAC_CFG_DM BIT(13)
  235. #define DWCEQOS_MAC_CFG_DO BIT(10)
  236. #define DWCEQOS_MAC_CFG_TE BIT(1)
  237. #define DWCEQOS_MAC_CFG_IPC BIT(27)
  238. #define DWCEQOS_MAC_CFG_RE BIT(0)
  239. #define DWCEQOS_ADDR_HIGH(reg) (0x00000300 + (reg * 8))
  240. #define DWCEQOS_ADDR_LOW(reg) (0x00000304 + (reg * 8))
  241. #define DWCEQOS_MAC_IS_LPI_INT BIT(5)
  242. #define DWCEQOS_MAC_IS_MMC_INT BIT(8)
  243. #define DWCEQOS_MAC_RXQ_EN BIT(1)
  244. #define DWCEQOS_MAC_MAC_ADDR_HI_EN BIT(31)
  245. #define DWCEQOS_MAC_PKT_FILT_RA BIT(31)
  246. #define DWCEQOS_MAC_PKT_FILT_HPF BIT(10)
  247. #define DWCEQOS_MAC_PKT_FILT_SAF BIT(9)
  248. #define DWCEQOS_MAC_PKT_FILT_SAIF BIT(8)
  249. #define DWCEQOS_MAC_PKT_FILT_DBF BIT(5)
  250. #define DWCEQOS_MAC_PKT_FILT_PM BIT(4)
  251. #define DWCEQOS_MAC_PKT_FILT_DAIF BIT(3)
  252. #define DWCEQOS_MAC_PKT_FILT_HMC BIT(2)
  253. #define DWCEQOS_MAC_PKT_FILT_HUC BIT(1)
  254. #define DWCEQOS_MAC_PKT_FILT_PR BIT(0)
  255. #define DWCEQOS_MAC_MDIO_ADDR_CR(x) (((x & 15)) << 8)
  256. #define DWCEQOS_MAC_MDIO_ADDR_CR_20 2
  257. #define DWCEQOS_MAC_MDIO_ADDR_CR_35 3
  258. #define DWCEQOS_MAC_MDIO_ADDR_CR_60 0
  259. #define DWCEQOS_MAC_MDIO_ADDR_CR_100 1
  260. #define DWCEQOS_MAC_MDIO_ADDR_CR_150 4
  261. #define DWCEQOS_MAC_MDIO_ADDR_CR_250 5
  262. #define DWCEQOS_MAC_MDIO_ADDR_GOC_READ 0x0000000c
  263. #define DWCEQOS_MAC_MDIO_ADDR_GOC_WRITE BIT(2)
  264. #define DWCEQOS_MAC_MDIO_ADDR_GB BIT(0)
  265. #define DWCEQOS_MAC_LPI_CTRL_STATUS_TLPIEN BIT(0)
  266. #define DWCEQOS_MAC_LPI_CTRL_STATUS_TLPIEX BIT(1)
  267. #define DWCEQOS_MAC_LPI_CTRL_STATUS_RLPIEN BIT(2)
  268. #define DWCEQOS_MAC_LPI_CTRL_STATUS_RLPIEX BIT(3)
  269. #define DWCEQOS_MAC_LPI_CTRL_STATUS_TLPIST BIT(8)
  270. #define DWCEQOS_MAC_LPI_CTRL_STATUS_RLPIST BIT(9)
  271. #define DWCEQOS_MAC_LPI_CTRL_STATUS_LPIEN BIT(16)
  272. #define DWCEQOS_MAC_LPI_CTRL_STATUS_PLS BIT(17)
  273. #define DWCEQOS_MAC_LPI_CTRL_STATUS_PLSEN BIT(18)
  274. #define DWCEQOS_MAC_LPI_CTRL_STATUS_LIPTXA BIT(19)
  275. #define DWCEQOS_MAC_LPI_CTRL_STATUS_LPITE BIT(20)
  276. #define DWCEQOS_MAC_LPI_CTRL_STATUS_LPITCSE BIT(21)
  277. #define DWCEQOS_MAC_1US_TIC_COUNTER_VAL(x) ((x) & GENMASK(11, 0))
  278. #define DWCEQOS_LPI_CTRL_ENABLE_EEE (DWCEQOS_MAC_LPI_CTRL_STATUS_LPITE | \
  279. DWCEQOS_MAC_LPI_CTRL_STATUS_LIPTXA | \
  280. DWCEQOS_MAC_LPI_CTRL_STATUS_LPIEN)
  281. #define DWCEQOS_MAC_RX_FLOW_CTRL_RFE BIT(0)
  282. #define DWCEQOS_MAC_Q0_TX_FLOW_TFE BIT(1)
  283. #define DWCEQOS_MAC_Q0_TX_FLOW_PT(time) ((time) << 16)
  284. #define DWCEQOS_MAC_Q0_TX_FLOW_PLT_4_SLOTS (0 << 4)
  285. /* Features */
  286. #define DWCEQOS_MAC_HW_FEATURE0_RXCOESEL BIT(16)
  287. #define DWCEQOS_MAC_HW_FEATURE0_TXCOESEL BIT(14)
  288. #define DWCEQOS_MAC_HW_FEATURE0_HDSEL BIT(2)
  289. #define DWCEQOS_MAC_HW_FEATURE0_EEESEL BIT(13)
  290. #define DWCEQOS_MAC_HW_FEATURE0_GMIISEL BIT(1)
  291. #define DWCEQOS_MAC_HW_FEATURE0_MIISEL BIT(0)
  292. #define DWCEQOS_MAC_HW_FEATURE1_TSOEN BIT(18)
  293. #define DWCEQOS_MAC_HW_FEATURE1_TXFIFOSIZE(x) ((128 << ((x) & 0x7c0)) >> 6)
  294. #define DWCEQOS_MAC_HW_FEATURE1_RXFIFOSIZE(x) (128 << ((x) & 0x1f))
  295. #define DWCEQOS_MAX_PERFECT_ADDRESSES(feature1) \
  296. (1 + (((feature1) & 0x1fc0000) >> 18))
  297. #define DWCEQOS_MDIO_PHYADDR(x) (((x) & 0x1f) << 21)
  298. #define DWCEQOS_MDIO_PHYREG(x) (((x) & 0x1f) << 16)
  299. #define DWCEQOS_DMA_MODE_SWR BIT(0)
  300. #define DWCEQOS_DWCEQOS_RX_BUF_SIZE 2048
  301. /* Mac Management Counters */
  302. #define REG_DWCEQOS_MMC_CTRL 0x0700
  303. #define REG_DWCEQOS_MMC_RXIRQ 0x0704
  304. #define REG_DWCEQOS_MMC_TXIRQ 0x0708
  305. #define REG_DWCEQOS_MMC_RXIRQMASK 0x070c
  306. #define REG_DWCEQOS_MMC_TXIRQMASK 0x0710
  307. #define DWCEQOS_MMC_CTRL_CNTRST BIT(0)
  308. #define DWCEQOS_MMC_CTRL_RSTONRD BIT(2)
  309. #define DWC_MMC_TXLPITRANSCNTR 0x07F0
  310. #define DWC_MMC_TXLPIUSCNTR 0x07EC
  311. #define DWC_MMC_TXOVERSIZE_G 0x0778
  312. #define DWC_MMC_TXVLANPACKETS_G 0x0774
  313. #define DWC_MMC_TXPAUSEPACKETS 0x0770
  314. #define DWC_MMC_TXEXCESSDEF 0x076C
  315. #define DWC_MMC_TXPACKETCOUNT_G 0x0768
  316. #define DWC_MMC_TXOCTETCOUNT_G 0x0764
  317. #define DWC_MMC_TXCARRIERERROR 0x0760
  318. #define DWC_MMC_TXEXCESSCOL 0x075C
  319. #define DWC_MMC_TXLATECOL 0x0758
  320. #define DWC_MMC_TXDEFERRED 0x0754
  321. #define DWC_MMC_TXMULTICOL_G 0x0750
  322. #define DWC_MMC_TXSINGLECOL_G 0x074C
  323. #define DWC_MMC_TXUNDERFLOWERROR 0x0748
  324. #define DWC_MMC_TXBROADCASTPACKETS_GB 0x0744
  325. #define DWC_MMC_TXMULTICASTPACKETS_GB 0x0740
  326. #define DWC_MMC_TXUNICASTPACKETS_GB 0x073C
  327. #define DWC_MMC_TX1024TOMAXOCTETS_GB 0x0738
  328. #define DWC_MMC_TX512TO1023OCTETS_GB 0x0734
  329. #define DWC_MMC_TX256TO511OCTETS_GB 0x0730
  330. #define DWC_MMC_TX128TO255OCTETS_GB 0x072C
  331. #define DWC_MMC_TX65TO127OCTETS_GB 0x0728
  332. #define DWC_MMC_TX64OCTETS_GB 0x0724
  333. #define DWC_MMC_TXMULTICASTPACKETS_G 0x0720
  334. #define DWC_MMC_TXBROADCASTPACKETS_G 0x071C
  335. #define DWC_MMC_TXPACKETCOUNT_GB 0x0718
  336. #define DWC_MMC_TXOCTETCOUNT_GB 0x0714
  337. #define DWC_MMC_RXLPITRANSCNTR 0x07F8
  338. #define DWC_MMC_RXLPIUSCNTR 0x07F4
  339. #define DWC_MMC_RXCTRLPACKETS_G 0x07E4
  340. #define DWC_MMC_RXRCVERROR 0x07E0
  341. #define DWC_MMC_RXWATCHDOG 0x07DC
  342. #define DWC_MMC_RXVLANPACKETS_GB 0x07D8
  343. #define DWC_MMC_RXFIFOOVERFLOW 0x07D4
  344. #define DWC_MMC_RXPAUSEPACKETS 0x07D0
  345. #define DWC_MMC_RXOUTOFRANGETYPE 0x07CC
  346. #define DWC_MMC_RXLENGTHERROR 0x07C8
  347. #define DWC_MMC_RXUNICASTPACKETS_G 0x07C4
  348. #define DWC_MMC_RX1024TOMAXOCTETS_GB 0x07C0
  349. #define DWC_MMC_RX512TO1023OCTETS_GB 0x07BC
  350. #define DWC_MMC_RX256TO511OCTETS_GB 0x07B8
  351. #define DWC_MMC_RX128TO255OCTETS_GB 0x07B4
  352. #define DWC_MMC_RX65TO127OCTETS_GB 0x07B0
  353. #define DWC_MMC_RX64OCTETS_GB 0x07AC
  354. #define DWC_MMC_RXOVERSIZE_G 0x07A8
  355. #define DWC_MMC_RXUNDERSIZE_G 0x07A4
  356. #define DWC_MMC_RXJABBERERROR 0x07A0
  357. #define DWC_MMC_RXRUNTERROR 0x079C
  358. #define DWC_MMC_RXALIGNMENTERROR 0x0798
  359. #define DWC_MMC_RXCRCERROR 0x0794
  360. #define DWC_MMC_RXMULTICASTPACKETS_G 0x0790
  361. #define DWC_MMC_RXBROADCASTPACKETS_G 0x078C
  362. #define DWC_MMC_RXOCTETCOUNT_G 0x0788
  363. #define DWC_MMC_RXOCTETCOUNT_GB 0x0784
  364. #define DWC_MMC_RXPACKETCOUNT_GB 0x0780
  365. static int debug = 3;
  366. module_param(debug, int, 0);
  367. MODULE_PARM_DESC(debug, "DWC_eth_qos debug level (0=none,...,16=all)");
  368. /* DMA ring descriptor. These are used as support descriptors for the HW DMA */
  369. struct ring_desc {
  370. struct sk_buff *skb;
  371. dma_addr_t mapping;
  372. size_t len;
  373. };
  374. /* DMA hardware descriptor */
  375. struct dwceqos_dma_desc {
  376. u32 des0;
  377. u32 des1;
  378. u32 des2;
  379. u32 des3;
  380. } ____cacheline_aligned;
  381. struct dwceqos_mmc_counters {
  382. __u64 txlpitranscntr;
  383. __u64 txpiuscntr;
  384. __u64 txoversize_g;
  385. __u64 txvlanpackets_g;
  386. __u64 txpausepackets;
  387. __u64 txexcessdef;
  388. __u64 txpacketcount_g;
  389. __u64 txoctetcount_g;
  390. __u64 txcarriererror;
  391. __u64 txexcesscol;
  392. __u64 txlatecol;
  393. __u64 txdeferred;
  394. __u64 txmulticol_g;
  395. __u64 txsinglecol_g;
  396. __u64 txunderflowerror;
  397. __u64 txbroadcastpackets_gb;
  398. __u64 txmulticastpackets_gb;
  399. __u64 txunicastpackets_gb;
  400. __u64 tx1024tomaxoctets_gb;
  401. __u64 tx512to1023octets_gb;
  402. __u64 tx256to511octets_gb;
  403. __u64 tx128to255octets_gb;
  404. __u64 tx65to127octets_gb;
  405. __u64 tx64octets_gb;
  406. __u64 txmulticastpackets_g;
  407. __u64 txbroadcastpackets_g;
  408. __u64 txpacketcount_gb;
  409. __u64 txoctetcount_gb;
  410. __u64 rxlpitranscntr;
  411. __u64 rxlpiuscntr;
  412. __u64 rxctrlpackets_g;
  413. __u64 rxrcverror;
  414. __u64 rxwatchdog;
  415. __u64 rxvlanpackets_gb;
  416. __u64 rxfifooverflow;
  417. __u64 rxpausepackets;
  418. __u64 rxoutofrangetype;
  419. __u64 rxlengtherror;
  420. __u64 rxunicastpackets_g;
  421. __u64 rx1024tomaxoctets_gb;
  422. __u64 rx512to1023octets_gb;
  423. __u64 rx256to511octets_gb;
  424. __u64 rx128to255octets_gb;
  425. __u64 rx65to127octets_gb;
  426. __u64 rx64octets_gb;
  427. __u64 rxoversize_g;
  428. __u64 rxundersize_g;
  429. __u64 rxjabbererror;
  430. __u64 rxrunterror;
  431. __u64 rxalignmenterror;
  432. __u64 rxcrcerror;
  433. __u64 rxmulticastpackets_g;
  434. __u64 rxbroadcastpackets_g;
  435. __u64 rxoctetcount_g;
  436. __u64 rxoctetcount_gb;
  437. __u64 rxpacketcount_gb;
  438. };
  439. /* Ethtool statistics */
  440. struct dwceqos_stat {
  441. const char stat_name[ETH_GSTRING_LEN];
  442. int offset;
  443. };
  444. #define STAT_ITEM(name, var) \
  445. {\
  446. name,\
  447. offsetof(struct dwceqos_mmc_counters, var),\
  448. }
  449. static const struct dwceqos_stat dwceqos_ethtool_stats[] = {
  450. STAT_ITEM("tx_bytes", txoctetcount_gb),
  451. STAT_ITEM("tx_packets", txpacketcount_gb),
  452. STAT_ITEM("tx_unicst_packets", txunicastpackets_gb),
  453. STAT_ITEM("tx_broadcast_packets", txbroadcastpackets_gb),
  454. STAT_ITEM("tx_multicast_packets", txmulticastpackets_gb),
  455. STAT_ITEM("tx_pause_packets", txpausepackets),
  456. STAT_ITEM("tx_up_to_64_byte_packets", tx64octets_gb),
  457. STAT_ITEM("tx_65_to_127_byte_packets", tx65to127octets_gb),
  458. STAT_ITEM("tx_128_to_255_byte_packets", tx128to255octets_gb),
  459. STAT_ITEM("tx_256_to_511_byte_packets", tx256to511octets_gb),
  460. STAT_ITEM("tx_512_to_1023_byte_packets", tx512to1023octets_gb),
  461. STAT_ITEM("tx_1024_to_maxsize_packets", tx1024tomaxoctets_gb),
  462. STAT_ITEM("tx_underflow_errors", txunderflowerror),
  463. STAT_ITEM("tx_lpi_count", txlpitranscntr),
  464. STAT_ITEM("rx_bytes", rxoctetcount_gb),
  465. STAT_ITEM("rx_packets", rxpacketcount_gb),
  466. STAT_ITEM("rx_unicast_packets", rxunicastpackets_g),
  467. STAT_ITEM("rx_broadcast_packets", rxbroadcastpackets_g),
  468. STAT_ITEM("rx_multicast_packets", rxmulticastpackets_g),
  469. STAT_ITEM("rx_vlan_packets", rxvlanpackets_gb),
  470. STAT_ITEM("rx_pause_packets", rxpausepackets),
  471. STAT_ITEM("rx_up_to_64_byte_packets", rx64octets_gb),
  472. STAT_ITEM("rx_65_to_127_byte_packets", rx65to127octets_gb),
  473. STAT_ITEM("rx_128_to_255_byte_packets", rx128to255octets_gb),
  474. STAT_ITEM("rx_256_to_511_byte_packets", rx256to511octets_gb),
  475. STAT_ITEM("rx_512_to_1023_byte_packets", rx512to1023octets_gb),
  476. STAT_ITEM("rx_1024_to_maxsize_packets", rx1024tomaxoctets_gb),
  477. STAT_ITEM("rx_fifo_overflow_errors", rxfifooverflow),
  478. STAT_ITEM("rx_oversize_packets", rxoversize_g),
  479. STAT_ITEM("rx_undersize_packets", rxundersize_g),
  480. STAT_ITEM("rx_jabbers", rxjabbererror),
  481. STAT_ITEM("rx_align_errors", rxalignmenterror),
  482. STAT_ITEM("rx_crc_errors", rxcrcerror),
  483. STAT_ITEM("rx_lpi_count", rxlpitranscntr),
  484. };
  485. /* Configuration of AXI bus parameters.
  486. * These values depend on the parameters set on the MAC core as well
  487. * as the AXI interconnect.
  488. */
  489. struct dwceqos_bus_cfg {
  490. /* Enable AXI low-power interface. */
  491. bool en_lpi;
  492. /* Limit on number of outstanding AXI write requests. */
  493. u32 write_requests;
  494. /* Limit on number of outstanding AXI read requests. */
  495. u32 read_requests;
  496. /* Bitmap of allowed AXI burst lengths, 4-256 beats. */
  497. u32 burst_map;
  498. /* DMA Programmable burst length*/
  499. u32 tx_pbl;
  500. u32 rx_pbl;
  501. };
  502. struct dwceqos_flowcontrol {
  503. int autoneg;
  504. int rx;
  505. int rx_current;
  506. int tx;
  507. int tx_current;
  508. };
  509. struct net_local {
  510. void __iomem *baseaddr;
  511. struct clk *phy_ref_clk;
  512. struct clk *apb_pclk;
  513. struct device_node *phy_node;
  514. struct net_device *ndev;
  515. struct platform_device *pdev;
  516. u32 msg_enable;
  517. struct tasklet_struct tx_bdreclaim_tasklet;
  518. struct workqueue_struct *txtimeout_handler_wq;
  519. struct work_struct txtimeout_reinit;
  520. phy_interface_t phy_interface;
  521. struct phy_device *phy_dev;
  522. struct mii_bus *mii_bus;
  523. unsigned int link;
  524. unsigned int speed;
  525. unsigned int duplex;
  526. struct napi_struct napi;
  527. /* DMA Descriptor Areas */
  528. struct ring_desc *rx_skb;
  529. struct ring_desc *tx_skb;
  530. struct dwceqos_dma_desc *tx_descs;
  531. struct dwceqos_dma_desc *rx_descs;
  532. /* DMA Mapped Descriptor areas*/
  533. dma_addr_t tx_descs_addr;
  534. dma_addr_t rx_descs_addr;
  535. dma_addr_t tx_descs_tail_addr;
  536. dma_addr_t rx_descs_tail_addr;
  537. size_t tx_free;
  538. size_t tx_next;
  539. size_t rx_cur;
  540. size_t tx_cur;
  541. /* Spinlocks for accessing DMA Descriptors */
  542. spinlock_t tx_lock;
  543. /* Spinlock for register read-modify-writes. */
  544. spinlock_t hw_lock;
  545. u32 feature0;
  546. u32 feature1;
  547. u32 feature2;
  548. struct dwceqos_bus_cfg bus_cfg;
  549. bool en_tx_lpi_clockgating;
  550. int eee_enabled;
  551. int eee_active;
  552. int csr_val;
  553. u32 gso_size;
  554. struct dwceqos_mmc_counters mmc_counters;
  555. /* Protect the mmc_counter updates. */
  556. spinlock_t stats_lock;
  557. u32 mmc_rx_counters_mask;
  558. u32 mmc_tx_counters_mask;
  559. struct dwceqos_flowcontrol flowcontrol;
  560. };
  561. static void dwceqos_read_mmc_counters(struct net_local *lp, u32 rx_mask,
  562. u32 tx_mask);
  563. static void dwceqos_set_umac_addr(struct net_local *lp, unsigned char *addr,
  564. unsigned int reg_n);
  565. static int dwceqos_stop(struct net_device *ndev);
  566. static int dwceqos_open(struct net_device *ndev);
  567. static void dwceqos_tx_poll_demand(struct net_local *lp);
  568. static void dwceqos_set_rx_flowcontrol(struct net_local *lp, bool enable);
  569. static void dwceqos_set_tx_flowcontrol(struct net_local *lp, bool enable);
  570. static void dwceqos_reset_state(struct net_local *lp);
  571. #define dwceqos_read(lp, reg) \
  572. readl_relaxed(((void __iomem *)((lp)->baseaddr)) + (reg))
  573. #define dwceqos_write(lp, reg, val) \
  574. writel_relaxed((val), ((void __iomem *)((lp)->baseaddr)) + (reg))
  575. static void dwceqos_reset_state(struct net_local *lp)
  576. {
  577. lp->link = 0;
  578. lp->speed = 0;
  579. lp->duplex = DUPLEX_UNKNOWN;
  580. lp->flowcontrol.rx_current = 0;
  581. lp->flowcontrol.tx_current = 0;
  582. lp->eee_active = 0;
  583. lp->eee_enabled = 0;
  584. }
  585. static void print_descriptor(struct net_local *lp, int index, int tx)
  586. {
  587. struct dwceqos_dma_desc *dd;
  588. if (tx)
  589. dd = (struct dwceqos_dma_desc *)&lp->tx_descs[index];
  590. else
  591. dd = (struct dwceqos_dma_desc *)&lp->rx_descs[index];
  592. pr_info("%s DMA Descriptor #%d@%p Contents:\n", tx ? "TX" : "RX",
  593. index, dd);
  594. pr_info("0x%08x 0x%08x 0x%08x 0x%08x\n", dd->des0, dd->des1, dd->des2,
  595. dd->des3);
  596. }
  597. static void print_status(struct net_local *lp)
  598. {
  599. size_t desci, i;
  600. pr_info("tx_free %zu, tx_cur %zu, tx_next %zu\n", lp->tx_free,
  601. lp->tx_cur, lp->tx_next);
  602. print_descriptor(lp, lp->rx_cur, 0);
  603. for (desci = (lp->tx_cur - 10) % DWCEQOS_TX_DCNT, i = 0;
  604. i < DWCEQOS_TX_DCNT;
  605. ++i) {
  606. print_descriptor(lp, desci, 1);
  607. desci = (desci + 1) % DWCEQOS_TX_DCNT;
  608. }
  609. pr_info("DMA_Debug_Status0: 0x%08x\n",
  610. dwceqos_read(lp, REG_DWCEQOS_DMA_DEBUG_ST0));
  611. pr_info("DMA_CH0_Status: 0x%08x\n",
  612. dwceqos_read(lp, REG_DWCEQOS_DMA_IS));
  613. pr_info("DMA_CH0_Current_App_TxDesc: 0x%08x\n",
  614. dwceqos_read(lp, 0x1144));
  615. pr_info("DMA_CH0_Current_App_TxBuff: 0x%08x\n",
  616. dwceqos_read(lp, 0x1154));
  617. pr_info("MTL_Debug_Status: 0x%08x\n",
  618. dwceqos_read(lp, REG_DWCEQOS_MTL_DEBUG_ST));
  619. pr_info("MTL_TXQ0_Debug_Status: 0x%08x\n",
  620. dwceqos_read(lp, REG_DWCEQOS_MTL_TXQ0_DEBUG_ST));
  621. pr_info("MTL_RXQ0_Debug_Status: 0x%08x\n",
  622. dwceqos_read(lp, REG_DWCEQOS_MTL_RXQ0_DEBUG_ST));
  623. pr_info("Current TX DMA: 0x%08x, RX DMA: 0x%08x\n",
  624. dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_CUR_TXDESC),
  625. dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_CUR_RXDESC));
  626. }
  627. static void dwceqos_mdio_set_csr(struct net_local *lp)
  628. {
  629. int rate = clk_get_rate(lp->apb_pclk);
  630. if (rate <= 20000000)
  631. lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_20;
  632. else if (rate <= 35000000)
  633. lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_35;
  634. else if (rate <= 60000000)
  635. lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_60;
  636. else if (rate <= 100000000)
  637. lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_100;
  638. else if (rate <= 150000000)
  639. lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_150;
  640. else if (rate <= 250000000)
  641. lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_250;
  642. }
  643. /* Simple MDIO functions implementing mii_bus */
  644. static int dwceqos_mdio_read(struct mii_bus *bus, int mii_id, int phyreg)
  645. {
  646. struct net_local *lp = bus->priv;
  647. u32 regval;
  648. int i;
  649. int data;
  650. regval = DWCEQOS_MDIO_PHYADDR(mii_id) |
  651. DWCEQOS_MDIO_PHYREG(phyreg) |
  652. DWCEQOS_MAC_MDIO_ADDR_CR(lp->csr_val) |
  653. DWCEQOS_MAC_MDIO_ADDR_GB |
  654. DWCEQOS_MAC_MDIO_ADDR_GOC_READ;
  655. dwceqos_write(lp, REG_DWCEQOS_MAC_MDIO_ADDR, regval);
  656. for (i = 0; i < 5; ++i) {
  657. usleep_range(64, 128);
  658. if (!(dwceqos_read(lp, REG_DWCEQOS_MAC_MDIO_ADDR) &
  659. DWCEQOS_MAC_MDIO_ADDR_GB))
  660. break;
  661. }
  662. data = dwceqos_read(lp, REG_DWCEQOS_MAC_MDIO_DATA);
  663. if (i == 5) {
  664. netdev_warn(lp->ndev, "MDIO read timed out\n");
  665. data = 0xffff;
  666. }
  667. return data & 0xffff;
  668. }
  669. static int dwceqos_mdio_write(struct mii_bus *bus, int mii_id, int phyreg,
  670. u16 value)
  671. {
  672. struct net_local *lp = bus->priv;
  673. u32 regval;
  674. int i;
  675. dwceqos_write(lp, REG_DWCEQOS_MAC_MDIO_DATA, value);
  676. regval = DWCEQOS_MDIO_PHYADDR(mii_id) |
  677. DWCEQOS_MDIO_PHYREG(phyreg) |
  678. DWCEQOS_MAC_MDIO_ADDR_CR(lp->csr_val) |
  679. DWCEQOS_MAC_MDIO_ADDR_GB |
  680. DWCEQOS_MAC_MDIO_ADDR_GOC_WRITE;
  681. dwceqos_write(lp, REG_DWCEQOS_MAC_MDIO_ADDR, regval);
  682. for (i = 0; i < 5; ++i) {
  683. usleep_range(64, 128);
  684. if (!(dwceqos_read(lp, REG_DWCEQOS_MAC_MDIO_ADDR) &
  685. DWCEQOS_MAC_MDIO_ADDR_GB))
  686. break;
  687. }
  688. if (i == 5)
  689. netdev_warn(lp->ndev, "MDIO write timed out\n");
  690. return 0;
  691. }
  692. static int dwceqos_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
  693. {
  694. struct net_local *lp = netdev_priv(ndev);
  695. struct phy_device *phydev = lp->phy_dev;
  696. if (!netif_running(ndev))
  697. return -EINVAL;
  698. if (!phydev)
  699. return -ENODEV;
  700. switch (cmd) {
  701. case SIOCGMIIPHY:
  702. case SIOCGMIIREG:
  703. case SIOCSMIIREG:
  704. return phy_mii_ioctl(phydev, rq, cmd);
  705. default:
  706. dev_info(&lp->pdev->dev, "ioctl %X not implemented.\n", cmd);
  707. return -EOPNOTSUPP;
  708. }
  709. }
  710. static void dwceqos_link_down(struct net_local *lp)
  711. {
  712. u32 regval;
  713. unsigned long flags;
  714. /* Indicate link down to the LPI state machine */
  715. spin_lock_irqsave(&lp->hw_lock, flags);
  716. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
  717. regval &= ~DWCEQOS_MAC_LPI_CTRL_STATUS_PLS;
  718. dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
  719. spin_unlock_irqrestore(&lp->hw_lock, flags);
  720. }
  721. static void dwceqos_link_up(struct net_local *lp)
  722. {
  723. u32 regval;
  724. unsigned long flags;
  725. /* Indicate link up to the LPI state machine */
  726. spin_lock_irqsave(&lp->hw_lock, flags);
  727. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
  728. regval |= DWCEQOS_MAC_LPI_CTRL_STATUS_PLS;
  729. dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
  730. spin_unlock_irqrestore(&lp->hw_lock, flags);
  731. lp->eee_active = !phy_init_eee(lp->phy_dev, 0);
  732. /* Check for changed EEE capability */
  733. if (!lp->eee_active && lp->eee_enabled) {
  734. lp->eee_enabled = 0;
  735. spin_lock_irqsave(&lp->hw_lock, flags);
  736. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
  737. regval &= ~DWCEQOS_LPI_CTRL_ENABLE_EEE;
  738. dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
  739. spin_unlock_irqrestore(&lp->hw_lock, flags);
  740. }
  741. }
  742. static void dwceqos_set_speed(struct net_local *lp)
  743. {
  744. struct phy_device *phydev = lp->phy_dev;
  745. u32 regval;
  746. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_CFG);
  747. regval &= ~(DWCEQOS_MAC_CFG_PS | DWCEQOS_MAC_CFG_FES |
  748. DWCEQOS_MAC_CFG_DM);
  749. if (phydev->duplex)
  750. regval |= DWCEQOS_MAC_CFG_DM;
  751. if (phydev->speed == SPEED_10) {
  752. regval |= DWCEQOS_MAC_CFG_PS;
  753. } else if (phydev->speed == SPEED_100) {
  754. regval |= DWCEQOS_MAC_CFG_PS |
  755. DWCEQOS_MAC_CFG_FES;
  756. } else if (phydev->speed != SPEED_1000) {
  757. netdev_err(lp->ndev,
  758. "unknown PHY speed %d\n",
  759. phydev->speed);
  760. return;
  761. }
  762. dwceqos_write(lp, REG_DWCEQOS_MAC_CFG, regval);
  763. }
  764. static void dwceqos_adjust_link(struct net_device *ndev)
  765. {
  766. struct net_local *lp = netdev_priv(ndev);
  767. struct phy_device *phydev = lp->phy_dev;
  768. int status_change = 0;
  769. if (phydev->link) {
  770. if ((lp->speed != phydev->speed) ||
  771. (lp->duplex != phydev->duplex)) {
  772. dwceqos_set_speed(lp);
  773. lp->speed = phydev->speed;
  774. lp->duplex = phydev->duplex;
  775. status_change = 1;
  776. }
  777. if (lp->flowcontrol.autoneg) {
  778. lp->flowcontrol.rx = phydev->pause ||
  779. phydev->asym_pause;
  780. lp->flowcontrol.tx = phydev->pause ||
  781. phydev->asym_pause;
  782. }
  783. if (lp->flowcontrol.rx != lp->flowcontrol.rx_current) {
  784. if (netif_msg_link(lp))
  785. netdev_dbg(ndev, "set rx flow to %d\n",
  786. lp->flowcontrol.rx);
  787. dwceqos_set_rx_flowcontrol(lp, lp->flowcontrol.rx);
  788. lp->flowcontrol.rx_current = lp->flowcontrol.rx;
  789. }
  790. if (lp->flowcontrol.tx != lp->flowcontrol.tx_current) {
  791. if (netif_msg_link(lp))
  792. netdev_dbg(ndev, "set tx flow to %d\n",
  793. lp->flowcontrol.tx);
  794. dwceqos_set_tx_flowcontrol(lp, lp->flowcontrol.tx);
  795. lp->flowcontrol.tx_current = lp->flowcontrol.tx;
  796. }
  797. }
  798. if (phydev->link != lp->link) {
  799. lp->link = phydev->link;
  800. status_change = 1;
  801. }
  802. if (status_change) {
  803. if (phydev->link) {
  804. lp->ndev->trans_start = jiffies;
  805. dwceqos_link_up(lp);
  806. } else {
  807. dwceqos_link_down(lp);
  808. }
  809. phy_print_status(phydev);
  810. }
  811. }
  812. static int dwceqos_mii_probe(struct net_device *ndev)
  813. {
  814. struct net_local *lp = netdev_priv(ndev);
  815. struct phy_device *phydev = NULL;
  816. if (lp->phy_node) {
  817. phydev = of_phy_connect(lp->ndev,
  818. lp->phy_node,
  819. &dwceqos_adjust_link,
  820. 0,
  821. lp->phy_interface);
  822. if (!phydev) {
  823. netdev_err(ndev, "no PHY found\n");
  824. return -1;
  825. }
  826. } else {
  827. netdev_err(ndev, "no PHY configured\n");
  828. return -ENODEV;
  829. }
  830. if (netif_msg_probe(lp))
  831. phy_attached_info(phydev);
  832. phydev->supported &= PHY_GBIT_FEATURES;
  833. lp->link = 0;
  834. lp->speed = 0;
  835. lp->duplex = DUPLEX_UNKNOWN;
  836. lp->phy_dev = phydev;
  837. return 0;
  838. }
  839. static void dwceqos_alloc_rxring_desc(struct net_local *lp, int index)
  840. {
  841. struct sk_buff *new_skb;
  842. dma_addr_t new_skb_baddr = 0;
  843. new_skb = netdev_alloc_skb(lp->ndev, DWCEQOS_RX_BUF_SIZE);
  844. if (!new_skb) {
  845. netdev_err(lp->ndev, "alloc_skb error for desc %d\n", index);
  846. goto err_out;
  847. }
  848. new_skb_baddr = dma_map_single(lp->ndev->dev.parent,
  849. new_skb->data, DWCEQOS_RX_BUF_SIZE,
  850. DMA_FROM_DEVICE);
  851. if (dma_mapping_error(lp->ndev->dev.parent, new_skb_baddr)) {
  852. netdev_err(lp->ndev, "DMA map error\n");
  853. dev_kfree_skb(new_skb);
  854. new_skb = NULL;
  855. goto err_out;
  856. }
  857. lp->rx_descs[index].des0 = new_skb_baddr;
  858. lp->rx_descs[index].des1 = 0;
  859. lp->rx_descs[index].des2 = 0;
  860. lp->rx_descs[index].des3 = DWCEQOS_DMA_RDES3_INTE |
  861. DWCEQOS_DMA_RDES3_BUF1V |
  862. DWCEQOS_DMA_RDES3_OWN;
  863. lp->rx_skb[index].mapping = new_skb_baddr;
  864. lp->rx_skb[index].len = DWCEQOS_RX_BUF_SIZE;
  865. err_out:
  866. lp->rx_skb[index].skb = new_skb;
  867. }
  868. static void dwceqos_clean_rings(struct net_local *lp)
  869. {
  870. int i;
  871. if (lp->rx_skb) {
  872. for (i = 0; i < DWCEQOS_RX_DCNT; i++) {
  873. if (lp->rx_skb[i].skb) {
  874. dma_unmap_single(lp->ndev->dev.parent,
  875. lp->rx_skb[i].mapping,
  876. lp->rx_skb[i].len,
  877. DMA_FROM_DEVICE);
  878. dev_kfree_skb(lp->rx_skb[i].skb);
  879. lp->rx_skb[i].skb = NULL;
  880. lp->rx_skb[i].mapping = 0;
  881. }
  882. }
  883. }
  884. if (lp->tx_skb) {
  885. for (i = 0; i < DWCEQOS_TX_DCNT; i++) {
  886. if (lp->tx_skb[i].skb) {
  887. dev_kfree_skb(lp->tx_skb[i].skb);
  888. lp->tx_skb[i].skb = NULL;
  889. }
  890. if (lp->tx_skb[i].mapping) {
  891. dma_unmap_single(lp->ndev->dev.parent,
  892. lp->tx_skb[i].mapping,
  893. lp->tx_skb[i].len,
  894. DMA_TO_DEVICE);
  895. lp->tx_skb[i].mapping = 0;
  896. }
  897. }
  898. }
  899. }
  900. static void dwceqos_descriptor_free(struct net_local *lp)
  901. {
  902. int size;
  903. dwceqos_clean_rings(lp);
  904. kfree(lp->tx_skb);
  905. lp->tx_skb = NULL;
  906. kfree(lp->rx_skb);
  907. lp->rx_skb = NULL;
  908. size = DWCEQOS_RX_DCNT * sizeof(struct dwceqos_dma_desc);
  909. if (lp->rx_descs) {
  910. dma_free_coherent(lp->ndev->dev.parent, size,
  911. (void *)(lp->rx_descs), lp->rx_descs_addr);
  912. lp->rx_descs = NULL;
  913. }
  914. size = DWCEQOS_TX_DCNT * sizeof(struct dwceqos_dma_desc);
  915. if (lp->tx_descs) {
  916. dma_free_coherent(lp->ndev->dev.parent, size,
  917. (void *)(lp->tx_descs), lp->tx_descs_addr);
  918. lp->tx_descs = NULL;
  919. }
  920. }
  921. static int dwceqos_descriptor_init(struct net_local *lp)
  922. {
  923. int size;
  924. u32 i;
  925. lp->gso_size = 0;
  926. lp->tx_skb = NULL;
  927. lp->rx_skb = NULL;
  928. lp->rx_descs = NULL;
  929. lp->tx_descs = NULL;
  930. /* Reset the DMA indexes */
  931. lp->rx_cur = 0;
  932. lp->tx_cur = 0;
  933. lp->tx_next = 0;
  934. lp->tx_free = DWCEQOS_TX_DCNT;
  935. /* Allocate Ring descriptors */
  936. size = DWCEQOS_RX_DCNT * sizeof(struct ring_desc);
  937. lp->rx_skb = kzalloc(size, GFP_KERNEL);
  938. if (!lp->rx_skb)
  939. goto err_out;
  940. size = DWCEQOS_TX_DCNT * sizeof(struct ring_desc);
  941. lp->tx_skb = kzalloc(size, GFP_KERNEL);
  942. if (!lp->tx_skb)
  943. goto err_out;
  944. /* Allocate DMA descriptors */
  945. size = DWCEQOS_RX_DCNT * sizeof(struct dwceqos_dma_desc);
  946. lp->rx_descs = dma_alloc_coherent(lp->ndev->dev.parent, size,
  947. &lp->rx_descs_addr, 0);
  948. if (!lp->rx_descs)
  949. goto err_out;
  950. lp->rx_descs_tail_addr = lp->rx_descs_addr +
  951. sizeof(struct dwceqos_dma_desc) * DWCEQOS_RX_DCNT;
  952. size = DWCEQOS_TX_DCNT * sizeof(struct dwceqos_dma_desc);
  953. lp->tx_descs = dma_alloc_coherent(lp->ndev->dev.parent, size,
  954. &lp->tx_descs_addr, 0);
  955. if (!lp->tx_descs)
  956. goto err_out;
  957. lp->tx_descs_tail_addr = lp->tx_descs_addr +
  958. sizeof(struct dwceqos_dma_desc) * DWCEQOS_TX_DCNT;
  959. /* Initialize RX Ring Descriptors and buffers */
  960. for (i = 0; i < DWCEQOS_RX_DCNT; ++i) {
  961. dwceqos_alloc_rxring_desc(lp, i);
  962. if (!(lp->rx_skb[lp->rx_cur].skb))
  963. goto err_out;
  964. }
  965. /* Initialize TX Descriptors */
  966. for (i = 0; i < DWCEQOS_TX_DCNT; ++i) {
  967. lp->tx_descs[i].des0 = 0;
  968. lp->tx_descs[i].des1 = 0;
  969. lp->tx_descs[i].des2 = 0;
  970. lp->tx_descs[i].des3 = 0;
  971. }
  972. /* Make descriptor writes visible to the DMA. */
  973. wmb();
  974. return 0;
  975. err_out:
  976. dwceqos_descriptor_free(lp);
  977. return -ENOMEM;
  978. }
  979. static int dwceqos_packet_avail(struct net_local *lp)
  980. {
  981. return !(lp->rx_descs[lp->rx_cur].des3 & DWCEQOS_DMA_RDES3_OWN);
  982. }
  983. static void dwceqos_get_hwfeatures(struct net_local *lp)
  984. {
  985. lp->feature0 = dwceqos_read(lp, REG_DWCEQOS_MAC_HW_FEATURE0);
  986. lp->feature1 = dwceqos_read(lp, REG_DWCEQOS_MAC_HW_FEATURE1);
  987. lp->feature2 = dwceqos_read(lp, REG_DWCEQOS_MAC_HW_FEATURE2);
  988. }
  989. static void dwceqos_dma_enable_txirq(struct net_local *lp)
  990. {
  991. u32 regval;
  992. unsigned long flags;
  993. spin_lock_irqsave(&lp->hw_lock, flags);
  994. regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_IE);
  995. regval |= DWCEQOS_DMA_CH0_IE_TIE;
  996. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE, regval);
  997. spin_unlock_irqrestore(&lp->hw_lock, flags);
  998. }
  999. static void dwceqos_dma_disable_txirq(struct net_local *lp)
  1000. {
  1001. u32 regval;
  1002. unsigned long flags;
  1003. spin_lock_irqsave(&lp->hw_lock, flags);
  1004. regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_IE);
  1005. regval &= ~DWCEQOS_DMA_CH0_IE_TIE;
  1006. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE, regval);
  1007. spin_unlock_irqrestore(&lp->hw_lock, flags);
  1008. }
  1009. static void dwceqos_dma_enable_rxirq(struct net_local *lp)
  1010. {
  1011. u32 regval;
  1012. unsigned long flags;
  1013. spin_lock_irqsave(&lp->hw_lock, flags);
  1014. regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_IE);
  1015. regval |= DWCEQOS_DMA_CH0_IE_RIE;
  1016. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE, regval);
  1017. spin_unlock_irqrestore(&lp->hw_lock, flags);
  1018. }
  1019. static void dwceqos_dma_disable_rxirq(struct net_local *lp)
  1020. {
  1021. u32 regval;
  1022. unsigned long flags;
  1023. spin_lock_irqsave(&lp->hw_lock, flags);
  1024. regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_IE);
  1025. regval &= ~DWCEQOS_DMA_CH0_IE_RIE;
  1026. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE, regval);
  1027. spin_unlock_irqrestore(&lp->hw_lock, flags);
  1028. }
  1029. static void dwceqos_enable_mmc_interrupt(struct net_local *lp)
  1030. {
  1031. dwceqos_write(lp, REG_DWCEQOS_MMC_RXIRQMASK, 0);
  1032. dwceqos_write(lp, REG_DWCEQOS_MMC_TXIRQMASK, 0);
  1033. }
  1034. static int dwceqos_mii_init(struct net_local *lp)
  1035. {
  1036. int ret = -ENXIO;
  1037. struct resource res;
  1038. struct device_node *mdionode;
  1039. mdionode = of_get_child_by_name(lp->pdev->dev.of_node, "mdio");
  1040. if (!mdionode)
  1041. return 0;
  1042. lp->mii_bus = mdiobus_alloc();
  1043. if (!lp->mii_bus) {
  1044. ret = -ENOMEM;
  1045. goto err_out;
  1046. }
  1047. lp->mii_bus->name = "DWCEQOS MII bus";
  1048. lp->mii_bus->read = &dwceqos_mdio_read;
  1049. lp->mii_bus->write = &dwceqos_mdio_write;
  1050. lp->mii_bus->priv = lp;
  1051. lp->mii_bus->parent = &lp->ndev->dev;
  1052. of_address_to_resource(lp->pdev->dev.of_node, 0, &res);
  1053. snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%.8llx",
  1054. (unsigned long long)res.start);
  1055. if (of_mdiobus_register(lp->mii_bus, mdionode))
  1056. goto err_out_free_mdiobus;
  1057. return 0;
  1058. err_out_free_mdiobus:
  1059. mdiobus_free(lp->mii_bus);
  1060. err_out:
  1061. of_node_put(mdionode);
  1062. return ret;
  1063. }
  1064. /* DMA reset. When issued also resets all MTL and MAC registers as well */
  1065. static void dwceqos_reset_hw(struct net_local *lp)
  1066. {
  1067. /* Wait (at most) 0.5 seconds for DMA reset*/
  1068. int i = 5000;
  1069. u32 reg;
  1070. /* Force gigabit to guarantee a TX clock for GMII. */
  1071. reg = dwceqos_read(lp, REG_DWCEQOS_MAC_CFG);
  1072. reg &= ~(DWCEQOS_MAC_CFG_PS | DWCEQOS_MAC_CFG_FES);
  1073. reg |= DWCEQOS_MAC_CFG_DM;
  1074. dwceqos_write(lp, REG_DWCEQOS_MAC_CFG, reg);
  1075. dwceqos_write(lp, REG_DWCEQOS_DMA_MODE, DWCEQOS_DMA_MODE_SWR);
  1076. do {
  1077. udelay(100);
  1078. i--;
  1079. reg = dwceqos_read(lp, REG_DWCEQOS_DMA_MODE);
  1080. } while ((reg & DWCEQOS_DMA_MODE_SWR) && i);
  1081. /* We might experience a timeout if the chip clock mux is broken */
  1082. if (!i)
  1083. netdev_err(lp->ndev, "DMA reset timed out!\n");
  1084. }
  1085. static void dwceqos_fatal_bus_error(struct net_local *lp, u32 dma_status)
  1086. {
  1087. if (dma_status & DWCEQOS_DMA_CH0_IS_TEB) {
  1088. netdev_err(lp->ndev, "txdma bus error %s %s (status=%08x)\n",
  1089. dma_status & DWCEQOS_DMA_CH0_IS_TX_ERR_READ ?
  1090. "read" : "write",
  1091. dma_status & DWCEQOS_DMA_CH0_IS_TX_ERR_DESCR ?
  1092. "descr" : "data",
  1093. dma_status);
  1094. print_status(lp);
  1095. }
  1096. if (dma_status & DWCEQOS_DMA_CH0_IS_REB) {
  1097. netdev_err(lp->ndev, "rxdma bus error %s %s (status=%08x)\n",
  1098. dma_status & DWCEQOS_DMA_CH0_IS_RX_ERR_READ ?
  1099. "read" : "write",
  1100. dma_status & DWCEQOS_DMA_CH0_IS_RX_ERR_DESCR ?
  1101. "descr" : "data",
  1102. dma_status);
  1103. print_status(lp);
  1104. }
  1105. }
  1106. static void dwceqos_mmc_interrupt(struct net_local *lp)
  1107. {
  1108. unsigned long flags;
  1109. spin_lock_irqsave(&lp->stats_lock, flags);
  1110. /* A latched mmc interrupt can not be masked, we must read
  1111. * all the counters with an interrupt pending.
  1112. */
  1113. dwceqos_read_mmc_counters(lp,
  1114. dwceqos_read(lp, REG_DWCEQOS_MMC_RXIRQ),
  1115. dwceqos_read(lp, REG_DWCEQOS_MMC_TXIRQ));
  1116. spin_unlock_irqrestore(&lp->stats_lock, flags);
  1117. }
  1118. static void dwceqos_mac_interrupt(struct net_local *lp)
  1119. {
  1120. u32 cause;
  1121. cause = dwceqos_read(lp, REG_DWCEQOS_MAC_IS);
  1122. if (cause & DWCEQOS_MAC_IS_MMC_INT)
  1123. dwceqos_mmc_interrupt(lp);
  1124. }
  1125. static irqreturn_t dwceqos_interrupt(int irq, void *dev_id)
  1126. {
  1127. struct net_device *ndev = dev_id;
  1128. struct net_local *lp = netdev_priv(ndev);
  1129. u32 cause;
  1130. u32 dma_status;
  1131. irqreturn_t ret = IRQ_NONE;
  1132. cause = dwceqos_read(lp, REG_DWCEQOS_DMA_IS);
  1133. /* DMA Channel 0 Interrupt */
  1134. if (cause & DWCEQOS_DMA_IS_DC0IS) {
  1135. dma_status = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_STA);
  1136. /* Transmit Interrupt */
  1137. if (dma_status & DWCEQOS_DMA_CH0_IS_TI) {
  1138. tasklet_schedule(&lp->tx_bdreclaim_tasklet);
  1139. dwceqos_dma_disable_txirq(lp);
  1140. }
  1141. /* Receive Interrupt */
  1142. if (dma_status & DWCEQOS_DMA_CH0_IS_RI) {
  1143. /* Disable RX IRQs */
  1144. dwceqos_dma_disable_rxirq(lp);
  1145. napi_schedule(&lp->napi);
  1146. }
  1147. /* Fatal Bus Error interrupt */
  1148. if (unlikely(dma_status & DWCEQOS_DMA_CH0_IS_FBE)) {
  1149. dwceqos_fatal_bus_error(lp, dma_status);
  1150. /* errata 9000831707 */
  1151. dma_status |= DWCEQOS_DMA_CH0_IS_TEB |
  1152. DWCEQOS_DMA_CH0_IS_REB;
  1153. }
  1154. /* Ack all DMA Channel 0 IRQs */
  1155. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_STA, dma_status);
  1156. ret = IRQ_HANDLED;
  1157. }
  1158. if (cause & DWCEQOS_DMA_IS_MTLIS) {
  1159. u32 val = dwceqos_read(lp, REG_DWCEQOS_MTL_Q0_ISCTRL);
  1160. dwceqos_write(lp, REG_DWCEQOS_MTL_Q0_ISCTRL, val);
  1161. ret = IRQ_HANDLED;
  1162. }
  1163. if (cause & DWCEQOS_DMA_IS_MACIS) {
  1164. dwceqos_mac_interrupt(lp);
  1165. ret = IRQ_HANDLED;
  1166. }
  1167. return ret;
  1168. }
  1169. static void dwceqos_set_rx_flowcontrol(struct net_local *lp, bool enable)
  1170. {
  1171. u32 regval;
  1172. unsigned long flags;
  1173. spin_lock_irqsave(&lp->hw_lock, flags);
  1174. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_RX_FLOW_CTRL);
  1175. if (enable)
  1176. regval |= DWCEQOS_MAC_RX_FLOW_CTRL_RFE;
  1177. else
  1178. regval &= ~DWCEQOS_MAC_RX_FLOW_CTRL_RFE;
  1179. dwceqos_write(lp, REG_DWCEQOS_MAC_RX_FLOW_CTRL, regval);
  1180. spin_unlock_irqrestore(&lp->hw_lock, flags);
  1181. }
  1182. static void dwceqos_set_tx_flowcontrol(struct net_local *lp, bool enable)
  1183. {
  1184. u32 regval;
  1185. unsigned long flags;
  1186. spin_lock_irqsave(&lp->hw_lock, flags);
  1187. /* MTL flow control */
  1188. regval = dwceqos_read(lp, REG_DWCEQOS_MTL_RXQ0_OPER);
  1189. if (enable)
  1190. regval |= DWCEQOS_MTL_RXQ_EHFC;
  1191. else
  1192. regval &= ~DWCEQOS_MTL_RXQ_EHFC;
  1193. dwceqos_write(lp, REG_DWCEQOS_MTL_RXQ0_OPER, regval);
  1194. /* MAC flow control */
  1195. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_Q0_TX_FLOW);
  1196. if (enable)
  1197. regval |= DWCEQOS_MAC_Q0_TX_FLOW_TFE;
  1198. else
  1199. regval &= ~DWCEQOS_MAC_Q0_TX_FLOW_TFE;
  1200. dwceqos_write(lp, REG_DWCEQOS_MAC_Q0_TX_FLOW, regval);
  1201. spin_unlock_irqrestore(&lp->hw_lock, flags);
  1202. }
  1203. static void dwceqos_configure_flow_control(struct net_local *lp)
  1204. {
  1205. u32 regval;
  1206. unsigned long flags;
  1207. int RQS, RFD, RFA;
  1208. spin_lock_irqsave(&lp->hw_lock, flags);
  1209. regval = dwceqos_read(lp, REG_DWCEQOS_MTL_RXQ0_OPER);
  1210. /* The queue size is in units of 256 bytes. We want 512 bytes units for
  1211. * the threshold fields.
  1212. */
  1213. RQS = ((regval >> 20) & 0x3FF) + 1;
  1214. RQS /= 2;
  1215. /* The thresholds are relative to a full queue, with a bias
  1216. * of 1 KiByte below full.
  1217. */
  1218. RFD = RQS / 2 - 2;
  1219. RFA = RQS / 8 - 2;
  1220. regval = (regval & 0xFFF000FF) | (RFD << 14) | (RFA << 8);
  1221. if (RFD >= 0 && RFA >= 0) {
  1222. dwceqos_write(lp, REG_DWCEQOS_MTL_RXQ0_OPER, regval);
  1223. } else {
  1224. netdev_warn(lp->ndev,
  1225. "FIFO too small for flow control.");
  1226. }
  1227. regval = DWCEQOS_MAC_Q0_TX_FLOW_PT(256) |
  1228. DWCEQOS_MAC_Q0_TX_FLOW_PLT_4_SLOTS;
  1229. dwceqos_write(lp, REG_DWCEQOS_MAC_Q0_TX_FLOW, regval);
  1230. spin_unlock_irqrestore(&lp->hw_lock, flags);
  1231. }
  1232. static void dwceqos_configure_clock(struct net_local *lp)
  1233. {
  1234. unsigned long rate_mhz = clk_get_rate(lp->apb_pclk) / 1000000;
  1235. BUG_ON(!rate_mhz);
  1236. dwceqos_write(lp,
  1237. REG_DWCEQOS_MAC_1US_TIC_COUNTER,
  1238. DWCEQOS_MAC_1US_TIC_COUNTER_VAL(rate_mhz - 1));
  1239. }
  1240. static void dwceqos_configure_bus(struct net_local *lp)
  1241. {
  1242. u32 sysbus_reg;
  1243. /* N.B. We do not support the Fixed Burst mode because it
  1244. * opens a race window by making HW access to DMA descriptors
  1245. * non-atomic.
  1246. */
  1247. sysbus_reg = DWCEQOS_DMA_SYSBUS_MODE_AAL;
  1248. if (lp->bus_cfg.en_lpi)
  1249. sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_EN_LPI;
  1250. if (lp->bus_cfg.burst_map)
  1251. sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_BURST(
  1252. lp->bus_cfg.burst_map);
  1253. else
  1254. sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_BURST(
  1255. DWCEQOS_DMA_SYSBUS_MODE_BURST_DEFAULT);
  1256. if (lp->bus_cfg.read_requests)
  1257. sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT(
  1258. lp->bus_cfg.read_requests - 1);
  1259. else
  1260. sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT(
  1261. DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT_DEFAULT);
  1262. if (lp->bus_cfg.write_requests)
  1263. sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT(
  1264. lp->bus_cfg.write_requests - 1);
  1265. else
  1266. sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT(
  1267. DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT_DEFAULT);
  1268. if (netif_msg_hw(lp))
  1269. netdev_dbg(lp->ndev, "SysbusMode %#X\n", sysbus_reg);
  1270. dwceqos_write(lp, REG_DWCEQOS_DMA_SYSBUS_MODE, sysbus_reg);
  1271. }
  1272. static void dwceqos_init_hw(struct net_local *lp)
  1273. {
  1274. u32 regval;
  1275. u32 buswidth;
  1276. u32 dma_skip;
  1277. /* Software reset */
  1278. dwceqos_reset_hw(lp);
  1279. dwceqos_configure_bus(lp);
  1280. /* Probe data bus width, 32/64/128 bits. */
  1281. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_TAIL, 0xF);
  1282. regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_TXDESC_TAIL);
  1283. buswidth = (regval ^ 0xF) + 1;
  1284. /* Cache-align dma descriptors. */
  1285. dma_skip = (sizeof(struct dwceqos_dma_desc) - 16) / buswidth;
  1286. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_CTRL,
  1287. DWCEQOS_DMA_CH_CTRL_DSL(dma_skip) |
  1288. DWCEQOS_DMA_CH_CTRL_PBLX8);
  1289. /* Initialize DMA Channel 0 */
  1290. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_LEN, DWCEQOS_TX_DCNT - 1);
  1291. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RXDESC_LEN, DWCEQOS_RX_DCNT - 1);
  1292. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_LIST,
  1293. (u32)lp->tx_descs_addr);
  1294. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RXDESC_LIST,
  1295. (u32)lp->rx_descs_addr);
  1296. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_TAIL,
  1297. lp->tx_descs_tail_addr);
  1298. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RXDESC_TAIL,
  1299. lp->rx_descs_tail_addr);
  1300. if (lp->bus_cfg.tx_pbl)
  1301. regval = DWCEQOS_DMA_CH_CTRL_PBL(lp->bus_cfg.tx_pbl);
  1302. else
  1303. regval = DWCEQOS_DMA_CH_CTRL_PBL(2);
  1304. /* Enable TSO if the HW support it */
  1305. if (lp->feature1 & DWCEQOS_MAC_HW_FEATURE1_TSOEN)
  1306. regval |= DWCEQOS_DMA_CH_TX_TSE;
  1307. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TX_CTRL, regval);
  1308. if (lp->bus_cfg.rx_pbl)
  1309. regval = DWCEQOS_DMA_CH_CTRL_PBL(lp->bus_cfg.rx_pbl);
  1310. else
  1311. regval = DWCEQOS_DMA_CH_CTRL_PBL(2);
  1312. regval |= DWCEQOS_DMA_CH_RX_CTRL_BUFSIZE(DWCEQOS_DWCEQOS_RX_BUF_SIZE);
  1313. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RX_CTRL, regval);
  1314. regval |= DWCEQOS_DMA_CH_CTRL_START;
  1315. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RX_CTRL, regval);
  1316. /* Initialize MTL Queues */
  1317. regval = DWCEQOS_MTL_SCHALG_STRICT;
  1318. dwceqos_write(lp, REG_DWCEQOS_MTL_OPER, regval);
  1319. regval = DWCEQOS_MTL_TXQ_SIZE(
  1320. DWCEQOS_MAC_HW_FEATURE1_TXFIFOSIZE(lp->feature1)) |
  1321. DWCEQOS_MTL_TXQ_TXQEN | DWCEQOS_MTL_TXQ_TSF |
  1322. DWCEQOS_MTL_TXQ_TTC512;
  1323. dwceqos_write(lp, REG_DWCEQOS_MTL_TXQ0_OPER, regval);
  1324. regval = DWCEQOS_MTL_RXQ_SIZE(
  1325. DWCEQOS_MAC_HW_FEATURE1_RXFIFOSIZE(lp->feature1)) |
  1326. DWCEQOS_MTL_RXQ_FUP | DWCEQOS_MTL_RXQ_FEP | DWCEQOS_MTL_RXQ_RSF;
  1327. dwceqos_write(lp, REG_DWCEQOS_MTL_RXQ0_OPER, regval);
  1328. dwceqos_configure_flow_control(lp);
  1329. /* Initialize MAC */
  1330. dwceqos_set_umac_addr(lp, lp->ndev->dev_addr, 0);
  1331. lp->eee_enabled = 0;
  1332. dwceqos_configure_clock(lp);
  1333. /* MMC counters */
  1334. /* probe implemented counters */
  1335. dwceqos_write(lp, REG_DWCEQOS_MMC_RXIRQMASK, ~0u);
  1336. dwceqos_write(lp, REG_DWCEQOS_MMC_TXIRQMASK, ~0u);
  1337. lp->mmc_rx_counters_mask = dwceqos_read(lp, REG_DWCEQOS_MMC_RXIRQMASK);
  1338. lp->mmc_tx_counters_mask = dwceqos_read(lp, REG_DWCEQOS_MMC_TXIRQMASK);
  1339. dwceqos_write(lp, REG_DWCEQOS_MMC_CTRL, DWCEQOS_MMC_CTRL_CNTRST |
  1340. DWCEQOS_MMC_CTRL_RSTONRD);
  1341. dwceqos_enable_mmc_interrupt(lp);
  1342. /* Enable Interrupts */
  1343. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE,
  1344. DWCEQOS_DMA_CH0_IE_NIE |
  1345. DWCEQOS_DMA_CH0_IE_RIE | DWCEQOS_DMA_CH0_IE_TIE |
  1346. DWCEQOS_DMA_CH0_IE_AIE |
  1347. DWCEQOS_DMA_CH0_IE_FBEE);
  1348. dwceqos_write(lp, REG_DWCEQOS_MAC_IE, 0);
  1349. dwceqos_write(lp, REG_DWCEQOS_MAC_CFG, DWCEQOS_MAC_CFG_IPC |
  1350. DWCEQOS_MAC_CFG_DM | DWCEQOS_MAC_CFG_TE | DWCEQOS_MAC_CFG_RE);
  1351. /* Start TX DMA */
  1352. regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_TX_CTRL);
  1353. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TX_CTRL,
  1354. regval | DWCEQOS_DMA_CH_CTRL_START);
  1355. /* Enable MAC TX/RX */
  1356. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_CFG);
  1357. dwceqos_write(lp, REG_DWCEQOS_MAC_CFG,
  1358. regval | DWCEQOS_MAC_CFG_TE | DWCEQOS_MAC_CFG_RE);
  1359. }
  1360. static void dwceqos_tx_reclaim(unsigned long data)
  1361. {
  1362. struct net_device *ndev = (struct net_device *)data;
  1363. struct net_local *lp = netdev_priv(ndev);
  1364. unsigned int tx_bytes = 0;
  1365. unsigned int tx_packets = 0;
  1366. spin_lock(&lp->tx_lock);
  1367. while (lp->tx_free < DWCEQOS_TX_DCNT) {
  1368. struct dwceqos_dma_desc *dd = &lp->tx_descs[lp->tx_cur];
  1369. struct ring_desc *rd = &lp->tx_skb[lp->tx_cur];
  1370. /* Descriptor still being held by DMA ? */
  1371. if (dd->des3 & DWCEQOS_DMA_TDES3_OWN)
  1372. break;
  1373. if (rd->mapping)
  1374. dma_unmap_single(ndev->dev.parent, rd->mapping, rd->len,
  1375. DMA_TO_DEVICE);
  1376. if (unlikely(rd->skb)) {
  1377. ++tx_packets;
  1378. tx_bytes += rd->skb->len;
  1379. dev_consume_skb_any(rd->skb);
  1380. }
  1381. rd->skb = NULL;
  1382. rd->mapping = 0;
  1383. lp->tx_free++;
  1384. lp->tx_cur = (lp->tx_cur + 1) % DWCEQOS_TX_DCNT;
  1385. if ((dd->des3 & DWCEQOS_DMA_TDES3_LD) &&
  1386. (dd->des3 & DWCEQOS_DMA_RDES3_ES)) {
  1387. if (netif_msg_tx_err(lp))
  1388. netdev_err(ndev, "TX Error, TDES3 = 0x%x\n",
  1389. dd->des3);
  1390. if (netif_msg_hw(lp))
  1391. print_status(lp);
  1392. }
  1393. }
  1394. spin_unlock(&lp->tx_lock);
  1395. netdev_completed_queue(ndev, tx_packets, tx_bytes);
  1396. dwceqos_dma_enable_txirq(lp);
  1397. netif_wake_queue(ndev);
  1398. }
  1399. static int dwceqos_rx(struct net_local *lp, int budget)
  1400. {
  1401. struct sk_buff *skb;
  1402. u32 tot_size = 0;
  1403. unsigned int n_packets = 0;
  1404. unsigned int n_descs = 0;
  1405. u32 len;
  1406. struct dwceqos_dma_desc *dd;
  1407. struct sk_buff *new_skb;
  1408. dma_addr_t new_skb_baddr = 0;
  1409. while (n_descs < budget) {
  1410. if (!dwceqos_packet_avail(lp))
  1411. break;
  1412. new_skb = netdev_alloc_skb(lp->ndev, DWCEQOS_RX_BUF_SIZE);
  1413. if (!new_skb) {
  1414. netdev_err(lp->ndev, "no memory for new sk_buff\n");
  1415. break;
  1416. }
  1417. /* Get dma handle of skb->data */
  1418. new_skb_baddr = (u32)dma_map_single(lp->ndev->dev.parent,
  1419. new_skb->data,
  1420. DWCEQOS_RX_BUF_SIZE,
  1421. DMA_FROM_DEVICE);
  1422. if (dma_mapping_error(lp->ndev->dev.parent, new_skb_baddr)) {
  1423. netdev_err(lp->ndev, "DMA map error\n");
  1424. dev_kfree_skb(new_skb);
  1425. break;
  1426. }
  1427. /* Read descriptor data after reading owner bit. */
  1428. dma_rmb();
  1429. dd = &lp->rx_descs[lp->rx_cur];
  1430. len = DWCEQOS_DMA_RDES3_PL(dd->des3);
  1431. skb = lp->rx_skb[lp->rx_cur].skb;
  1432. /* Unmap old buffer */
  1433. dma_unmap_single(lp->ndev->dev.parent,
  1434. lp->rx_skb[lp->rx_cur].mapping,
  1435. lp->rx_skb[lp->rx_cur].len, DMA_FROM_DEVICE);
  1436. /* Discard packet on reception error or bad checksum */
  1437. if ((dd->des3 & DWCEQOS_DMA_RDES3_ES) ||
  1438. (dd->des1 & DWCEQOS_DMA_RDES1_IPCE)) {
  1439. dev_kfree_skb(skb);
  1440. skb = NULL;
  1441. } else {
  1442. skb_put(skb, len);
  1443. skb->protocol = eth_type_trans(skb, lp->ndev);
  1444. switch (dd->des1 & DWCEQOS_DMA_RDES1_PT) {
  1445. case DWCEQOS_DMA_RDES1_PT_UDP:
  1446. case DWCEQOS_DMA_RDES1_PT_TCP:
  1447. case DWCEQOS_DMA_RDES1_PT_ICMP:
  1448. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1449. break;
  1450. default:
  1451. skb->ip_summed = CHECKSUM_NONE;
  1452. break;
  1453. }
  1454. }
  1455. if (unlikely(!skb)) {
  1456. if (netif_msg_rx_err(lp))
  1457. netdev_dbg(lp->ndev, "rx error: des3=%X\n",
  1458. lp->rx_descs[lp->rx_cur].des3);
  1459. } else {
  1460. tot_size += skb->len;
  1461. n_packets++;
  1462. netif_receive_skb(skb);
  1463. }
  1464. lp->rx_descs[lp->rx_cur].des0 = new_skb_baddr;
  1465. lp->rx_descs[lp->rx_cur].des1 = 0;
  1466. lp->rx_descs[lp->rx_cur].des2 = 0;
  1467. /* The DMA must observe des0/1/2 written before des3. */
  1468. wmb();
  1469. lp->rx_descs[lp->rx_cur].des3 = DWCEQOS_DMA_RDES3_INTE |
  1470. DWCEQOS_DMA_RDES3_OWN |
  1471. DWCEQOS_DMA_RDES3_BUF1V;
  1472. lp->rx_skb[lp->rx_cur].mapping = new_skb_baddr;
  1473. lp->rx_skb[lp->rx_cur].len = DWCEQOS_RX_BUF_SIZE;
  1474. lp->rx_skb[lp->rx_cur].skb = new_skb;
  1475. n_descs++;
  1476. lp->rx_cur = (lp->rx_cur + 1) % DWCEQOS_RX_DCNT;
  1477. }
  1478. /* Make sure any ownership update is written to the descriptors before
  1479. * DMA wakeup.
  1480. */
  1481. wmb();
  1482. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_STA, DWCEQOS_DMA_CH0_IS_RI);
  1483. /* Wake up RX by writing tail pointer */
  1484. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RXDESC_TAIL,
  1485. lp->rx_descs_tail_addr);
  1486. return n_descs;
  1487. }
  1488. static int dwceqos_rx_poll(struct napi_struct *napi, int budget)
  1489. {
  1490. struct net_local *lp = container_of(napi, struct net_local, napi);
  1491. int work_done = 0;
  1492. work_done = dwceqos_rx(lp, budget - work_done);
  1493. if (!dwceqos_packet_avail(lp) && work_done < budget) {
  1494. napi_complete(napi);
  1495. dwceqos_dma_enable_rxirq(lp);
  1496. } else {
  1497. work_done = budget;
  1498. }
  1499. return work_done;
  1500. }
  1501. /* Reinitialize function if a TX timed out */
  1502. static void dwceqos_reinit_for_txtimeout(struct work_struct *data)
  1503. {
  1504. struct net_local *lp = container_of(data, struct net_local,
  1505. txtimeout_reinit);
  1506. netdev_err(lp->ndev, "transmit timeout %d s, resetting...\n",
  1507. DWCEQOS_TX_TIMEOUT);
  1508. if (netif_msg_hw(lp))
  1509. print_status(lp);
  1510. rtnl_lock();
  1511. dwceqos_stop(lp->ndev);
  1512. dwceqos_open(lp->ndev);
  1513. rtnl_unlock();
  1514. }
  1515. /* DT Probing function called by main probe */
  1516. static inline int dwceqos_probe_config_dt(struct platform_device *pdev)
  1517. {
  1518. struct net_device *ndev;
  1519. struct net_local *lp;
  1520. const void *mac_address;
  1521. struct dwceqos_bus_cfg *bus_cfg;
  1522. struct device_node *np = pdev->dev.of_node;
  1523. ndev = platform_get_drvdata(pdev);
  1524. lp = netdev_priv(ndev);
  1525. bus_cfg = &lp->bus_cfg;
  1526. /* Set the MAC address. */
  1527. mac_address = of_get_mac_address(pdev->dev.of_node);
  1528. if (mac_address)
  1529. ether_addr_copy(ndev->dev_addr, mac_address);
  1530. /* These are all optional parameters */
  1531. lp->en_tx_lpi_clockgating = of_property_read_bool(np,
  1532. "snps,en-tx-lpi-clockgating");
  1533. bus_cfg->en_lpi = of_property_read_bool(np, "snps,en-lpi");
  1534. of_property_read_u32(np, "snps,write-requests",
  1535. &bus_cfg->write_requests);
  1536. of_property_read_u32(np, "snps,read-requests", &bus_cfg->read_requests);
  1537. of_property_read_u32(np, "snps,burst-map", &bus_cfg->burst_map);
  1538. of_property_read_u32(np, "snps,txpbl", &bus_cfg->tx_pbl);
  1539. of_property_read_u32(np, "snps,rxpbl", &bus_cfg->rx_pbl);
  1540. netdev_dbg(ndev, "BusCfg: lpi:%u wr:%u rr:%u bm:%X rxpbl:%u txpbl:%d\n",
  1541. bus_cfg->en_lpi,
  1542. bus_cfg->write_requests,
  1543. bus_cfg->read_requests,
  1544. bus_cfg->burst_map,
  1545. bus_cfg->rx_pbl,
  1546. bus_cfg->tx_pbl);
  1547. return 0;
  1548. }
  1549. static int dwceqos_open(struct net_device *ndev)
  1550. {
  1551. struct net_local *lp = netdev_priv(ndev);
  1552. int res;
  1553. dwceqos_reset_state(lp);
  1554. res = dwceqos_descriptor_init(lp);
  1555. if (res) {
  1556. netdev_err(ndev, "Unable to allocate DMA memory, rc %d\n", res);
  1557. return res;
  1558. }
  1559. netdev_reset_queue(ndev);
  1560. napi_enable(&lp->napi);
  1561. phy_start(lp->phy_dev);
  1562. dwceqos_init_hw(lp);
  1563. netif_start_queue(ndev);
  1564. tasklet_enable(&lp->tx_bdreclaim_tasklet);
  1565. return 0;
  1566. }
  1567. static bool dweqos_is_tx_dma_suspended(struct net_local *lp)
  1568. {
  1569. u32 reg;
  1570. reg = dwceqos_read(lp, REG_DWCEQOS_DMA_DEBUG_ST0);
  1571. reg = DMA_GET_TX_STATE_CH0(reg);
  1572. return reg == DMA_TX_CH_SUSPENDED;
  1573. }
  1574. static void dwceqos_drain_dma(struct net_local *lp)
  1575. {
  1576. /* Wait for all pending TX buffers to be sent. Upper limit based
  1577. * on max frame size on a 10 Mbit link.
  1578. */
  1579. size_t limit = (DWCEQOS_TX_DCNT * 1250) / 100;
  1580. while (!dweqos_is_tx_dma_suspended(lp) && limit--)
  1581. usleep_range(100, 200);
  1582. }
  1583. static int dwceqos_stop(struct net_device *ndev)
  1584. {
  1585. struct net_local *lp = netdev_priv(ndev);
  1586. phy_stop(lp->phy_dev);
  1587. tasklet_disable(&lp->tx_bdreclaim_tasklet);
  1588. netif_stop_queue(ndev);
  1589. napi_disable(&lp->napi);
  1590. dwceqos_drain_dma(lp);
  1591. netif_tx_lock(lp->ndev);
  1592. dwceqos_reset_hw(lp);
  1593. dwceqos_descriptor_free(lp);
  1594. netif_tx_unlock(lp->ndev);
  1595. return 0;
  1596. }
  1597. static void dwceqos_dmadesc_set_ctx(struct net_local *lp,
  1598. unsigned short gso_size)
  1599. {
  1600. struct dwceqos_dma_desc *dd = &lp->tx_descs[lp->tx_next];
  1601. dd->des0 = 0;
  1602. dd->des1 = 0;
  1603. dd->des2 = gso_size;
  1604. dd->des3 = DWCEQOS_DMA_TDES3_CTXT | DWCEQOS_DMA_TDES3_TCMSSV;
  1605. lp->tx_next = (lp->tx_next + 1) % DWCEQOS_TX_DCNT;
  1606. }
  1607. static void dwceqos_tx_poll_demand(struct net_local *lp)
  1608. {
  1609. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_TAIL,
  1610. lp->tx_descs_tail_addr);
  1611. }
  1612. struct dwceqos_tx {
  1613. size_t nr_descriptors;
  1614. size_t initial_descriptor;
  1615. size_t last_descriptor;
  1616. size_t prev_gso_size;
  1617. size_t network_header_len;
  1618. };
  1619. static void dwceqos_tx_prepare(struct sk_buff *skb, struct net_local *lp,
  1620. struct dwceqos_tx *tx)
  1621. {
  1622. size_t n = 1;
  1623. size_t i;
  1624. if (skb_is_gso(skb) && skb_shinfo(skb)->gso_size != lp->gso_size)
  1625. ++n;
  1626. for (i = 0; i < skb_shinfo(skb)->nr_frags; ++i) {
  1627. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1628. n += (skb_frag_size(frag) + BYTES_PER_DMA_DESC - 1) /
  1629. BYTES_PER_DMA_DESC;
  1630. }
  1631. tx->nr_descriptors = n;
  1632. tx->initial_descriptor = lp->tx_next;
  1633. tx->last_descriptor = lp->tx_next;
  1634. tx->prev_gso_size = lp->gso_size;
  1635. tx->network_header_len = skb_transport_offset(skb);
  1636. if (skb_is_gso(skb))
  1637. tx->network_header_len += tcp_hdrlen(skb);
  1638. }
  1639. static int dwceqos_tx_linear(struct sk_buff *skb, struct net_local *lp,
  1640. struct dwceqos_tx *tx)
  1641. {
  1642. struct ring_desc *rd;
  1643. struct dwceqos_dma_desc *dd;
  1644. size_t payload_len;
  1645. dma_addr_t dma_handle;
  1646. if (skb_is_gso(skb) && skb_shinfo(skb)->gso_size != lp->gso_size) {
  1647. dwceqos_dmadesc_set_ctx(lp, skb_shinfo(skb)->gso_size);
  1648. lp->gso_size = skb_shinfo(skb)->gso_size;
  1649. }
  1650. dma_handle = dma_map_single(lp->ndev->dev.parent, skb->data,
  1651. skb_headlen(skb), DMA_TO_DEVICE);
  1652. if (dma_mapping_error(lp->ndev->dev.parent, dma_handle)) {
  1653. netdev_err(lp->ndev, "TX DMA Mapping error\n");
  1654. return -ENOMEM;
  1655. }
  1656. rd = &lp->tx_skb[lp->tx_next];
  1657. dd = &lp->tx_descs[lp->tx_next];
  1658. rd->skb = NULL;
  1659. rd->len = skb_headlen(skb);
  1660. rd->mapping = dma_handle;
  1661. /* Set up DMA Descriptor */
  1662. dd->des0 = dma_handle;
  1663. if (skb_is_gso(skb)) {
  1664. payload_len = skb_headlen(skb) - tx->network_header_len;
  1665. if (payload_len)
  1666. dd->des1 = dma_handle + tx->network_header_len;
  1667. dd->des2 = tx->network_header_len |
  1668. DWCEQOS_DMA_DES2_B2L(payload_len);
  1669. dd->des3 = DWCEQOS_DMA_TDES3_TSE |
  1670. DWCEQOS_DMA_DES3_THL((tcp_hdrlen(skb) / 4)) |
  1671. (skb->len - tx->network_header_len);
  1672. } else {
  1673. dd->des1 = 0;
  1674. dd->des2 = skb_headlen(skb);
  1675. dd->des3 = skb->len;
  1676. switch (skb->ip_summed) {
  1677. case CHECKSUM_PARTIAL:
  1678. dd->des3 |= DWCEQOS_DMA_TDES3_CA;
  1679. case CHECKSUM_NONE:
  1680. case CHECKSUM_UNNECESSARY:
  1681. case CHECKSUM_COMPLETE:
  1682. default:
  1683. break;
  1684. }
  1685. }
  1686. dd->des3 |= DWCEQOS_DMA_TDES3_FD;
  1687. if (lp->tx_next != tx->initial_descriptor)
  1688. dd->des3 |= DWCEQOS_DMA_TDES3_OWN;
  1689. tx->last_descriptor = lp->tx_next;
  1690. lp->tx_next = (lp->tx_next + 1) % DWCEQOS_TX_DCNT;
  1691. return 0;
  1692. }
  1693. static int dwceqos_tx_frags(struct sk_buff *skb, struct net_local *lp,
  1694. struct dwceqos_tx *tx)
  1695. {
  1696. struct ring_desc *rd = NULL;
  1697. struct dwceqos_dma_desc *dd;
  1698. dma_addr_t dma_handle;
  1699. size_t i;
  1700. /* Setup more ring and DMA descriptor if the packet is fragmented */
  1701. for (i = 0; i < skb_shinfo(skb)->nr_frags; ++i) {
  1702. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1703. size_t frag_size;
  1704. size_t consumed_size;
  1705. /* Map DMA Area */
  1706. dma_handle = skb_frag_dma_map(lp->ndev->dev.parent, frag, 0,
  1707. skb_frag_size(frag),
  1708. DMA_TO_DEVICE);
  1709. if (dma_mapping_error(lp->ndev->dev.parent, dma_handle)) {
  1710. netdev_err(lp->ndev, "DMA Mapping error\n");
  1711. return -ENOMEM;
  1712. }
  1713. /* order-3 fragments span more than one descriptor. */
  1714. frag_size = skb_frag_size(frag);
  1715. consumed_size = 0;
  1716. while (consumed_size < frag_size) {
  1717. size_t dma_size = min_t(size_t, 16376,
  1718. frag_size - consumed_size);
  1719. rd = &lp->tx_skb[lp->tx_next];
  1720. memset(rd, 0, sizeof(*rd));
  1721. dd = &lp->tx_descs[lp->tx_next];
  1722. /* Set DMA Descriptor fields */
  1723. dd->des0 = dma_handle + consumed_size;
  1724. dd->des1 = 0;
  1725. dd->des2 = dma_size;
  1726. if (skb_is_gso(skb))
  1727. dd->des3 = (skb->len - tx->network_header_len);
  1728. else
  1729. dd->des3 = skb->len;
  1730. dd->des3 |= DWCEQOS_DMA_TDES3_OWN;
  1731. tx->last_descriptor = lp->tx_next;
  1732. lp->tx_next = (lp->tx_next + 1) % DWCEQOS_TX_DCNT;
  1733. consumed_size += dma_size;
  1734. }
  1735. rd->len = skb_frag_size(frag);
  1736. rd->mapping = dma_handle;
  1737. }
  1738. return 0;
  1739. }
  1740. static void dwceqos_tx_finalize(struct sk_buff *skb, struct net_local *lp,
  1741. struct dwceqos_tx *tx)
  1742. {
  1743. lp->tx_descs[tx->last_descriptor].des3 |= DWCEQOS_DMA_TDES3_LD;
  1744. lp->tx_descs[tx->last_descriptor].des2 |= DWCEQOS_DMA_TDES2_IOC;
  1745. lp->tx_skb[tx->last_descriptor].skb = skb;
  1746. /* Make all descriptor updates visible to the DMA before setting the
  1747. * owner bit.
  1748. */
  1749. wmb();
  1750. lp->tx_descs[tx->initial_descriptor].des3 |= DWCEQOS_DMA_TDES3_OWN;
  1751. /* Make the owner bit visible before TX wakeup. */
  1752. wmb();
  1753. dwceqos_tx_poll_demand(lp);
  1754. }
  1755. static void dwceqos_tx_rollback(struct net_local *lp, struct dwceqos_tx *tx)
  1756. {
  1757. size_t i = tx->initial_descriptor;
  1758. while (i != lp->tx_next) {
  1759. if (lp->tx_skb[i].mapping)
  1760. dma_unmap_single(lp->ndev->dev.parent,
  1761. lp->tx_skb[i].mapping,
  1762. lp->tx_skb[i].len,
  1763. DMA_TO_DEVICE);
  1764. lp->tx_skb[i].mapping = 0;
  1765. lp->tx_skb[i].skb = NULL;
  1766. memset(&lp->tx_descs[i], 0, sizeof(lp->tx_descs[i]));
  1767. i = (i + 1) % DWCEQOS_TX_DCNT;
  1768. }
  1769. lp->tx_next = tx->initial_descriptor;
  1770. lp->gso_size = tx->prev_gso_size;
  1771. }
  1772. static int dwceqos_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  1773. {
  1774. struct net_local *lp = netdev_priv(ndev);
  1775. struct dwceqos_tx trans;
  1776. int err;
  1777. dwceqos_tx_prepare(skb, lp, &trans);
  1778. if (lp->tx_free < trans.nr_descriptors) {
  1779. netif_stop_queue(ndev);
  1780. return NETDEV_TX_BUSY;
  1781. }
  1782. err = dwceqos_tx_linear(skb, lp, &trans);
  1783. if (err)
  1784. goto tx_error;
  1785. err = dwceqos_tx_frags(skb, lp, &trans);
  1786. if (err)
  1787. goto tx_error;
  1788. WARN_ON(lp->tx_next !=
  1789. ((trans.initial_descriptor + trans.nr_descriptors) %
  1790. DWCEQOS_TX_DCNT));
  1791. dwceqos_tx_finalize(skb, lp, &trans);
  1792. netdev_sent_queue(ndev, skb->len);
  1793. spin_lock_bh(&lp->tx_lock);
  1794. lp->tx_free -= trans.nr_descriptors;
  1795. spin_unlock_bh(&lp->tx_lock);
  1796. ndev->trans_start = jiffies;
  1797. return 0;
  1798. tx_error:
  1799. dwceqos_tx_rollback(lp, &trans);
  1800. dev_kfree_skb(skb);
  1801. return 0;
  1802. }
  1803. /* Set MAC address and then update HW accordingly */
  1804. static int dwceqos_set_mac_address(struct net_device *ndev, void *addr)
  1805. {
  1806. struct net_local *lp = netdev_priv(ndev);
  1807. struct sockaddr *hwaddr = (struct sockaddr *)addr;
  1808. if (netif_running(ndev))
  1809. return -EBUSY;
  1810. if (!is_valid_ether_addr(hwaddr->sa_data))
  1811. return -EADDRNOTAVAIL;
  1812. memcpy(ndev->dev_addr, hwaddr->sa_data, ndev->addr_len);
  1813. dwceqos_set_umac_addr(lp, lp->ndev->dev_addr, 0);
  1814. return 0;
  1815. }
  1816. static void dwceqos_tx_timeout(struct net_device *ndev)
  1817. {
  1818. struct net_local *lp = netdev_priv(ndev);
  1819. queue_work(lp->txtimeout_handler_wq, &lp->txtimeout_reinit);
  1820. }
  1821. static void dwceqos_set_umac_addr(struct net_local *lp, unsigned char *addr,
  1822. unsigned int reg_n)
  1823. {
  1824. unsigned long data;
  1825. data = (addr[5] << 8) | addr[4];
  1826. dwceqos_write(lp, DWCEQOS_ADDR_HIGH(reg_n),
  1827. data | DWCEQOS_MAC_MAC_ADDR_HI_EN);
  1828. data = (addr[3] << 24) | (addr[2] << 16) | (addr[1] << 8) | addr[0];
  1829. dwceqos_write(lp, DWCEQOS_ADDR_LOW(reg_n), data);
  1830. }
  1831. static void dwceqos_disable_umac_addr(struct net_local *lp, unsigned int reg_n)
  1832. {
  1833. /* Do not disable MAC address 0 */
  1834. if (reg_n != 0)
  1835. dwceqos_write(lp, DWCEQOS_ADDR_HIGH(reg_n), 0);
  1836. }
  1837. static void dwceqos_set_rx_mode(struct net_device *ndev)
  1838. {
  1839. struct net_local *lp = netdev_priv(ndev);
  1840. u32 regval = 0;
  1841. u32 mc_filter[2];
  1842. int reg = 1;
  1843. struct netdev_hw_addr *ha;
  1844. unsigned int max_mac_addr;
  1845. max_mac_addr = DWCEQOS_MAX_PERFECT_ADDRESSES(lp->feature1);
  1846. if (ndev->flags & IFF_PROMISC) {
  1847. regval = DWCEQOS_MAC_PKT_FILT_PR;
  1848. } else if (((netdev_mc_count(ndev) > DWCEQOS_HASH_TABLE_SIZE) ||
  1849. (ndev->flags & IFF_ALLMULTI))) {
  1850. regval = DWCEQOS_MAC_PKT_FILT_PM;
  1851. dwceqos_write(lp, REG_DWCEQOS_HASTABLE_LO, 0xffffffff);
  1852. dwceqos_write(lp, REG_DWCEQOS_HASTABLE_HI, 0xffffffff);
  1853. } else if (!netdev_mc_empty(ndev)) {
  1854. regval = DWCEQOS_MAC_PKT_FILT_HMC;
  1855. memset(mc_filter, 0, sizeof(mc_filter));
  1856. netdev_for_each_mc_addr(ha, ndev) {
  1857. /* The upper 6 bits of the calculated CRC are used to
  1858. * index the contens of the hash table
  1859. */
  1860. int bit_nr = bitrev32(~crc32_le(~0, ha->addr, 6)) >> 26;
  1861. /* The most significant bit determines the register
  1862. * to use (H/L) while the other 5 bits determine
  1863. * the bit within the register.
  1864. */
  1865. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  1866. }
  1867. dwceqos_write(lp, REG_DWCEQOS_HASTABLE_LO, mc_filter[0]);
  1868. dwceqos_write(lp, REG_DWCEQOS_HASTABLE_HI, mc_filter[1]);
  1869. }
  1870. if (netdev_uc_count(ndev) > max_mac_addr) {
  1871. regval |= DWCEQOS_MAC_PKT_FILT_PR;
  1872. } else {
  1873. netdev_for_each_uc_addr(ha, ndev) {
  1874. dwceqos_set_umac_addr(lp, ha->addr, reg);
  1875. reg++;
  1876. }
  1877. for (; reg < DWCEQOS_MAX_PERFECT_ADDRESSES(lp->feature1); reg++)
  1878. dwceqos_disable_umac_addr(lp, reg);
  1879. }
  1880. dwceqos_write(lp, REG_DWCEQOS_MAC_PKT_FILT, regval);
  1881. }
  1882. #ifdef CONFIG_NET_POLL_CONTROLLER
  1883. static void dwceqos_poll_controller(struct net_device *ndev)
  1884. {
  1885. disable_irq(ndev->irq);
  1886. dwceqos_interrupt(ndev->irq, ndev);
  1887. enable_irq(ndev->irq);
  1888. }
  1889. #endif
  1890. static void dwceqos_read_mmc_counters(struct net_local *lp, u32 rx_mask,
  1891. u32 tx_mask)
  1892. {
  1893. if (tx_mask & BIT(27))
  1894. lp->mmc_counters.txlpitranscntr +=
  1895. dwceqos_read(lp, DWC_MMC_TXLPITRANSCNTR);
  1896. if (tx_mask & BIT(26))
  1897. lp->mmc_counters.txpiuscntr +=
  1898. dwceqos_read(lp, DWC_MMC_TXLPIUSCNTR);
  1899. if (tx_mask & BIT(25))
  1900. lp->mmc_counters.txoversize_g +=
  1901. dwceqos_read(lp, DWC_MMC_TXOVERSIZE_G);
  1902. if (tx_mask & BIT(24))
  1903. lp->mmc_counters.txvlanpackets_g +=
  1904. dwceqos_read(lp, DWC_MMC_TXVLANPACKETS_G);
  1905. if (tx_mask & BIT(23))
  1906. lp->mmc_counters.txpausepackets +=
  1907. dwceqos_read(lp, DWC_MMC_TXPAUSEPACKETS);
  1908. if (tx_mask & BIT(22))
  1909. lp->mmc_counters.txexcessdef +=
  1910. dwceqos_read(lp, DWC_MMC_TXEXCESSDEF);
  1911. if (tx_mask & BIT(21))
  1912. lp->mmc_counters.txpacketcount_g +=
  1913. dwceqos_read(lp, DWC_MMC_TXPACKETCOUNT_G);
  1914. if (tx_mask & BIT(20))
  1915. lp->mmc_counters.txoctetcount_g +=
  1916. dwceqos_read(lp, DWC_MMC_TXOCTETCOUNT_G);
  1917. if (tx_mask & BIT(19))
  1918. lp->mmc_counters.txcarriererror +=
  1919. dwceqos_read(lp, DWC_MMC_TXCARRIERERROR);
  1920. if (tx_mask & BIT(18))
  1921. lp->mmc_counters.txexcesscol +=
  1922. dwceqos_read(lp, DWC_MMC_TXEXCESSCOL);
  1923. if (tx_mask & BIT(17))
  1924. lp->mmc_counters.txlatecol +=
  1925. dwceqos_read(lp, DWC_MMC_TXLATECOL);
  1926. if (tx_mask & BIT(16))
  1927. lp->mmc_counters.txdeferred +=
  1928. dwceqos_read(lp, DWC_MMC_TXDEFERRED);
  1929. if (tx_mask & BIT(15))
  1930. lp->mmc_counters.txmulticol_g +=
  1931. dwceqos_read(lp, DWC_MMC_TXMULTICOL_G);
  1932. if (tx_mask & BIT(14))
  1933. lp->mmc_counters.txsinglecol_g +=
  1934. dwceqos_read(lp, DWC_MMC_TXSINGLECOL_G);
  1935. if (tx_mask & BIT(13))
  1936. lp->mmc_counters.txunderflowerror +=
  1937. dwceqos_read(lp, DWC_MMC_TXUNDERFLOWERROR);
  1938. if (tx_mask & BIT(12))
  1939. lp->mmc_counters.txbroadcastpackets_gb +=
  1940. dwceqos_read(lp, DWC_MMC_TXBROADCASTPACKETS_GB);
  1941. if (tx_mask & BIT(11))
  1942. lp->mmc_counters.txmulticastpackets_gb +=
  1943. dwceqos_read(lp, DWC_MMC_TXMULTICASTPACKETS_GB);
  1944. if (tx_mask & BIT(10))
  1945. lp->mmc_counters.txunicastpackets_gb +=
  1946. dwceqos_read(lp, DWC_MMC_TXUNICASTPACKETS_GB);
  1947. if (tx_mask & BIT(9))
  1948. lp->mmc_counters.tx1024tomaxoctets_gb +=
  1949. dwceqos_read(lp, DWC_MMC_TX1024TOMAXOCTETS_GB);
  1950. if (tx_mask & BIT(8))
  1951. lp->mmc_counters.tx512to1023octets_gb +=
  1952. dwceqos_read(lp, DWC_MMC_TX512TO1023OCTETS_GB);
  1953. if (tx_mask & BIT(7))
  1954. lp->mmc_counters.tx256to511octets_gb +=
  1955. dwceqos_read(lp, DWC_MMC_TX256TO511OCTETS_GB);
  1956. if (tx_mask & BIT(6))
  1957. lp->mmc_counters.tx128to255octets_gb +=
  1958. dwceqos_read(lp, DWC_MMC_TX128TO255OCTETS_GB);
  1959. if (tx_mask & BIT(5))
  1960. lp->mmc_counters.tx65to127octets_gb +=
  1961. dwceqos_read(lp, DWC_MMC_TX65TO127OCTETS_GB);
  1962. if (tx_mask & BIT(4))
  1963. lp->mmc_counters.tx64octets_gb +=
  1964. dwceqos_read(lp, DWC_MMC_TX64OCTETS_GB);
  1965. if (tx_mask & BIT(3))
  1966. lp->mmc_counters.txmulticastpackets_g +=
  1967. dwceqos_read(lp, DWC_MMC_TXMULTICASTPACKETS_G);
  1968. if (tx_mask & BIT(2))
  1969. lp->mmc_counters.txbroadcastpackets_g +=
  1970. dwceqos_read(lp, DWC_MMC_TXBROADCASTPACKETS_G);
  1971. if (tx_mask & BIT(1))
  1972. lp->mmc_counters.txpacketcount_gb +=
  1973. dwceqos_read(lp, DWC_MMC_TXPACKETCOUNT_GB);
  1974. if (tx_mask & BIT(0))
  1975. lp->mmc_counters.txoctetcount_gb +=
  1976. dwceqos_read(lp, DWC_MMC_TXOCTETCOUNT_GB);
  1977. if (rx_mask & BIT(27))
  1978. lp->mmc_counters.rxlpitranscntr +=
  1979. dwceqos_read(lp, DWC_MMC_RXLPITRANSCNTR);
  1980. if (rx_mask & BIT(26))
  1981. lp->mmc_counters.rxlpiuscntr +=
  1982. dwceqos_read(lp, DWC_MMC_RXLPIUSCNTR);
  1983. if (rx_mask & BIT(25))
  1984. lp->mmc_counters.rxctrlpackets_g +=
  1985. dwceqos_read(lp, DWC_MMC_RXCTRLPACKETS_G);
  1986. if (rx_mask & BIT(24))
  1987. lp->mmc_counters.rxrcverror +=
  1988. dwceqos_read(lp, DWC_MMC_RXRCVERROR);
  1989. if (rx_mask & BIT(23))
  1990. lp->mmc_counters.rxwatchdog +=
  1991. dwceqos_read(lp, DWC_MMC_RXWATCHDOG);
  1992. if (rx_mask & BIT(22))
  1993. lp->mmc_counters.rxvlanpackets_gb +=
  1994. dwceqos_read(lp, DWC_MMC_RXVLANPACKETS_GB);
  1995. if (rx_mask & BIT(21))
  1996. lp->mmc_counters.rxfifooverflow +=
  1997. dwceqos_read(lp, DWC_MMC_RXFIFOOVERFLOW);
  1998. if (rx_mask & BIT(20))
  1999. lp->mmc_counters.rxpausepackets +=
  2000. dwceqos_read(lp, DWC_MMC_RXPAUSEPACKETS);
  2001. if (rx_mask & BIT(19))
  2002. lp->mmc_counters.rxoutofrangetype +=
  2003. dwceqos_read(lp, DWC_MMC_RXOUTOFRANGETYPE);
  2004. if (rx_mask & BIT(18))
  2005. lp->mmc_counters.rxlengtherror +=
  2006. dwceqos_read(lp, DWC_MMC_RXLENGTHERROR);
  2007. if (rx_mask & BIT(17))
  2008. lp->mmc_counters.rxunicastpackets_g +=
  2009. dwceqos_read(lp, DWC_MMC_RXUNICASTPACKETS_G);
  2010. if (rx_mask & BIT(16))
  2011. lp->mmc_counters.rx1024tomaxoctets_gb +=
  2012. dwceqos_read(lp, DWC_MMC_RX1024TOMAXOCTETS_GB);
  2013. if (rx_mask & BIT(15))
  2014. lp->mmc_counters.rx512to1023octets_gb +=
  2015. dwceqos_read(lp, DWC_MMC_RX512TO1023OCTETS_GB);
  2016. if (rx_mask & BIT(14))
  2017. lp->mmc_counters.rx256to511octets_gb +=
  2018. dwceqos_read(lp, DWC_MMC_RX256TO511OCTETS_GB);
  2019. if (rx_mask & BIT(13))
  2020. lp->mmc_counters.rx128to255octets_gb +=
  2021. dwceqos_read(lp, DWC_MMC_RX128TO255OCTETS_GB);
  2022. if (rx_mask & BIT(12))
  2023. lp->mmc_counters.rx65to127octets_gb +=
  2024. dwceqos_read(lp, DWC_MMC_RX65TO127OCTETS_GB);
  2025. if (rx_mask & BIT(11))
  2026. lp->mmc_counters.rx64octets_gb +=
  2027. dwceqos_read(lp, DWC_MMC_RX64OCTETS_GB);
  2028. if (rx_mask & BIT(10))
  2029. lp->mmc_counters.rxoversize_g +=
  2030. dwceqos_read(lp, DWC_MMC_RXOVERSIZE_G);
  2031. if (rx_mask & BIT(9))
  2032. lp->mmc_counters.rxundersize_g +=
  2033. dwceqos_read(lp, DWC_MMC_RXUNDERSIZE_G);
  2034. if (rx_mask & BIT(8))
  2035. lp->mmc_counters.rxjabbererror +=
  2036. dwceqos_read(lp, DWC_MMC_RXJABBERERROR);
  2037. if (rx_mask & BIT(7))
  2038. lp->mmc_counters.rxrunterror +=
  2039. dwceqos_read(lp, DWC_MMC_RXRUNTERROR);
  2040. if (rx_mask & BIT(6))
  2041. lp->mmc_counters.rxalignmenterror +=
  2042. dwceqos_read(lp, DWC_MMC_RXALIGNMENTERROR);
  2043. if (rx_mask & BIT(5))
  2044. lp->mmc_counters.rxcrcerror +=
  2045. dwceqos_read(lp, DWC_MMC_RXCRCERROR);
  2046. if (rx_mask & BIT(4))
  2047. lp->mmc_counters.rxmulticastpackets_g +=
  2048. dwceqos_read(lp, DWC_MMC_RXMULTICASTPACKETS_G);
  2049. if (rx_mask & BIT(3))
  2050. lp->mmc_counters.rxbroadcastpackets_g +=
  2051. dwceqos_read(lp, DWC_MMC_RXBROADCASTPACKETS_G);
  2052. if (rx_mask & BIT(2))
  2053. lp->mmc_counters.rxoctetcount_g +=
  2054. dwceqos_read(lp, DWC_MMC_RXOCTETCOUNT_G);
  2055. if (rx_mask & BIT(1))
  2056. lp->mmc_counters.rxoctetcount_gb +=
  2057. dwceqos_read(lp, DWC_MMC_RXOCTETCOUNT_GB);
  2058. if (rx_mask & BIT(0))
  2059. lp->mmc_counters.rxpacketcount_gb +=
  2060. dwceqos_read(lp, DWC_MMC_RXPACKETCOUNT_GB);
  2061. }
  2062. static struct rtnl_link_stats64*
  2063. dwceqos_get_stats64(struct net_device *ndev, struct rtnl_link_stats64 *s)
  2064. {
  2065. unsigned long flags;
  2066. struct net_local *lp = netdev_priv(ndev);
  2067. struct dwceqos_mmc_counters *hwstats = &lp->mmc_counters;
  2068. spin_lock_irqsave(&lp->stats_lock, flags);
  2069. dwceqos_read_mmc_counters(lp, lp->mmc_rx_counters_mask,
  2070. lp->mmc_tx_counters_mask);
  2071. spin_unlock_irqrestore(&lp->stats_lock, flags);
  2072. s->rx_packets = hwstats->rxpacketcount_gb;
  2073. s->rx_bytes = hwstats->rxoctetcount_gb;
  2074. s->rx_errors = hwstats->rxpacketcount_gb -
  2075. hwstats->rxbroadcastpackets_g -
  2076. hwstats->rxmulticastpackets_g -
  2077. hwstats->rxunicastpackets_g;
  2078. s->multicast = hwstats->rxmulticastpackets_g;
  2079. s->rx_length_errors = hwstats->rxlengtherror;
  2080. s->rx_crc_errors = hwstats->rxcrcerror;
  2081. s->rx_fifo_errors = hwstats->rxfifooverflow;
  2082. s->tx_packets = hwstats->txpacketcount_gb;
  2083. s->tx_bytes = hwstats->txoctetcount_gb;
  2084. if (lp->mmc_tx_counters_mask & BIT(21))
  2085. s->tx_errors = hwstats->txpacketcount_gb -
  2086. hwstats->txpacketcount_g;
  2087. else
  2088. s->tx_errors = hwstats->txunderflowerror +
  2089. hwstats->txcarriererror;
  2090. return s;
  2091. }
  2092. static int
  2093. dwceqos_get_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
  2094. {
  2095. struct net_local *lp = netdev_priv(ndev);
  2096. struct phy_device *phydev = lp->phy_dev;
  2097. if (!phydev)
  2098. return -ENODEV;
  2099. return phy_ethtool_gset(phydev, ecmd);
  2100. }
  2101. static int
  2102. dwceqos_set_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
  2103. {
  2104. struct net_local *lp = netdev_priv(ndev);
  2105. struct phy_device *phydev = lp->phy_dev;
  2106. if (!phydev)
  2107. return -ENODEV;
  2108. return phy_ethtool_sset(phydev, ecmd);
  2109. }
  2110. static void
  2111. dwceqos_get_drvinfo(struct net_device *ndev, struct ethtool_drvinfo *ed)
  2112. {
  2113. const struct net_local *lp = netdev_priv(ndev);
  2114. strcpy(ed->driver, lp->pdev->dev.driver->name);
  2115. strcpy(ed->version, DRIVER_VERSION);
  2116. }
  2117. static void dwceqos_get_pauseparam(struct net_device *ndev,
  2118. struct ethtool_pauseparam *pp)
  2119. {
  2120. const struct net_local *lp = netdev_priv(ndev);
  2121. pp->autoneg = lp->flowcontrol.autoneg;
  2122. pp->tx_pause = lp->flowcontrol.tx;
  2123. pp->rx_pause = lp->flowcontrol.rx;
  2124. }
  2125. static int dwceqos_set_pauseparam(struct net_device *ndev,
  2126. struct ethtool_pauseparam *pp)
  2127. {
  2128. struct net_local *lp = netdev_priv(ndev);
  2129. int ret = 0;
  2130. lp->flowcontrol.autoneg = pp->autoneg;
  2131. if (pp->autoneg) {
  2132. lp->phy_dev->advertising |= ADVERTISED_Pause;
  2133. lp->phy_dev->advertising |= ADVERTISED_Asym_Pause;
  2134. } else {
  2135. lp->phy_dev->advertising &= ~ADVERTISED_Pause;
  2136. lp->phy_dev->advertising &= ~ADVERTISED_Asym_Pause;
  2137. lp->flowcontrol.rx = pp->rx_pause;
  2138. lp->flowcontrol.tx = pp->tx_pause;
  2139. }
  2140. if (netif_running(ndev))
  2141. ret = phy_start_aneg(lp->phy_dev);
  2142. return ret;
  2143. }
  2144. static void dwceqos_get_strings(struct net_device *ndev, u32 stringset,
  2145. u8 *data)
  2146. {
  2147. size_t i;
  2148. if (stringset != ETH_SS_STATS)
  2149. return;
  2150. for (i = 0; i < ARRAY_SIZE(dwceqos_ethtool_stats); ++i) {
  2151. memcpy(data, dwceqos_ethtool_stats[i].stat_name,
  2152. ETH_GSTRING_LEN);
  2153. data += ETH_GSTRING_LEN;
  2154. }
  2155. }
  2156. static void dwceqos_get_ethtool_stats(struct net_device *ndev,
  2157. struct ethtool_stats *stats, u64 *data)
  2158. {
  2159. struct net_local *lp = netdev_priv(ndev);
  2160. unsigned long flags;
  2161. size_t i;
  2162. u8 *mmcstat = (u8 *)&lp->mmc_counters;
  2163. spin_lock_irqsave(&lp->stats_lock, flags);
  2164. dwceqos_read_mmc_counters(lp, lp->mmc_rx_counters_mask,
  2165. lp->mmc_tx_counters_mask);
  2166. spin_unlock_irqrestore(&lp->stats_lock, flags);
  2167. for (i = 0; i < ARRAY_SIZE(dwceqos_ethtool_stats); ++i) {
  2168. memcpy(data,
  2169. mmcstat + dwceqos_ethtool_stats[i].offset,
  2170. sizeof(u64));
  2171. data++;
  2172. }
  2173. }
  2174. static int dwceqos_get_sset_count(struct net_device *ndev, int sset)
  2175. {
  2176. if (sset == ETH_SS_STATS)
  2177. return ARRAY_SIZE(dwceqos_ethtool_stats);
  2178. return -EOPNOTSUPP;
  2179. }
  2180. static void dwceqos_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2181. void *space)
  2182. {
  2183. const struct net_local *lp = netdev_priv(dev);
  2184. u32 *reg_space = (u32 *)space;
  2185. int reg_offset;
  2186. int reg_ix = 0;
  2187. /* MAC registers */
  2188. for (reg_offset = START_MAC_REG_OFFSET;
  2189. reg_offset <= MAX_DMA_REG_OFFSET; reg_offset += 4) {
  2190. reg_space[reg_ix] = dwceqos_read(lp, reg_offset);
  2191. reg_ix++;
  2192. }
  2193. /* MTL registers */
  2194. for (reg_offset = START_MTL_REG_OFFSET;
  2195. reg_offset <= MAX_MTL_REG_OFFSET; reg_offset += 4) {
  2196. reg_space[reg_ix] = dwceqos_read(lp, reg_offset);
  2197. reg_ix++;
  2198. }
  2199. /* DMA registers */
  2200. for (reg_offset = START_DMA_REG_OFFSET;
  2201. reg_offset <= MAX_DMA_REG_OFFSET; reg_offset += 4) {
  2202. reg_space[reg_ix] = dwceqos_read(lp, reg_offset);
  2203. reg_ix++;
  2204. }
  2205. BUG_ON(4 * reg_ix > REG_SPACE_SIZE);
  2206. }
  2207. static int dwceqos_get_regs_len(struct net_device *dev)
  2208. {
  2209. return REG_SPACE_SIZE;
  2210. }
  2211. static inline const char *dwceqos_get_rx_lpi_state(u32 lpi_ctrl)
  2212. {
  2213. return (lpi_ctrl & DWCEQOS_MAC_LPI_CTRL_STATUS_RLPIST) ? "on" : "off";
  2214. }
  2215. static inline const char *dwceqos_get_tx_lpi_state(u32 lpi_ctrl)
  2216. {
  2217. return (lpi_ctrl & DWCEQOS_MAC_LPI_CTRL_STATUS_TLPIST) ? "on" : "off";
  2218. }
  2219. static int dwceqos_get_eee(struct net_device *ndev, struct ethtool_eee *edata)
  2220. {
  2221. struct net_local *lp = netdev_priv(ndev);
  2222. u32 lpi_status;
  2223. u32 lpi_enabled;
  2224. if (!(lp->feature0 & DWCEQOS_MAC_HW_FEATURE0_EEESEL))
  2225. return -EOPNOTSUPP;
  2226. edata->eee_active = lp->eee_active;
  2227. edata->eee_enabled = lp->eee_enabled;
  2228. edata->tx_lpi_timer = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_ENTRY_TIMER);
  2229. lpi_status = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
  2230. lpi_enabled = !!(lpi_status & DWCEQOS_MAC_LPI_CTRL_STATUS_LIPTXA);
  2231. edata->tx_lpi_enabled = lpi_enabled;
  2232. if (netif_msg_hw(lp)) {
  2233. u32 regval;
  2234. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
  2235. netdev_info(lp->ndev, "MAC LPI State: RX:%s TX:%s\n",
  2236. dwceqos_get_rx_lpi_state(regval),
  2237. dwceqos_get_tx_lpi_state(regval));
  2238. }
  2239. return phy_ethtool_get_eee(lp->phy_dev, edata);
  2240. }
  2241. static int dwceqos_set_eee(struct net_device *ndev, struct ethtool_eee *edata)
  2242. {
  2243. struct net_local *lp = netdev_priv(ndev);
  2244. u32 regval;
  2245. unsigned long flags;
  2246. if (!(lp->feature0 & DWCEQOS_MAC_HW_FEATURE0_EEESEL))
  2247. return -EOPNOTSUPP;
  2248. if (edata->eee_enabled && !lp->eee_active)
  2249. return -EOPNOTSUPP;
  2250. if (edata->tx_lpi_enabled) {
  2251. if (edata->tx_lpi_timer < DWCEQOS_LPI_TIMER_MIN ||
  2252. edata->tx_lpi_timer > DWCEQOS_LPI_TIMER_MAX)
  2253. return -EINVAL;
  2254. }
  2255. lp->eee_enabled = edata->eee_enabled;
  2256. if (edata->eee_enabled && edata->tx_lpi_enabled) {
  2257. dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_ENTRY_TIMER,
  2258. edata->tx_lpi_timer);
  2259. spin_lock_irqsave(&lp->hw_lock, flags);
  2260. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
  2261. regval |= DWCEQOS_LPI_CTRL_ENABLE_EEE;
  2262. if (lp->en_tx_lpi_clockgating)
  2263. regval |= DWCEQOS_MAC_LPI_CTRL_STATUS_LPITCSE;
  2264. dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
  2265. spin_unlock_irqrestore(&lp->hw_lock, flags);
  2266. } else {
  2267. spin_lock_irqsave(&lp->hw_lock, flags);
  2268. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
  2269. regval &= ~DWCEQOS_LPI_CTRL_ENABLE_EEE;
  2270. dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
  2271. spin_unlock_irqrestore(&lp->hw_lock, flags);
  2272. }
  2273. return phy_ethtool_set_eee(lp->phy_dev, edata);
  2274. }
  2275. static u32 dwceqos_get_msglevel(struct net_device *ndev)
  2276. {
  2277. const struct net_local *lp = netdev_priv(ndev);
  2278. return lp->msg_enable;
  2279. }
  2280. static void dwceqos_set_msglevel(struct net_device *ndev, u32 msglevel)
  2281. {
  2282. struct net_local *lp = netdev_priv(ndev);
  2283. lp->msg_enable = msglevel;
  2284. }
  2285. static struct ethtool_ops dwceqos_ethtool_ops = {
  2286. .get_settings = dwceqos_get_settings,
  2287. .set_settings = dwceqos_set_settings,
  2288. .get_drvinfo = dwceqos_get_drvinfo,
  2289. .get_link = ethtool_op_get_link,
  2290. .get_pauseparam = dwceqos_get_pauseparam,
  2291. .set_pauseparam = dwceqos_set_pauseparam,
  2292. .get_strings = dwceqos_get_strings,
  2293. .get_ethtool_stats = dwceqos_get_ethtool_stats,
  2294. .get_sset_count = dwceqos_get_sset_count,
  2295. .get_regs = dwceqos_get_regs,
  2296. .get_regs_len = dwceqos_get_regs_len,
  2297. .get_eee = dwceqos_get_eee,
  2298. .set_eee = dwceqos_set_eee,
  2299. .get_msglevel = dwceqos_get_msglevel,
  2300. .set_msglevel = dwceqos_set_msglevel,
  2301. };
  2302. static struct net_device_ops netdev_ops = {
  2303. .ndo_open = dwceqos_open,
  2304. .ndo_stop = dwceqos_stop,
  2305. .ndo_start_xmit = dwceqos_start_xmit,
  2306. .ndo_set_rx_mode = dwceqos_set_rx_mode,
  2307. .ndo_set_mac_address = dwceqos_set_mac_address,
  2308. #ifdef CONFIG_NET_POLL_CONTROLLER
  2309. .ndo_poll_controller = dwceqos_poll_controller,
  2310. #endif
  2311. .ndo_do_ioctl = dwceqos_ioctl,
  2312. .ndo_tx_timeout = dwceqos_tx_timeout,
  2313. .ndo_get_stats64 = dwceqos_get_stats64,
  2314. };
  2315. static const struct of_device_id dwceq_of_match[] = {
  2316. { .compatible = "snps,dwc-qos-ethernet-4.10", },
  2317. {}
  2318. };
  2319. MODULE_DEVICE_TABLE(of, dwceq_of_match);
  2320. static int dwceqos_probe(struct platform_device *pdev)
  2321. {
  2322. struct resource *r_mem = NULL;
  2323. struct net_device *ndev;
  2324. struct net_local *lp;
  2325. int ret = -ENXIO;
  2326. r_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2327. if (!r_mem) {
  2328. dev_err(&pdev->dev, "no IO resource defined.\n");
  2329. return -ENXIO;
  2330. }
  2331. ndev = alloc_etherdev(sizeof(*lp));
  2332. if (!ndev) {
  2333. dev_err(&pdev->dev, "etherdev allocation failed.\n");
  2334. return -ENOMEM;
  2335. }
  2336. SET_NETDEV_DEV(ndev, &pdev->dev);
  2337. lp = netdev_priv(ndev);
  2338. lp->ndev = ndev;
  2339. lp->pdev = pdev;
  2340. lp->msg_enable = netif_msg_init(debug, DWCEQOS_MSG_DEFAULT);
  2341. spin_lock_init(&lp->tx_lock);
  2342. spin_lock_init(&lp->hw_lock);
  2343. spin_lock_init(&lp->stats_lock);
  2344. lp->apb_pclk = devm_clk_get(&pdev->dev, "apb_pclk");
  2345. if (IS_ERR(lp->apb_pclk)) {
  2346. dev_err(&pdev->dev, "apb_pclk clock not found.\n");
  2347. ret = PTR_ERR(lp->apb_pclk);
  2348. goto err_out_free_netdev;
  2349. }
  2350. ret = clk_prepare_enable(lp->apb_pclk);
  2351. if (ret) {
  2352. dev_err(&pdev->dev, "Unable to enable APER clock.\n");
  2353. goto err_out_free_netdev;
  2354. }
  2355. lp->baseaddr = devm_ioremap_resource(&pdev->dev, r_mem);
  2356. if (IS_ERR(lp->baseaddr)) {
  2357. dev_err(&pdev->dev, "failed to map baseaddress.\n");
  2358. ret = PTR_ERR(lp->baseaddr);
  2359. goto err_out_clk_dis_aper;
  2360. }
  2361. ndev->irq = platform_get_irq(pdev, 0);
  2362. ndev->watchdog_timeo = DWCEQOS_TX_TIMEOUT * HZ;
  2363. ndev->netdev_ops = &netdev_ops;
  2364. ndev->ethtool_ops = &dwceqos_ethtool_ops;
  2365. ndev->base_addr = r_mem->start;
  2366. dwceqos_get_hwfeatures(lp);
  2367. dwceqos_mdio_set_csr(lp);
  2368. ndev->hw_features = NETIF_F_SG;
  2369. if (lp->feature1 & DWCEQOS_MAC_HW_FEATURE1_TSOEN)
  2370. ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
  2371. if (lp->feature0 & DWCEQOS_MAC_HW_FEATURE0_TXCOESEL)
  2372. ndev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  2373. if (lp->feature0 & DWCEQOS_MAC_HW_FEATURE0_RXCOESEL)
  2374. ndev->hw_features |= NETIF_F_RXCSUM;
  2375. ndev->features = ndev->hw_features;
  2376. netif_napi_add(ndev, &lp->napi, dwceqos_rx_poll, NAPI_POLL_WEIGHT);
  2377. ret = register_netdev(ndev);
  2378. if (ret) {
  2379. dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
  2380. goto err_out_clk_dis_aper;
  2381. }
  2382. lp->phy_ref_clk = devm_clk_get(&pdev->dev, "phy_ref_clk");
  2383. if (IS_ERR(lp->phy_ref_clk)) {
  2384. dev_err(&pdev->dev, "phy_ref_clk clock not found.\n");
  2385. ret = PTR_ERR(lp->phy_ref_clk);
  2386. goto err_out_unregister_netdev;
  2387. }
  2388. ret = clk_prepare_enable(lp->phy_ref_clk);
  2389. if (ret) {
  2390. dev_err(&pdev->dev, "Unable to enable device clock.\n");
  2391. goto err_out_unregister_netdev;
  2392. }
  2393. lp->phy_node = of_parse_phandle(lp->pdev->dev.of_node,
  2394. "phy-handle", 0);
  2395. if (!lp->phy_node && of_phy_is_fixed_link(lp->pdev->dev.of_node)) {
  2396. ret = of_phy_register_fixed_link(lp->pdev->dev.of_node);
  2397. if (ret < 0) {
  2398. dev_err(&pdev->dev, "invalid fixed-link");
  2399. goto err_out_unregister_netdev;
  2400. }
  2401. lp->phy_node = of_node_get(lp->pdev->dev.of_node);
  2402. }
  2403. ret = of_get_phy_mode(lp->pdev->dev.of_node);
  2404. if (ret < 0) {
  2405. dev_err(&lp->pdev->dev, "error in getting phy i/f\n");
  2406. goto err_out_unregister_clk_notifier;
  2407. }
  2408. lp->phy_interface = ret;
  2409. ret = dwceqos_mii_init(lp);
  2410. if (ret) {
  2411. dev_err(&lp->pdev->dev, "error in dwceqos_mii_init\n");
  2412. goto err_out_unregister_clk_notifier;
  2413. }
  2414. ret = dwceqos_mii_probe(ndev);
  2415. if (ret != 0) {
  2416. netdev_err(ndev, "mii_probe fail.\n");
  2417. ret = -ENXIO;
  2418. goto err_out_unregister_clk_notifier;
  2419. }
  2420. dwceqos_set_umac_addr(lp, lp->ndev->dev_addr, 0);
  2421. tasklet_init(&lp->tx_bdreclaim_tasklet, dwceqos_tx_reclaim,
  2422. (unsigned long)ndev);
  2423. tasklet_disable(&lp->tx_bdreclaim_tasklet);
  2424. lp->txtimeout_handler_wq = create_singlethread_workqueue(DRIVER_NAME);
  2425. INIT_WORK(&lp->txtimeout_reinit, dwceqos_reinit_for_txtimeout);
  2426. platform_set_drvdata(pdev, ndev);
  2427. ret = dwceqos_probe_config_dt(pdev);
  2428. if (ret) {
  2429. dev_err(&lp->pdev->dev, "Unable to retrieve DT, error %d\n",
  2430. ret);
  2431. goto err_out_unregister_clk_notifier;
  2432. }
  2433. dev_info(&lp->pdev->dev, "pdev->id %d, baseaddr 0x%08lx, irq %d\n",
  2434. pdev->id, ndev->base_addr, ndev->irq);
  2435. ret = devm_request_irq(&pdev->dev, ndev->irq, &dwceqos_interrupt, 0,
  2436. ndev->name, ndev);
  2437. if (ret) {
  2438. dev_err(&lp->pdev->dev, "Unable to request IRQ %d, error %d\n",
  2439. ndev->irq, ret);
  2440. goto err_out_unregister_clk_notifier;
  2441. }
  2442. if (netif_msg_probe(lp))
  2443. netdev_dbg(ndev, "net_local@%p\n", lp);
  2444. return 0;
  2445. err_out_unregister_clk_notifier:
  2446. clk_disable_unprepare(lp->phy_ref_clk);
  2447. err_out_unregister_netdev:
  2448. unregister_netdev(ndev);
  2449. err_out_clk_dis_aper:
  2450. clk_disable_unprepare(lp->apb_pclk);
  2451. err_out_free_netdev:
  2452. of_node_put(lp->phy_node);
  2453. free_netdev(ndev);
  2454. platform_set_drvdata(pdev, NULL);
  2455. return ret;
  2456. }
  2457. static int dwceqos_remove(struct platform_device *pdev)
  2458. {
  2459. struct net_device *ndev = platform_get_drvdata(pdev);
  2460. struct net_local *lp;
  2461. if (ndev) {
  2462. lp = netdev_priv(ndev);
  2463. if (lp->phy_dev)
  2464. phy_disconnect(lp->phy_dev);
  2465. mdiobus_unregister(lp->mii_bus);
  2466. mdiobus_free(lp->mii_bus);
  2467. unregister_netdev(ndev);
  2468. clk_disable_unprepare(lp->phy_ref_clk);
  2469. clk_disable_unprepare(lp->apb_pclk);
  2470. free_netdev(ndev);
  2471. }
  2472. return 0;
  2473. }
  2474. static struct platform_driver dwceqos_driver = {
  2475. .probe = dwceqos_probe,
  2476. .remove = dwceqos_remove,
  2477. .driver = {
  2478. .name = DRIVER_NAME,
  2479. .of_match_table = dwceq_of_match,
  2480. },
  2481. };
  2482. module_platform_driver(dwceqos_driver);
  2483. MODULE_DESCRIPTION("DWC Ethernet QoS v4.10a driver");
  2484. MODULE_LICENSE("GPL v2");
  2485. MODULE_AUTHOR("Andreas Irestaal <andreas.irestal@axis.com>");
  2486. MODULE_AUTHOR("Lars Persson <lars.persson@axis.com>");