sh_eth.c 77 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258
  1. /* SuperH Ethernet device driver
  2. *
  3. * Copyright (C) 2014 Renesas Electronics Corporation
  4. * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
  5. * Copyright (C) 2008-2014 Renesas Solutions Corp.
  6. * Copyright (C) 2013-2014 Cogent Embedded, Inc.
  7. * Copyright (C) 2014 Codethink Limited
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms and conditions of the GNU General Public License,
  11. * version 2, as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. */
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/delay.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/mdio-bitbang.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/of.h>
  32. #include <linux/of_device.h>
  33. #include <linux/of_irq.h>
  34. #include <linux/of_net.h>
  35. #include <linux/phy.h>
  36. #include <linux/cache.h>
  37. #include <linux/io.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/slab.h>
  40. #include <linux/ethtool.h>
  41. #include <linux/if_vlan.h>
  42. #include <linux/clk.h>
  43. #include <linux/sh_eth.h>
  44. #include <linux/of_mdio.h>
  45. #include "sh_eth.h"
  46. #define SH_ETH_DEF_MSG_ENABLE \
  47. (NETIF_MSG_LINK | \
  48. NETIF_MSG_TIMER | \
  49. NETIF_MSG_RX_ERR| \
  50. NETIF_MSG_TX_ERR)
  51. #define SH_ETH_OFFSET_INVALID ((u16)~0)
  52. #define SH_ETH_OFFSET_DEFAULTS \
  53. [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
  54. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  55. SH_ETH_OFFSET_DEFAULTS,
  56. [EDSR] = 0x0000,
  57. [EDMR] = 0x0400,
  58. [EDTRR] = 0x0408,
  59. [EDRRR] = 0x0410,
  60. [EESR] = 0x0428,
  61. [EESIPR] = 0x0430,
  62. [TDLAR] = 0x0010,
  63. [TDFAR] = 0x0014,
  64. [TDFXR] = 0x0018,
  65. [TDFFR] = 0x001c,
  66. [RDLAR] = 0x0030,
  67. [RDFAR] = 0x0034,
  68. [RDFXR] = 0x0038,
  69. [RDFFR] = 0x003c,
  70. [TRSCER] = 0x0438,
  71. [RMFCR] = 0x0440,
  72. [TFTR] = 0x0448,
  73. [FDR] = 0x0450,
  74. [RMCR] = 0x0458,
  75. [RPADIR] = 0x0460,
  76. [FCFTR] = 0x0468,
  77. [CSMR] = 0x04E4,
  78. [ECMR] = 0x0500,
  79. [ECSR] = 0x0510,
  80. [ECSIPR] = 0x0518,
  81. [PIR] = 0x0520,
  82. [PSR] = 0x0528,
  83. [PIPR] = 0x052c,
  84. [RFLR] = 0x0508,
  85. [APR] = 0x0554,
  86. [MPR] = 0x0558,
  87. [PFTCR] = 0x055c,
  88. [PFRCR] = 0x0560,
  89. [TPAUSER] = 0x0564,
  90. [GECMR] = 0x05b0,
  91. [BCULR] = 0x05b4,
  92. [MAHR] = 0x05c0,
  93. [MALR] = 0x05c8,
  94. [TROCR] = 0x0700,
  95. [CDCR] = 0x0708,
  96. [LCCR] = 0x0710,
  97. [CEFCR] = 0x0740,
  98. [FRECR] = 0x0748,
  99. [TSFRCR] = 0x0750,
  100. [TLFRCR] = 0x0758,
  101. [RFCR] = 0x0760,
  102. [CERCR] = 0x0768,
  103. [CEECR] = 0x0770,
  104. [MAFCR] = 0x0778,
  105. [RMII_MII] = 0x0790,
  106. [ARSTR] = 0x0000,
  107. [TSU_CTRST] = 0x0004,
  108. [TSU_FWEN0] = 0x0010,
  109. [TSU_FWEN1] = 0x0014,
  110. [TSU_FCM] = 0x0018,
  111. [TSU_BSYSL0] = 0x0020,
  112. [TSU_BSYSL1] = 0x0024,
  113. [TSU_PRISL0] = 0x0028,
  114. [TSU_PRISL1] = 0x002c,
  115. [TSU_FWSL0] = 0x0030,
  116. [TSU_FWSL1] = 0x0034,
  117. [TSU_FWSLC] = 0x0038,
  118. [TSU_QTAG0] = 0x0040,
  119. [TSU_QTAG1] = 0x0044,
  120. [TSU_FWSR] = 0x0050,
  121. [TSU_FWINMK] = 0x0054,
  122. [TSU_ADQT0] = 0x0048,
  123. [TSU_ADQT1] = 0x004c,
  124. [TSU_VTAG0] = 0x0058,
  125. [TSU_VTAG1] = 0x005c,
  126. [TSU_ADSBSY] = 0x0060,
  127. [TSU_TEN] = 0x0064,
  128. [TSU_POST1] = 0x0070,
  129. [TSU_POST2] = 0x0074,
  130. [TSU_POST3] = 0x0078,
  131. [TSU_POST4] = 0x007c,
  132. [TSU_ADRH0] = 0x0100,
  133. [TXNLCR0] = 0x0080,
  134. [TXALCR0] = 0x0084,
  135. [RXNLCR0] = 0x0088,
  136. [RXALCR0] = 0x008c,
  137. [FWNLCR0] = 0x0090,
  138. [FWALCR0] = 0x0094,
  139. [TXNLCR1] = 0x00a0,
  140. [TXALCR1] = 0x00a0,
  141. [RXNLCR1] = 0x00a8,
  142. [RXALCR1] = 0x00ac,
  143. [FWNLCR1] = 0x00b0,
  144. [FWALCR1] = 0x00b4,
  145. };
  146. static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
  147. SH_ETH_OFFSET_DEFAULTS,
  148. [EDSR] = 0x0000,
  149. [EDMR] = 0x0400,
  150. [EDTRR] = 0x0408,
  151. [EDRRR] = 0x0410,
  152. [EESR] = 0x0428,
  153. [EESIPR] = 0x0430,
  154. [TDLAR] = 0x0010,
  155. [TDFAR] = 0x0014,
  156. [TDFXR] = 0x0018,
  157. [TDFFR] = 0x001c,
  158. [RDLAR] = 0x0030,
  159. [RDFAR] = 0x0034,
  160. [RDFXR] = 0x0038,
  161. [RDFFR] = 0x003c,
  162. [TRSCER] = 0x0438,
  163. [RMFCR] = 0x0440,
  164. [TFTR] = 0x0448,
  165. [FDR] = 0x0450,
  166. [RMCR] = 0x0458,
  167. [RPADIR] = 0x0460,
  168. [FCFTR] = 0x0468,
  169. [CSMR] = 0x04E4,
  170. [ECMR] = 0x0500,
  171. [RFLR] = 0x0508,
  172. [ECSR] = 0x0510,
  173. [ECSIPR] = 0x0518,
  174. [PIR] = 0x0520,
  175. [APR] = 0x0554,
  176. [MPR] = 0x0558,
  177. [PFTCR] = 0x055c,
  178. [PFRCR] = 0x0560,
  179. [TPAUSER] = 0x0564,
  180. [MAHR] = 0x05c0,
  181. [MALR] = 0x05c8,
  182. [CEFCR] = 0x0740,
  183. [FRECR] = 0x0748,
  184. [TSFRCR] = 0x0750,
  185. [TLFRCR] = 0x0758,
  186. [RFCR] = 0x0760,
  187. [MAFCR] = 0x0778,
  188. [ARSTR] = 0x0000,
  189. [TSU_CTRST] = 0x0004,
  190. [TSU_VTAG0] = 0x0058,
  191. [TSU_ADSBSY] = 0x0060,
  192. [TSU_TEN] = 0x0064,
  193. [TSU_ADRH0] = 0x0100,
  194. [TXNLCR0] = 0x0080,
  195. [TXALCR0] = 0x0084,
  196. [RXNLCR0] = 0x0088,
  197. [RXALCR0] = 0x008C,
  198. };
  199. static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
  200. SH_ETH_OFFSET_DEFAULTS,
  201. [ECMR] = 0x0300,
  202. [RFLR] = 0x0308,
  203. [ECSR] = 0x0310,
  204. [ECSIPR] = 0x0318,
  205. [PIR] = 0x0320,
  206. [PSR] = 0x0328,
  207. [RDMLR] = 0x0340,
  208. [IPGR] = 0x0350,
  209. [APR] = 0x0354,
  210. [MPR] = 0x0358,
  211. [RFCF] = 0x0360,
  212. [TPAUSER] = 0x0364,
  213. [TPAUSECR] = 0x0368,
  214. [MAHR] = 0x03c0,
  215. [MALR] = 0x03c8,
  216. [TROCR] = 0x03d0,
  217. [CDCR] = 0x03d4,
  218. [LCCR] = 0x03d8,
  219. [CNDCR] = 0x03dc,
  220. [CEFCR] = 0x03e4,
  221. [FRECR] = 0x03e8,
  222. [TSFRCR] = 0x03ec,
  223. [TLFRCR] = 0x03f0,
  224. [RFCR] = 0x03f4,
  225. [MAFCR] = 0x03f8,
  226. [EDMR] = 0x0200,
  227. [EDTRR] = 0x0208,
  228. [EDRRR] = 0x0210,
  229. [TDLAR] = 0x0218,
  230. [RDLAR] = 0x0220,
  231. [EESR] = 0x0228,
  232. [EESIPR] = 0x0230,
  233. [TRSCER] = 0x0238,
  234. [RMFCR] = 0x0240,
  235. [TFTR] = 0x0248,
  236. [FDR] = 0x0250,
  237. [RMCR] = 0x0258,
  238. [TFUCR] = 0x0264,
  239. [RFOCR] = 0x0268,
  240. [RMIIMODE] = 0x026c,
  241. [FCFTR] = 0x0270,
  242. [TRIMD] = 0x027c,
  243. };
  244. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  245. SH_ETH_OFFSET_DEFAULTS,
  246. [ECMR] = 0x0100,
  247. [RFLR] = 0x0108,
  248. [ECSR] = 0x0110,
  249. [ECSIPR] = 0x0118,
  250. [PIR] = 0x0120,
  251. [PSR] = 0x0128,
  252. [RDMLR] = 0x0140,
  253. [IPGR] = 0x0150,
  254. [APR] = 0x0154,
  255. [MPR] = 0x0158,
  256. [TPAUSER] = 0x0164,
  257. [RFCF] = 0x0160,
  258. [TPAUSECR] = 0x0168,
  259. [BCFRR] = 0x016c,
  260. [MAHR] = 0x01c0,
  261. [MALR] = 0x01c8,
  262. [TROCR] = 0x01d0,
  263. [CDCR] = 0x01d4,
  264. [LCCR] = 0x01d8,
  265. [CNDCR] = 0x01dc,
  266. [CEFCR] = 0x01e4,
  267. [FRECR] = 0x01e8,
  268. [TSFRCR] = 0x01ec,
  269. [TLFRCR] = 0x01f0,
  270. [RFCR] = 0x01f4,
  271. [MAFCR] = 0x01f8,
  272. [RTRATE] = 0x01fc,
  273. [EDMR] = 0x0000,
  274. [EDTRR] = 0x0008,
  275. [EDRRR] = 0x0010,
  276. [TDLAR] = 0x0018,
  277. [RDLAR] = 0x0020,
  278. [EESR] = 0x0028,
  279. [EESIPR] = 0x0030,
  280. [TRSCER] = 0x0038,
  281. [RMFCR] = 0x0040,
  282. [TFTR] = 0x0048,
  283. [FDR] = 0x0050,
  284. [RMCR] = 0x0058,
  285. [TFUCR] = 0x0064,
  286. [RFOCR] = 0x0068,
  287. [FCFTR] = 0x0070,
  288. [RPADIR] = 0x0078,
  289. [TRIMD] = 0x007c,
  290. [RBWAR] = 0x00c8,
  291. [RDFAR] = 0x00cc,
  292. [TBRAR] = 0x00d4,
  293. [TDFAR] = 0x00d8,
  294. };
  295. static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
  296. SH_ETH_OFFSET_DEFAULTS,
  297. [EDMR] = 0x0000,
  298. [EDTRR] = 0x0004,
  299. [EDRRR] = 0x0008,
  300. [TDLAR] = 0x000c,
  301. [RDLAR] = 0x0010,
  302. [EESR] = 0x0014,
  303. [EESIPR] = 0x0018,
  304. [TRSCER] = 0x001c,
  305. [RMFCR] = 0x0020,
  306. [TFTR] = 0x0024,
  307. [FDR] = 0x0028,
  308. [RMCR] = 0x002c,
  309. [EDOCR] = 0x0030,
  310. [FCFTR] = 0x0034,
  311. [RPADIR] = 0x0038,
  312. [TRIMD] = 0x003c,
  313. [RBWAR] = 0x0040,
  314. [RDFAR] = 0x0044,
  315. [TBRAR] = 0x004c,
  316. [TDFAR] = 0x0050,
  317. [ECMR] = 0x0160,
  318. [ECSR] = 0x0164,
  319. [ECSIPR] = 0x0168,
  320. [PIR] = 0x016c,
  321. [MAHR] = 0x0170,
  322. [MALR] = 0x0174,
  323. [RFLR] = 0x0178,
  324. [PSR] = 0x017c,
  325. [TROCR] = 0x0180,
  326. [CDCR] = 0x0184,
  327. [LCCR] = 0x0188,
  328. [CNDCR] = 0x018c,
  329. [CEFCR] = 0x0194,
  330. [FRECR] = 0x0198,
  331. [TSFRCR] = 0x019c,
  332. [TLFRCR] = 0x01a0,
  333. [RFCR] = 0x01a4,
  334. [MAFCR] = 0x01a8,
  335. [IPGR] = 0x01b4,
  336. [APR] = 0x01b8,
  337. [MPR] = 0x01bc,
  338. [TPAUSER] = 0x01c4,
  339. [BCFR] = 0x01cc,
  340. [ARSTR] = 0x0000,
  341. [TSU_CTRST] = 0x0004,
  342. [TSU_FWEN0] = 0x0010,
  343. [TSU_FWEN1] = 0x0014,
  344. [TSU_FCM] = 0x0018,
  345. [TSU_BSYSL0] = 0x0020,
  346. [TSU_BSYSL1] = 0x0024,
  347. [TSU_PRISL0] = 0x0028,
  348. [TSU_PRISL1] = 0x002c,
  349. [TSU_FWSL0] = 0x0030,
  350. [TSU_FWSL1] = 0x0034,
  351. [TSU_FWSLC] = 0x0038,
  352. [TSU_QTAGM0] = 0x0040,
  353. [TSU_QTAGM1] = 0x0044,
  354. [TSU_ADQT0] = 0x0048,
  355. [TSU_ADQT1] = 0x004c,
  356. [TSU_FWSR] = 0x0050,
  357. [TSU_FWINMK] = 0x0054,
  358. [TSU_ADSBSY] = 0x0060,
  359. [TSU_TEN] = 0x0064,
  360. [TSU_POST1] = 0x0070,
  361. [TSU_POST2] = 0x0074,
  362. [TSU_POST3] = 0x0078,
  363. [TSU_POST4] = 0x007c,
  364. [TXNLCR0] = 0x0080,
  365. [TXALCR0] = 0x0084,
  366. [RXNLCR0] = 0x0088,
  367. [RXALCR0] = 0x008c,
  368. [FWNLCR0] = 0x0090,
  369. [FWALCR0] = 0x0094,
  370. [TXNLCR1] = 0x00a0,
  371. [TXALCR1] = 0x00a0,
  372. [RXNLCR1] = 0x00a8,
  373. [RXALCR1] = 0x00ac,
  374. [FWNLCR1] = 0x00b0,
  375. [FWALCR1] = 0x00b4,
  376. [TSU_ADRH0] = 0x0100,
  377. };
  378. static void sh_eth_rcv_snd_disable(struct net_device *ndev);
  379. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
  380. static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
  381. {
  382. struct sh_eth_private *mdp = netdev_priv(ndev);
  383. u16 offset = mdp->reg_offset[enum_index];
  384. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  385. return;
  386. iowrite32(data, mdp->addr + offset);
  387. }
  388. static u32 sh_eth_read(struct net_device *ndev, int enum_index)
  389. {
  390. struct sh_eth_private *mdp = netdev_priv(ndev);
  391. u16 offset = mdp->reg_offset[enum_index];
  392. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  393. return ~0U;
  394. return ioread32(mdp->addr + offset);
  395. }
  396. static bool sh_eth_is_gether(struct sh_eth_private *mdp)
  397. {
  398. return mdp->reg_offset == sh_eth_offset_gigabit;
  399. }
  400. static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
  401. {
  402. return mdp->reg_offset == sh_eth_offset_fast_rz;
  403. }
  404. static void sh_eth_select_mii(struct net_device *ndev)
  405. {
  406. u32 value = 0x0;
  407. struct sh_eth_private *mdp = netdev_priv(ndev);
  408. switch (mdp->phy_interface) {
  409. case PHY_INTERFACE_MODE_GMII:
  410. value = 0x2;
  411. break;
  412. case PHY_INTERFACE_MODE_MII:
  413. value = 0x1;
  414. break;
  415. case PHY_INTERFACE_MODE_RMII:
  416. value = 0x0;
  417. break;
  418. default:
  419. netdev_warn(ndev,
  420. "PHY interface mode was not setup. Set to MII.\n");
  421. value = 0x1;
  422. break;
  423. }
  424. sh_eth_write(ndev, value, RMII_MII);
  425. }
  426. static void sh_eth_set_duplex(struct net_device *ndev)
  427. {
  428. struct sh_eth_private *mdp = netdev_priv(ndev);
  429. if (mdp->duplex) /* Full */
  430. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
  431. else /* Half */
  432. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
  433. }
  434. static void sh_eth_chip_reset(struct net_device *ndev)
  435. {
  436. struct sh_eth_private *mdp = netdev_priv(ndev);
  437. /* reset device */
  438. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  439. mdelay(1);
  440. }
  441. static void sh_eth_set_rate_gether(struct net_device *ndev)
  442. {
  443. struct sh_eth_private *mdp = netdev_priv(ndev);
  444. switch (mdp->speed) {
  445. case 10: /* 10BASE */
  446. sh_eth_write(ndev, GECMR_10, GECMR);
  447. break;
  448. case 100:/* 100BASE */
  449. sh_eth_write(ndev, GECMR_100, GECMR);
  450. break;
  451. case 1000: /* 1000BASE */
  452. sh_eth_write(ndev, GECMR_1000, GECMR);
  453. break;
  454. default:
  455. break;
  456. }
  457. }
  458. #ifdef CONFIG_OF
  459. /* R7S72100 */
  460. static struct sh_eth_cpu_data r7s72100_data = {
  461. .chip_reset = sh_eth_chip_reset,
  462. .set_duplex = sh_eth_set_duplex,
  463. .register_type = SH_ETH_REG_FAST_RZ,
  464. .ecsr_value = ECSR_ICD,
  465. .ecsipr_value = ECSIPR_ICDIP,
  466. .eesipr_value = 0xff7f009f,
  467. .tx_check = EESR_TC1 | EESR_FTC,
  468. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  469. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  470. EESR_TDE | EESR_ECI,
  471. .fdr_value = 0x0000070f,
  472. .no_psr = 1,
  473. .apr = 1,
  474. .mpr = 1,
  475. .tpauser = 1,
  476. .hw_swap = 1,
  477. .rpadir = 1,
  478. .rpadir_value = 2 << 16,
  479. .no_trimd = 1,
  480. .no_ade = 1,
  481. .hw_crc = 1,
  482. .tsu = 1,
  483. .shift_rd0 = 1,
  484. };
  485. static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
  486. {
  487. struct sh_eth_private *mdp = netdev_priv(ndev);
  488. /* reset device */
  489. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  490. mdelay(1);
  491. sh_eth_select_mii(ndev);
  492. }
  493. /* R8A7740 */
  494. static struct sh_eth_cpu_data r8a7740_data = {
  495. .chip_reset = sh_eth_chip_reset_r8a7740,
  496. .set_duplex = sh_eth_set_duplex,
  497. .set_rate = sh_eth_set_rate_gether,
  498. .register_type = SH_ETH_REG_GIGABIT,
  499. .ecsr_value = ECSR_ICD | ECSR_MPD,
  500. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  501. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  502. .tx_check = EESR_TC1 | EESR_FTC,
  503. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  504. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  505. EESR_TDE | EESR_ECI,
  506. .fdr_value = 0x0000070f,
  507. .apr = 1,
  508. .mpr = 1,
  509. .tpauser = 1,
  510. .bculr = 1,
  511. .hw_swap = 1,
  512. .rpadir = 1,
  513. .rpadir_value = 2 << 16,
  514. .no_trimd = 1,
  515. .no_ade = 1,
  516. .tsu = 1,
  517. .select_mii = 1,
  518. .shift_rd0 = 1,
  519. };
  520. /* There is CPU dependent code */
  521. static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
  522. {
  523. struct sh_eth_private *mdp = netdev_priv(ndev);
  524. switch (mdp->speed) {
  525. case 10: /* 10BASE */
  526. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_ELB, ECMR);
  527. break;
  528. case 100:/* 100BASE */
  529. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_ELB, ECMR);
  530. break;
  531. default:
  532. break;
  533. }
  534. }
  535. /* R8A7778/9 */
  536. static struct sh_eth_cpu_data r8a777x_data = {
  537. .set_duplex = sh_eth_set_duplex,
  538. .set_rate = sh_eth_set_rate_r8a777x,
  539. .register_type = SH_ETH_REG_FAST_RCAR,
  540. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  541. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  542. .eesipr_value = 0x01ff009f,
  543. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  544. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  545. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  546. EESR_ECI,
  547. .fdr_value = 0x00000f0f,
  548. .apr = 1,
  549. .mpr = 1,
  550. .tpauser = 1,
  551. .hw_swap = 1,
  552. };
  553. /* R8A7790/1 */
  554. static struct sh_eth_cpu_data r8a779x_data = {
  555. .set_duplex = sh_eth_set_duplex,
  556. .set_rate = sh_eth_set_rate_r8a777x,
  557. .register_type = SH_ETH_REG_FAST_RCAR,
  558. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  559. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  560. .eesipr_value = 0x01ff009f,
  561. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  562. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  563. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  564. EESR_ECI,
  565. .fdr_value = 0x00000f0f,
  566. .trscer_err_mask = DESC_I_RINT8,
  567. .apr = 1,
  568. .mpr = 1,
  569. .tpauser = 1,
  570. .hw_swap = 1,
  571. .rmiimode = 1,
  572. };
  573. #endif /* CONFIG_OF */
  574. static void sh_eth_set_rate_sh7724(struct net_device *ndev)
  575. {
  576. struct sh_eth_private *mdp = netdev_priv(ndev);
  577. switch (mdp->speed) {
  578. case 10: /* 10BASE */
  579. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_RTM, ECMR);
  580. break;
  581. case 100:/* 100BASE */
  582. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_RTM, ECMR);
  583. break;
  584. default:
  585. break;
  586. }
  587. }
  588. /* SH7724 */
  589. static struct sh_eth_cpu_data sh7724_data = {
  590. .set_duplex = sh_eth_set_duplex,
  591. .set_rate = sh_eth_set_rate_sh7724,
  592. .register_type = SH_ETH_REG_FAST_SH4,
  593. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  594. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  595. .eesipr_value = 0x01ff009f,
  596. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  597. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  598. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  599. EESR_ECI,
  600. .apr = 1,
  601. .mpr = 1,
  602. .tpauser = 1,
  603. .hw_swap = 1,
  604. .rpadir = 1,
  605. .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
  606. };
  607. static void sh_eth_set_rate_sh7757(struct net_device *ndev)
  608. {
  609. struct sh_eth_private *mdp = netdev_priv(ndev);
  610. switch (mdp->speed) {
  611. case 10: /* 10BASE */
  612. sh_eth_write(ndev, 0, RTRATE);
  613. break;
  614. case 100:/* 100BASE */
  615. sh_eth_write(ndev, 1, RTRATE);
  616. break;
  617. default:
  618. break;
  619. }
  620. }
  621. /* SH7757 */
  622. static struct sh_eth_cpu_data sh7757_data = {
  623. .set_duplex = sh_eth_set_duplex,
  624. .set_rate = sh_eth_set_rate_sh7757,
  625. .register_type = SH_ETH_REG_FAST_SH4,
  626. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  627. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  628. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  629. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  630. EESR_ECI,
  631. .irq_flags = IRQF_SHARED,
  632. .apr = 1,
  633. .mpr = 1,
  634. .tpauser = 1,
  635. .hw_swap = 1,
  636. .no_ade = 1,
  637. .rpadir = 1,
  638. .rpadir_value = 2 << 16,
  639. .rtrate = 1,
  640. };
  641. #define SH_GIGA_ETH_BASE 0xfee00000UL
  642. #define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
  643. #define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
  644. static void sh_eth_chip_reset_giga(struct net_device *ndev)
  645. {
  646. int i;
  647. u32 mahr[2], malr[2];
  648. /* save MAHR and MALR */
  649. for (i = 0; i < 2; i++) {
  650. malr[i] = ioread32((void *)GIGA_MALR(i));
  651. mahr[i] = ioread32((void *)GIGA_MAHR(i));
  652. }
  653. /* reset device */
  654. iowrite32(ARSTR_ARSTR, (void *)(SH_GIGA_ETH_BASE + 0x1800));
  655. mdelay(1);
  656. /* restore MAHR and MALR */
  657. for (i = 0; i < 2; i++) {
  658. iowrite32(malr[i], (void *)GIGA_MALR(i));
  659. iowrite32(mahr[i], (void *)GIGA_MAHR(i));
  660. }
  661. }
  662. static void sh_eth_set_rate_giga(struct net_device *ndev)
  663. {
  664. struct sh_eth_private *mdp = netdev_priv(ndev);
  665. switch (mdp->speed) {
  666. case 10: /* 10BASE */
  667. sh_eth_write(ndev, 0x00000000, GECMR);
  668. break;
  669. case 100:/* 100BASE */
  670. sh_eth_write(ndev, 0x00000010, GECMR);
  671. break;
  672. case 1000: /* 1000BASE */
  673. sh_eth_write(ndev, 0x00000020, GECMR);
  674. break;
  675. default:
  676. break;
  677. }
  678. }
  679. /* SH7757(GETHERC) */
  680. static struct sh_eth_cpu_data sh7757_data_giga = {
  681. .chip_reset = sh_eth_chip_reset_giga,
  682. .set_duplex = sh_eth_set_duplex,
  683. .set_rate = sh_eth_set_rate_giga,
  684. .register_type = SH_ETH_REG_GIGABIT,
  685. .ecsr_value = ECSR_ICD | ECSR_MPD,
  686. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  687. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  688. .tx_check = EESR_TC1 | EESR_FTC,
  689. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  690. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  691. EESR_TDE | EESR_ECI,
  692. .fdr_value = 0x0000072f,
  693. .irq_flags = IRQF_SHARED,
  694. .apr = 1,
  695. .mpr = 1,
  696. .tpauser = 1,
  697. .bculr = 1,
  698. .hw_swap = 1,
  699. .rpadir = 1,
  700. .rpadir_value = 2 << 16,
  701. .no_trimd = 1,
  702. .no_ade = 1,
  703. .tsu = 1,
  704. };
  705. /* SH7734 */
  706. static struct sh_eth_cpu_data sh7734_data = {
  707. .chip_reset = sh_eth_chip_reset,
  708. .set_duplex = sh_eth_set_duplex,
  709. .set_rate = sh_eth_set_rate_gether,
  710. .register_type = SH_ETH_REG_GIGABIT,
  711. .ecsr_value = ECSR_ICD | ECSR_MPD,
  712. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  713. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  714. .tx_check = EESR_TC1 | EESR_FTC,
  715. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  716. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  717. EESR_TDE | EESR_ECI,
  718. .apr = 1,
  719. .mpr = 1,
  720. .tpauser = 1,
  721. .bculr = 1,
  722. .hw_swap = 1,
  723. .no_trimd = 1,
  724. .no_ade = 1,
  725. .tsu = 1,
  726. .hw_crc = 1,
  727. .select_mii = 1,
  728. };
  729. /* SH7763 */
  730. static struct sh_eth_cpu_data sh7763_data = {
  731. .chip_reset = sh_eth_chip_reset,
  732. .set_duplex = sh_eth_set_duplex,
  733. .set_rate = sh_eth_set_rate_gether,
  734. .register_type = SH_ETH_REG_GIGABIT,
  735. .ecsr_value = ECSR_ICD | ECSR_MPD,
  736. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  737. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  738. .tx_check = EESR_TC1 | EESR_FTC,
  739. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  740. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  741. EESR_ECI,
  742. .apr = 1,
  743. .mpr = 1,
  744. .tpauser = 1,
  745. .bculr = 1,
  746. .hw_swap = 1,
  747. .no_trimd = 1,
  748. .no_ade = 1,
  749. .tsu = 1,
  750. .irq_flags = IRQF_SHARED,
  751. };
  752. static struct sh_eth_cpu_data sh7619_data = {
  753. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  754. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  755. .apr = 1,
  756. .mpr = 1,
  757. .tpauser = 1,
  758. .hw_swap = 1,
  759. };
  760. static struct sh_eth_cpu_data sh771x_data = {
  761. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  762. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  763. .tsu = 1,
  764. };
  765. static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
  766. {
  767. if (!cd->ecsr_value)
  768. cd->ecsr_value = DEFAULT_ECSR_INIT;
  769. if (!cd->ecsipr_value)
  770. cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
  771. if (!cd->fcftr_value)
  772. cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
  773. DEFAULT_FIFO_F_D_RFD;
  774. if (!cd->fdr_value)
  775. cd->fdr_value = DEFAULT_FDR_INIT;
  776. if (!cd->tx_check)
  777. cd->tx_check = DEFAULT_TX_CHECK;
  778. if (!cd->eesr_err_check)
  779. cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
  780. if (!cd->trscer_err_mask)
  781. cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
  782. }
  783. static int sh_eth_check_reset(struct net_device *ndev)
  784. {
  785. int ret = 0;
  786. int cnt = 100;
  787. while (cnt > 0) {
  788. if (!(sh_eth_read(ndev, EDMR) & 0x3))
  789. break;
  790. mdelay(1);
  791. cnt--;
  792. }
  793. if (cnt <= 0) {
  794. netdev_err(ndev, "Device reset failed\n");
  795. ret = -ETIMEDOUT;
  796. }
  797. return ret;
  798. }
  799. static int sh_eth_reset(struct net_device *ndev)
  800. {
  801. struct sh_eth_private *mdp = netdev_priv(ndev);
  802. int ret = 0;
  803. if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp)) {
  804. sh_eth_write(ndev, EDSR_ENALL, EDSR);
  805. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER,
  806. EDMR);
  807. ret = sh_eth_check_reset(ndev);
  808. if (ret)
  809. return ret;
  810. /* Table Init */
  811. sh_eth_write(ndev, 0x0, TDLAR);
  812. sh_eth_write(ndev, 0x0, TDFAR);
  813. sh_eth_write(ndev, 0x0, TDFXR);
  814. sh_eth_write(ndev, 0x0, TDFFR);
  815. sh_eth_write(ndev, 0x0, RDLAR);
  816. sh_eth_write(ndev, 0x0, RDFAR);
  817. sh_eth_write(ndev, 0x0, RDFXR);
  818. sh_eth_write(ndev, 0x0, RDFFR);
  819. /* Reset HW CRC register */
  820. if (mdp->cd->hw_crc)
  821. sh_eth_write(ndev, 0x0, CSMR);
  822. /* Select MII mode */
  823. if (mdp->cd->select_mii)
  824. sh_eth_select_mii(ndev);
  825. } else {
  826. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER,
  827. EDMR);
  828. mdelay(3);
  829. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER,
  830. EDMR);
  831. }
  832. return ret;
  833. }
  834. static void sh_eth_set_receive_align(struct sk_buff *skb)
  835. {
  836. uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
  837. if (reserve)
  838. skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
  839. }
  840. /* Program the hardware MAC address from dev->dev_addr. */
  841. static void update_mac_address(struct net_device *ndev)
  842. {
  843. sh_eth_write(ndev,
  844. (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  845. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
  846. sh_eth_write(ndev,
  847. (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
  848. }
  849. /* Get MAC address from SuperH MAC address register
  850. *
  851. * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
  852. * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
  853. * When you want use this device, you must set MAC address in bootloader.
  854. *
  855. */
  856. static void read_mac_address(struct net_device *ndev, unsigned char *mac)
  857. {
  858. if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
  859. memcpy(ndev->dev_addr, mac, ETH_ALEN);
  860. } else {
  861. u32 mahr = sh_eth_read(ndev, MAHR);
  862. u32 malr = sh_eth_read(ndev, MALR);
  863. ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
  864. ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
  865. ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
  866. ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
  867. ndev->dev_addr[4] = (malr >> 8) & 0xFF;
  868. ndev->dev_addr[5] = (malr >> 0) & 0xFF;
  869. }
  870. }
  871. static u32 sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
  872. {
  873. if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp))
  874. return EDTRR_TRNS_GETHER;
  875. else
  876. return EDTRR_TRNS_ETHER;
  877. }
  878. struct bb_info {
  879. void (*set_gate)(void *addr);
  880. struct mdiobb_ctrl ctrl;
  881. void *addr;
  882. };
  883. static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
  884. {
  885. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  886. u32 pir;
  887. if (bitbang->set_gate)
  888. bitbang->set_gate(bitbang->addr);
  889. pir = ioread32(bitbang->addr);
  890. if (set)
  891. pir |= mask;
  892. else
  893. pir &= ~mask;
  894. iowrite32(pir, bitbang->addr);
  895. }
  896. /* Data I/O pin control */
  897. static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  898. {
  899. sh_mdio_ctrl(ctrl, PIR_MMD, bit);
  900. }
  901. /* Set bit data*/
  902. static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
  903. {
  904. sh_mdio_ctrl(ctrl, PIR_MDO, bit);
  905. }
  906. /* Get bit data*/
  907. static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
  908. {
  909. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  910. if (bitbang->set_gate)
  911. bitbang->set_gate(bitbang->addr);
  912. return (ioread32(bitbang->addr) & PIR_MDI) != 0;
  913. }
  914. /* MDC pin control */
  915. static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  916. {
  917. sh_mdio_ctrl(ctrl, PIR_MDC, bit);
  918. }
  919. /* mdio bus control struct */
  920. static struct mdiobb_ops bb_ops = {
  921. .owner = THIS_MODULE,
  922. .set_mdc = sh_mdc_ctrl,
  923. .set_mdio_dir = sh_mmd_ctrl,
  924. .set_mdio_data = sh_set_mdio,
  925. .get_mdio_data = sh_get_mdio,
  926. };
  927. /* free skb and descriptor buffer */
  928. static void sh_eth_ring_free(struct net_device *ndev)
  929. {
  930. struct sh_eth_private *mdp = netdev_priv(ndev);
  931. int ringsize, i;
  932. /* Free Rx skb ringbuffer */
  933. if (mdp->rx_skbuff) {
  934. for (i = 0; i < mdp->num_rx_ring; i++)
  935. dev_kfree_skb(mdp->rx_skbuff[i]);
  936. }
  937. kfree(mdp->rx_skbuff);
  938. mdp->rx_skbuff = NULL;
  939. /* Free Tx skb ringbuffer */
  940. if (mdp->tx_skbuff) {
  941. for (i = 0; i < mdp->num_tx_ring; i++)
  942. dev_kfree_skb(mdp->tx_skbuff[i]);
  943. }
  944. kfree(mdp->tx_skbuff);
  945. mdp->tx_skbuff = NULL;
  946. if (mdp->rx_ring) {
  947. ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  948. dma_free_coherent(NULL, ringsize, mdp->rx_ring,
  949. mdp->rx_desc_dma);
  950. mdp->rx_ring = NULL;
  951. }
  952. if (mdp->tx_ring) {
  953. ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  954. dma_free_coherent(NULL, ringsize, mdp->tx_ring,
  955. mdp->tx_desc_dma);
  956. mdp->tx_ring = NULL;
  957. }
  958. }
  959. /* format skb and descriptor buffer */
  960. static void sh_eth_ring_format(struct net_device *ndev)
  961. {
  962. struct sh_eth_private *mdp = netdev_priv(ndev);
  963. int i;
  964. struct sk_buff *skb;
  965. struct sh_eth_rxdesc *rxdesc = NULL;
  966. struct sh_eth_txdesc *txdesc = NULL;
  967. int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
  968. int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
  969. int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
  970. dma_addr_t dma_addr;
  971. u32 buf_len;
  972. mdp->cur_rx = 0;
  973. mdp->cur_tx = 0;
  974. mdp->dirty_rx = 0;
  975. mdp->dirty_tx = 0;
  976. memset(mdp->rx_ring, 0, rx_ringsize);
  977. /* build Rx ring buffer */
  978. for (i = 0; i < mdp->num_rx_ring; i++) {
  979. /* skb */
  980. mdp->rx_skbuff[i] = NULL;
  981. skb = netdev_alloc_skb(ndev, skbuff_size);
  982. if (skb == NULL)
  983. break;
  984. sh_eth_set_receive_align(skb);
  985. /* RX descriptor */
  986. rxdesc = &mdp->rx_ring[i];
  987. /* The size of the buffer is a multiple of 32 bytes. */
  988. buf_len = ALIGN(mdp->rx_buf_sz, 32);
  989. rxdesc->len = cpu_to_le32(buf_len << 16);
  990. dma_addr = dma_map_single(&ndev->dev, skb->data, buf_len,
  991. DMA_FROM_DEVICE);
  992. if (dma_mapping_error(&ndev->dev, dma_addr)) {
  993. kfree_skb(skb);
  994. break;
  995. }
  996. mdp->rx_skbuff[i] = skb;
  997. rxdesc->addr = cpu_to_le32(dma_addr);
  998. rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
  999. /* Rx descriptor address set */
  1000. if (i == 0) {
  1001. sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
  1002. if (sh_eth_is_gether(mdp) ||
  1003. sh_eth_is_rz_fast_ether(mdp))
  1004. sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
  1005. }
  1006. }
  1007. mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
  1008. /* Mark the last entry as wrapping the ring. */
  1009. rxdesc->status |= cpu_to_le32(RD_RDLE);
  1010. memset(mdp->tx_ring, 0, tx_ringsize);
  1011. /* build Tx ring buffer */
  1012. for (i = 0; i < mdp->num_tx_ring; i++) {
  1013. mdp->tx_skbuff[i] = NULL;
  1014. txdesc = &mdp->tx_ring[i];
  1015. txdesc->status = cpu_to_le32(TD_TFP);
  1016. txdesc->len = cpu_to_le32(0);
  1017. if (i == 0) {
  1018. /* Tx descriptor address set */
  1019. sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
  1020. if (sh_eth_is_gether(mdp) ||
  1021. sh_eth_is_rz_fast_ether(mdp))
  1022. sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
  1023. }
  1024. }
  1025. txdesc->status |= cpu_to_le32(TD_TDLE);
  1026. }
  1027. /* Get skb and descriptor buffer */
  1028. static int sh_eth_ring_init(struct net_device *ndev)
  1029. {
  1030. struct sh_eth_private *mdp = netdev_priv(ndev);
  1031. int rx_ringsize, tx_ringsize;
  1032. /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
  1033. * card needs room to do 8 byte alignment, +2 so we can reserve
  1034. * the first 2 bytes, and +16 gets room for the status word from the
  1035. * card.
  1036. */
  1037. mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
  1038. (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
  1039. if (mdp->cd->rpadir)
  1040. mdp->rx_buf_sz += NET_IP_ALIGN;
  1041. /* Allocate RX and TX skb rings */
  1042. mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
  1043. GFP_KERNEL);
  1044. if (!mdp->rx_skbuff)
  1045. return -ENOMEM;
  1046. mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
  1047. GFP_KERNEL);
  1048. if (!mdp->tx_skbuff)
  1049. goto ring_free;
  1050. /* Allocate all Rx descriptors. */
  1051. rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1052. mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
  1053. GFP_KERNEL);
  1054. if (!mdp->rx_ring)
  1055. goto ring_free;
  1056. mdp->dirty_rx = 0;
  1057. /* Allocate all Tx descriptors. */
  1058. tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1059. mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
  1060. GFP_KERNEL);
  1061. if (!mdp->tx_ring)
  1062. goto ring_free;
  1063. return 0;
  1064. ring_free:
  1065. /* Free Rx and Tx skb ring buffer and DMA buffer */
  1066. sh_eth_ring_free(ndev);
  1067. return -ENOMEM;
  1068. }
  1069. static int sh_eth_dev_init(struct net_device *ndev, bool start)
  1070. {
  1071. int ret = 0;
  1072. struct sh_eth_private *mdp = netdev_priv(ndev);
  1073. /* Soft Reset */
  1074. ret = sh_eth_reset(ndev);
  1075. if (ret)
  1076. return ret;
  1077. if (mdp->cd->rmiimode)
  1078. sh_eth_write(ndev, 0x1, RMIIMODE);
  1079. /* Descriptor format */
  1080. sh_eth_ring_format(ndev);
  1081. if (mdp->cd->rpadir)
  1082. sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
  1083. /* all sh_eth int mask */
  1084. sh_eth_write(ndev, 0, EESIPR);
  1085. #if defined(__LITTLE_ENDIAN)
  1086. if (mdp->cd->hw_swap)
  1087. sh_eth_write(ndev, EDMR_EL, EDMR);
  1088. else
  1089. #endif
  1090. sh_eth_write(ndev, 0, EDMR);
  1091. /* FIFO size set */
  1092. sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
  1093. sh_eth_write(ndev, 0, TFTR);
  1094. /* Frame recv control (enable multiple-packets per rx irq) */
  1095. sh_eth_write(ndev, RMCR_RNC, RMCR);
  1096. sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
  1097. if (mdp->cd->bculr)
  1098. sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
  1099. sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
  1100. if (!mdp->cd->no_trimd)
  1101. sh_eth_write(ndev, 0, TRIMD);
  1102. /* Recv frame limit set register */
  1103. sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
  1104. RFLR);
  1105. sh_eth_write(ndev, sh_eth_read(ndev, EESR), EESR);
  1106. if (start) {
  1107. mdp->irq_enabled = true;
  1108. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1109. }
  1110. /* PAUSE Prohibition */
  1111. sh_eth_write(ndev, ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) |
  1112. ECMR_TE | ECMR_RE, ECMR);
  1113. if (mdp->cd->set_rate)
  1114. mdp->cd->set_rate(ndev);
  1115. /* E-MAC Status Register clear */
  1116. sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
  1117. /* E-MAC Interrupt Enable register */
  1118. if (start)
  1119. sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
  1120. /* Set MAC address */
  1121. update_mac_address(ndev);
  1122. /* mask reset */
  1123. if (mdp->cd->apr)
  1124. sh_eth_write(ndev, APR_AP, APR);
  1125. if (mdp->cd->mpr)
  1126. sh_eth_write(ndev, MPR_MP, MPR);
  1127. if (mdp->cd->tpauser)
  1128. sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
  1129. if (start) {
  1130. /* Setting the Rx mode will start the Rx process. */
  1131. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1132. netif_start_queue(ndev);
  1133. }
  1134. return ret;
  1135. }
  1136. static void sh_eth_dev_exit(struct net_device *ndev)
  1137. {
  1138. struct sh_eth_private *mdp = netdev_priv(ndev);
  1139. int i;
  1140. /* Deactivate all TX descriptors, so DMA should stop at next
  1141. * packet boundary if it's currently running
  1142. */
  1143. for (i = 0; i < mdp->num_tx_ring; i++)
  1144. mdp->tx_ring[i].status &= ~cpu_to_le32(TD_TACT);
  1145. /* Disable TX FIFO egress to MAC */
  1146. sh_eth_rcv_snd_disable(ndev);
  1147. /* Stop RX DMA at next packet boundary */
  1148. sh_eth_write(ndev, 0, EDRRR);
  1149. /* Aside from TX DMA, we can't tell when the hardware is
  1150. * really stopped, so we need to reset to make sure.
  1151. * Before doing that, wait for long enough to *probably*
  1152. * finish transmitting the last packet and poll stats.
  1153. */
  1154. msleep(2); /* max frame time at 10 Mbps < 1250 us */
  1155. sh_eth_get_stats(ndev);
  1156. sh_eth_reset(ndev);
  1157. /* Set MAC address again */
  1158. update_mac_address(ndev);
  1159. }
  1160. /* free Tx skb function */
  1161. static int sh_eth_txfree(struct net_device *ndev)
  1162. {
  1163. struct sh_eth_private *mdp = netdev_priv(ndev);
  1164. struct sh_eth_txdesc *txdesc;
  1165. int free_num = 0;
  1166. int entry = 0;
  1167. for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
  1168. entry = mdp->dirty_tx % mdp->num_tx_ring;
  1169. txdesc = &mdp->tx_ring[entry];
  1170. if (txdesc->status & cpu_to_le32(TD_TACT))
  1171. break;
  1172. /* TACT bit must be checked before all the following reads */
  1173. dma_rmb();
  1174. netif_info(mdp, tx_done, ndev,
  1175. "tx entry %d status 0x%08x\n",
  1176. entry, le32_to_cpu(txdesc->status));
  1177. /* Free the original skb. */
  1178. if (mdp->tx_skbuff[entry]) {
  1179. dma_unmap_single(&ndev->dev, le32_to_cpu(txdesc->addr),
  1180. le32_to_cpu(txdesc->len) >> 16,
  1181. DMA_TO_DEVICE);
  1182. dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
  1183. mdp->tx_skbuff[entry] = NULL;
  1184. free_num++;
  1185. }
  1186. txdesc->status = cpu_to_le32(TD_TFP);
  1187. if (entry >= mdp->num_tx_ring - 1)
  1188. txdesc->status |= cpu_to_le32(TD_TDLE);
  1189. ndev->stats.tx_packets++;
  1190. ndev->stats.tx_bytes += le32_to_cpu(txdesc->len) >> 16;
  1191. }
  1192. return free_num;
  1193. }
  1194. /* Packet receive function */
  1195. static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
  1196. {
  1197. struct sh_eth_private *mdp = netdev_priv(ndev);
  1198. struct sh_eth_rxdesc *rxdesc;
  1199. int entry = mdp->cur_rx % mdp->num_rx_ring;
  1200. int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
  1201. int limit;
  1202. struct sk_buff *skb;
  1203. u16 pkt_len = 0;
  1204. u32 desc_status;
  1205. int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
  1206. dma_addr_t dma_addr;
  1207. u32 buf_len;
  1208. boguscnt = min(boguscnt, *quota);
  1209. limit = boguscnt;
  1210. rxdesc = &mdp->rx_ring[entry];
  1211. while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
  1212. /* RACT bit must be checked before all the following reads */
  1213. dma_rmb();
  1214. desc_status = le32_to_cpu(rxdesc->status);
  1215. pkt_len = le32_to_cpu(rxdesc->len) & RD_RFL;
  1216. if (--boguscnt < 0)
  1217. break;
  1218. netif_info(mdp, rx_status, ndev,
  1219. "rx entry %d status 0x%08x len %d\n",
  1220. entry, desc_status, pkt_len);
  1221. if (!(desc_status & RDFEND))
  1222. ndev->stats.rx_length_errors++;
  1223. /* In case of almost all GETHER/ETHERs, the Receive Frame State
  1224. * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
  1225. * bit 0. However, in case of the R8A7740 and R7S72100
  1226. * the RFS bits are from bit 25 to bit 16. So, the
  1227. * driver needs right shifting by 16.
  1228. */
  1229. if (mdp->cd->shift_rd0)
  1230. desc_status >>= 16;
  1231. skb = mdp->rx_skbuff[entry];
  1232. if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
  1233. RD_RFS5 | RD_RFS6 | RD_RFS10)) {
  1234. ndev->stats.rx_errors++;
  1235. if (desc_status & RD_RFS1)
  1236. ndev->stats.rx_crc_errors++;
  1237. if (desc_status & RD_RFS2)
  1238. ndev->stats.rx_frame_errors++;
  1239. if (desc_status & RD_RFS3)
  1240. ndev->stats.rx_length_errors++;
  1241. if (desc_status & RD_RFS4)
  1242. ndev->stats.rx_length_errors++;
  1243. if (desc_status & RD_RFS6)
  1244. ndev->stats.rx_missed_errors++;
  1245. if (desc_status & RD_RFS10)
  1246. ndev->stats.rx_over_errors++;
  1247. } else if (skb) {
  1248. dma_addr = le32_to_cpu(rxdesc->addr);
  1249. if (!mdp->cd->hw_swap)
  1250. sh_eth_soft_swap(
  1251. phys_to_virt(ALIGN(dma_addr, 4)),
  1252. pkt_len + 2);
  1253. mdp->rx_skbuff[entry] = NULL;
  1254. if (mdp->cd->rpadir)
  1255. skb_reserve(skb, NET_IP_ALIGN);
  1256. dma_unmap_single(&ndev->dev, dma_addr,
  1257. ALIGN(mdp->rx_buf_sz, 32),
  1258. DMA_FROM_DEVICE);
  1259. skb_put(skb, pkt_len);
  1260. skb->protocol = eth_type_trans(skb, ndev);
  1261. netif_receive_skb(skb);
  1262. ndev->stats.rx_packets++;
  1263. ndev->stats.rx_bytes += pkt_len;
  1264. if (desc_status & RD_RFS8)
  1265. ndev->stats.multicast++;
  1266. }
  1267. entry = (++mdp->cur_rx) % mdp->num_rx_ring;
  1268. rxdesc = &mdp->rx_ring[entry];
  1269. }
  1270. /* Refill the Rx ring buffers. */
  1271. for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
  1272. entry = mdp->dirty_rx % mdp->num_rx_ring;
  1273. rxdesc = &mdp->rx_ring[entry];
  1274. /* The size of the buffer is 32 byte boundary. */
  1275. buf_len = ALIGN(mdp->rx_buf_sz, 32);
  1276. rxdesc->len = cpu_to_le32(buf_len << 16);
  1277. if (mdp->rx_skbuff[entry] == NULL) {
  1278. skb = netdev_alloc_skb(ndev, skbuff_size);
  1279. if (skb == NULL)
  1280. break; /* Better luck next round. */
  1281. sh_eth_set_receive_align(skb);
  1282. dma_addr = dma_map_single(&ndev->dev, skb->data,
  1283. buf_len, DMA_FROM_DEVICE);
  1284. if (dma_mapping_error(&ndev->dev, dma_addr)) {
  1285. kfree_skb(skb);
  1286. break;
  1287. }
  1288. mdp->rx_skbuff[entry] = skb;
  1289. skb_checksum_none_assert(skb);
  1290. rxdesc->addr = cpu_to_le32(dma_addr);
  1291. }
  1292. dma_wmb(); /* RACT bit must be set after all the above writes */
  1293. if (entry >= mdp->num_rx_ring - 1)
  1294. rxdesc->status |=
  1295. cpu_to_le32(RD_RACT | RD_RFP | RD_RDLE);
  1296. else
  1297. rxdesc->status |= cpu_to_le32(RD_RACT | RD_RFP);
  1298. }
  1299. /* Restart Rx engine if stopped. */
  1300. /* If we don't need to check status, don't. -KDU */
  1301. if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
  1302. /* fix the values for the next receiving if RDE is set */
  1303. if (intr_status & EESR_RDE &&
  1304. mdp->reg_offset[RDFAR] != SH_ETH_OFFSET_INVALID) {
  1305. u32 count = (sh_eth_read(ndev, RDFAR) -
  1306. sh_eth_read(ndev, RDLAR)) >> 4;
  1307. mdp->cur_rx = count;
  1308. mdp->dirty_rx = count;
  1309. }
  1310. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1311. }
  1312. *quota -= limit - boguscnt - 1;
  1313. return *quota <= 0;
  1314. }
  1315. static void sh_eth_rcv_snd_disable(struct net_device *ndev)
  1316. {
  1317. /* disable tx and rx */
  1318. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) &
  1319. ~(ECMR_RE | ECMR_TE), ECMR);
  1320. }
  1321. static void sh_eth_rcv_snd_enable(struct net_device *ndev)
  1322. {
  1323. /* enable tx and rx */
  1324. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) |
  1325. (ECMR_RE | ECMR_TE), ECMR);
  1326. }
  1327. /* error control function */
  1328. static void sh_eth_error(struct net_device *ndev, u32 intr_status)
  1329. {
  1330. struct sh_eth_private *mdp = netdev_priv(ndev);
  1331. u32 felic_stat;
  1332. u32 link_stat;
  1333. u32 mask;
  1334. if (intr_status & EESR_ECI) {
  1335. felic_stat = sh_eth_read(ndev, ECSR);
  1336. sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
  1337. if (felic_stat & ECSR_ICD)
  1338. ndev->stats.tx_carrier_errors++;
  1339. if (felic_stat & ECSR_LCHNG) {
  1340. /* Link Changed */
  1341. if (mdp->cd->no_psr || mdp->no_ether_link) {
  1342. goto ignore_link;
  1343. } else {
  1344. link_stat = (sh_eth_read(ndev, PSR));
  1345. if (mdp->ether_link_active_low)
  1346. link_stat = ~link_stat;
  1347. }
  1348. if (!(link_stat & PHY_ST_LINK)) {
  1349. sh_eth_rcv_snd_disable(ndev);
  1350. } else {
  1351. /* Link Up */
  1352. sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) &
  1353. ~DMAC_M_ECI, EESIPR);
  1354. /* clear int */
  1355. sh_eth_write(ndev, sh_eth_read(ndev, ECSR),
  1356. ECSR);
  1357. sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) |
  1358. DMAC_M_ECI, EESIPR);
  1359. /* enable tx and rx */
  1360. sh_eth_rcv_snd_enable(ndev);
  1361. }
  1362. }
  1363. }
  1364. ignore_link:
  1365. if (intr_status & EESR_TWB) {
  1366. /* Unused write back interrupt */
  1367. if (intr_status & EESR_TABT) { /* Transmit Abort int */
  1368. ndev->stats.tx_aborted_errors++;
  1369. netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
  1370. }
  1371. }
  1372. if (intr_status & EESR_RABT) {
  1373. /* Receive Abort int */
  1374. if (intr_status & EESR_RFRMER) {
  1375. /* Receive Frame Overflow int */
  1376. ndev->stats.rx_frame_errors++;
  1377. }
  1378. }
  1379. if (intr_status & EESR_TDE) {
  1380. /* Transmit Descriptor Empty int */
  1381. ndev->stats.tx_fifo_errors++;
  1382. netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
  1383. }
  1384. if (intr_status & EESR_TFE) {
  1385. /* FIFO under flow */
  1386. ndev->stats.tx_fifo_errors++;
  1387. netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
  1388. }
  1389. if (intr_status & EESR_RDE) {
  1390. /* Receive Descriptor Empty int */
  1391. ndev->stats.rx_over_errors++;
  1392. }
  1393. if (intr_status & EESR_RFE) {
  1394. /* Receive FIFO Overflow int */
  1395. ndev->stats.rx_fifo_errors++;
  1396. }
  1397. if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
  1398. /* Address Error */
  1399. ndev->stats.tx_fifo_errors++;
  1400. netif_err(mdp, tx_err, ndev, "Address Error\n");
  1401. }
  1402. mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
  1403. if (mdp->cd->no_ade)
  1404. mask &= ~EESR_ADE;
  1405. if (intr_status & mask) {
  1406. /* Tx error */
  1407. u32 edtrr = sh_eth_read(ndev, EDTRR);
  1408. /* dmesg */
  1409. netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
  1410. intr_status, mdp->cur_tx, mdp->dirty_tx,
  1411. (u32)ndev->state, edtrr);
  1412. /* dirty buffer free */
  1413. sh_eth_txfree(ndev);
  1414. /* SH7712 BUG */
  1415. if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
  1416. /* tx dma start */
  1417. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  1418. }
  1419. /* wakeup */
  1420. netif_wake_queue(ndev);
  1421. }
  1422. }
  1423. static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
  1424. {
  1425. struct net_device *ndev = netdev;
  1426. struct sh_eth_private *mdp = netdev_priv(ndev);
  1427. struct sh_eth_cpu_data *cd = mdp->cd;
  1428. irqreturn_t ret = IRQ_NONE;
  1429. u32 intr_status, intr_enable;
  1430. spin_lock(&mdp->lock);
  1431. /* Get interrupt status */
  1432. intr_status = sh_eth_read(ndev, EESR);
  1433. /* Mask it with the interrupt mask, forcing ECI interrupt to be always
  1434. * enabled since it's the one that comes thru regardless of the mask,
  1435. * and we need to fully handle it in sh_eth_error() in order to quench
  1436. * it as it doesn't get cleared by just writing 1 to the ECI bit...
  1437. */
  1438. intr_enable = sh_eth_read(ndev, EESIPR);
  1439. intr_status &= intr_enable | DMAC_M_ECI;
  1440. if (intr_status & (EESR_RX_CHECK | cd->tx_check | cd->eesr_err_check))
  1441. ret = IRQ_HANDLED;
  1442. else
  1443. goto out;
  1444. if (!likely(mdp->irq_enabled)) {
  1445. sh_eth_write(ndev, 0, EESIPR);
  1446. goto out;
  1447. }
  1448. if (intr_status & EESR_RX_CHECK) {
  1449. if (napi_schedule_prep(&mdp->napi)) {
  1450. /* Mask Rx interrupts */
  1451. sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
  1452. EESIPR);
  1453. __napi_schedule(&mdp->napi);
  1454. } else {
  1455. netdev_warn(ndev,
  1456. "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
  1457. intr_status, intr_enable);
  1458. }
  1459. }
  1460. /* Tx Check */
  1461. if (intr_status & cd->tx_check) {
  1462. /* Clear Tx interrupts */
  1463. sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
  1464. sh_eth_txfree(ndev);
  1465. netif_wake_queue(ndev);
  1466. }
  1467. if (intr_status & cd->eesr_err_check) {
  1468. /* Clear error interrupts */
  1469. sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
  1470. sh_eth_error(ndev, intr_status);
  1471. }
  1472. out:
  1473. spin_unlock(&mdp->lock);
  1474. return ret;
  1475. }
  1476. static int sh_eth_poll(struct napi_struct *napi, int budget)
  1477. {
  1478. struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
  1479. napi);
  1480. struct net_device *ndev = napi->dev;
  1481. int quota = budget;
  1482. u32 intr_status;
  1483. for (;;) {
  1484. intr_status = sh_eth_read(ndev, EESR);
  1485. if (!(intr_status & EESR_RX_CHECK))
  1486. break;
  1487. /* Clear Rx interrupts */
  1488. sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
  1489. if (sh_eth_rx(ndev, intr_status, &quota))
  1490. goto out;
  1491. }
  1492. napi_complete(napi);
  1493. /* Reenable Rx interrupts */
  1494. if (mdp->irq_enabled)
  1495. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1496. out:
  1497. return budget - quota;
  1498. }
  1499. /* PHY state control function */
  1500. static void sh_eth_adjust_link(struct net_device *ndev)
  1501. {
  1502. struct sh_eth_private *mdp = netdev_priv(ndev);
  1503. struct phy_device *phydev = mdp->phydev;
  1504. int new_state = 0;
  1505. if (phydev->link) {
  1506. if (phydev->duplex != mdp->duplex) {
  1507. new_state = 1;
  1508. mdp->duplex = phydev->duplex;
  1509. if (mdp->cd->set_duplex)
  1510. mdp->cd->set_duplex(ndev);
  1511. }
  1512. if (phydev->speed != mdp->speed) {
  1513. new_state = 1;
  1514. mdp->speed = phydev->speed;
  1515. if (mdp->cd->set_rate)
  1516. mdp->cd->set_rate(ndev);
  1517. }
  1518. if (!mdp->link) {
  1519. sh_eth_write(ndev,
  1520. sh_eth_read(ndev, ECMR) & ~ECMR_TXF,
  1521. ECMR);
  1522. new_state = 1;
  1523. mdp->link = phydev->link;
  1524. if (mdp->cd->no_psr || mdp->no_ether_link)
  1525. sh_eth_rcv_snd_enable(ndev);
  1526. }
  1527. } else if (mdp->link) {
  1528. new_state = 1;
  1529. mdp->link = 0;
  1530. mdp->speed = 0;
  1531. mdp->duplex = -1;
  1532. if (mdp->cd->no_psr || mdp->no_ether_link)
  1533. sh_eth_rcv_snd_disable(ndev);
  1534. }
  1535. if (new_state && netif_msg_link(mdp))
  1536. phy_print_status(phydev);
  1537. }
  1538. /* PHY init function */
  1539. static int sh_eth_phy_init(struct net_device *ndev)
  1540. {
  1541. struct device_node *np = ndev->dev.parent->of_node;
  1542. struct sh_eth_private *mdp = netdev_priv(ndev);
  1543. struct phy_device *phydev = NULL;
  1544. mdp->link = 0;
  1545. mdp->speed = 0;
  1546. mdp->duplex = -1;
  1547. /* Try connect to PHY */
  1548. if (np) {
  1549. struct device_node *pn;
  1550. pn = of_parse_phandle(np, "phy-handle", 0);
  1551. phydev = of_phy_connect(ndev, pn,
  1552. sh_eth_adjust_link, 0,
  1553. mdp->phy_interface);
  1554. if (!phydev)
  1555. phydev = ERR_PTR(-ENOENT);
  1556. } else {
  1557. char phy_id[MII_BUS_ID_SIZE + 3];
  1558. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  1559. mdp->mii_bus->id, mdp->phy_id);
  1560. phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
  1561. mdp->phy_interface);
  1562. }
  1563. if (IS_ERR(phydev)) {
  1564. netdev_err(ndev, "failed to connect PHY\n");
  1565. return PTR_ERR(phydev);
  1566. }
  1567. phy_attached_info(phydev);
  1568. mdp->phydev = phydev;
  1569. return 0;
  1570. }
  1571. /* PHY control start function */
  1572. static int sh_eth_phy_start(struct net_device *ndev)
  1573. {
  1574. struct sh_eth_private *mdp = netdev_priv(ndev);
  1575. int ret;
  1576. ret = sh_eth_phy_init(ndev);
  1577. if (ret)
  1578. return ret;
  1579. phy_start(mdp->phydev);
  1580. return 0;
  1581. }
  1582. static int sh_eth_get_settings(struct net_device *ndev,
  1583. struct ethtool_cmd *ecmd)
  1584. {
  1585. struct sh_eth_private *mdp = netdev_priv(ndev);
  1586. unsigned long flags;
  1587. int ret;
  1588. if (!mdp->phydev)
  1589. return -ENODEV;
  1590. spin_lock_irqsave(&mdp->lock, flags);
  1591. ret = phy_ethtool_gset(mdp->phydev, ecmd);
  1592. spin_unlock_irqrestore(&mdp->lock, flags);
  1593. return ret;
  1594. }
  1595. static int sh_eth_set_settings(struct net_device *ndev,
  1596. struct ethtool_cmd *ecmd)
  1597. {
  1598. struct sh_eth_private *mdp = netdev_priv(ndev);
  1599. unsigned long flags;
  1600. int ret;
  1601. if (!mdp->phydev)
  1602. return -ENODEV;
  1603. spin_lock_irqsave(&mdp->lock, flags);
  1604. /* disable tx and rx */
  1605. sh_eth_rcv_snd_disable(ndev);
  1606. ret = phy_ethtool_sset(mdp->phydev, ecmd);
  1607. if (ret)
  1608. goto error_exit;
  1609. if (ecmd->duplex == DUPLEX_FULL)
  1610. mdp->duplex = 1;
  1611. else
  1612. mdp->duplex = 0;
  1613. if (mdp->cd->set_duplex)
  1614. mdp->cd->set_duplex(ndev);
  1615. error_exit:
  1616. mdelay(1);
  1617. /* enable tx and rx */
  1618. sh_eth_rcv_snd_enable(ndev);
  1619. spin_unlock_irqrestore(&mdp->lock, flags);
  1620. return ret;
  1621. }
  1622. /* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
  1623. * version must be bumped as well. Just adding registers up to that
  1624. * limit is fine, as long as the existing register indices don't
  1625. * change.
  1626. */
  1627. #define SH_ETH_REG_DUMP_VERSION 1
  1628. #define SH_ETH_REG_DUMP_MAX_REGS 256
  1629. static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
  1630. {
  1631. struct sh_eth_private *mdp = netdev_priv(ndev);
  1632. struct sh_eth_cpu_data *cd = mdp->cd;
  1633. u32 *valid_map;
  1634. size_t len;
  1635. BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
  1636. /* Dump starts with a bitmap that tells ethtool which
  1637. * registers are defined for this chip.
  1638. */
  1639. len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
  1640. if (buf) {
  1641. valid_map = buf;
  1642. buf += len;
  1643. } else {
  1644. valid_map = NULL;
  1645. }
  1646. /* Add a register to the dump, if it has a defined offset.
  1647. * This automatically skips most undefined registers, but for
  1648. * some it is also necessary to check a capability flag in
  1649. * struct sh_eth_cpu_data.
  1650. */
  1651. #define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
  1652. #define add_reg_from(reg, read_expr) do { \
  1653. if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
  1654. if (buf) { \
  1655. mark_reg_valid(reg); \
  1656. *buf++ = read_expr; \
  1657. } \
  1658. ++len; \
  1659. } \
  1660. } while (0)
  1661. #define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
  1662. #define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
  1663. add_reg(EDSR);
  1664. add_reg(EDMR);
  1665. add_reg(EDTRR);
  1666. add_reg(EDRRR);
  1667. add_reg(EESR);
  1668. add_reg(EESIPR);
  1669. add_reg(TDLAR);
  1670. add_reg(TDFAR);
  1671. add_reg(TDFXR);
  1672. add_reg(TDFFR);
  1673. add_reg(RDLAR);
  1674. add_reg(RDFAR);
  1675. add_reg(RDFXR);
  1676. add_reg(RDFFR);
  1677. add_reg(TRSCER);
  1678. add_reg(RMFCR);
  1679. add_reg(TFTR);
  1680. add_reg(FDR);
  1681. add_reg(RMCR);
  1682. add_reg(TFUCR);
  1683. add_reg(RFOCR);
  1684. if (cd->rmiimode)
  1685. add_reg(RMIIMODE);
  1686. add_reg(FCFTR);
  1687. if (cd->rpadir)
  1688. add_reg(RPADIR);
  1689. if (!cd->no_trimd)
  1690. add_reg(TRIMD);
  1691. add_reg(ECMR);
  1692. add_reg(ECSR);
  1693. add_reg(ECSIPR);
  1694. add_reg(PIR);
  1695. if (!cd->no_psr)
  1696. add_reg(PSR);
  1697. add_reg(RDMLR);
  1698. add_reg(RFLR);
  1699. add_reg(IPGR);
  1700. if (cd->apr)
  1701. add_reg(APR);
  1702. if (cd->mpr)
  1703. add_reg(MPR);
  1704. add_reg(RFCR);
  1705. add_reg(RFCF);
  1706. if (cd->tpauser)
  1707. add_reg(TPAUSER);
  1708. add_reg(TPAUSECR);
  1709. add_reg(GECMR);
  1710. if (cd->bculr)
  1711. add_reg(BCULR);
  1712. add_reg(MAHR);
  1713. add_reg(MALR);
  1714. add_reg(TROCR);
  1715. add_reg(CDCR);
  1716. add_reg(LCCR);
  1717. add_reg(CNDCR);
  1718. add_reg(CEFCR);
  1719. add_reg(FRECR);
  1720. add_reg(TSFRCR);
  1721. add_reg(TLFRCR);
  1722. add_reg(CERCR);
  1723. add_reg(CEECR);
  1724. add_reg(MAFCR);
  1725. if (cd->rtrate)
  1726. add_reg(RTRATE);
  1727. if (cd->hw_crc)
  1728. add_reg(CSMR);
  1729. if (cd->select_mii)
  1730. add_reg(RMII_MII);
  1731. add_reg(ARSTR);
  1732. if (cd->tsu) {
  1733. add_tsu_reg(TSU_CTRST);
  1734. add_tsu_reg(TSU_FWEN0);
  1735. add_tsu_reg(TSU_FWEN1);
  1736. add_tsu_reg(TSU_FCM);
  1737. add_tsu_reg(TSU_BSYSL0);
  1738. add_tsu_reg(TSU_BSYSL1);
  1739. add_tsu_reg(TSU_PRISL0);
  1740. add_tsu_reg(TSU_PRISL1);
  1741. add_tsu_reg(TSU_FWSL0);
  1742. add_tsu_reg(TSU_FWSL1);
  1743. add_tsu_reg(TSU_FWSLC);
  1744. add_tsu_reg(TSU_QTAG0);
  1745. add_tsu_reg(TSU_QTAG1);
  1746. add_tsu_reg(TSU_QTAGM0);
  1747. add_tsu_reg(TSU_QTAGM1);
  1748. add_tsu_reg(TSU_FWSR);
  1749. add_tsu_reg(TSU_FWINMK);
  1750. add_tsu_reg(TSU_ADQT0);
  1751. add_tsu_reg(TSU_ADQT1);
  1752. add_tsu_reg(TSU_VTAG0);
  1753. add_tsu_reg(TSU_VTAG1);
  1754. add_tsu_reg(TSU_ADSBSY);
  1755. add_tsu_reg(TSU_TEN);
  1756. add_tsu_reg(TSU_POST1);
  1757. add_tsu_reg(TSU_POST2);
  1758. add_tsu_reg(TSU_POST3);
  1759. add_tsu_reg(TSU_POST4);
  1760. if (mdp->reg_offset[TSU_ADRH0] != SH_ETH_OFFSET_INVALID) {
  1761. /* This is the start of a table, not just a single
  1762. * register.
  1763. */
  1764. if (buf) {
  1765. unsigned int i;
  1766. mark_reg_valid(TSU_ADRH0);
  1767. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
  1768. *buf++ = ioread32(
  1769. mdp->tsu_addr +
  1770. mdp->reg_offset[TSU_ADRH0] +
  1771. i * 4);
  1772. }
  1773. len += SH_ETH_TSU_CAM_ENTRIES * 2;
  1774. }
  1775. }
  1776. #undef mark_reg_valid
  1777. #undef add_reg_from
  1778. #undef add_reg
  1779. #undef add_tsu_reg
  1780. return len * 4;
  1781. }
  1782. static int sh_eth_get_regs_len(struct net_device *ndev)
  1783. {
  1784. return __sh_eth_get_regs(ndev, NULL);
  1785. }
  1786. static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
  1787. void *buf)
  1788. {
  1789. struct sh_eth_private *mdp = netdev_priv(ndev);
  1790. regs->version = SH_ETH_REG_DUMP_VERSION;
  1791. pm_runtime_get_sync(&mdp->pdev->dev);
  1792. __sh_eth_get_regs(ndev, buf);
  1793. pm_runtime_put_sync(&mdp->pdev->dev);
  1794. }
  1795. static int sh_eth_nway_reset(struct net_device *ndev)
  1796. {
  1797. struct sh_eth_private *mdp = netdev_priv(ndev);
  1798. unsigned long flags;
  1799. int ret;
  1800. if (!mdp->phydev)
  1801. return -ENODEV;
  1802. spin_lock_irqsave(&mdp->lock, flags);
  1803. ret = phy_start_aneg(mdp->phydev);
  1804. spin_unlock_irqrestore(&mdp->lock, flags);
  1805. return ret;
  1806. }
  1807. static u32 sh_eth_get_msglevel(struct net_device *ndev)
  1808. {
  1809. struct sh_eth_private *mdp = netdev_priv(ndev);
  1810. return mdp->msg_enable;
  1811. }
  1812. static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
  1813. {
  1814. struct sh_eth_private *mdp = netdev_priv(ndev);
  1815. mdp->msg_enable = value;
  1816. }
  1817. static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
  1818. "rx_current", "tx_current",
  1819. "rx_dirty", "tx_dirty",
  1820. };
  1821. #define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
  1822. static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
  1823. {
  1824. switch (sset) {
  1825. case ETH_SS_STATS:
  1826. return SH_ETH_STATS_LEN;
  1827. default:
  1828. return -EOPNOTSUPP;
  1829. }
  1830. }
  1831. static void sh_eth_get_ethtool_stats(struct net_device *ndev,
  1832. struct ethtool_stats *stats, u64 *data)
  1833. {
  1834. struct sh_eth_private *mdp = netdev_priv(ndev);
  1835. int i = 0;
  1836. /* device-specific stats */
  1837. data[i++] = mdp->cur_rx;
  1838. data[i++] = mdp->cur_tx;
  1839. data[i++] = mdp->dirty_rx;
  1840. data[i++] = mdp->dirty_tx;
  1841. }
  1842. static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
  1843. {
  1844. switch (stringset) {
  1845. case ETH_SS_STATS:
  1846. memcpy(data, *sh_eth_gstrings_stats,
  1847. sizeof(sh_eth_gstrings_stats));
  1848. break;
  1849. }
  1850. }
  1851. static void sh_eth_get_ringparam(struct net_device *ndev,
  1852. struct ethtool_ringparam *ring)
  1853. {
  1854. struct sh_eth_private *mdp = netdev_priv(ndev);
  1855. ring->rx_max_pending = RX_RING_MAX;
  1856. ring->tx_max_pending = TX_RING_MAX;
  1857. ring->rx_pending = mdp->num_rx_ring;
  1858. ring->tx_pending = mdp->num_tx_ring;
  1859. }
  1860. static int sh_eth_set_ringparam(struct net_device *ndev,
  1861. struct ethtool_ringparam *ring)
  1862. {
  1863. struct sh_eth_private *mdp = netdev_priv(ndev);
  1864. int ret;
  1865. if (ring->tx_pending > TX_RING_MAX ||
  1866. ring->rx_pending > RX_RING_MAX ||
  1867. ring->tx_pending < TX_RING_MIN ||
  1868. ring->rx_pending < RX_RING_MIN)
  1869. return -EINVAL;
  1870. if (ring->rx_mini_pending || ring->rx_jumbo_pending)
  1871. return -EINVAL;
  1872. if (netif_running(ndev)) {
  1873. netif_device_detach(ndev);
  1874. netif_tx_disable(ndev);
  1875. /* Serialise with the interrupt handler and NAPI, then
  1876. * disable interrupts. We have to clear the
  1877. * irq_enabled flag first to ensure that interrupts
  1878. * won't be re-enabled.
  1879. */
  1880. mdp->irq_enabled = false;
  1881. synchronize_irq(ndev->irq);
  1882. napi_synchronize(&mdp->napi);
  1883. sh_eth_write(ndev, 0x0000, EESIPR);
  1884. sh_eth_dev_exit(ndev);
  1885. /* Free all the skbuffs in the Rx queue and the DMA buffers. */
  1886. sh_eth_ring_free(ndev);
  1887. }
  1888. /* Set new parameters */
  1889. mdp->num_rx_ring = ring->rx_pending;
  1890. mdp->num_tx_ring = ring->tx_pending;
  1891. if (netif_running(ndev)) {
  1892. ret = sh_eth_ring_init(ndev);
  1893. if (ret < 0) {
  1894. netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
  1895. __func__);
  1896. return ret;
  1897. }
  1898. ret = sh_eth_dev_init(ndev, false);
  1899. if (ret < 0) {
  1900. netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
  1901. __func__);
  1902. return ret;
  1903. }
  1904. mdp->irq_enabled = true;
  1905. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1906. /* Setting the Rx mode will start the Rx process. */
  1907. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1908. netif_device_attach(ndev);
  1909. }
  1910. return 0;
  1911. }
  1912. static const struct ethtool_ops sh_eth_ethtool_ops = {
  1913. .get_settings = sh_eth_get_settings,
  1914. .set_settings = sh_eth_set_settings,
  1915. .get_regs_len = sh_eth_get_regs_len,
  1916. .get_regs = sh_eth_get_regs,
  1917. .nway_reset = sh_eth_nway_reset,
  1918. .get_msglevel = sh_eth_get_msglevel,
  1919. .set_msglevel = sh_eth_set_msglevel,
  1920. .get_link = ethtool_op_get_link,
  1921. .get_strings = sh_eth_get_strings,
  1922. .get_ethtool_stats = sh_eth_get_ethtool_stats,
  1923. .get_sset_count = sh_eth_get_sset_count,
  1924. .get_ringparam = sh_eth_get_ringparam,
  1925. .set_ringparam = sh_eth_set_ringparam,
  1926. };
  1927. /* network device open function */
  1928. static int sh_eth_open(struct net_device *ndev)
  1929. {
  1930. int ret = 0;
  1931. struct sh_eth_private *mdp = netdev_priv(ndev);
  1932. pm_runtime_get_sync(&mdp->pdev->dev);
  1933. napi_enable(&mdp->napi);
  1934. ret = request_irq(ndev->irq, sh_eth_interrupt,
  1935. mdp->cd->irq_flags, ndev->name, ndev);
  1936. if (ret) {
  1937. netdev_err(ndev, "Can not assign IRQ number\n");
  1938. goto out_napi_off;
  1939. }
  1940. /* Descriptor set */
  1941. ret = sh_eth_ring_init(ndev);
  1942. if (ret)
  1943. goto out_free_irq;
  1944. /* device init */
  1945. ret = sh_eth_dev_init(ndev, true);
  1946. if (ret)
  1947. goto out_free_irq;
  1948. /* PHY control start*/
  1949. ret = sh_eth_phy_start(ndev);
  1950. if (ret)
  1951. goto out_free_irq;
  1952. mdp->is_opened = 1;
  1953. return ret;
  1954. out_free_irq:
  1955. free_irq(ndev->irq, ndev);
  1956. out_napi_off:
  1957. napi_disable(&mdp->napi);
  1958. pm_runtime_put_sync(&mdp->pdev->dev);
  1959. return ret;
  1960. }
  1961. /* Timeout function */
  1962. static void sh_eth_tx_timeout(struct net_device *ndev)
  1963. {
  1964. struct sh_eth_private *mdp = netdev_priv(ndev);
  1965. struct sh_eth_rxdesc *rxdesc;
  1966. int i;
  1967. netif_stop_queue(ndev);
  1968. netif_err(mdp, timer, ndev,
  1969. "transmit timed out, status %8.8x, resetting...\n",
  1970. sh_eth_read(ndev, EESR));
  1971. /* tx_errors count up */
  1972. ndev->stats.tx_errors++;
  1973. /* Free all the skbuffs in the Rx queue. */
  1974. for (i = 0; i < mdp->num_rx_ring; i++) {
  1975. rxdesc = &mdp->rx_ring[i];
  1976. rxdesc->status = cpu_to_le32(0);
  1977. rxdesc->addr = cpu_to_le32(0xBADF00D0);
  1978. dev_kfree_skb(mdp->rx_skbuff[i]);
  1979. mdp->rx_skbuff[i] = NULL;
  1980. }
  1981. for (i = 0; i < mdp->num_tx_ring; i++) {
  1982. dev_kfree_skb(mdp->tx_skbuff[i]);
  1983. mdp->tx_skbuff[i] = NULL;
  1984. }
  1985. /* device init */
  1986. sh_eth_dev_init(ndev, true);
  1987. }
  1988. /* Packet transmit function */
  1989. static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  1990. {
  1991. struct sh_eth_private *mdp = netdev_priv(ndev);
  1992. struct sh_eth_txdesc *txdesc;
  1993. dma_addr_t dma_addr;
  1994. u32 entry;
  1995. unsigned long flags;
  1996. spin_lock_irqsave(&mdp->lock, flags);
  1997. if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
  1998. if (!sh_eth_txfree(ndev)) {
  1999. netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
  2000. netif_stop_queue(ndev);
  2001. spin_unlock_irqrestore(&mdp->lock, flags);
  2002. return NETDEV_TX_BUSY;
  2003. }
  2004. }
  2005. spin_unlock_irqrestore(&mdp->lock, flags);
  2006. if (skb_put_padto(skb, ETH_ZLEN))
  2007. return NETDEV_TX_OK;
  2008. entry = mdp->cur_tx % mdp->num_tx_ring;
  2009. mdp->tx_skbuff[entry] = skb;
  2010. txdesc = &mdp->tx_ring[entry];
  2011. /* soft swap. */
  2012. if (!mdp->cd->hw_swap)
  2013. sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
  2014. dma_addr = dma_map_single(&ndev->dev, skb->data, skb->len,
  2015. DMA_TO_DEVICE);
  2016. if (dma_mapping_error(&ndev->dev, dma_addr)) {
  2017. kfree_skb(skb);
  2018. return NETDEV_TX_OK;
  2019. }
  2020. txdesc->addr = cpu_to_le32(dma_addr);
  2021. txdesc->len = cpu_to_le32(skb->len << 16);
  2022. dma_wmb(); /* TACT bit must be set after all the above writes */
  2023. if (entry >= mdp->num_tx_ring - 1)
  2024. txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
  2025. else
  2026. txdesc->status |= cpu_to_le32(TD_TACT);
  2027. mdp->cur_tx++;
  2028. if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
  2029. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  2030. return NETDEV_TX_OK;
  2031. }
  2032. /* The statistics registers have write-clear behaviour, which means we
  2033. * will lose any increment between the read and write. We mitigate
  2034. * this by only clearing when we read a non-zero value, so we will
  2035. * never falsely report a total of zero.
  2036. */
  2037. static void
  2038. sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
  2039. {
  2040. u32 delta = sh_eth_read(ndev, reg);
  2041. if (delta) {
  2042. *stat += delta;
  2043. sh_eth_write(ndev, 0, reg);
  2044. }
  2045. }
  2046. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
  2047. {
  2048. struct sh_eth_private *mdp = netdev_priv(ndev);
  2049. if (sh_eth_is_rz_fast_ether(mdp))
  2050. return &ndev->stats;
  2051. if (!mdp->is_opened)
  2052. return &ndev->stats;
  2053. sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
  2054. sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
  2055. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
  2056. if (sh_eth_is_gether(mdp)) {
  2057. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2058. CERCR);
  2059. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2060. CEECR);
  2061. } else {
  2062. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2063. CNDCR);
  2064. }
  2065. return &ndev->stats;
  2066. }
  2067. /* device close function */
  2068. static int sh_eth_close(struct net_device *ndev)
  2069. {
  2070. struct sh_eth_private *mdp = netdev_priv(ndev);
  2071. netif_stop_queue(ndev);
  2072. /* Serialise with the interrupt handler and NAPI, then disable
  2073. * interrupts. We have to clear the irq_enabled flag first to
  2074. * ensure that interrupts won't be re-enabled.
  2075. */
  2076. mdp->irq_enabled = false;
  2077. synchronize_irq(ndev->irq);
  2078. napi_disable(&mdp->napi);
  2079. sh_eth_write(ndev, 0x0000, EESIPR);
  2080. sh_eth_dev_exit(ndev);
  2081. /* PHY Disconnect */
  2082. if (mdp->phydev) {
  2083. phy_stop(mdp->phydev);
  2084. phy_disconnect(mdp->phydev);
  2085. mdp->phydev = NULL;
  2086. }
  2087. free_irq(ndev->irq, ndev);
  2088. /* Free all the skbuffs in the Rx queue and the DMA buffer. */
  2089. sh_eth_ring_free(ndev);
  2090. pm_runtime_put_sync(&mdp->pdev->dev);
  2091. mdp->is_opened = 0;
  2092. return 0;
  2093. }
  2094. /* ioctl to device function */
  2095. static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
  2096. {
  2097. struct sh_eth_private *mdp = netdev_priv(ndev);
  2098. struct phy_device *phydev = mdp->phydev;
  2099. if (!netif_running(ndev))
  2100. return -EINVAL;
  2101. if (!phydev)
  2102. return -ENODEV;
  2103. return phy_mii_ioctl(phydev, rq, cmd);
  2104. }
  2105. /* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
  2106. static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
  2107. int entry)
  2108. {
  2109. return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
  2110. }
  2111. static u32 sh_eth_tsu_get_post_mask(int entry)
  2112. {
  2113. return 0x0f << (28 - ((entry % 8) * 4));
  2114. }
  2115. static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
  2116. {
  2117. return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
  2118. }
  2119. static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
  2120. int entry)
  2121. {
  2122. struct sh_eth_private *mdp = netdev_priv(ndev);
  2123. u32 tmp;
  2124. void *reg_offset;
  2125. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  2126. tmp = ioread32(reg_offset);
  2127. iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
  2128. }
  2129. static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
  2130. int entry)
  2131. {
  2132. struct sh_eth_private *mdp = netdev_priv(ndev);
  2133. u32 post_mask, ref_mask, tmp;
  2134. void *reg_offset;
  2135. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  2136. post_mask = sh_eth_tsu_get_post_mask(entry);
  2137. ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
  2138. tmp = ioread32(reg_offset);
  2139. iowrite32(tmp & ~post_mask, reg_offset);
  2140. /* If other port enables, the function returns "true" */
  2141. return tmp & ref_mask;
  2142. }
  2143. static int sh_eth_tsu_busy(struct net_device *ndev)
  2144. {
  2145. int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
  2146. struct sh_eth_private *mdp = netdev_priv(ndev);
  2147. while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
  2148. udelay(10);
  2149. timeout--;
  2150. if (timeout <= 0) {
  2151. netdev_err(ndev, "%s: timeout\n", __func__);
  2152. return -ETIMEDOUT;
  2153. }
  2154. }
  2155. return 0;
  2156. }
  2157. static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
  2158. const u8 *addr)
  2159. {
  2160. u32 val;
  2161. val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
  2162. iowrite32(val, reg);
  2163. if (sh_eth_tsu_busy(ndev) < 0)
  2164. return -EBUSY;
  2165. val = addr[4] << 8 | addr[5];
  2166. iowrite32(val, reg + 4);
  2167. if (sh_eth_tsu_busy(ndev) < 0)
  2168. return -EBUSY;
  2169. return 0;
  2170. }
  2171. static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
  2172. {
  2173. u32 val;
  2174. val = ioread32(reg);
  2175. addr[0] = (val >> 24) & 0xff;
  2176. addr[1] = (val >> 16) & 0xff;
  2177. addr[2] = (val >> 8) & 0xff;
  2178. addr[3] = val & 0xff;
  2179. val = ioread32(reg + 4);
  2180. addr[4] = (val >> 8) & 0xff;
  2181. addr[5] = val & 0xff;
  2182. }
  2183. static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
  2184. {
  2185. struct sh_eth_private *mdp = netdev_priv(ndev);
  2186. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2187. int i;
  2188. u8 c_addr[ETH_ALEN];
  2189. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2190. sh_eth_tsu_read_entry(reg_offset, c_addr);
  2191. if (ether_addr_equal(addr, c_addr))
  2192. return i;
  2193. }
  2194. return -ENOENT;
  2195. }
  2196. static int sh_eth_tsu_find_empty(struct net_device *ndev)
  2197. {
  2198. u8 blank[ETH_ALEN];
  2199. int entry;
  2200. memset(blank, 0, sizeof(blank));
  2201. entry = sh_eth_tsu_find_entry(ndev, blank);
  2202. return (entry < 0) ? -ENOMEM : entry;
  2203. }
  2204. static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
  2205. int entry)
  2206. {
  2207. struct sh_eth_private *mdp = netdev_priv(ndev);
  2208. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2209. int ret;
  2210. u8 blank[ETH_ALEN];
  2211. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
  2212. ~(1 << (31 - entry)), TSU_TEN);
  2213. memset(blank, 0, sizeof(blank));
  2214. ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
  2215. if (ret < 0)
  2216. return ret;
  2217. return 0;
  2218. }
  2219. static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
  2220. {
  2221. struct sh_eth_private *mdp = netdev_priv(ndev);
  2222. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2223. int i, ret;
  2224. if (!mdp->cd->tsu)
  2225. return 0;
  2226. i = sh_eth_tsu_find_entry(ndev, addr);
  2227. if (i < 0) {
  2228. /* No entry found, create one */
  2229. i = sh_eth_tsu_find_empty(ndev);
  2230. if (i < 0)
  2231. return -ENOMEM;
  2232. ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
  2233. if (ret < 0)
  2234. return ret;
  2235. /* Enable the entry */
  2236. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
  2237. (1 << (31 - i)), TSU_TEN);
  2238. }
  2239. /* Entry found or created, enable POST */
  2240. sh_eth_tsu_enable_cam_entry_post(ndev, i);
  2241. return 0;
  2242. }
  2243. static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
  2244. {
  2245. struct sh_eth_private *mdp = netdev_priv(ndev);
  2246. int i, ret;
  2247. if (!mdp->cd->tsu)
  2248. return 0;
  2249. i = sh_eth_tsu_find_entry(ndev, addr);
  2250. if (i) {
  2251. /* Entry found */
  2252. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2253. goto done;
  2254. /* Disable the entry if both ports was disabled */
  2255. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2256. if (ret < 0)
  2257. return ret;
  2258. }
  2259. done:
  2260. return 0;
  2261. }
  2262. static int sh_eth_tsu_purge_all(struct net_device *ndev)
  2263. {
  2264. struct sh_eth_private *mdp = netdev_priv(ndev);
  2265. int i, ret;
  2266. if (!mdp->cd->tsu)
  2267. return 0;
  2268. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
  2269. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2270. continue;
  2271. /* Disable the entry if both ports was disabled */
  2272. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2273. if (ret < 0)
  2274. return ret;
  2275. }
  2276. return 0;
  2277. }
  2278. static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
  2279. {
  2280. struct sh_eth_private *mdp = netdev_priv(ndev);
  2281. u8 addr[ETH_ALEN];
  2282. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2283. int i;
  2284. if (!mdp->cd->tsu)
  2285. return;
  2286. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2287. sh_eth_tsu_read_entry(reg_offset, addr);
  2288. if (is_multicast_ether_addr(addr))
  2289. sh_eth_tsu_del_entry(ndev, addr);
  2290. }
  2291. }
  2292. /* Update promiscuous flag and multicast filter */
  2293. static void sh_eth_set_rx_mode(struct net_device *ndev)
  2294. {
  2295. struct sh_eth_private *mdp = netdev_priv(ndev);
  2296. u32 ecmr_bits;
  2297. int mcast_all = 0;
  2298. unsigned long flags;
  2299. spin_lock_irqsave(&mdp->lock, flags);
  2300. /* Initial condition is MCT = 1, PRM = 0.
  2301. * Depending on ndev->flags, set PRM or clear MCT
  2302. */
  2303. ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
  2304. if (mdp->cd->tsu)
  2305. ecmr_bits |= ECMR_MCT;
  2306. if (!(ndev->flags & IFF_MULTICAST)) {
  2307. sh_eth_tsu_purge_mcast(ndev);
  2308. mcast_all = 1;
  2309. }
  2310. if (ndev->flags & IFF_ALLMULTI) {
  2311. sh_eth_tsu_purge_mcast(ndev);
  2312. ecmr_bits &= ~ECMR_MCT;
  2313. mcast_all = 1;
  2314. }
  2315. if (ndev->flags & IFF_PROMISC) {
  2316. sh_eth_tsu_purge_all(ndev);
  2317. ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
  2318. } else if (mdp->cd->tsu) {
  2319. struct netdev_hw_addr *ha;
  2320. netdev_for_each_mc_addr(ha, ndev) {
  2321. if (mcast_all && is_multicast_ether_addr(ha->addr))
  2322. continue;
  2323. if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
  2324. if (!mcast_all) {
  2325. sh_eth_tsu_purge_mcast(ndev);
  2326. ecmr_bits &= ~ECMR_MCT;
  2327. mcast_all = 1;
  2328. }
  2329. }
  2330. }
  2331. }
  2332. /* update the ethernet mode */
  2333. sh_eth_write(ndev, ecmr_bits, ECMR);
  2334. spin_unlock_irqrestore(&mdp->lock, flags);
  2335. }
  2336. static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
  2337. {
  2338. if (!mdp->port)
  2339. return TSU_VTAG0;
  2340. else
  2341. return TSU_VTAG1;
  2342. }
  2343. static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
  2344. __be16 proto, u16 vid)
  2345. {
  2346. struct sh_eth_private *mdp = netdev_priv(ndev);
  2347. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2348. if (unlikely(!mdp->cd->tsu))
  2349. return -EPERM;
  2350. /* No filtering if vid = 0 */
  2351. if (!vid)
  2352. return 0;
  2353. mdp->vlan_num_ids++;
  2354. /* The controller has one VLAN tag HW filter. So, if the filter is
  2355. * already enabled, the driver disables it and the filte
  2356. */
  2357. if (mdp->vlan_num_ids > 1) {
  2358. /* disable VLAN filter */
  2359. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2360. return 0;
  2361. }
  2362. sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
  2363. vtag_reg_index);
  2364. return 0;
  2365. }
  2366. static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
  2367. __be16 proto, u16 vid)
  2368. {
  2369. struct sh_eth_private *mdp = netdev_priv(ndev);
  2370. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2371. if (unlikely(!mdp->cd->tsu))
  2372. return -EPERM;
  2373. /* No filtering if vid = 0 */
  2374. if (!vid)
  2375. return 0;
  2376. mdp->vlan_num_ids--;
  2377. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2378. return 0;
  2379. }
  2380. /* SuperH's TSU register init function */
  2381. static void sh_eth_tsu_init(struct sh_eth_private *mdp)
  2382. {
  2383. if (sh_eth_is_rz_fast_ether(mdp)) {
  2384. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2385. return;
  2386. }
  2387. sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
  2388. sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
  2389. sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
  2390. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
  2391. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
  2392. sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
  2393. sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
  2394. sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
  2395. sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
  2396. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
  2397. if (sh_eth_is_gether(mdp)) {
  2398. sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
  2399. sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
  2400. } else {
  2401. sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
  2402. sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
  2403. }
  2404. sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
  2405. sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
  2406. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2407. sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
  2408. sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
  2409. sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
  2410. sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
  2411. }
  2412. /* MDIO bus release function */
  2413. static int sh_mdio_release(struct sh_eth_private *mdp)
  2414. {
  2415. /* unregister mdio bus */
  2416. mdiobus_unregister(mdp->mii_bus);
  2417. /* free bitbang info */
  2418. free_mdio_bitbang(mdp->mii_bus);
  2419. return 0;
  2420. }
  2421. /* MDIO bus init function */
  2422. static int sh_mdio_init(struct sh_eth_private *mdp,
  2423. struct sh_eth_plat_data *pd)
  2424. {
  2425. int ret;
  2426. struct bb_info *bitbang;
  2427. struct platform_device *pdev = mdp->pdev;
  2428. struct device *dev = &mdp->pdev->dev;
  2429. /* create bit control struct for PHY */
  2430. bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
  2431. if (!bitbang)
  2432. return -ENOMEM;
  2433. /* bitbang init */
  2434. bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
  2435. bitbang->set_gate = pd->set_mdio_gate;
  2436. bitbang->ctrl.ops = &bb_ops;
  2437. /* MII controller setting */
  2438. mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
  2439. if (!mdp->mii_bus)
  2440. return -ENOMEM;
  2441. /* Hook up MII support for ethtool */
  2442. mdp->mii_bus->name = "sh_mii";
  2443. mdp->mii_bus->parent = dev;
  2444. snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  2445. pdev->name, pdev->id);
  2446. /* register MDIO bus */
  2447. if (dev->of_node) {
  2448. ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
  2449. } else {
  2450. if (pd->phy_irq > 0)
  2451. mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
  2452. ret = mdiobus_register(mdp->mii_bus);
  2453. }
  2454. if (ret)
  2455. goto out_free_bus;
  2456. return 0;
  2457. out_free_bus:
  2458. free_mdio_bitbang(mdp->mii_bus);
  2459. return ret;
  2460. }
  2461. static const u16 *sh_eth_get_register_offset(int register_type)
  2462. {
  2463. const u16 *reg_offset = NULL;
  2464. switch (register_type) {
  2465. case SH_ETH_REG_GIGABIT:
  2466. reg_offset = sh_eth_offset_gigabit;
  2467. break;
  2468. case SH_ETH_REG_FAST_RZ:
  2469. reg_offset = sh_eth_offset_fast_rz;
  2470. break;
  2471. case SH_ETH_REG_FAST_RCAR:
  2472. reg_offset = sh_eth_offset_fast_rcar;
  2473. break;
  2474. case SH_ETH_REG_FAST_SH4:
  2475. reg_offset = sh_eth_offset_fast_sh4;
  2476. break;
  2477. case SH_ETH_REG_FAST_SH3_SH2:
  2478. reg_offset = sh_eth_offset_fast_sh3_sh2;
  2479. break;
  2480. default:
  2481. break;
  2482. }
  2483. return reg_offset;
  2484. }
  2485. static const struct net_device_ops sh_eth_netdev_ops = {
  2486. .ndo_open = sh_eth_open,
  2487. .ndo_stop = sh_eth_close,
  2488. .ndo_start_xmit = sh_eth_start_xmit,
  2489. .ndo_get_stats = sh_eth_get_stats,
  2490. .ndo_set_rx_mode = sh_eth_set_rx_mode,
  2491. .ndo_tx_timeout = sh_eth_tx_timeout,
  2492. .ndo_do_ioctl = sh_eth_do_ioctl,
  2493. .ndo_validate_addr = eth_validate_addr,
  2494. .ndo_set_mac_address = eth_mac_addr,
  2495. .ndo_change_mtu = eth_change_mtu,
  2496. };
  2497. static const struct net_device_ops sh_eth_netdev_ops_tsu = {
  2498. .ndo_open = sh_eth_open,
  2499. .ndo_stop = sh_eth_close,
  2500. .ndo_start_xmit = sh_eth_start_xmit,
  2501. .ndo_get_stats = sh_eth_get_stats,
  2502. .ndo_set_rx_mode = sh_eth_set_rx_mode,
  2503. .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
  2504. .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
  2505. .ndo_tx_timeout = sh_eth_tx_timeout,
  2506. .ndo_do_ioctl = sh_eth_do_ioctl,
  2507. .ndo_validate_addr = eth_validate_addr,
  2508. .ndo_set_mac_address = eth_mac_addr,
  2509. .ndo_change_mtu = eth_change_mtu,
  2510. };
  2511. #ifdef CONFIG_OF
  2512. static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
  2513. {
  2514. struct device_node *np = dev->of_node;
  2515. struct sh_eth_plat_data *pdata;
  2516. const char *mac_addr;
  2517. pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
  2518. if (!pdata)
  2519. return NULL;
  2520. pdata->phy_interface = of_get_phy_mode(np);
  2521. mac_addr = of_get_mac_address(np);
  2522. if (mac_addr)
  2523. memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
  2524. pdata->no_ether_link =
  2525. of_property_read_bool(np, "renesas,no-ether-link");
  2526. pdata->ether_link_active_low =
  2527. of_property_read_bool(np, "renesas,ether-link-active-low");
  2528. return pdata;
  2529. }
  2530. static const struct of_device_id sh_eth_match_table[] = {
  2531. { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
  2532. { .compatible = "renesas,ether-r8a7778", .data = &r8a777x_data },
  2533. { .compatible = "renesas,ether-r8a7779", .data = &r8a777x_data },
  2534. { .compatible = "renesas,ether-r8a7790", .data = &r8a779x_data },
  2535. { .compatible = "renesas,ether-r8a7791", .data = &r8a779x_data },
  2536. { .compatible = "renesas,ether-r8a7793", .data = &r8a779x_data },
  2537. { .compatible = "renesas,ether-r8a7794", .data = &r8a779x_data },
  2538. { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
  2539. { }
  2540. };
  2541. MODULE_DEVICE_TABLE(of, sh_eth_match_table);
  2542. #else
  2543. static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
  2544. {
  2545. return NULL;
  2546. }
  2547. #endif
  2548. static int sh_eth_drv_probe(struct platform_device *pdev)
  2549. {
  2550. int ret, devno = 0;
  2551. struct resource *res;
  2552. struct net_device *ndev = NULL;
  2553. struct sh_eth_private *mdp = NULL;
  2554. struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
  2555. const struct platform_device_id *id = platform_get_device_id(pdev);
  2556. /* get base addr */
  2557. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2558. ndev = alloc_etherdev(sizeof(struct sh_eth_private));
  2559. if (!ndev)
  2560. return -ENOMEM;
  2561. pm_runtime_enable(&pdev->dev);
  2562. pm_runtime_get_sync(&pdev->dev);
  2563. devno = pdev->id;
  2564. if (devno < 0)
  2565. devno = 0;
  2566. ndev->dma = -1;
  2567. ret = platform_get_irq(pdev, 0);
  2568. if (ret < 0)
  2569. goto out_release;
  2570. ndev->irq = ret;
  2571. SET_NETDEV_DEV(ndev, &pdev->dev);
  2572. mdp = netdev_priv(ndev);
  2573. mdp->num_tx_ring = TX_RING_SIZE;
  2574. mdp->num_rx_ring = RX_RING_SIZE;
  2575. mdp->addr = devm_ioremap_resource(&pdev->dev, res);
  2576. if (IS_ERR(mdp->addr)) {
  2577. ret = PTR_ERR(mdp->addr);
  2578. goto out_release;
  2579. }
  2580. ndev->base_addr = res->start;
  2581. spin_lock_init(&mdp->lock);
  2582. mdp->pdev = pdev;
  2583. if (pdev->dev.of_node)
  2584. pd = sh_eth_parse_dt(&pdev->dev);
  2585. if (!pd) {
  2586. dev_err(&pdev->dev, "no platform data\n");
  2587. ret = -EINVAL;
  2588. goto out_release;
  2589. }
  2590. /* get PHY ID */
  2591. mdp->phy_id = pd->phy;
  2592. mdp->phy_interface = pd->phy_interface;
  2593. mdp->no_ether_link = pd->no_ether_link;
  2594. mdp->ether_link_active_low = pd->ether_link_active_low;
  2595. /* set cpu data */
  2596. if (id) {
  2597. mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
  2598. } else {
  2599. const struct of_device_id *match;
  2600. match = of_match_device(of_match_ptr(sh_eth_match_table),
  2601. &pdev->dev);
  2602. mdp->cd = (struct sh_eth_cpu_data *)match->data;
  2603. }
  2604. mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
  2605. if (!mdp->reg_offset) {
  2606. dev_err(&pdev->dev, "Unknown register type (%d)\n",
  2607. mdp->cd->register_type);
  2608. ret = -EINVAL;
  2609. goto out_release;
  2610. }
  2611. sh_eth_set_default_cpu_data(mdp->cd);
  2612. /* set function */
  2613. if (mdp->cd->tsu)
  2614. ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
  2615. else
  2616. ndev->netdev_ops = &sh_eth_netdev_ops;
  2617. ndev->ethtool_ops = &sh_eth_ethtool_ops;
  2618. ndev->watchdog_timeo = TX_TIMEOUT;
  2619. /* debug message level */
  2620. mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
  2621. /* read and set MAC address */
  2622. read_mac_address(ndev, pd->mac_addr);
  2623. if (!is_valid_ether_addr(ndev->dev_addr)) {
  2624. dev_warn(&pdev->dev,
  2625. "no valid MAC address supplied, using a random one.\n");
  2626. eth_hw_addr_random(ndev);
  2627. }
  2628. /* ioremap the TSU registers */
  2629. if (mdp->cd->tsu) {
  2630. struct resource *rtsu;
  2631. rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  2632. mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
  2633. if (IS_ERR(mdp->tsu_addr)) {
  2634. ret = PTR_ERR(mdp->tsu_addr);
  2635. goto out_release;
  2636. }
  2637. mdp->port = devno % 2;
  2638. ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
  2639. }
  2640. /* initialize first or needed device */
  2641. if (!devno || pd->needs_init) {
  2642. if (mdp->cd->chip_reset)
  2643. mdp->cd->chip_reset(ndev);
  2644. if (mdp->cd->tsu) {
  2645. /* TSU init (Init only)*/
  2646. sh_eth_tsu_init(mdp);
  2647. }
  2648. }
  2649. if (mdp->cd->rmiimode)
  2650. sh_eth_write(ndev, 0x1, RMIIMODE);
  2651. /* MDIO bus init */
  2652. ret = sh_mdio_init(mdp, pd);
  2653. if (ret) {
  2654. dev_err(&ndev->dev, "failed to initialise MDIO\n");
  2655. goto out_release;
  2656. }
  2657. netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
  2658. /* network device register */
  2659. ret = register_netdev(ndev);
  2660. if (ret)
  2661. goto out_napi_del;
  2662. /* print device information */
  2663. netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
  2664. (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
  2665. pm_runtime_put(&pdev->dev);
  2666. platform_set_drvdata(pdev, ndev);
  2667. return ret;
  2668. out_napi_del:
  2669. netif_napi_del(&mdp->napi);
  2670. sh_mdio_release(mdp);
  2671. out_release:
  2672. /* net_dev free */
  2673. if (ndev)
  2674. free_netdev(ndev);
  2675. pm_runtime_put(&pdev->dev);
  2676. pm_runtime_disable(&pdev->dev);
  2677. return ret;
  2678. }
  2679. static int sh_eth_drv_remove(struct platform_device *pdev)
  2680. {
  2681. struct net_device *ndev = platform_get_drvdata(pdev);
  2682. struct sh_eth_private *mdp = netdev_priv(ndev);
  2683. unregister_netdev(ndev);
  2684. netif_napi_del(&mdp->napi);
  2685. sh_mdio_release(mdp);
  2686. pm_runtime_disable(&pdev->dev);
  2687. free_netdev(ndev);
  2688. return 0;
  2689. }
  2690. #ifdef CONFIG_PM
  2691. #ifdef CONFIG_PM_SLEEP
  2692. static int sh_eth_suspend(struct device *dev)
  2693. {
  2694. struct net_device *ndev = dev_get_drvdata(dev);
  2695. int ret = 0;
  2696. if (netif_running(ndev)) {
  2697. netif_device_detach(ndev);
  2698. ret = sh_eth_close(ndev);
  2699. }
  2700. return ret;
  2701. }
  2702. static int sh_eth_resume(struct device *dev)
  2703. {
  2704. struct net_device *ndev = dev_get_drvdata(dev);
  2705. int ret = 0;
  2706. if (netif_running(ndev)) {
  2707. ret = sh_eth_open(ndev);
  2708. if (ret < 0)
  2709. return ret;
  2710. netif_device_attach(ndev);
  2711. }
  2712. return ret;
  2713. }
  2714. #endif
  2715. static int sh_eth_runtime_nop(struct device *dev)
  2716. {
  2717. /* Runtime PM callback shared between ->runtime_suspend()
  2718. * and ->runtime_resume(). Simply returns success.
  2719. *
  2720. * This driver re-initializes all registers after
  2721. * pm_runtime_get_sync() anyway so there is no need
  2722. * to save and restore registers here.
  2723. */
  2724. return 0;
  2725. }
  2726. static const struct dev_pm_ops sh_eth_dev_pm_ops = {
  2727. SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
  2728. SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
  2729. };
  2730. #define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
  2731. #else
  2732. #define SH_ETH_PM_OPS NULL
  2733. #endif
  2734. static struct platform_device_id sh_eth_id_table[] = {
  2735. { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
  2736. { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
  2737. { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
  2738. { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
  2739. { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
  2740. { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
  2741. { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
  2742. { }
  2743. };
  2744. MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
  2745. static struct platform_driver sh_eth_driver = {
  2746. .probe = sh_eth_drv_probe,
  2747. .remove = sh_eth_drv_remove,
  2748. .id_table = sh_eth_id_table,
  2749. .driver = {
  2750. .name = CARDNAME,
  2751. .pm = SH_ETH_PM_OPS,
  2752. .of_match_table = of_match_ptr(sh_eth_match_table),
  2753. },
  2754. };
  2755. module_platform_driver(sh_eth_driver);
  2756. MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
  2757. MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
  2758. MODULE_LICENSE("GPL v2");