omap_hwmod.c 111 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | ({read,write}l_relaxed, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk.h>
  133. #include <linux/clk-provider.h>
  134. #include <linux/delay.h>
  135. #include <linux/err.h>
  136. #include <linux/list.h>
  137. #include <linux/mutex.h>
  138. #include <linux/spinlock.h>
  139. #include <linux/slab.h>
  140. #include <linux/bootmem.h>
  141. #include <linux/cpu.h>
  142. #include <linux/of.h>
  143. #include <linux/of_address.h>
  144. #include <asm/system_misc.h>
  145. #include "clock.h"
  146. #include "omap_hwmod.h"
  147. #include "soc.h"
  148. #include "common.h"
  149. #include "clockdomain.h"
  150. #include "powerdomain.h"
  151. #include "cm2xxx.h"
  152. #include "cm3xxx.h"
  153. #include "cm33xx.h"
  154. #include "prm.h"
  155. #include "prm3xxx.h"
  156. #include "prm44xx.h"
  157. #include "prm33xx.h"
  158. #include "prminst44xx.h"
  159. #include "mux.h"
  160. #include "pm.h"
  161. /* Name of the OMAP hwmod for the MPU */
  162. #define MPU_INITIATOR_NAME "mpu"
  163. /*
  164. * Number of struct omap_hwmod_link records per struct
  165. * omap_hwmod_ocp_if record (master->slave and slave->master)
  166. */
  167. #define LINKS_PER_OCP_IF 2
  168. /*
  169. * Address offset (in bytes) between the reset control and the reset
  170. * status registers: 4 bytes on OMAP4
  171. */
  172. #define OMAP4_RST_CTRL_ST_OFFSET 4
  173. /**
  174. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  175. * @enable_module: function to enable a module (via MODULEMODE)
  176. * @disable_module: function to disable a module (via MODULEMODE)
  177. *
  178. * XXX Eventually this functionality will be hidden inside the PRM/CM
  179. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  180. * conditionals in this code.
  181. */
  182. struct omap_hwmod_soc_ops {
  183. void (*enable_module)(struct omap_hwmod *oh);
  184. int (*disable_module)(struct omap_hwmod *oh);
  185. int (*wait_target_ready)(struct omap_hwmod *oh);
  186. int (*assert_hardreset)(struct omap_hwmod *oh,
  187. struct omap_hwmod_rst_info *ohri);
  188. int (*deassert_hardreset)(struct omap_hwmod *oh,
  189. struct omap_hwmod_rst_info *ohri);
  190. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  191. struct omap_hwmod_rst_info *ohri);
  192. int (*init_clkdm)(struct omap_hwmod *oh);
  193. void (*update_context_lost)(struct omap_hwmod *oh);
  194. int (*get_context_lost)(struct omap_hwmod *oh);
  195. };
  196. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  197. static struct omap_hwmod_soc_ops soc_ops;
  198. /* omap_hwmod_list contains all registered struct omap_hwmods */
  199. static LIST_HEAD(omap_hwmod_list);
  200. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  201. static struct omap_hwmod *mpu_oh;
  202. /* io_chain_lock: used to serialize reconfigurations of the I/O chain */
  203. static DEFINE_SPINLOCK(io_chain_lock);
  204. /*
  205. * linkspace: ptr to a buffer that struct omap_hwmod_link records are
  206. * allocated from - used to reduce the number of small memory
  207. * allocations, which has a significant impact on performance
  208. */
  209. static struct omap_hwmod_link *linkspace;
  210. /*
  211. * free_ls, max_ls: array indexes into linkspace; representing the
  212. * next free struct omap_hwmod_link index, and the maximum number of
  213. * struct omap_hwmod_link records allocated (respectively)
  214. */
  215. static unsigned short free_ls, max_ls, ls_supp;
  216. /* inited: set to true once the hwmod code is initialized */
  217. static bool inited;
  218. /* Private functions */
  219. /**
  220. * _fetch_next_ocp_if - return the next OCP interface in a list
  221. * @p: ptr to a ptr to the list_head inside the ocp_if to return
  222. * @i: pointer to the index of the element pointed to by @p in the list
  223. *
  224. * Return a pointer to the struct omap_hwmod_ocp_if record
  225. * containing the struct list_head pointed to by @p, and increment
  226. * @p such that a future call to this routine will return the next
  227. * record.
  228. */
  229. static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
  230. int *i)
  231. {
  232. struct omap_hwmod_ocp_if *oi;
  233. oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
  234. *p = (*p)->next;
  235. *i = *i + 1;
  236. return oi;
  237. }
  238. /**
  239. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  240. * @oh: struct omap_hwmod *
  241. *
  242. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  243. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  244. * OCP_SYSCONFIG register or 0 upon success.
  245. */
  246. static int _update_sysc_cache(struct omap_hwmod *oh)
  247. {
  248. if (!oh->class->sysc) {
  249. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  250. return -EINVAL;
  251. }
  252. /* XXX ensure module interface clock is up */
  253. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  254. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  255. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  256. return 0;
  257. }
  258. /**
  259. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  260. * @v: OCP_SYSCONFIG value to write
  261. * @oh: struct omap_hwmod *
  262. *
  263. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  264. * one. No return value.
  265. */
  266. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  267. {
  268. if (!oh->class->sysc) {
  269. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  270. return;
  271. }
  272. /* XXX ensure module interface clock is up */
  273. /* Module might have lost context, always update cache and register */
  274. oh->_sysc_cache = v;
  275. /*
  276. * Some IP blocks (such as RTC) require unlocking of IP before
  277. * accessing its registers. If a function pointer is present
  278. * to unlock, then call it before accessing sysconfig and
  279. * call lock after writing sysconfig.
  280. */
  281. if (oh->class->unlock)
  282. oh->class->unlock(oh);
  283. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  284. if (oh->class->lock)
  285. oh->class->lock(oh);
  286. }
  287. /**
  288. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  289. * @oh: struct omap_hwmod *
  290. * @standbymode: MIDLEMODE field bits
  291. * @v: pointer to register contents to modify
  292. *
  293. * Update the master standby mode bits in @v to be @standbymode for
  294. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  295. * upon error or 0 upon success.
  296. */
  297. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  298. u32 *v)
  299. {
  300. u32 mstandby_mask;
  301. u8 mstandby_shift;
  302. if (!oh->class->sysc ||
  303. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  304. return -EINVAL;
  305. if (!oh->class->sysc->sysc_fields) {
  306. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  307. return -EINVAL;
  308. }
  309. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  310. mstandby_mask = (0x3 << mstandby_shift);
  311. *v &= ~mstandby_mask;
  312. *v |= __ffs(standbymode) << mstandby_shift;
  313. return 0;
  314. }
  315. /**
  316. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  317. * @oh: struct omap_hwmod *
  318. * @idlemode: SIDLEMODE field bits
  319. * @v: pointer to register contents to modify
  320. *
  321. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  322. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  323. * or 0 upon success.
  324. */
  325. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  326. {
  327. u32 sidle_mask;
  328. u8 sidle_shift;
  329. if (!oh->class->sysc ||
  330. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  331. return -EINVAL;
  332. if (!oh->class->sysc->sysc_fields) {
  333. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  334. return -EINVAL;
  335. }
  336. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  337. sidle_mask = (0x3 << sidle_shift);
  338. *v &= ~sidle_mask;
  339. *v |= __ffs(idlemode) << sidle_shift;
  340. return 0;
  341. }
  342. /**
  343. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  344. * @oh: struct omap_hwmod *
  345. * @clockact: CLOCKACTIVITY field bits
  346. * @v: pointer to register contents to modify
  347. *
  348. * Update the clockactivity mode bits in @v to be @clockact for the
  349. * @oh hwmod. Used for additional powersaving on some modules. Does
  350. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  351. * success.
  352. */
  353. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  354. {
  355. u32 clkact_mask;
  356. u8 clkact_shift;
  357. if (!oh->class->sysc ||
  358. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  359. return -EINVAL;
  360. if (!oh->class->sysc->sysc_fields) {
  361. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  362. return -EINVAL;
  363. }
  364. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  365. clkact_mask = (0x3 << clkact_shift);
  366. *v &= ~clkact_mask;
  367. *v |= clockact << clkact_shift;
  368. return 0;
  369. }
  370. /**
  371. * _set_softreset: set OCP_SYSCONFIG.SOFTRESET bit in @v
  372. * @oh: struct omap_hwmod *
  373. * @v: pointer to register contents to modify
  374. *
  375. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  376. * error or 0 upon success.
  377. */
  378. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  379. {
  380. u32 softrst_mask;
  381. if (!oh->class->sysc ||
  382. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  383. return -EINVAL;
  384. if (!oh->class->sysc->sysc_fields) {
  385. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  386. return -EINVAL;
  387. }
  388. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  389. *v |= softrst_mask;
  390. return 0;
  391. }
  392. /**
  393. * _clear_softreset: clear OCP_SYSCONFIG.SOFTRESET bit in @v
  394. * @oh: struct omap_hwmod *
  395. * @v: pointer to register contents to modify
  396. *
  397. * Clear the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  398. * error or 0 upon success.
  399. */
  400. static int _clear_softreset(struct omap_hwmod *oh, u32 *v)
  401. {
  402. u32 softrst_mask;
  403. if (!oh->class->sysc ||
  404. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  405. return -EINVAL;
  406. if (!oh->class->sysc->sysc_fields) {
  407. WARN(1,
  408. "omap_hwmod: %s: sysc_fields absent for sysconfig class\n",
  409. oh->name);
  410. return -EINVAL;
  411. }
  412. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  413. *v &= ~softrst_mask;
  414. return 0;
  415. }
  416. /**
  417. * _wait_softreset_complete - wait for an OCP softreset to complete
  418. * @oh: struct omap_hwmod * to wait on
  419. *
  420. * Wait until the IP block represented by @oh reports that its OCP
  421. * softreset is complete. This can be triggered by software (see
  422. * _ocp_softreset()) or by hardware upon returning from off-mode (one
  423. * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
  424. * microseconds. Returns the number of microseconds waited.
  425. */
  426. static int _wait_softreset_complete(struct omap_hwmod *oh)
  427. {
  428. struct omap_hwmod_class_sysconfig *sysc;
  429. u32 softrst_mask;
  430. int c = 0;
  431. sysc = oh->class->sysc;
  432. if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
  433. omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
  434. & SYSS_RESETDONE_MASK),
  435. MAX_MODULE_SOFTRESET_WAIT, c);
  436. else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  437. softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
  438. omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
  439. & softrst_mask),
  440. MAX_MODULE_SOFTRESET_WAIT, c);
  441. }
  442. return c;
  443. }
  444. /**
  445. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  446. * @oh: struct omap_hwmod *
  447. *
  448. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  449. * of some modules. When the DMA must perform read/write accesses, the
  450. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  451. * for power management, software must set the DMADISABLE bit back to 1.
  452. *
  453. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  454. * error or 0 upon success.
  455. */
  456. static int _set_dmadisable(struct omap_hwmod *oh)
  457. {
  458. u32 v;
  459. u32 dmadisable_mask;
  460. if (!oh->class->sysc ||
  461. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  462. return -EINVAL;
  463. if (!oh->class->sysc->sysc_fields) {
  464. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  465. return -EINVAL;
  466. }
  467. /* clocks must be on for this operation */
  468. if (oh->_state != _HWMOD_STATE_ENABLED) {
  469. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  470. return -EINVAL;
  471. }
  472. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  473. v = oh->_sysc_cache;
  474. dmadisable_mask =
  475. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  476. v |= dmadisable_mask;
  477. _write_sysconfig(v, oh);
  478. return 0;
  479. }
  480. /**
  481. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  482. * @oh: struct omap_hwmod *
  483. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  484. * @v: pointer to register contents to modify
  485. *
  486. * Update the module autoidle bit in @v to be @autoidle for the @oh
  487. * hwmod. The autoidle bit controls whether the module can gate
  488. * internal clocks automatically when it isn't doing anything; the
  489. * exact function of this bit varies on a per-module basis. This
  490. * function does not write to the hardware. Returns -EINVAL upon
  491. * error or 0 upon success.
  492. */
  493. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  494. u32 *v)
  495. {
  496. u32 autoidle_mask;
  497. u8 autoidle_shift;
  498. if (!oh->class->sysc ||
  499. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  500. return -EINVAL;
  501. if (!oh->class->sysc->sysc_fields) {
  502. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  503. return -EINVAL;
  504. }
  505. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  506. autoidle_mask = (0x1 << autoidle_shift);
  507. *v &= ~autoidle_mask;
  508. *v |= autoidle << autoidle_shift;
  509. return 0;
  510. }
  511. /**
  512. * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
  513. * @oh: struct omap_hwmod *
  514. * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
  515. *
  516. * Set or clear the I/O pad wakeup flag in the mux entries for the
  517. * hwmod @oh. This function changes the @oh->mux->pads_dynamic array
  518. * in memory. If the hwmod is currently idled, and the new idle
  519. * values don't match the previous ones, this function will also
  520. * update the SCM PADCTRL registers. Otherwise, if the hwmod is not
  521. * currently idled, this function won't touch the hardware: the new
  522. * mux settings are written to the SCM PADCTRL registers when the
  523. * hwmod is idled. No return value.
  524. */
  525. static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
  526. {
  527. struct omap_device_pad *pad;
  528. bool change = false;
  529. u16 prev_idle;
  530. int j;
  531. if (!oh->mux || !oh->mux->enabled)
  532. return;
  533. for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
  534. pad = oh->mux->pads_dynamic[j];
  535. if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
  536. continue;
  537. prev_idle = pad->idle;
  538. if (set_wake)
  539. pad->idle |= OMAP_WAKEUP_EN;
  540. else
  541. pad->idle &= ~OMAP_WAKEUP_EN;
  542. if (prev_idle != pad->idle)
  543. change = true;
  544. }
  545. if (change && oh->_state == _HWMOD_STATE_IDLE)
  546. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  547. }
  548. /**
  549. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  550. * @oh: struct omap_hwmod *
  551. *
  552. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  553. * upon error or 0 upon success.
  554. */
  555. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  556. {
  557. if (!oh->class->sysc ||
  558. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  559. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  560. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  561. return -EINVAL;
  562. if (!oh->class->sysc->sysc_fields) {
  563. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  564. return -EINVAL;
  565. }
  566. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  567. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  568. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  569. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  570. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  571. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  572. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  573. return 0;
  574. }
  575. /**
  576. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  577. * @oh: struct omap_hwmod *
  578. *
  579. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  580. * upon error or 0 upon success.
  581. */
  582. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  583. {
  584. if (!oh->class->sysc ||
  585. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  586. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  587. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  588. return -EINVAL;
  589. if (!oh->class->sysc->sysc_fields) {
  590. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  591. return -EINVAL;
  592. }
  593. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  594. *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  595. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  596. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  597. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  598. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
  599. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  600. return 0;
  601. }
  602. static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
  603. {
  604. struct clk_hw_omap *clk;
  605. if (oh->clkdm) {
  606. return oh->clkdm;
  607. } else if (oh->_clk) {
  608. if (__clk_get_flags(oh->_clk) & CLK_IS_BASIC)
  609. return NULL;
  610. clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
  611. return clk->clkdm;
  612. }
  613. return NULL;
  614. }
  615. /**
  616. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  617. * @oh: struct omap_hwmod *
  618. *
  619. * Prevent the hardware module @oh from entering idle while the
  620. * hardare module initiator @init_oh is active. Useful when a module
  621. * will be accessed by a particular initiator (e.g., if a module will
  622. * be accessed by the IVA, there should be a sleepdep between the IVA
  623. * initiator and the module). Only applies to modules in smart-idle
  624. * mode. If the clockdomain is marked as not needing autodeps, return
  625. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  626. * passes along clkdm_add_sleepdep() value upon success.
  627. */
  628. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  629. {
  630. struct clockdomain *clkdm, *init_clkdm;
  631. clkdm = _get_clkdm(oh);
  632. init_clkdm = _get_clkdm(init_oh);
  633. if (!clkdm || !init_clkdm)
  634. return -EINVAL;
  635. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  636. return 0;
  637. return clkdm_add_sleepdep(clkdm, init_clkdm);
  638. }
  639. /**
  640. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  641. * @oh: struct omap_hwmod *
  642. *
  643. * Allow the hardware module @oh to enter idle while the hardare
  644. * module initiator @init_oh is active. Useful when a module will not
  645. * be accessed by a particular initiator (e.g., if a module will not
  646. * be accessed by the IVA, there should be no sleepdep between the IVA
  647. * initiator and the module). Only applies to modules in smart-idle
  648. * mode. If the clockdomain is marked as not needing autodeps, return
  649. * 0 without doing anything. Returns -EINVAL upon error or passes
  650. * along clkdm_del_sleepdep() value upon success.
  651. */
  652. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  653. {
  654. struct clockdomain *clkdm, *init_clkdm;
  655. clkdm = _get_clkdm(oh);
  656. init_clkdm = _get_clkdm(init_oh);
  657. if (!clkdm || !init_clkdm)
  658. return -EINVAL;
  659. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  660. return 0;
  661. return clkdm_del_sleepdep(clkdm, init_clkdm);
  662. }
  663. /**
  664. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  665. * @oh: struct omap_hwmod *
  666. *
  667. * Called from _init_clocks(). Populates the @oh _clk (main
  668. * functional clock pointer) if a main_clk is present. Returns 0 on
  669. * success or -EINVAL on error.
  670. */
  671. static int _init_main_clk(struct omap_hwmod *oh)
  672. {
  673. int ret = 0;
  674. if (!oh->main_clk)
  675. return 0;
  676. oh->_clk = clk_get(NULL, oh->main_clk);
  677. if (IS_ERR(oh->_clk)) {
  678. pr_warn("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  679. oh->name, oh->main_clk);
  680. return -EINVAL;
  681. }
  682. /*
  683. * HACK: This needs a re-visit once clk_prepare() is implemented
  684. * to do something meaningful. Today its just a no-op.
  685. * If clk_prepare() is used at some point to do things like
  686. * voltage scaling etc, then this would have to be moved to
  687. * some point where subsystems like i2c and pmic become
  688. * available.
  689. */
  690. clk_prepare(oh->_clk);
  691. if (!_get_clkdm(oh))
  692. pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
  693. oh->name, oh->main_clk);
  694. return ret;
  695. }
  696. /**
  697. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  698. * @oh: struct omap_hwmod *
  699. *
  700. * Called from _init_clocks(). Populates the @oh OCP slave interface
  701. * clock pointers. Returns 0 on success or -EINVAL on error.
  702. */
  703. static int _init_interface_clks(struct omap_hwmod *oh)
  704. {
  705. struct omap_hwmod_ocp_if *os;
  706. struct list_head *p;
  707. struct clk *c;
  708. int i = 0;
  709. int ret = 0;
  710. p = oh->slave_ports.next;
  711. while (i < oh->slaves_cnt) {
  712. os = _fetch_next_ocp_if(&p, &i);
  713. if (!os->clk)
  714. continue;
  715. c = clk_get(NULL, os->clk);
  716. if (IS_ERR(c)) {
  717. pr_warn("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  718. oh->name, os->clk);
  719. ret = -EINVAL;
  720. continue;
  721. }
  722. os->_clk = c;
  723. /*
  724. * HACK: This needs a re-visit once clk_prepare() is implemented
  725. * to do something meaningful. Today its just a no-op.
  726. * If clk_prepare() is used at some point to do things like
  727. * voltage scaling etc, then this would have to be moved to
  728. * some point where subsystems like i2c and pmic become
  729. * available.
  730. */
  731. clk_prepare(os->_clk);
  732. }
  733. return ret;
  734. }
  735. /**
  736. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  737. * @oh: struct omap_hwmod *
  738. *
  739. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  740. * clock pointers. Returns 0 on success or -EINVAL on error.
  741. */
  742. static int _init_opt_clks(struct omap_hwmod *oh)
  743. {
  744. struct omap_hwmod_opt_clk *oc;
  745. struct clk *c;
  746. int i;
  747. int ret = 0;
  748. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  749. c = clk_get(NULL, oc->clk);
  750. if (IS_ERR(c)) {
  751. pr_warn("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  752. oh->name, oc->clk);
  753. ret = -EINVAL;
  754. continue;
  755. }
  756. oc->_clk = c;
  757. /*
  758. * HACK: This needs a re-visit once clk_prepare() is implemented
  759. * to do something meaningful. Today its just a no-op.
  760. * If clk_prepare() is used at some point to do things like
  761. * voltage scaling etc, then this would have to be moved to
  762. * some point where subsystems like i2c and pmic become
  763. * available.
  764. */
  765. clk_prepare(oc->_clk);
  766. }
  767. return ret;
  768. }
  769. static void _enable_optional_clocks(struct omap_hwmod *oh)
  770. {
  771. struct omap_hwmod_opt_clk *oc;
  772. int i;
  773. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  774. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  775. if (oc->_clk) {
  776. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  777. __clk_get_name(oc->_clk));
  778. clk_enable(oc->_clk);
  779. }
  780. }
  781. static void _disable_optional_clocks(struct omap_hwmod *oh)
  782. {
  783. struct omap_hwmod_opt_clk *oc;
  784. int i;
  785. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  786. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  787. if (oc->_clk) {
  788. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  789. __clk_get_name(oc->_clk));
  790. clk_disable(oc->_clk);
  791. }
  792. }
  793. /**
  794. * _enable_clocks - enable hwmod main clock and interface clocks
  795. * @oh: struct omap_hwmod *
  796. *
  797. * Enables all clocks necessary for register reads and writes to succeed
  798. * on the hwmod @oh. Returns 0.
  799. */
  800. static int _enable_clocks(struct omap_hwmod *oh)
  801. {
  802. struct omap_hwmod_ocp_if *os;
  803. struct list_head *p;
  804. int i = 0;
  805. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  806. if (oh->_clk)
  807. clk_enable(oh->_clk);
  808. p = oh->slave_ports.next;
  809. while (i < oh->slaves_cnt) {
  810. os = _fetch_next_ocp_if(&p, &i);
  811. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  812. clk_enable(os->_clk);
  813. }
  814. if (oh->flags & HWMOD_OPT_CLKS_NEEDED)
  815. _enable_optional_clocks(oh);
  816. /* The opt clocks are controlled by the device driver. */
  817. return 0;
  818. }
  819. /**
  820. * _disable_clocks - disable hwmod main clock and interface clocks
  821. * @oh: struct omap_hwmod *
  822. *
  823. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  824. */
  825. static int _disable_clocks(struct omap_hwmod *oh)
  826. {
  827. struct omap_hwmod_ocp_if *os;
  828. struct list_head *p;
  829. int i = 0;
  830. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  831. if (oh->_clk)
  832. clk_disable(oh->_clk);
  833. p = oh->slave_ports.next;
  834. while (i < oh->slaves_cnt) {
  835. os = _fetch_next_ocp_if(&p, &i);
  836. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  837. clk_disable(os->_clk);
  838. }
  839. if (oh->flags & HWMOD_OPT_CLKS_NEEDED)
  840. _disable_optional_clocks(oh);
  841. /* The opt clocks are controlled by the device driver. */
  842. return 0;
  843. }
  844. /**
  845. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  846. * @oh: struct omap_hwmod *
  847. *
  848. * Enables the PRCM module mode related to the hwmod @oh.
  849. * No return value.
  850. */
  851. static void _omap4_enable_module(struct omap_hwmod *oh)
  852. {
  853. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  854. return;
  855. pr_debug("omap_hwmod: %s: %s: %d\n",
  856. oh->name, __func__, oh->prcm.omap4.modulemode);
  857. omap_cm_module_enable(oh->prcm.omap4.modulemode,
  858. oh->clkdm->prcm_partition,
  859. oh->clkdm->cm_inst, oh->prcm.omap4.clkctrl_offs);
  860. }
  861. /**
  862. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  863. * @oh: struct omap_hwmod *
  864. *
  865. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  866. * does not have an IDLEST bit or if the module successfully enters
  867. * slave idle; otherwise, pass along the return value of the
  868. * appropriate *_cm*_wait_module_idle() function.
  869. */
  870. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  871. {
  872. if (!oh)
  873. return -EINVAL;
  874. if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
  875. return 0;
  876. if (oh->flags & HWMOD_NO_IDLEST)
  877. return 0;
  878. return omap_cm_wait_module_idle(oh->clkdm->prcm_partition,
  879. oh->clkdm->cm_inst,
  880. oh->prcm.omap4.clkctrl_offs, 0);
  881. }
  882. /**
  883. * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
  884. * @oh: struct omap_hwmod *oh
  885. *
  886. * Count and return the number of MPU IRQs associated with the hwmod
  887. * @oh. Used to allocate struct resource data. Returns 0 if @oh is
  888. * NULL.
  889. */
  890. static int _count_mpu_irqs(struct omap_hwmod *oh)
  891. {
  892. struct omap_hwmod_irq_info *ohii;
  893. int i = 0;
  894. if (!oh || !oh->mpu_irqs)
  895. return 0;
  896. do {
  897. ohii = &oh->mpu_irqs[i++];
  898. } while (ohii->irq != -1);
  899. return i-1;
  900. }
  901. /**
  902. * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
  903. * @oh: struct omap_hwmod *oh
  904. *
  905. * Count and return the number of SDMA request lines associated with
  906. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  907. * if @oh is NULL.
  908. */
  909. static int _count_sdma_reqs(struct omap_hwmod *oh)
  910. {
  911. struct omap_hwmod_dma_info *ohdi;
  912. int i = 0;
  913. if (!oh || !oh->sdma_reqs)
  914. return 0;
  915. do {
  916. ohdi = &oh->sdma_reqs[i++];
  917. } while (ohdi->dma_req != -1);
  918. return i-1;
  919. }
  920. /**
  921. * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
  922. * @oh: struct omap_hwmod *oh
  923. *
  924. * Count and return the number of address space ranges associated with
  925. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  926. * if @oh is NULL.
  927. */
  928. static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
  929. {
  930. struct omap_hwmod_addr_space *mem;
  931. int i = 0;
  932. if (!os || !os->addr)
  933. return 0;
  934. do {
  935. mem = &os->addr[i++];
  936. } while (mem->pa_start != mem->pa_end);
  937. return i-1;
  938. }
  939. /**
  940. * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
  941. * @oh: struct omap_hwmod * to operate on
  942. * @name: pointer to the name of the MPU interrupt number to fetch (optional)
  943. * @irq: pointer to an unsigned int to store the MPU IRQ number to
  944. *
  945. * Retrieve a MPU hardware IRQ line number named by @name associated
  946. * with the IP block pointed to by @oh. The IRQ number will be filled
  947. * into the address pointed to by @dma. When @name is non-null, the
  948. * IRQ line number associated with the named entry will be returned.
  949. * If @name is null, the first matching entry will be returned. Data
  950. * order is not meaningful in hwmod data, so callers are strongly
  951. * encouraged to use a non-null @name whenever possible to avoid
  952. * unpredictable effects if hwmod data is later added that causes data
  953. * ordering to change. Returns 0 upon success or a negative error
  954. * code upon error.
  955. */
  956. static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
  957. unsigned int *irq)
  958. {
  959. int i;
  960. bool found = false;
  961. if (!oh->mpu_irqs)
  962. return -ENOENT;
  963. i = 0;
  964. while (oh->mpu_irqs[i].irq != -1) {
  965. if (name == oh->mpu_irqs[i].name ||
  966. !strcmp(name, oh->mpu_irqs[i].name)) {
  967. found = true;
  968. break;
  969. }
  970. i++;
  971. }
  972. if (!found)
  973. return -ENOENT;
  974. *irq = oh->mpu_irqs[i].irq;
  975. return 0;
  976. }
  977. /**
  978. * _get_sdma_req_by_name - fetch SDMA request line ID by name
  979. * @oh: struct omap_hwmod * to operate on
  980. * @name: pointer to the name of the SDMA request line to fetch (optional)
  981. * @dma: pointer to an unsigned int to store the request line ID to
  982. *
  983. * Retrieve an SDMA request line ID named by @name on the IP block
  984. * pointed to by @oh. The ID will be filled into the address pointed
  985. * to by @dma. When @name is non-null, the request line ID associated
  986. * with the named entry will be returned. If @name is null, the first
  987. * matching entry will be returned. Data order is not meaningful in
  988. * hwmod data, so callers are strongly encouraged to use a non-null
  989. * @name whenever possible to avoid unpredictable effects if hwmod
  990. * data is later added that causes data ordering to change. Returns 0
  991. * upon success or a negative error code upon error.
  992. */
  993. static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
  994. unsigned int *dma)
  995. {
  996. int i;
  997. bool found = false;
  998. if (!oh->sdma_reqs)
  999. return -ENOENT;
  1000. i = 0;
  1001. while (oh->sdma_reqs[i].dma_req != -1) {
  1002. if (name == oh->sdma_reqs[i].name ||
  1003. !strcmp(name, oh->sdma_reqs[i].name)) {
  1004. found = true;
  1005. break;
  1006. }
  1007. i++;
  1008. }
  1009. if (!found)
  1010. return -ENOENT;
  1011. *dma = oh->sdma_reqs[i].dma_req;
  1012. return 0;
  1013. }
  1014. /**
  1015. * _get_addr_space_by_name - fetch address space start & end by name
  1016. * @oh: struct omap_hwmod * to operate on
  1017. * @name: pointer to the name of the address space to fetch (optional)
  1018. * @pa_start: pointer to a u32 to store the starting address to
  1019. * @pa_end: pointer to a u32 to store the ending address to
  1020. *
  1021. * Retrieve address space start and end addresses for the IP block
  1022. * pointed to by @oh. The data will be filled into the addresses
  1023. * pointed to by @pa_start and @pa_end. When @name is non-null, the
  1024. * address space data associated with the named entry will be
  1025. * returned. If @name is null, the first matching entry will be
  1026. * returned. Data order is not meaningful in hwmod data, so callers
  1027. * are strongly encouraged to use a non-null @name whenever possible
  1028. * to avoid unpredictable effects if hwmod data is later added that
  1029. * causes data ordering to change. Returns 0 upon success or a
  1030. * negative error code upon error.
  1031. */
  1032. static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
  1033. u32 *pa_start, u32 *pa_end)
  1034. {
  1035. int i, j;
  1036. struct omap_hwmod_ocp_if *os;
  1037. struct list_head *p = NULL;
  1038. bool found = false;
  1039. p = oh->slave_ports.next;
  1040. i = 0;
  1041. while (i < oh->slaves_cnt) {
  1042. os = _fetch_next_ocp_if(&p, &i);
  1043. if (!os->addr)
  1044. return -ENOENT;
  1045. j = 0;
  1046. while (os->addr[j].pa_start != os->addr[j].pa_end) {
  1047. if (name == os->addr[j].name ||
  1048. !strcmp(name, os->addr[j].name)) {
  1049. found = true;
  1050. break;
  1051. }
  1052. j++;
  1053. }
  1054. if (found)
  1055. break;
  1056. }
  1057. if (!found)
  1058. return -ENOENT;
  1059. *pa_start = os->addr[j].pa_start;
  1060. *pa_end = os->addr[j].pa_end;
  1061. return 0;
  1062. }
  1063. /**
  1064. * _save_mpu_port_index - find and save the index to @oh's MPU port
  1065. * @oh: struct omap_hwmod *
  1066. *
  1067. * Determines the array index of the OCP slave port that the MPU uses
  1068. * to address the device, and saves it into the struct omap_hwmod.
  1069. * Intended to be called during hwmod registration only. No return
  1070. * value.
  1071. */
  1072. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  1073. {
  1074. struct omap_hwmod_ocp_if *os = NULL;
  1075. struct list_head *p;
  1076. int i = 0;
  1077. if (!oh)
  1078. return;
  1079. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  1080. p = oh->slave_ports.next;
  1081. while (i < oh->slaves_cnt) {
  1082. os = _fetch_next_ocp_if(&p, &i);
  1083. if (os->user & OCP_USER_MPU) {
  1084. oh->_mpu_port = os;
  1085. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  1086. break;
  1087. }
  1088. }
  1089. return;
  1090. }
  1091. /**
  1092. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  1093. * @oh: struct omap_hwmod *
  1094. *
  1095. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  1096. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  1097. * communicate with the IP block. This interface need not be directly
  1098. * connected to the MPU (and almost certainly is not), but is directly
  1099. * connected to the IP block represented by @oh. Returns a pointer
  1100. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  1101. * error or if there does not appear to be a path from the MPU to this
  1102. * IP block.
  1103. */
  1104. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  1105. {
  1106. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  1107. return NULL;
  1108. return oh->_mpu_port;
  1109. };
  1110. /**
  1111. * _find_mpu_rt_addr_space - return MPU register target address space for @oh
  1112. * @oh: struct omap_hwmod *
  1113. *
  1114. * Returns a pointer to the struct omap_hwmod_addr_space record representing
  1115. * the register target MPU address space; or returns NULL upon error.
  1116. */
  1117. static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
  1118. {
  1119. struct omap_hwmod_ocp_if *os;
  1120. struct omap_hwmod_addr_space *mem;
  1121. int found = 0, i = 0;
  1122. os = _find_mpu_rt_port(oh);
  1123. if (!os || !os->addr)
  1124. return NULL;
  1125. do {
  1126. mem = &os->addr[i++];
  1127. if (mem->flags & ADDR_TYPE_RT)
  1128. found = 1;
  1129. } while (!found && mem->pa_start != mem->pa_end);
  1130. return (found) ? mem : NULL;
  1131. }
  1132. /**
  1133. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  1134. * @oh: struct omap_hwmod *
  1135. *
  1136. * Ensure that the OCP_SYSCONFIG register for the IP block represented
  1137. * by @oh is set to indicate to the PRCM that the IP block is active.
  1138. * Usually this means placing the module into smart-idle mode and
  1139. * smart-standby, but if there is a bug in the automatic idle handling
  1140. * for the IP block, it may need to be placed into the force-idle or
  1141. * no-idle variants of these modes. No return value.
  1142. */
  1143. static void _enable_sysc(struct omap_hwmod *oh)
  1144. {
  1145. u8 idlemode, sf;
  1146. u32 v;
  1147. bool clkdm_act;
  1148. struct clockdomain *clkdm;
  1149. if (!oh->class->sysc)
  1150. return;
  1151. /*
  1152. * Wait until reset has completed, this is needed as the IP
  1153. * block is reset automatically by hardware in some cases
  1154. * (off-mode for example), and the drivers require the
  1155. * IP to be ready when they access it
  1156. */
  1157. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1158. _enable_optional_clocks(oh);
  1159. _wait_softreset_complete(oh);
  1160. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1161. _disable_optional_clocks(oh);
  1162. v = oh->_sysc_cache;
  1163. sf = oh->class->sysc->sysc_flags;
  1164. clkdm = _get_clkdm(oh);
  1165. if (sf & SYSC_HAS_SIDLEMODE) {
  1166. if (oh->flags & HWMOD_SWSUP_SIDLE ||
  1167. oh->flags & HWMOD_SWSUP_SIDLE_ACT) {
  1168. idlemode = HWMOD_IDLEMODE_NO;
  1169. } else {
  1170. if (sf & SYSC_HAS_ENAWAKEUP)
  1171. _enable_wakeup(oh, &v);
  1172. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1173. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1174. else
  1175. idlemode = HWMOD_IDLEMODE_SMART;
  1176. }
  1177. /*
  1178. * This is special handling for some IPs like
  1179. * 32k sync timer. Force them to idle!
  1180. */
  1181. clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
  1182. if (clkdm_act && !(oh->class->sysc->idlemodes &
  1183. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1184. idlemode = HWMOD_IDLEMODE_FORCE;
  1185. _set_slave_idlemode(oh, idlemode, &v);
  1186. }
  1187. if (sf & SYSC_HAS_MIDLEMODE) {
  1188. if (oh->flags & HWMOD_FORCE_MSTANDBY) {
  1189. idlemode = HWMOD_IDLEMODE_FORCE;
  1190. } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1191. idlemode = HWMOD_IDLEMODE_NO;
  1192. } else {
  1193. if (sf & SYSC_HAS_ENAWAKEUP)
  1194. _enable_wakeup(oh, &v);
  1195. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1196. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1197. else
  1198. idlemode = HWMOD_IDLEMODE_SMART;
  1199. }
  1200. _set_master_standbymode(oh, idlemode, &v);
  1201. }
  1202. /*
  1203. * XXX The clock framework should handle this, by
  1204. * calling into this code. But this must wait until the
  1205. * clock structures are tagged with omap_hwmod entries
  1206. */
  1207. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1208. (sf & SYSC_HAS_CLOCKACTIVITY))
  1209. _set_clockactivity(oh, oh->class->sysc->clockact, &v);
  1210. _write_sysconfig(v, oh);
  1211. /*
  1212. * Set the autoidle bit only after setting the smartidle bit
  1213. * Setting this will not have any impact on the other modules.
  1214. */
  1215. if (sf & SYSC_HAS_AUTOIDLE) {
  1216. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1217. 0 : 1;
  1218. _set_module_autoidle(oh, idlemode, &v);
  1219. _write_sysconfig(v, oh);
  1220. }
  1221. }
  1222. /**
  1223. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1224. * @oh: struct omap_hwmod *
  1225. *
  1226. * If module is marked as SWSUP_SIDLE, force the module into slave
  1227. * idle; otherwise, configure it for smart-idle. If module is marked
  1228. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1229. * configure it for smart-standby. No return value.
  1230. */
  1231. static void _idle_sysc(struct omap_hwmod *oh)
  1232. {
  1233. u8 idlemode, sf;
  1234. u32 v;
  1235. if (!oh->class->sysc)
  1236. return;
  1237. v = oh->_sysc_cache;
  1238. sf = oh->class->sysc->sysc_flags;
  1239. if (sf & SYSC_HAS_SIDLEMODE) {
  1240. if (oh->flags & HWMOD_SWSUP_SIDLE) {
  1241. idlemode = HWMOD_IDLEMODE_FORCE;
  1242. } else {
  1243. if (sf & SYSC_HAS_ENAWAKEUP)
  1244. _enable_wakeup(oh, &v);
  1245. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1246. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1247. else
  1248. idlemode = HWMOD_IDLEMODE_SMART;
  1249. }
  1250. _set_slave_idlemode(oh, idlemode, &v);
  1251. }
  1252. if (sf & SYSC_HAS_MIDLEMODE) {
  1253. if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
  1254. (oh->flags & HWMOD_FORCE_MSTANDBY)) {
  1255. idlemode = HWMOD_IDLEMODE_FORCE;
  1256. } else {
  1257. if (sf & SYSC_HAS_ENAWAKEUP)
  1258. _enable_wakeup(oh, &v);
  1259. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1260. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1261. else
  1262. idlemode = HWMOD_IDLEMODE_SMART;
  1263. }
  1264. _set_master_standbymode(oh, idlemode, &v);
  1265. }
  1266. /* If the cached value is the same as the new value, skip the write */
  1267. if (oh->_sysc_cache != v)
  1268. _write_sysconfig(v, oh);
  1269. }
  1270. /**
  1271. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1272. * @oh: struct omap_hwmod *
  1273. *
  1274. * Force the module into slave idle and master suspend. No return
  1275. * value.
  1276. */
  1277. static void _shutdown_sysc(struct omap_hwmod *oh)
  1278. {
  1279. u32 v;
  1280. u8 sf;
  1281. if (!oh->class->sysc)
  1282. return;
  1283. v = oh->_sysc_cache;
  1284. sf = oh->class->sysc->sysc_flags;
  1285. if (sf & SYSC_HAS_SIDLEMODE)
  1286. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1287. if (sf & SYSC_HAS_MIDLEMODE)
  1288. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1289. if (sf & SYSC_HAS_AUTOIDLE)
  1290. _set_module_autoidle(oh, 1, &v);
  1291. _write_sysconfig(v, oh);
  1292. }
  1293. /**
  1294. * _lookup - find an omap_hwmod by name
  1295. * @name: find an omap_hwmod by name
  1296. *
  1297. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1298. */
  1299. static struct omap_hwmod *_lookup(const char *name)
  1300. {
  1301. struct omap_hwmod *oh, *temp_oh;
  1302. oh = NULL;
  1303. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1304. if (!strcmp(name, temp_oh->name)) {
  1305. oh = temp_oh;
  1306. break;
  1307. }
  1308. }
  1309. return oh;
  1310. }
  1311. /**
  1312. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1313. * @oh: struct omap_hwmod *
  1314. *
  1315. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1316. * clockdomain pointer, and save it into the struct omap_hwmod.
  1317. * Return -EINVAL if the clkdm_name lookup failed.
  1318. */
  1319. static int _init_clkdm(struct omap_hwmod *oh)
  1320. {
  1321. if (!oh->clkdm_name) {
  1322. pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
  1323. return 0;
  1324. }
  1325. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1326. if (!oh->clkdm) {
  1327. pr_warn("omap_hwmod: %s: could not associate to clkdm %s\n",
  1328. oh->name, oh->clkdm_name);
  1329. return 0;
  1330. }
  1331. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1332. oh->name, oh->clkdm_name);
  1333. return 0;
  1334. }
  1335. /**
  1336. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1337. * well the clockdomain.
  1338. * @oh: struct omap_hwmod *
  1339. * @data: not used; pass NULL
  1340. *
  1341. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1342. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1343. * success, or a negative error code on failure.
  1344. */
  1345. static int _init_clocks(struct omap_hwmod *oh, void *data)
  1346. {
  1347. int ret = 0;
  1348. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1349. return 0;
  1350. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1351. if (soc_ops.init_clkdm)
  1352. ret |= soc_ops.init_clkdm(oh);
  1353. ret |= _init_main_clk(oh);
  1354. ret |= _init_interface_clks(oh);
  1355. ret |= _init_opt_clks(oh);
  1356. if (!ret)
  1357. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1358. else
  1359. pr_warn("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1360. return ret;
  1361. }
  1362. /**
  1363. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1364. * @oh: struct omap_hwmod *
  1365. * @name: name of the reset line in the context of this hwmod
  1366. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1367. *
  1368. * Return the bit position of the reset line that match the
  1369. * input name. Return -ENOENT if not found.
  1370. */
  1371. static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1372. struct omap_hwmod_rst_info *ohri)
  1373. {
  1374. int i;
  1375. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1376. const char *rst_line = oh->rst_lines[i].name;
  1377. if (!strcmp(rst_line, name)) {
  1378. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1379. ohri->st_shift = oh->rst_lines[i].st_shift;
  1380. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1381. oh->name, __func__, rst_line, ohri->rst_shift,
  1382. ohri->st_shift);
  1383. return 0;
  1384. }
  1385. }
  1386. return -ENOENT;
  1387. }
  1388. /**
  1389. * _assert_hardreset - assert the HW reset line of submodules
  1390. * contained in the hwmod module.
  1391. * @oh: struct omap_hwmod *
  1392. * @name: name of the reset line to lookup and assert
  1393. *
  1394. * Some IP like dsp, ipu or iva contain processor that require an HW
  1395. * reset line to be assert / deassert in order to enable fully the IP.
  1396. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1397. * asserting the hardreset line on the currently-booted SoC, or passes
  1398. * along the return value from _lookup_hardreset() or the SoC's
  1399. * assert_hardreset code.
  1400. */
  1401. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1402. {
  1403. struct omap_hwmod_rst_info ohri;
  1404. int ret = -EINVAL;
  1405. if (!oh)
  1406. return -EINVAL;
  1407. if (!soc_ops.assert_hardreset)
  1408. return -ENOSYS;
  1409. ret = _lookup_hardreset(oh, name, &ohri);
  1410. if (ret < 0)
  1411. return ret;
  1412. ret = soc_ops.assert_hardreset(oh, &ohri);
  1413. return ret;
  1414. }
  1415. /**
  1416. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1417. * in the hwmod module.
  1418. * @oh: struct omap_hwmod *
  1419. * @name: name of the reset line to look up and deassert
  1420. *
  1421. * Some IP like dsp, ipu or iva contain processor that require an HW
  1422. * reset line to be assert / deassert in order to enable fully the IP.
  1423. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1424. * deasserting the hardreset line on the currently-booted SoC, or passes
  1425. * along the return value from _lookup_hardreset() or the SoC's
  1426. * deassert_hardreset code.
  1427. */
  1428. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1429. {
  1430. struct omap_hwmod_rst_info ohri;
  1431. int ret = -EINVAL;
  1432. int hwsup = 0;
  1433. if (!oh)
  1434. return -EINVAL;
  1435. if (!soc_ops.deassert_hardreset)
  1436. return -ENOSYS;
  1437. ret = _lookup_hardreset(oh, name, &ohri);
  1438. if (ret < 0)
  1439. return ret;
  1440. if (oh->clkdm) {
  1441. /*
  1442. * A clockdomain must be in SW_SUP otherwise reset
  1443. * might not be completed. The clockdomain can be set
  1444. * in HW_AUTO only when the module become ready.
  1445. */
  1446. hwsup = clkdm_in_hwsup(oh->clkdm);
  1447. ret = clkdm_hwmod_enable(oh->clkdm, oh);
  1448. if (ret) {
  1449. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1450. oh->name, oh->clkdm->name, ret);
  1451. return ret;
  1452. }
  1453. }
  1454. _enable_clocks(oh);
  1455. if (soc_ops.enable_module)
  1456. soc_ops.enable_module(oh);
  1457. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1458. if (soc_ops.disable_module)
  1459. soc_ops.disable_module(oh);
  1460. _disable_clocks(oh);
  1461. if (ret == -EBUSY)
  1462. pr_warn("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1463. if (oh->clkdm) {
  1464. /*
  1465. * Set the clockdomain to HW_AUTO, assuming that the
  1466. * previous state was HW_AUTO.
  1467. */
  1468. if (hwsup)
  1469. clkdm_allow_idle(oh->clkdm);
  1470. clkdm_hwmod_disable(oh->clkdm, oh);
  1471. }
  1472. return ret;
  1473. }
  1474. /**
  1475. * _read_hardreset - read the HW reset line state of submodules
  1476. * contained in the hwmod module
  1477. * @oh: struct omap_hwmod *
  1478. * @name: name of the reset line to look up and read
  1479. *
  1480. * Return the state of the reset line. Returns -EINVAL if @oh is
  1481. * null, -ENOSYS if we have no way of reading the hardreset line
  1482. * status on the currently-booted SoC, or passes along the return
  1483. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1484. * code.
  1485. */
  1486. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1487. {
  1488. struct omap_hwmod_rst_info ohri;
  1489. int ret = -EINVAL;
  1490. if (!oh)
  1491. return -EINVAL;
  1492. if (!soc_ops.is_hardreset_asserted)
  1493. return -ENOSYS;
  1494. ret = _lookup_hardreset(oh, name, &ohri);
  1495. if (ret < 0)
  1496. return ret;
  1497. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1498. }
  1499. /**
  1500. * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
  1501. * @oh: struct omap_hwmod *
  1502. *
  1503. * If all hardreset lines associated with @oh are asserted, then return true.
  1504. * Otherwise, if part of @oh is out hardreset or if no hardreset lines
  1505. * associated with @oh are asserted, then return false.
  1506. * This function is used to avoid executing some parts of the IP block
  1507. * enable/disable sequence if its hardreset line is set.
  1508. */
  1509. static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
  1510. {
  1511. int i, rst_cnt = 0;
  1512. if (oh->rst_lines_cnt == 0)
  1513. return false;
  1514. for (i = 0; i < oh->rst_lines_cnt; i++)
  1515. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1516. rst_cnt++;
  1517. if (oh->rst_lines_cnt == rst_cnt)
  1518. return true;
  1519. return false;
  1520. }
  1521. /**
  1522. * _are_any_hardreset_lines_asserted - return true if any part of @oh is
  1523. * hard-reset
  1524. * @oh: struct omap_hwmod *
  1525. *
  1526. * If any hardreset lines associated with @oh are asserted, then
  1527. * return true. Otherwise, if no hardreset lines associated with @oh
  1528. * are asserted, or if @oh has no hardreset lines, then return false.
  1529. * This function is used to avoid executing some parts of the IP block
  1530. * enable/disable sequence if any hardreset line is set.
  1531. */
  1532. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1533. {
  1534. int rst_cnt = 0;
  1535. int i;
  1536. for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
  1537. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1538. rst_cnt++;
  1539. return (rst_cnt) ? true : false;
  1540. }
  1541. /**
  1542. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1543. * @oh: struct omap_hwmod *
  1544. *
  1545. * Disable the PRCM module mode related to the hwmod @oh.
  1546. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1547. */
  1548. static int _omap4_disable_module(struct omap_hwmod *oh)
  1549. {
  1550. int v;
  1551. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1552. return -EINVAL;
  1553. /*
  1554. * Since integration code might still be doing something, only
  1555. * disable if all lines are under hardreset.
  1556. */
  1557. if (_are_any_hardreset_lines_asserted(oh))
  1558. return 0;
  1559. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1560. omap_cm_module_disable(oh->clkdm->prcm_partition, oh->clkdm->cm_inst,
  1561. oh->prcm.omap4.clkctrl_offs);
  1562. v = _omap4_wait_target_disable(oh);
  1563. if (v)
  1564. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1565. oh->name);
  1566. return 0;
  1567. }
  1568. /**
  1569. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1570. * @oh: struct omap_hwmod *
  1571. *
  1572. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1573. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1574. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1575. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1576. *
  1577. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1578. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1579. * use the SYSCONFIG softreset bit to provide the status.
  1580. *
  1581. * Note that some IP like McBSP do have reset control but don't have
  1582. * reset status.
  1583. */
  1584. static int _ocp_softreset(struct omap_hwmod *oh)
  1585. {
  1586. u32 v;
  1587. int c = 0;
  1588. int ret = 0;
  1589. if (!oh->class->sysc ||
  1590. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1591. return -ENOENT;
  1592. /* clocks must be on for this operation */
  1593. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1594. pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
  1595. oh->name);
  1596. return -EINVAL;
  1597. }
  1598. /* For some modules, all optionnal clocks need to be enabled as well */
  1599. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1600. _enable_optional_clocks(oh);
  1601. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1602. v = oh->_sysc_cache;
  1603. ret = _set_softreset(oh, &v);
  1604. if (ret)
  1605. goto dis_opt_clks;
  1606. _write_sysconfig(v, oh);
  1607. if (oh->class->sysc->srst_udelay)
  1608. udelay(oh->class->sysc->srst_udelay);
  1609. c = _wait_softreset_complete(oh);
  1610. if (c == MAX_MODULE_SOFTRESET_WAIT) {
  1611. pr_warn("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1612. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1613. ret = -ETIMEDOUT;
  1614. goto dis_opt_clks;
  1615. } else {
  1616. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1617. }
  1618. ret = _clear_softreset(oh, &v);
  1619. if (ret)
  1620. goto dis_opt_clks;
  1621. _write_sysconfig(v, oh);
  1622. /*
  1623. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1624. * _wait_target_ready() or _reset()
  1625. */
  1626. dis_opt_clks:
  1627. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1628. _disable_optional_clocks(oh);
  1629. return ret;
  1630. }
  1631. /**
  1632. * _reset - reset an omap_hwmod
  1633. * @oh: struct omap_hwmod *
  1634. *
  1635. * Resets an omap_hwmod @oh. If the module has a custom reset
  1636. * function pointer defined, then call it to reset the IP block, and
  1637. * pass along its return value to the caller. Otherwise, if the IP
  1638. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1639. * associated with it, call a function to reset the IP block via that
  1640. * method, and pass along the return value to the caller. Finally, if
  1641. * the IP block has some hardreset lines associated with it, assert
  1642. * all of those, but do _not_ deassert them. (This is because driver
  1643. * authors have expressed an apparent requirement to control the
  1644. * deassertion of the hardreset lines themselves.)
  1645. *
  1646. * The default software reset mechanism for most OMAP IP blocks is
  1647. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1648. * hwmods cannot be reset via this method. Some are not targets and
  1649. * therefore have no OCP header registers to access. Others (like the
  1650. * IVA) have idiosyncratic reset sequences. So for these relatively
  1651. * rare cases, custom reset code can be supplied in the struct
  1652. * omap_hwmod_class .reset function pointer.
  1653. *
  1654. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1655. * does not prevent idling of the system. This is necessary for cases
  1656. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1657. * kernel without disabling dma.
  1658. *
  1659. * Passes along the return value from either _ocp_softreset() or the
  1660. * custom reset function - these must return -EINVAL if the hwmod
  1661. * cannot be reset this way or if the hwmod is in the wrong state,
  1662. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1663. */
  1664. static int _reset(struct omap_hwmod *oh)
  1665. {
  1666. int i, r;
  1667. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1668. if (oh->class->reset) {
  1669. r = oh->class->reset(oh);
  1670. } else {
  1671. if (oh->rst_lines_cnt > 0) {
  1672. for (i = 0; i < oh->rst_lines_cnt; i++)
  1673. _assert_hardreset(oh, oh->rst_lines[i].name);
  1674. return 0;
  1675. } else {
  1676. r = _ocp_softreset(oh);
  1677. if (r == -ENOENT)
  1678. r = 0;
  1679. }
  1680. }
  1681. _set_dmadisable(oh);
  1682. /*
  1683. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1684. * softreset. The _enable() function should be split to avoid
  1685. * the rewrite of the OCP_SYSCONFIG register.
  1686. */
  1687. if (oh->class->sysc) {
  1688. _update_sysc_cache(oh);
  1689. _enable_sysc(oh);
  1690. }
  1691. return r;
  1692. }
  1693. /**
  1694. * _reconfigure_io_chain - clear any I/O chain wakeups and reconfigure chain
  1695. *
  1696. * Call the appropriate PRM function to clear any logged I/O chain
  1697. * wakeups and to reconfigure the chain. This apparently needs to be
  1698. * done upon every mux change. Since hwmods can be concurrently
  1699. * enabled and idled, hold a spinlock around the I/O chain
  1700. * reconfiguration sequence. No return value.
  1701. *
  1702. * XXX When the PRM code is moved to drivers, this function can be removed,
  1703. * as the PRM infrastructure should abstract this.
  1704. */
  1705. static void _reconfigure_io_chain(void)
  1706. {
  1707. unsigned long flags;
  1708. spin_lock_irqsave(&io_chain_lock, flags);
  1709. omap_prm_reconfigure_io_chain();
  1710. spin_unlock_irqrestore(&io_chain_lock, flags);
  1711. }
  1712. /**
  1713. * _omap4_update_context_lost - increment hwmod context loss counter if
  1714. * hwmod context was lost, and clear hardware context loss reg
  1715. * @oh: hwmod to check for context loss
  1716. *
  1717. * If the PRCM indicates that the hwmod @oh lost context, increment
  1718. * our in-memory context loss counter, and clear the RM_*_CONTEXT
  1719. * bits. No return value.
  1720. */
  1721. static void _omap4_update_context_lost(struct omap_hwmod *oh)
  1722. {
  1723. if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
  1724. return;
  1725. if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1726. oh->clkdm->pwrdm.ptr->prcm_offs,
  1727. oh->prcm.omap4.context_offs))
  1728. return;
  1729. oh->prcm.omap4.context_lost_counter++;
  1730. prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1731. oh->clkdm->pwrdm.ptr->prcm_offs,
  1732. oh->prcm.omap4.context_offs);
  1733. }
  1734. /**
  1735. * _omap4_get_context_lost - get context loss counter for a hwmod
  1736. * @oh: hwmod to get context loss counter for
  1737. *
  1738. * Returns the in-memory context loss counter for a hwmod.
  1739. */
  1740. static int _omap4_get_context_lost(struct omap_hwmod *oh)
  1741. {
  1742. return oh->prcm.omap4.context_lost_counter;
  1743. }
  1744. /**
  1745. * _enable_preprogram - Pre-program an IP block during the _enable() process
  1746. * @oh: struct omap_hwmod *
  1747. *
  1748. * Some IP blocks (such as AESS) require some additional programming
  1749. * after enable before they can enter idle. If a function pointer to
  1750. * do so is present in the hwmod data, then call it and pass along the
  1751. * return value; otherwise, return 0.
  1752. */
  1753. static int _enable_preprogram(struct omap_hwmod *oh)
  1754. {
  1755. if (!oh->class->enable_preprogram)
  1756. return 0;
  1757. return oh->class->enable_preprogram(oh);
  1758. }
  1759. /**
  1760. * _enable - enable an omap_hwmod
  1761. * @oh: struct omap_hwmod *
  1762. *
  1763. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1764. * register target. Returns -EINVAL if the hwmod is in the wrong
  1765. * state or passes along the return value of _wait_target_ready().
  1766. */
  1767. static int _enable(struct omap_hwmod *oh)
  1768. {
  1769. int r;
  1770. int hwsup = 0;
  1771. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1772. /*
  1773. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1774. * state at init. Now that someone is really trying to enable
  1775. * them, just ensure that the hwmod mux is set.
  1776. */
  1777. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1778. /*
  1779. * If the caller has mux data populated, do the mux'ing
  1780. * which wouldn't have been done as part of the _enable()
  1781. * done during setup.
  1782. */
  1783. if (oh->mux)
  1784. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1785. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1786. return 0;
  1787. }
  1788. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1789. oh->_state != _HWMOD_STATE_IDLE &&
  1790. oh->_state != _HWMOD_STATE_DISABLED) {
  1791. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1792. oh->name);
  1793. return -EINVAL;
  1794. }
  1795. /*
  1796. * If an IP block contains HW reset lines and all of them are
  1797. * asserted, we let integration code associated with that
  1798. * block handle the enable. We've received very little
  1799. * information on what those driver authors need, and until
  1800. * detailed information is provided and the driver code is
  1801. * posted to the public lists, this is probably the best we
  1802. * can do.
  1803. */
  1804. if (_are_all_hardreset_lines_asserted(oh))
  1805. return 0;
  1806. /* Mux pins for device runtime if populated */
  1807. if (oh->mux && (!oh->mux->enabled ||
  1808. ((oh->_state == _HWMOD_STATE_IDLE) &&
  1809. oh->mux->pads_dynamic))) {
  1810. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1811. _reconfigure_io_chain();
  1812. } else if (oh->flags & HWMOD_RECONFIG_IO_CHAIN) {
  1813. _reconfigure_io_chain();
  1814. }
  1815. _add_initiator_dep(oh, mpu_oh);
  1816. if (oh->clkdm) {
  1817. /*
  1818. * A clockdomain must be in SW_SUP before enabling
  1819. * completely the module. The clockdomain can be set
  1820. * in HW_AUTO only when the module become ready.
  1821. */
  1822. hwsup = clkdm_in_hwsup(oh->clkdm) &&
  1823. !clkdm_missing_idle_reporting(oh->clkdm);
  1824. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1825. if (r) {
  1826. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1827. oh->name, oh->clkdm->name, r);
  1828. return r;
  1829. }
  1830. }
  1831. _enable_clocks(oh);
  1832. if (soc_ops.enable_module)
  1833. soc_ops.enable_module(oh);
  1834. if (oh->flags & HWMOD_BLOCK_WFI)
  1835. cpu_idle_poll_ctrl(true);
  1836. if (soc_ops.update_context_lost)
  1837. soc_ops.update_context_lost(oh);
  1838. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1839. -EINVAL;
  1840. if (!r) {
  1841. /*
  1842. * Set the clockdomain to HW_AUTO only if the target is ready,
  1843. * assuming that the previous state was HW_AUTO
  1844. */
  1845. if (oh->clkdm && hwsup)
  1846. clkdm_allow_idle(oh->clkdm);
  1847. oh->_state = _HWMOD_STATE_ENABLED;
  1848. /* Access the sysconfig only if the target is ready */
  1849. if (oh->class->sysc) {
  1850. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1851. _update_sysc_cache(oh);
  1852. _enable_sysc(oh);
  1853. }
  1854. r = _enable_preprogram(oh);
  1855. } else {
  1856. if (soc_ops.disable_module)
  1857. soc_ops.disable_module(oh);
  1858. _disable_clocks(oh);
  1859. pr_err("omap_hwmod: %s: _wait_target_ready failed: %d\n",
  1860. oh->name, r);
  1861. if (oh->clkdm)
  1862. clkdm_hwmod_disable(oh->clkdm, oh);
  1863. }
  1864. return r;
  1865. }
  1866. /**
  1867. * _idle - idle an omap_hwmod
  1868. * @oh: struct omap_hwmod *
  1869. *
  1870. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1871. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1872. * state or returns 0.
  1873. */
  1874. static int _idle(struct omap_hwmod *oh)
  1875. {
  1876. if (oh->flags & HWMOD_NO_IDLE) {
  1877. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  1878. return 0;
  1879. }
  1880. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1881. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1882. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1883. oh->name);
  1884. return -EINVAL;
  1885. }
  1886. if (_are_all_hardreset_lines_asserted(oh))
  1887. return 0;
  1888. if (oh->class->sysc)
  1889. _idle_sysc(oh);
  1890. _del_initiator_dep(oh, mpu_oh);
  1891. if (oh->flags & HWMOD_BLOCK_WFI)
  1892. cpu_idle_poll_ctrl(false);
  1893. if (soc_ops.disable_module)
  1894. soc_ops.disable_module(oh);
  1895. /*
  1896. * The module must be in idle mode before disabling any parents
  1897. * clocks. Otherwise, the parent clock might be disabled before
  1898. * the module transition is done, and thus will prevent the
  1899. * transition to complete properly.
  1900. */
  1901. _disable_clocks(oh);
  1902. if (oh->clkdm)
  1903. clkdm_hwmod_disable(oh->clkdm, oh);
  1904. /* Mux pins for device idle if populated */
  1905. if (oh->mux && oh->mux->pads_dynamic) {
  1906. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  1907. _reconfigure_io_chain();
  1908. } else if (oh->flags & HWMOD_RECONFIG_IO_CHAIN) {
  1909. _reconfigure_io_chain();
  1910. }
  1911. oh->_state = _HWMOD_STATE_IDLE;
  1912. return 0;
  1913. }
  1914. /**
  1915. * _shutdown - shutdown an omap_hwmod
  1916. * @oh: struct omap_hwmod *
  1917. *
  1918. * Shut down an omap_hwmod @oh. This should be called when the driver
  1919. * used for the hwmod is removed or unloaded or if the driver is not
  1920. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1921. * state or returns 0.
  1922. */
  1923. static int _shutdown(struct omap_hwmod *oh)
  1924. {
  1925. int ret, i;
  1926. u8 prev_state;
  1927. if (oh->_state != _HWMOD_STATE_IDLE &&
  1928. oh->_state != _HWMOD_STATE_ENABLED) {
  1929. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1930. oh->name);
  1931. return -EINVAL;
  1932. }
  1933. if (_are_all_hardreset_lines_asserted(oh))
  1934. return 0;
  1935. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1936. if (oh->class->pre_shutdown) {
  1937. prev_state = oh->_state;
  1938. if (oh->_state == _HWMOD_STATE_IDLE)
  1939. _enable(oh);
  1940. ret = oh->class->pre_shutdown(oh);
  1941. if (ret) {
  1942. if (prev_state == _HWMOD_STATE_IDLE)
  1943. _idle(oh);
  1944. return ret;
  1945. }
  1946. }
  1947. if (oh->class->sysc) {
  1948. if (oh->_state == _HWMOD_STATE_IDLE)
  1949. _enable(oh);
  1950. _shutdown_sysc(oh);
  1951. }
  1952. /* clocks and deps are already disabled in idle */
  1953. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1954. _del_initiator_dep(oh, mpu_oh);
  1955. /* XXX what about the other system initiators here? dma, dsp */
  1956. if (oh->flags & HWMOD_BLOCK_WFI)
  1957. cpu_idle_poll_ctrl(false);
  1958. if (soc_ops.disable_module)
  1959. soc_ops.disable_module(oh);
  1960. _disable_clocks(oh);
  1961. if (oh->clkdm)
  1962. clkdm_hwmod_disable(oh->clkdm, oh);
  1963. }
  1964. /* XXX Should this code also force-disable the optional clocks? */
  1965. for (i = 0; i < oh->rst_lines_cnt; i++)
  1966. _assert_hardreset(oh, oh->rst_lines[i].name);
  1967. /* Mux pins to safe mode or use populated off mode values */
  1968. if (oh->mux)
  1969. omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
  1970. oh->_state = _HWMOD_STATE_DISABLED;
  1971. return 0;
  1972. }
  1973. static int of_dev_find_hwmod(struct device_node *np,
  1974. struct omap_hwmod *oh)
  1975. {
  1976. int count, i, res;
  1977. const char *p;
  1978. count = of_property_count_strings(np, "ti,hwmods");
  1979. if (count < 1)
  1980. return -ENODEV;
  1981. for (i = 0; i < count; i++) {
  1982. res = of_property_read_string_index(np, "ti,hwmods",
  1983. i, &p);
  1984. if (res)
  1985. continue;
  1986. if (!strcmp(p, oh->name)) {
  1987. pr_debug("omap_hwmod: dt %s[%i] uses hwmod %s\n",
  1988. np->name, i, oh->name);
  1989. return i;
  1990. }
  1991. }
  1992. return -ENODEV;
  1993. }
  1994. /**
  1995. * of_dev_hwmod_lookup - look up needed hwmod from dt blob
  1996. * @np: struct device_node *
  1997. * @oh: struct omap_hwmod *
  1998. * @index: index of the entry found
  1999. * @found: struct device_node * found or NULL
  2000. *
  2001. * Parse the dt blob and find out needed hwmod. Recursive function is
  2002. * implemented to take care hierarchical dt blob parsing.
  2003. * Return: Returns 0 on success, -ENODEV when not found.
  2004. */
  2005. static int of_dev_hwmod_lookup(struct device_node *np,
  2006. struct omap_hwmod *oh,
  2007. int *index,
  2008. struct device_node **found)
  2009. {
  2010. struct device_node *np0 = NULL;
  2011. int res;
  2012. res = of_dev_find_hwmod(np, oh);
  2013. if (res >= 0) {
  2014. *found = np;
  2015. *index = res;
  2016. return 0;
  2017. }
  2018. for_each_child_of_node(np, np0) {
  2019. struct device_node *fc;
  2020. int i;
  2021. res = of_dev_hwmod_lookup(np0, oh, &i, &fc);
  2022. if (res == 0) {
  2023. *found = fc;
  2024. *index = i;
  2025. return 0;
  2026. }
  2027. }
  2028. *found = NULL;
  2029. *index = 0;
  2030. return -ENODEV;
  2031. }
  2032. /**
  2033. * _init_mpu_rt_base - populate the virtual address for a hwmod
  2034. * @oh: struct omap_hwmod * to locate the virtual address
  2035. * @data: (unused, caller should pass NULL)
  2036. * @index: index of the reg entry iospace in device tree
  2037. * @np: struct device_node * of the IP block's device node in the DT data
  2038. *
  2039. * Cache the virtual address used by the MPU to access this IP block's
  2040. * registers. This address is needed early so the OCP registers that
  2041. * are part of the device's address space can be ioremapped properly.
  2042. *
  2043. * If SYSC access is not needed, the registers will not be remapped
  2044. * and non-availability of MPU access is not treated as an error.
  2045. *
  2046. * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and
  2047. * -ENXIO on absent or invalid register target address space.
  2048. */
  2049. static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data,
  2050. int index, struct device_node *np)
  2051. {
  2052. struct omap_hwmod_addr_space *mem;
  2053. void __iomem *va_start = NULL;
  2054. if (!oh)
  2055. return -EINVAL;
  2056. _save_mpu_port_index(oh);
  2057. /* if we don't need sysc access we don't need to ioremap */
  2058. if (!oh->class->sysc)
  2059. return 0;
  2060. /* we can't continue without MPU PORT if we need sysc access */
  2061. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  2062. return -ENXIO;
  2063. mem = _find_mpu_rt_addr_space(oh);
  2064. if (!mem) {
  2065. pr_debug("omap_hwmod: %s: no MPU register target found\n",
  2066. oh->name);
  2067. /* Extract the IO space from device tree blob */
  2068. if (!np) {
  2069. pr_err("omap_hwmod: %s: no dt node\n", oh->name);
  2070. return -ENXIO;
  2071. }
  2072. va_start = of_iomap(np, index + oh->mpu_rt_idx);
  2073. } else {
  2074. va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
  2075. }
  2076. if (!va_start) {
  2077. if (mem)
  2078. pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
  2079. else
  2080. pr_err("omap_hwmod: %s: Missing dt reg%i for %s\n",
  2081. oh->name, index, np->full_name);
  2082. return -ENXIO;
  2083. }
  2084. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  2085. oh->name, va_start);
  2086. oh->_mpu_rt_va = va_start;
  2087. return 0;
  2088. }
  2089. /**
  2090. * _init - initialize internal data for the hwmod @oh
  2091. * @oh: struct omap_hwmod *
  2092. * @n: (unused)
  2093. *
  2094. * Look up the clocks and the address space used by the MPU to access
  2095. * registers belonging to the hwmod @oh. @oh must already be
  2096. * registered at this point. This is the first of two phases for
  2097. * hwmod initialization. Code called here does not touch any hardware
  2098. * registers, it simply prepares internal data structures. Returns 0
  2099. * upon success or if the hwmod isn't registered or if the hwmod's
  2100. * address space is not defined, or -EINVAL upon failure.
  2101. */
  2102. static int __init _init(struct omap_hwmod *oh, void *data)
  2103. {
  2104. int r, index;
  2105. struct device_node *np = NULL;
  2106. if (oh->_state != _HWMOD_STATE_REGISTERED)
  2107. return 0;
  2108. if (of_have_populated_dt()) {
  2109. struct device_node *bus;
  2110. bus = of_find_node_by_name(NULL, "ocp");
  2111. if (!bus)
  2112. return -ENODEV;
  2113. r = of_dev_hwmod_lookup(bus, oh, &index, &np);
  2114. if (r)
  2115. pr_debug("omap_hwmod: %s missing dt data\n", oh->name);
  2116. else if (np && index)
  2117. pr_warn("omap_hwmod: %s using broken dt data from %s\n",
  2118. oh->name, np->name);
  2119. }
  2120. r = _init_mpu_rt_base(oh, NULL, index, np);
  2121. if (r < 0) {
  2122. WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n",
  2123. oh->name);
  2124. return 0;
  2125. }
  2126. r = _init_clocks(oh, NULL);
  2127. if (r < 0) {
  2128. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  2129. return -EINVAL;
  2130. }
  2131. if (np) {
  2132. if (of_find_property(np, "ti,no-reset-on-init", NULL))
  2133. oh->flags |= HWMOD_INIT_NO_RESET;
  2134. if (of_find_property(np, "ti,no-idle-on-init", NULL))
  2135. oh->flags |= HWMOD_INIT_NO_IDLE;
  2136. if (of_find_property(np, "ti,no-idle", NULL))
  2137. oh->flags |= HWMOD_NO_IDLE;
  2138. }
  2139. oh->_state = _HWMOD_STATE_INITIALIZED;
  2140. return 0;
  2141. }
  2142. /**
  2143. * _setup_iclk_autoidle - configure an IP block's interface clocks
  2144. * @oh: struct omap_hwmod *
  2145. *
  2146. * Set up the module's interface clocks. XXX This function is still mostly
  2147. * a stub; implementing this properly requires iclk autoidle usecounting in
  2148. * the clock code. No return value.
  2149. */
  2150. static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
  2151. {
  2152. struct omap_hwmod_ocp_if *os;
  2153. struct list_head *p;
  2154. int i = 0;
  2155. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2156. return;
  2157. p = oh->slave_ports.next;
  2158. while (i < oh->slaves_cnt) {
  2159. os = _fetch_next_ocp_if(&p, &i);
  2160. if (!os->_clk)
  2161. continue;
  2162. if (os->flags & OCPIF_SWSUP_IDLE) {
  2163. /* XXX omap_iclk_deny_idle(c); */
  2164. } else {
  2165. /* XXX omap_iclk_allow_idle(c); */
  2166. clk_enable(os->_clk);
  2167. }
  2168. }
  2169. return;
  2170. }
  2171. /**
  2172. * _setup_reset - reset an IP block during the setup process
  2173. * @oh: struct omap_hwmod *
  2174. *
  2175. * Reset the IP block corresponding to the hwmod @oh during the setup
  2176. * process. The IP block is first enabled so it can be successfully
  2177. * reset. Returns 0 upon success or a negative error code upon
  2178. * failure.
  2179. */
  2180. static int __init _setup_reset(struct omap_hwmod *oh)
  2181. {
  2182. int r;
  2183. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2184. return -EINVAL;
  2185. if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
  2186. return -EPERM;
  2187. if (oh->rst_lines_cnt == 0) {
  2188. r = _enable(oh);
  2189. if (r) {
  2190. pr_warn("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  2191. oh->name, oh->_state);
  2192. return -EINVAL;
  2193. }
  2194. }
  2195. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  2196. r = _reset(oh);
  2197. return r;
  2198. }
  2199. /**
  2200. * _setup_postsetup - transition to the appropriate state after _setup
  2201. * @oh: struct omap_hwmod *
  2202. *
  2203. * Place an IP block represented by @oh into a "post-setup" state --
  2204. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  2205. * this function is called at the end of _setup().) The postsetup
  2206. * state for an IP block can be changed by calling
  2207. * omap_hwmod_enter_postsetup_state() early in the boot process,
  2208. * before one of the omap_hwmod_setup*() functions are called for the
  2209. * IP block.
  2210. *
  2211. * The IP block stays in this state until a PM runtime-based driver is
  2212. * loaded for that IP block. A post-setup state of IDLE is
  2213. * appropriate for almost all IP blocks with runtime PM-enabled
  2214. * drivers, since those drivers are able to enable the IP block. A
  2215. * post-setup state of ENABLED is appropriate for kernels with PM
  2216. * runtime disabled. The DISABLED state is appropriate for unusual IP
  2217. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  2218. * included, since the WDTIMER starts running on reset and will reset
  2219. * the MPU if left active.
  2220. *
  2221. * This post-setup mechanism is deprecated. Once all of the OMAP
  2222. * drivers have been converted to use PM runtime, and all of the IP
  2223. * block data and interconnect data is available to the hwmod code, it
  2224. * should be possible to replace this mechanism with a "lazy reset"
  2225. * arrangement. In a "lazy reset" setup, each IP block is enabled
  2226. * when the driver first probes, then all remaining IP blocks without
  2227. * drivers are either shut down or enabled after the drivers have
  2228. * loaded. However, this cannot take place until the above
  2229. * preconditions have been met, since otherwise the late reset code
  2230. * has no way of knowing which IP blocks are in use by drivers, and
  2231. * which ones are unused.
  2232. *
  2233. * No return value.
  2234. */
  2235. static void __init _setup_postsetup(struct omap_hwmod *oh)
  2236. {
  2237. u8 postsetup_state;
  2238. if (oh->rst_lines_cnt > 0)
  2239. return;
  2240. postsetup_state = oh->_postsetup_state;
  2241. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  2242. postsetup_state = _HWMOD_STATE_ENABLED;
  2243. /*
  2244. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  2245. * it should be set by the core code as a runtime flag during startup
  2246. */
  2247. if ((oh->flags & (HWMOD_INIT_NO_IDLE | HWMOD_NO_IDLE)) &&
  2248. (postsetup_state == _HWMOD_STATE_IDLE)) {
  2249. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  2250. postsetup_state = _HWMOD_STATE_ENABLED;
  2251. }
  2252. if (postsetup_state == _HWMOD_STATE_IDLE)
  2253. _idle(oh);
  2254. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2255. _shutdown(oh);
  2256. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2257. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2258. oh->name, postsetup_state);
  2259. return;
  2260. }
  2261. /**
  2262. * _setup - prepare IP block hardware for use
  2263. * @oh: struct omap_hwmod *
  2264. * @n: (unused, pass NULL)
  2265. *
  2266. * Configure the IP block represented by @oh. This may include
  2267. * enabling the IP block, resetting it, and placing it into a
  2268. * post-setup state, depending on the type of IP block and applicable
  2269. * flags. IP blocks are reset to prevent any previous configuration
  2270. * by the bootloader or previous operating system from interfering
  2271. * with power management or other parts of the system. The reset can
  2272. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  2273. * two phases for hwmod initialization. Code called here generally
  2274. * affects the IP block hardware, or system integration hardware
  2275. * associated with the IP block. Returns 0.
  2276. */
  2277. static int __init _setup(struct omap_hwmod *oh, void *data)
  2278. {
  2279. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2280. return 0;
  2281. if (oh->parent_hwmod) {
  2282. int r;
  2283. r = _enable(oh->parent_hwmod);
  2284. WARN(r, "hwmod: %s: setup: failed to enable parent hwmod %s\n",
  2285. oh->name, oh->parent_hwmod->name);
  2286. }
  2287. _setup_iclk_autoidle(oh);
  2288. if (!_setup_reset(oh))
  2289. _setup_postsetup(oh);
  2290. if (oh->parent_hwmod) {
  2291. u8 postsetup_state;
  2292. postsetup_state = oh->parent_hwmod->_postsetup_state;
  2293. if (postsetup_state == _HWMOD_STATE_IDLE)
  2294. _idle(oh->parent_hwmod);
  2295. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2296. _shutdown(oh->parent_hwmod);
  2297. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2298. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2299. oh->parent_hwmod->name, postsetup_state);
  2300. }
  2301. return 0;
  2302. }
  2303. /**
  2304. * _register - register a struct omap_hwmod
  2305. * @oh: struct omap_hwmod *
  2306. *
  2307. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  2308. * already has been registered by the same name; -EINVAL if the
  2309. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  2310. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  2311. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  2312. * success.
  2313. *
  2314. * XXX The data should be copied into bootmem, so the original data
  2315. * should be marked __initdata and freed after init. This would allow
  2316. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  2317. * that the copy process would be relatively complex due to the large number
  2318. * of substructures.
  2319. */
  2320. static int __init _register(struct omap_hwmod *oh)
  2321. {
  2322. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  2323. (oh->_state != _HWMOD_STATE_UNKNOWN))
  2324. return -EINVAL;
  2325. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  2326. if (_lookup(oh->name))
  2327. return -EEXIST;
  2328. list_add_tail(&oh->node, &omap_hwmod_list);
  2329. INIT_LIST_HEAD(&oh->master_ports);
  2330. INIT_LIST_HEAD(&oh->slave_ports);
  2331. spin_lock_init(&oh->_lock);
  2332. lockdep_set_class(&oh->_lock, &oh->hwmod_key);
  2333. oh->_state = _HWMOD_STATE_REGISTERED;
  2334. /*
  2335. * XXX Rather than doing a strcmp(), this should test a flag
  2336. * set in the hwmod data, inserted by the autogenerator code.
  2337. */
  2338. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  2339. mpu_oh = oh;
  2340. return 0;
  2341. }
  2342. /**
  2343. * _alloc_links - return allocated memory for hwmod links
  2344. * @ml: pointer to a struct omap_hwmod_link * for the master link
  2345. * @sl: pointer to a struct omap_hwmod_link * for the slave link
  2346. *
  2347. * Return pointers to two struct omap_hwmod_link records, via the
  2348. * addresses pointed to by @ml and @sl. Will first attempt to return
  2349. * memory allocated as part of a large initial block, but if that has
  2350. * been exhausted, will allocate memory itself. Since ideally this
  2351. * second allocation path will never occur, the number of these
  2352. * 'supplemental' allocations will be logged when debugging is
  2353. * enabled. Returns 0.
  2354. */
  2355. static int __init _alloc_links(struct omap_hwmod_link **ml,
  2356. struct omap_hwmod_link **sl)
  2357. {
  2358. unsigned int sz;
  2359. if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
  2360. *ml = &linkspace[free_ls++];
  2361. *sl = &linkspace[free_ls++];
  2362. return 0;
  2363. }
  2364. sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
  2365. *sl = NULL;
  2366. *ml = memblock_virt_alloc(sz, 0);
  2367. *sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
  2368. ls_supp++;
  2369. pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
  2370. ls_supp * LINKS_PER_OCP_IF);
  2371. return 0;
  2372. };
  2373. /**
  2374. * _add_link - add an interconnect between two IP blocks
  2375. * @oi: pointer to a struct omap_hwmod_ocp_if record
  2376. *
  2377. * Add struct omap_hwmod_link records connecting the master IP block
  2378. * specified in @oi->master to @oi, and connecting the slave IP block
  2379. * specified in @oi->slave to @oi. This code is assumed to run before
  2380. * preemption or SMP has been enabled, thus avoiding the need for
  2381. * locking in this code. Changes to this assumption will require
  2382. * additional locking. Returns 0.
  2383. */
  2384. static int __init _add_link(struct omap_hwmod_ocp_if *oi)
  2385. {
  2386. struct omap_hwmod_link *ml, *sl;
  2387. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  2388. oi->slave->name);
  2389. _alloc_links(&ml, &sl);
  2390. ml->ocp_if = oi;
  2391. list_add(&ml->node, &oi->master->master_ports);
  2392. oi->master->masters_cnt++;
  2393. sl->ocp_if = oi;
  2394. list_add(&sl->node, &oi->slave->slave_ports);
  2395. oi->slave->slaves_cnt++;
  2396. return 0;
  2397. }
  2398. /**
  2399. * _register_link - register a struct omap_hwmod_ocp_if
  2400. * @oi: struct omap_hwmod_ocp_if *
  2401. *
  2402. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2403. * has already been registered; -EINVAL if @oi is NULL or if the
  2404. * record pointed to by @oi is missing required fields; or 0 upon
  2405. * success.
  2406. *
  2407. * XXX The data should be copied into bootmem, so the original data
  2408. * should be marked __initdata and freed after init. This would allow
  2409. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2410. */
  2411. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2412. {
  2413. if (!oi || !oi->master || !oi->slave || !oi->user)
  2414. return -EINVAL;
  2415. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2416. return -EEXIST;
  2417. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2418. oi->master->name, oi->slave->name);
  2419. /*
  2420. * Register the connected hwmods, if they haven't been
  2421. * registered already
  2422. */
  2423. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2424. _register(oi->master);
  2425. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2426. _register(oi->slave);
  2427. _add_link(oi);
  2428. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2429. return 0;
  2430. }
  2431. /**
  2432. * _alloc_linkspace - allocate large block of hwmod links
  2433. * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
  2434. *
  2435. * Allocate a large block of struct omap_hwmod_link records. This
  2436. * improves boot time significantly by avoiding the need to allocate
  2437. * individual records one by one. If the number of records to
  2438. * allocate in the block hasn't been manually specified, this function
  2439. * will count the number of struct omap_hwmod_ocp_if records in @ois
  2440. * and use that to determine the allocation size. For SoC families
  2441. * that require multiple list registrations, such as OMAP3xxx, this
  2442. * estimation process isn't optimal, so manual estimation is advised
  2443. * in those cases. Returns -EEXIST if the allocation has already occurred
  2444. * or 0 upon success.
  2445. */
  2446. static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
  2447. {
  2448. unsigned int i = 0;
  2449. unsigned int sz;
  2450. if (linkspace) {
  2451. WARN(1, "linkspace already allocated\n");
  2452. return -EEXIST;
  2453. }
  2454. if (max_ls == 0)
  2455. while (ois[i++])
  2456. max_ls += LINKS_PER_OCP_IF;
  2457. sz = sizeof(struct omap_hwmod_link) * max_ls;
  2458. pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
  2459. __func__, sz, max_ls);
  2460. linkspace = memblock_virt_alloc(sz, 0);
  2461. return 0;
  2462. }
  2463. /* Static functions intended only for use in soc_ops field function pointers */
  2464. /**
  2465. * _omap2xxx_3xxx_wait_target_ready - wait for a module to leave slave idle
  2466. * @oh: struct omap_hwmod *
  2467. *
  2468. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2469. * does not have an IDLEST bit or if the module successfully leaves
  2470. * slave idle; otherwise, pass along the return value of the
  2471. * appropriate *_cm*_wait_module_ready() function.
  2472. */
  2473. static int _omap2xxx_3xxx_wait_target_ready(struct omap_hwmod *oh)
  2474. {
  2475. if (!oh)
  2476. return -EINVAL;
  2477. if (oh->flags & HWMOD_NO_IDLEST)
  2478. return 0;
  2479. if (!_find_mpu_rt_port(oh))
  2480. return 0;
  2481. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2482. return omap_cm_wait_module_ready(0, oh->prcm.omap2.module_offs,
  2483. oh->prcm.omap2.idlest_reg_id,
  2484. oh->prcm.omap2.idlest_idle_bit);
  2485. }
  2486. /**
  2487. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2488. * @oh: struct omap_hwmod *
  2489. *
  2490. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2491. * does not have an IDLEST bit or if the module successfully leaves
  2492. * slave idle; otherwise, pass along the return value of the
  2493. * appropriate *_cm*_wait_module_ready() function.
  2494. */
  2495. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2496. {
  2497. if (!oh)
  2498. return -EINVAL;
  2499. if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
  2500. return 0;
  2501. if (!_find_mpu_rt_port(oh))
  2502. return 0;
  2503. /* XXX check module SIDLEMODE, hardreset status */
  2504. return omap_cm_wait_module_ready(oh->clkdm->prcm_partition,
  2505. oh->clkdm->cm_inst,
  2506. oh->prcm.omap4.clkctrl_offs, 0);
  2507. }
  2508. /**
  2509. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2510. * @oh: struct omap_hwmod * to assert hardreset
  2511. * @ohri: hardreset line data
  2512. *
  2513. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2514. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2515. * use as an soc_ops function pointer. Passes along the return value
  2516. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2517. * for removal when the PRM code is moved into drivers/.
  2518. */
  2519. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2520. struct omap_hwmod_rst_info *ohri)
  2521. {
  2522. return omap_prm_assert_hardreset(ohri->rst_shift, 0,
  2523. oh->prcm.omap2.module_offs, 0);
  2524. }
  2525. /**
  2526. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2527. * @oh: struct omap_hwmod * to deassert hardreset
  2528. * @ohri: hardreset line data
  2529. *
  2530. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2531. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2532. * use as an soc_ops function pointer. Passes along the return value
  2533. * from omap2_prm_deassert_hardreset(). XXX This function is
  2534. * scheduled for removal when the PRM code is moved into drivers/.
  2535. */
  2536. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2537. struct omap_hwmod_rst_info *ohri)
  2538. {
  2539. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift, 0,
  2540. oh->prcm.omap2.module_offs, 0, 0);
  2541. }
  2542. /**
  2543. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2544. * @oh: struct omap_hwmod * to test hardreset
  2545. * @ohri: hardreset line data
  2546. *
  2547. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2548. * from the hwmod @oh and the hardreset line data @ohri. Only
  2549. * intended for use as an soc_ops function pointer. Passes along the
  2550. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2551. * function is scheduled for removal when the PRM code is moved into
  2552. * drivers/.
  2553. */
  2554. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2555. struct omap_hwmod_rst_info *ohri)
  2556. {
  2557. return omap_prm_is_hardreset_asserted(ohri->st_shift, 0,
  2558. oh->prcm.omap2.module_offs, 0);
  2559. }
  2560. /**
  2561. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2562. * @oh: struct omap_hwmod * to assert hardreset
  2563. * @ohri: hardreset line data
  2564. *
  2565. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2566. * from the hwmod @oh and the hardreset line data @ohri. Only
  2567. * intended for use as an soc_ops function pointer. Passes along the
  2568. * return value from omap4_prminst_assert_hardreset(). XXX This
  2569. * function is scheduled for removal when the PRM code is moved into
  2570. * drivers/.
  2571. */
  2572. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2573. struct omap_hwmod_rst_info *ohri)
  2574. {
  2575. if (!oh->clkdm)
  2576. return -EINVAL;
  2577. return omap_prm_assert_hardreset(ohri->rst_shift,
  2578. oh->clkdm->pwrdm.ptr->prcm_partition,
  2579. oh->clkdm->pwrdm.ptr->prcm_offs,
  2580. oh->prcm.omap4.rstctrl_offs);
  2581. }
  2582. /**
  2583. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2584. * @oh: struct omap_hwmod * to deassert hardreset
  2585. * @ohri: hardreset line data
  2586. *
  2587. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2588. * from the hwmod @oh and the hardreset line data @ohri. Only
  2589. * intended for use as an soc_ops function pointer. Passes along the
  2590. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2591. * function is scheduled for removal when the PRM code is moved into
  2592. * drivers/.
  2593. */
  2594. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2595. struct omap_hwmod_rst_info *ohri)
  2596. {
  2597. if (!oh->clkdm)
  2598. return -EINVAL;
  2599. if (ohri->st_shift)
  2600. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2601. oh->name, ohri->name);
  2602. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->rst_shift,
  2603. oh->clkdm->pwrdm.ptr->prcm_partition,
  2604. oh->clkdm->pwrdm.ptr->prcm_offs,
  2605. oh->prcm.omap4.rstctrl_offs,
  2606. oh->prcm.omap4.rstctrl_offs +
  2607. OMAP4_RST_CTRL_ST_OFFSET);
  2608. }
  2609. /**
  2610. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2611. * @oh: struct omap_hwmod * to test hardreset
  2612. * @ohri: hardreset line data
  2613. *
  2614. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2615. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2616. * Only intended for use as an soc_ops function pointer. Passes along
  2617. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2618. * This function is scheduled for removal when the PRM code is moved
  2619. * into drivers/.
  2620. */
  2621. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2622. struct omap_hwmod_rst_info *ohri)
  2623. {
  2624. if (!oh->clkdm)
  2625. return -EINVAL;
  2626. return omap_prm_is_hardreset_asserted(ohri->rst_shift,
  2627. oh->clkdm->pwrdm.ptr->
  2628. prcm_partition,
  2629. oh->clkdm->pwrdm.ptr->prcm_offs,
  2630. oh->prcm.omap4.rstctrl_offs);
  2631. }
  2632. /**
  2633. * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2634. * @oh: struct omap_hwmod * to deassert hardreset
  2635. * @ohri: hardreset line data
  2636. *
  2637. * Call am33xx_prminst_deassert_hardreset() with parameters extracted
  2638. * from the hwmod @oh and the hardreset line data @ohri. Only
  2639. * intended for use as an soc_ops function pointer. Passes along the
  2640. * return value from am33xx_prminst_deassert_hardreset(). XXX This
  2641. * function is scheduled for removal when the PRM code is moved into
  2642. * drivers/.
  2643. */
  2644. static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
  2645. struct omap_hwmod_rst_info *ohri)
  2646. {
  2647. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift,
  2648. oh->clkdm->pwrdm.ptr->prcm_partition,
  2649. oh->clkdm->pwrdm.ptr->prcm_offs,
  2650. oh->prcm.omap4.rstctrl_offs,
  2651. oh->prcm.omap4.rstst_offs);
  2652. }
  2653. /* Public functions */
  2654. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2655. {
  2656. if (oh->flags & HWMOD_16BIT_REG)
  2657. return readw_relaxed(oh->_mpu_rt_va + reg_offs);
  2658. else
  2659. return readl_relaxed(oh->_mpu_rt_va + reg_offs);
  2660. }
  2661. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2662. {
  2663. if (oh->flags & HWMOD_16BIT_REG)
  2664. writew_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2665. else
  2666. writel_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2667. }
  2668. /**
  2669. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2670. * @oh: struct omap_hwmod *
  2671. *
  2672. * This is a public function exposed to drivers. Some drivers may need to do
  2673. * some settings before and after resetting the device. Those drivers after
  2674. * doing the necessary settings could use this function to start a reset by
  2675. * setting the SYSCONFIG.SOFTRESET bit.
  2676. */
  2677. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2678. {
  2679. u32 v;
  2680. int ret;
  2681. if (!oh || !(oh->_sysc_cache))
  2682. return -EINVAL;
  2683. v = oh->_sysc_cache;
  2684. ret = _set_softreset(oh, &v);
  2685. if (ret)
  2686. goto error;
  2687. _write_sysconfig(v, oh);
  2688. ret = _clear_softreset(oh, &v);
  2689. if (ret)
  2690. goto error;
  2691. _write_sysconfig(v, oh);
  2692. error:
  2693. return ret;
  2694. }
  2695. /**
  2696. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2697. * @name: name of the omap_hwmod to look up
  2698. *
  2699. * Given a @name of an omap_hwmod, return a pointer to the registered
  2700. * struct omap_hwmod *, or NULL upon error.
  2701. */
  2702. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2703. {
  2704. struct omap_hwmod *oh;
  2705. if (!name)
  2706. return NULL;
  2707. oh = _lookup(name);
  2708. return oh;
  2709. }
  2710. /**
  2711. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2712. * @fn: pointer to a callback function
  2713. * @data: void * data to pass to callback function
  2714. *
  2715. * Call @fn for each registered omap_hwmod, passing @data to each
  2716. * function. @fn must return 0 for success or any other value for
  2717. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2718. * will stop and the non-zero return value will be passed to the
  2719. * caller of omap_hwmod_for_each(). @fn is called with
  2720. * omap_hwmod_for_each() held.
  2721. */
  2722. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2723. void *data)
  2724. {
  2725. struct omap_hwmod *temp_oh;
  2726. int ret = 0;
  2727. if (!fn)
  2728. return -EINVAL;
  2729. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2730. ret = (*fn)(temp_oh, data);
  2731. if (ret)
  2732. break;
  2733. }
  2734. return ret;
  2735. }
  2736. /**
  2737. * omap_hwmod_register_links - register an array of hwmod links
  2738. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2739. *
  2740. * Intended to be called early in boot before the clock framework is
  2741. * initialized. If @ois is not null, will register all omap_hwmods
  2742. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2743. * omap_hwmod_init() hasn't been called before calling this function,
  2744. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2745. * success.
  2746. */
  2747. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2748. {
  2749. int r, i;
  2750. if (!inited)
  2751. return -EINVAL;
  2752. if (!ois)
  2753. return 0;
  2754. if (ois[0] == NULL) /* Empty list */
  2755. return 0;
  2756. if (!linkspace) {
  2757. if (_alloc_linkspace(ois)) {
  2758. pr_err("omap_hwmod: could not allocate link space\n");
  2759. return -ENOMEM;
  2760. }
  2761. }
  2762. i = 0;
  2763. do {
  2764. r = _register_link(ois[i]);
  2765. WARN(r && r != -EEXIST,
  2766. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2767. ois[i]->master->name, ois[i]->slave->name, r);
  2768. } while (ois[++i]);
  2769. return 0;
  2770. }
  2771. /**
  2772. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2773. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2774. *
  2775. * If the hwmod data corresponding to the MPU subsystem IP block
  2776. * hasn't been initialized and set up yet, do so now. This must be
  2777. * done first since sleep dependencies may be added from other hwmods
  2778. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2779. * return value.
  2780. */
  2781. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2782. {
  2783. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2784. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2785. __func__, MPU_INITIATOR_NAME);
  2786. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2787. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2788. }
  2789. /**
  2790. * omap_hwmod_setup_one - set up a single hwmod
  2791. * @oh_name: const char * name of the already-registered hwmod to set up
  2792. *
  2793. * Initialize and set up a single hwmod. Intended to be used for a
  2794. * small number of early devices, such as the timer IP blocks used for
  2795. * the scheduler clock. Must be called after omap2_clk_init().
  2796. * Resolves the struct clk names to struct clk pointers for each
  2797. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2798. * -EINVAL upon error or 0 upon success.
  2799. */
  2800. int __init omap_hwmod_setup_one(const char *oh_name)
  2801. {
  2802. struct omap_hwmod *oh;
  2803. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2804. oh = _lookup(oh_name);
  2805. if (!oh) {
  2806. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2807. return -EINVAL;
  2808. }
  2809. _ensure_mpu_hwmod_is_setup(oh);
  2810. _init(oh, NULL);
  2811. _setup(oh, NULL);
  2812. return 0;
  2813. }
  2814. /**
  2815. * omap_hwmod_setup_all - set up all registered IP blocks
  2816. *
  2817. * Initialize and set up all IP blocks registered with the hwmod code.
  2818. * Must be called after omap2_clk_init(). Resolves the struct clk
  2819. * names to struct clk pointers for each registered omap_hwmod. Also
  2820. * calls _setup() on each hwmod. Returns 0 upon success.
  2821. */
  2822. static int __init omap_hwmod_setup_all(void)
  2823. {
  2824. _ensure_mpu_hwmod_is_setup(NULL);
  2825. omap_hwmod_for_each(_init, NULL);
  2826. omap_hwmod_for_each(_setup, NULL);
  2827. return 0;
  2828. }
  2829. omap_postcore_initcall(omap_hwmod_setup_all);
  2830. /**
  2831. * omap_hwmod_enable - enable an omap_hwmod
  2832. * @oh: struct omap_hwmod *
  2833. *
  2834. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  2835. * Returns -EINVAL on error or passes along the return value from _enable().
  2836. */
  2837. int omap_hwmod_enable(struct omap_hwmod *oh)
  2838. {
  2839. int r;
  2840. unsigned long flags;
  2841. if (!oh)
  2842. return -EINVAL;
  2843. spin_lock_irqsave(&oh->_lock, flags);
  2844. r = _enable(oh);
  2845. spin_unlock_irqrestore(&oh->_lock, flags);
  2846. return r;
  2847. }
  2848. /**
  2849. * omap_hwmod_idle - idle an omap_hwmod
  2850. * @oh: struct omap_hwmod *
  2851. *
  2852. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  2853. * Returns -EINVAL on error or passes along the return value from _idle().
  2854. */
  2855. int omap_hwmod_idle(struct omap_hwmod *oh)
  2856. {
  2857. int r;
  2858. unsigned long flags;
  2859. if (!oh)
  2860. return -EINVAL;
  2861. spin_lock_irqsave(&oh->_lock, flags);
  2862. r = _idle(oh);
  2863. spin_unlock_irqrestore(&oh->_lock, flags);
  2864. return r;
  2865. }
  2866. /**
  2867. * omap_hwmod_shutdown - shutdown an omap_hwmod
  2868. * @oh: struct omap_hwmod *
  2869. *
  2870. * Shutdown an omap_hwmod @oh. Intended to be called by
  2871. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  2872. * the return value from _shutdown().
  2873. */
  2874. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  2875. {
  2876. int r;
  2877. unsigned long flags;
  2878. if (!oh)
  2879. return -EINVAL;
  2880. spin_lock_irqsave(&oh->_lock, flags);
  2881. r = _shutdown(oh);
  2882. spin_unlock_irqrestore(&oh->_lock, flags);
  2883. return r;
  2884. }
  2885. /*
  2886. * IP block data retrieval functions
  2887. */
  2888. /**
  2889. * omap_hwmod_count_resources - count number of struct resources needed by hwmod
  2890. * @oh: struct omap_hwmod *
  2891. * @flags: Type of resources to include when counting (IRQ/DMA/MEM)
  2892. *
  2893. * Count the number of struct resource array elements necessary to
  2894. * contain omap_hwmod @oh resources. Intended to be called by code
  2895. * that registers omap_devices. Intended to be used to determine the
  2896. * size of a dynamically-allocated struct resource array, before
  2897. * calling omap_hwmod_fill_resources(). Returns the number of struct
  2898. * resource array elements needed.
  2899. *
  2900. * XXX This code is not optimized. It could attempt to merge adjacent
  2901. * resource IDs.
  2902. *
  2903. */
  2904. int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags)
  2905. {
  2906. int ret = 0;
  2907. if (flags & IORESOURCE_IRQ)
  2908. ret += _count_mpu_irqs(oh);
  2909. if (flags & IORESOURCE_DMA)
  2910. ret += _count_sdma_reqs(oh);
  2911. if (flags & IORESOURCE_MEM) {
  2912. int i = 0;
  2913. struct omap_hwmod_ocp_if *os;
  2914. struct list_head *p = oh->slave_ports.next;
  2915. while (i < oh->slaves_cnt) {
  2916. os = _fetch_next_ocp_if(&p, &i);
  2917. ret += _count_ocp_if_addr_spaces(os);
  2918. }
  2919. }
  2920. return ret;
  2921. }
  2922. /**
  2923. * omap_hwmod_fill_resources - fill struct resource array with hwmod data
  2924. * @oh: struct omap_hwmod *
  2925. * @res: pointer to the first element of an array of struct resource to fill
  2926. *
  2927. * Fill the struct resource array @res with resource data from the
  2928. * omap_hwmod @oh. Intended to be called by code that registers
  2929. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  2930. * number of array elements filled.
  2931. */
  2932. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
  2933. {
  2934. struct omap_hwmod_ocp_if *os;
  2935. struct list_head *p;
  2936. int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
  2937. int r = 0;
  2938. /* For each IRQ, DMA, memory area, fill in array.*/
  2939. mpu_irqs_cnt = _count_mpu_irqs(oh);
  2940. for (i = 0; i < mpu_irqs_cnt; i++) {
  2941. unsigned int irq;
  2942. if (oh->xlate_irq)
  2943. irq = oh->xlate_irq((oh->mpu_irqs + i)->irq);
  2944. else
  2945. irq = (oh->mpu_irqs + i)->irq;
  2946. (res + r)->name = (oh->mpu_irqs + i)->name;
  2947. (res + r)->start = irq;
  2948. (res + r)->end = irq;
  2949. (res + r)->flags = IORESOURCE_IRQ;
  2950. r++;
  2951. }
  2952. sdma_reqs_cnt = _count_sdma_reqs(oh);
  2953. for (i = 0; i < sdma_reqs_cnt; i++) {
  2954. (res + r)->name = (oh->sdma_reqs + i)->name;
  2955. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  2956. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  2957. (res + r)->flags = IORESOURCE_DMA;
  2958. r++;
  2959. }
  2960. p = oh->slave_ports.next;
  2961. i = 0;
  2962. while (i < oh->slaves_cnt) {
  2963. os = _fetch_next_ocp_if(&p, &i);
  2964. addr_cnt = _count_ocp_if_addr_spaces(os);
  2965. for (j = 0; j < addr_cnt; j++) {
  2966. (res + r)->name = (os->addr + j)->name;
  2967. (res + r)->start = (os->addr + j)->pa_start;
  2968. (res + r)->end = (os->addr + j)->pa_end;
  2969. (res + r)->flags = IORESOURCE_MEM;
  2970. r++;
  2971. }
  2972. }
  2973. return r;
  2974. }
  2975. /**
  2976. * omap_hwmod_fill_dma_resources - fill struct resource array with dma data
  2977. * @oh: struct omap_hwmod *
  2978. * @res: pointer to the array of struct resource to fill
  2979. *
  2980. * Fill the struct resource array @res with dma resource data from the
  2981. * omap_hwmod @oh. Intended to be called by code that registers
  2982. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  2983. * number of array elements filled.
  2984. */
  2985. int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res)
  2986. {
  2987. int i, sdma_reqs_cnt;
  2988. int r = 0;
  2989. sdma_reqs_cnt = _count_sdma_reqs(oh);
  2990. for (i = 0; i < sdma_reqs_cnt; i++) {
  2991. (res + r)->name = (oh->sdma_reqs + i)->name;
  2992. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  2993. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  2994. (res + r)->flags = IORESOURCE_DMA;
  2995. r++;
  2996. }
  2997. return r;
  2998. }
  2999. /**
  3000. * omap_hwmod_get_resource_byname - fetch IP block integration data by name
  3001. * @oh: struct omap_hwmod * to operate on
  3002. * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
  3003. * @name: pointer to the name of the data to fetch (optional)
  3004. * @rsrc: pointer to a struct resource, allocated by the caller
  3005. *
  3006. * Retrieve MPU IRQ, SDMA request line, or address space start/end
  3007. * data for the IP block pointed to by @oh. The data will be filled
  3008. * into a struct resource record pointed to by @rsrc. The struct
  3009. * resource must be allocated by the caller. When @name is non-null,
  3010. * the data associated with the matching entry in the IRQ/SDMA/address
  3011. * space hwmod data arrays will be returned. If @name is null, the
  3012. * first array entry will be returned. Data order is not meaningful
  3013. * in hwmod data, so callers are strongly encouraged to use a non-null
  3014. * @name whenever possible to avoid unpredictable effects if hwmod
  3015. * data is later added that causes data ordering to change. This
  3016. * function is only intended for use by OMAP core code. Device
  3017. * drivers should not call this function - the appropriate bus-related
  3018. * data accessor functions should be used instead. Returns 0 upon
  3019. * success or a negative error code upon error.
  3020. */
  3021. int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
  3022. const char *name, struct resource *rsrc)
  3023. {
  3024. int r;
  3025. unsigned int irq, dma;
  3026. u32 pa_start, pa_end;
  3027. if (!oh || !rsrc)
  3028. return -EINVAL;
  3029. if (type == IORESOURCE_IRQ) {
  3030. r = _get_mpu_irq_by_name(oh, name, &irq);
  3031. if (r)
  3032. return r;
  3033. rsrc->start = irq;
  3034. rsrc->end = irq;
  3035. } else if (type == IORESOURCE_DMA) {
  3036. r = _get_sdma_req_by_name(oh, name, &dma);
  3037. if (r)
  3038. return r;
  3039. rsrc->start = dma;
  3040. rsrc->end = dma;
  3041. } else if (type == IORESOURCE_MEM) {
  3042. r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
  3043. if (r)
  3044. return r;
  3045. rsrc->start = pa_start;
  3046. rsrc->end = pa_end;
  3047. } else {
  3048. return -EINVAL;
  3049. }
  3050. rsrc->flags = type;
  3051. rsrc->name = name;
  3052. return 0;
  3053. }
  3054. /**
  3055. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  3056. * @oh: struct omap_hwmod *
  3057. *
  3058. * Return the powerdomain pointer associated with the OMAP module
  3059. * @oh's main clock. If @oh does not have a main clk, return the
  3060. * powerdomain associated with the interface clock associated with the
  3061. * module's MPU port. (XXX Perhaps this should use the SDMA port
  3062. * instead?) Returns NULL on error, or a struct powerdomain * on
  3063. * success.
  3064. */
  3065. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  3066. {
  3067. struct clk *c;
  3068. struct omap_hwmod_ocp_if *oi;
  3069. struct clockdomain *clkdm;
  3070. struct clk_hw_omap *clk;
  3071. if (!oh)
  3072. return NULL;
  3073. if (oh->clkdm)
  3074. return oh->clkdm->pwrdm.ptr;
  3075. if (oh->_clk) {
  3076. c = oh->_clk;
  3077. } else {
  3078. oi = _find_mpu_rt_port(oh);
  3079. if (!oi)
  3080. return NULL;
  3081. c = oi->_clk;
  3082. }
  3083. clk = to_clk_hw_omap(__clk_get_hw(c));
  3084. clkdm = clk->clkdm;
  3085. if (!clkdm)
  3086. return NULL;
  3087. return clkdm->pwrdm.ptr;
  3088. }
  3089. /**
  3090. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  3091. * @oh: struct omap_hwmod *
  3092. *
  3093. * Returns the virtual address corresponding to the beginning of the
  3094. * module's register target, in the address range that is intended to
  3095. * be used by the MPU. Returns the virtual address upon success or NULL
  3096. * upon error.
  3097. */
  3098. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  3099. {
  3100. if (!oh)
  3101. return NULL;
  3102. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  3103. return NULL;
  3104. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  3105. return NULL;
  3106. return oh->_mpu_rt_va;
  3107. }
  3108. /*
  3109. * XXX what about functions for drivers to save/restore ocp_sysconfig
  3110. * for context save/restore operations?
  3111. */
  3112. /**
  3113. * omap_hwmod_enable_wakeup - allow device to wake up the system
  3114. * @oh: struct omap_hwmod *
  3115. *
  3116. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  3117. * send wakeups to the PRCM, and enable I/O ring wakeup events for
  3118. * this IP block if it has dynamic mux entries. Eventually this
  3119. * should set PRCM wakeup registers to cause the PRCM to receive
  3120. * wakeup events from the module. Does not set any wakeup routing
  3121. * registers beyond this point - if the module is to wake up any other
  3122. * module or subsystem, that must be set separately. Called by
  3123. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3124. */
  3125. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  3126. {
  3127. unsigned long flags;
  3128. u32 v;
  3129. spin_lock_irqsave(&oh->_lock, flags);
  3130. if (oh->class->sysc &&
  3131. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3132. v = oh->_sysc_cache;
  3133. _enable_wakeup(oh, &v);
  3134. _write_sysconfig(v, oh);
  3135. }
  3136. _set_idle_ioring_wakeup(oh, true);
  3137. spin_unlock_irqrestore(&oh->_lock, flags);
  3138. return 0;
  3139. }
  3140. /**
  3141. * omap_hwmod_disable_wakeup - prevent device from waking the system
  3142. * @oh: struct omap_hwmod *
  3143. *
  3144. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  3145. * from sending wakeups to the PRCM, and disable I/O ring wakeup
  3146. * events for this IP block if it has dynamic mux entries. Eventually
  3147. * this should clear PRCM wakeup registers to cause the PRCM to ignore
  3148. * wakeup events from the module. Does not set any wakeup routing
  3149. * registers beyond this point - if the module is to wake up any other
  3150. * module or subsystem, that must be set separately. Called by
  3151. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3152. */
  3153. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  3154. {
  3155. unsigned long flags;
  3156. u32 v;
  3157. spin_lock_irqsave(&oh->_lock, flags);
  3158. if (oh->class->sysc &&
  3159. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3160. v = oh->_sysc_cache;
  3161. _disable_wakeup(oh, &v);
  3162. _write_sysconfig(v, oh);
  3163. }
  3164. _set_idle_ioring_wakeup(oh, false);
  3165. spin_unlock_irqrestore(&oh->_lock, flags);
  3166. return 0;
  3167. }
  3168. /**
  3169. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  3170. * contained in the hwmod module.
  3171. * @oh: struct omap_hwmod *
  3172. * @name: name of the reset line to lookup and assert
  3173. *
  3174. * Some IP like dsp, ipu or iva contain processor that require
  3175. * an HW reset line to be assert / deassert in order to enable fully
  3176. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3177. * yet supported on this OMAP; otherwise, passes along the return value
  3178. * from _assert_hardreset().
  3179. */
  3180. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  3181. {
  3182. int ret;
  3183. unsigned long flags;
  3184. if (!oh)
  3185. return -EINVAL;
  3186. spin_lock_irqsave(&oh->_lock, flags);
  3187. ret = _assert_hardreset(oh, name);
  3188. spin_unlock_irqrestore(&oh->_lock, flags);
  3189. return ret;
  3190. }
  3191. /**
  3192. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  3193. * contained in the hwmod module.
  3194. * @oh: struct omap_hwmod *
  3195. * @name: name of the reset line to look up and deassert
  3196. *
  3197. * Some IP like dsp, ipu or iva contain processor that require
  3198. * an HW reset line to be assert / deassert in order to enable fully
  3199. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3200. * yet supported on this OMAP; otherwise, passes along the return value
  3201. * from _deassert_hardreset().
  3202. */
  3203. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  3204. {
  3205. int ret;
  3206. unsigned long flags;
  3207. if (!oh)
  3208. return -EINVAL;
  3209. spin_lock_irqsave(&oh->_lock, flags);
  3210. ret = _deassert_hardreset(oh, name);
  3211. spin_unlock_irqrestore(&oh->_lock, flags);
  3212. return ret;
  3213. }
  3214. /**
  3215. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  3216. * @classname: struct omap_hwmod_class name to search for
  3217. * @fn: callback function pointer to call for each hwmod in class @classname
  3218. * @user: arbitrary context data to pass to the callback function
  3219. *
  3220. * For each omap_hwmod of class @classname, call @fn.
  3221. * If the callback function returns something other than
  3222. * zero, the iterator is terminated, and the callback function's return
  3223. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  3224. * if @classname or @fn are NULL, or passes back the error code from @fn.
  3225. */
  3226. int omap_hwmod_for_each_by_class(const char *classname,
  3227. int (*fn)(struct omap_hwmod *oh,
  3228. void *user),
  3229. void *user)
  3230. {
  3231. struct omap_hwmod *temp_oh;
  3232. int ret = 0;
  3233. if (!classname || !fn)
  3234. return -EINVAL;
  3235. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  3236. __func__, classname);
  3237. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  3238. if (!strcmp(temp_oh->class->name, classname)) {
  3239. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  3240. __func__, temp_oh->name);
  3241. ret = (*fn)(temp_oh, user);
  3242. if (ret)
  3243. break;
  3244. }
  3245. }
  3246. if (ret)
  3247. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  3248. __func__, ret);
  3249. return ret;
  3250. }
  3251. /**
  3252. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  3253. * @oh: struct omap_hwmod *
  3254. * @state: state that _setup() should leave the hwmod in
  3255. *
  3256. * Sets the hwmod state that @oh will enter at the end of _setup()
  3257. * (called by omap_hwmod_setup_*()). See also the documentation
  3258. * for _setup_postsetup(), above. Returns 0 upon success or
  3259. * -EINVAL if there is a problem with the arguments or if the hwmod is
  3260. * in the wrong state.
  3261. */
  3262. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  3263. {
  3264. int ret;
  3265. unsigned long flags;
  3266. if (!oh)
  3267. return -EINVAL;
  3268. if (state != _HWMOD_STATE_DISABLED &&
  3269. state != _HWMOD_STATE_ENABLED &&
  3270. state != _HWMOD_STATE_IDLE)
  3271. return -EINVAL;
  3272. spin_lock_irqsave(&oh->_lock, flags);
  3273. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3274. ret = -EINVAL;
  3275. goto ohsps_unlock;
  3276. }
  3277. oh->_postsetup_state = state;
  3278. ret = 0;
  3279. ohsps_unlock:
  3280. spin_unlock_irqrestore(&oh->_lock, flags);
  3281. return ret;
  3282. }
  3283. /**
  3284. * omap_hwmod_get_context_loss_count - get lost context count
  3285. * @oh: struct omap_hwmod *
  3286. *
  3287. * Returns the context loss count of associated @oh
  3288. * upon success, or zero if no context loss data is available.
  3289. *
  3290. * On OMAP4, this queries the per-hwmod context loss register,
  3291. * assuming one exists. If not, or on OMAP2/3, this queries the
  3292. * enclosing powerdomain context loss count.
  3293. */
  3294. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  3295. {
  3296. struct powerdomain *pwrdm;
  3297. int ret = 0;
  3298. if (soc_ops.get_context_lost)
  3299. return soc_ops.get_context_lost(oh);
  3300. pwrdm = omap_hwmod_get_pwrdm(oh);
  3301. if (pwrdm)
  3302. ret = pwrdm_get_context_loss_count(pwrdm);
  3303. return ret;
  3304. }
  3305. /**
  3306. * omap_hwmod_init - initialize the hwmod code
  3307. *
  3308. * Sets up some function pointers needed by the hwmod code to operate on the
  3309. * currently-booted SoC. Intended to be called once during kernel init
  3310. * before any hwmods are registered. No return value.
  3311. */
  3312. void __init omap_hwmod_init(void)
  3313. {
  3314. if (cpu_is_omap24xx()) {
  3315. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3316. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3317. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3318. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3319. } else if (cpu_is_omap34xx()) {
  3320. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3321. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3322. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3323. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3324. soc_ops.init_clkdm = _init_clkdm;
  3325. } else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
  3326. soc_ops.enable_module = _omap4_enable_module;
  3327. soc_ops.disable_module = _omap4_disable_module;
  3328. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3329. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3330. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3331. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3332. soc_ops.init_clkdm = _init_clkdm;
  3333. soc_ops.update_context_lost = _omap4_update_context_lost;
  3334. soc_ops.get_context_lost = _omap4_get_context_lost;
  3335. } else if (cpu_is_ti814x() || cpu_is_ti816x() || soc_is_am33xx() ||
  3336. soc_is_am43xx()) {
  3337. soc_ops.enable_module = _omap4_enable_module;
  3338. soc_ops.disable_module = _omap4_disable_module;
  3339. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3340. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3341. soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
  3342. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3343. soc_ops.init_clkdm = _init_clkdm;
  3344. } else {
  3345. WARN(1, "omap_hwmod: unknown SoC type\n");
  3346. }
  3347. inited = true;
  3348. }
  3349. /**
  3350. * omap_hwmod_get_main_clk - get pointer to main clock name
  3351. * @oh: struct omap_hwmod *
  3352. *
  3353. * Returns the main clock name assocated with @oh upon success,
  3354. * or NULL if @oh is NULL.
  3355. */
  3356. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
  3357. {
  3358. if (!oh)
  3359. return NULL;
  3360. return oh->main_clk;
  3361. }