micrel.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805
  1. /*
  2. * drivers/net/phy/micrel.c
  3. *
  4. * Driver for Micrel PHYs
  5. *
  6. * Author: David J. Choi
  7. *
  8. * Copyright (c) 2010-2013 Micrel, Inc.
  9. * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the
  13. * Free Software Foundation; either version 2 of the License, or (at your
  14. * option) any later version.
  15. *
  16. * Support : Micrel Phys:
  17. * Giga phys: ksz9021, ksz9031
  18. * 100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
  19. * ksz8021, ksz8031, ksz8051,
  20. * ksz8081, ksz8091,
  21. * ksz8061,
  22. * Switch : ksz8873, ksz886x
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/phy.h>
  27. #include <linux/micrel_phy.h>
  28. #include <linux/of.h>
  29. #include <linux/clk.h>
  30. /* Operation Mode Strap Override */
  31. #define MII_KSZPHY_OMSO 0x16
  32. #define KSZPHY_OMSO_B_CAST_OFF BIT(9)
  33. #define KSZPHY_OMSO_NAND_TREE_ON BIT(5)
  34. #define KSZPHY_OMSO_RMII_OVERRIDE BIT(1)
  35. #define KSZPHY_OMSO_MII_OVERRIDE BIT(0)
  36. /* general Interrupt control/status reg in vendor specific block. */
  37. #define MII_KSZPHY_INTCS 0x1B
  38. #define KSZPHY_INTCS_JABBER BIT(15)
  39. #define KSZPHY_INTCS_RECEIVE_ERR BIT(14)
  40. #define KSZPHY_INTCS_PAGE_RECEIVE BIT(13)
  41. #define KSZPHY_INTCS_PARELLEL BIT(12)
  42. #define KSZPHY_INTCS_LINK_PARTNER_ACK BIT(11)
  43. #define KSZPHY_INTCS_LINK_DOWN BIT(10)
  44. #define KSZPHY_INTCS_REMOTE_FAULT BIT(9)
  45. #define KSZPHY_INTCS_LINK_UP BIT(8)
  46. #define KSZPHY_INTCS_ALL (KSZPHY_INTCS_LINK_UP |\
  47. KSZPHY_INTCS_LINK_DOWN)
  48. /* PHY Control 1 */
  49. #define MII_KSZPHY_CTRL_1 0x1e
  50. /* PHY Control 2 / PHY Control (if no PHY Control 1) */
  51. #define MII_KSZPHY_CTRL_2 0x1f
  52. #define MII_KSZPHY_CTRL MII_KSZPHY_CTRL_2
  53. /* bitmap of PHY register to set interrupt mode */
  54. #define KSZPHY_CTRL_INT_ACTIVE_HIGH BIT(9)
  55. #define KSZPHY_RMII_REF_CLK_SEL BIT(7)
  56. /* Write/read to/from extended registers */
  57. #define MII_KSZPHY_EXTREG 0x0b
  58. #define KSZPHY_EXTREG_WRITE 0x8000
  59. #define MII_KSZPHY_EXTREG_WRITE 0x0c
  60. #define MII_KSZPHY_EXTREG_READ 0x0d
  61. /* Extended registers */
  62. #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW 0x104
  63. #define MII_KSZPHY_RX_DATA_PAD_SKEW 0x105
  64. #define MII_KSZPHY_TX_DATA_PAD_SKEW 0x106
  65. #define PS_TO_REG 200
  66. struct kszphy_type {
  67. u32 led_mode_reg;
  68. u16 interrupt_level_mask;
  69. bool has_broadcast_disable;
  70. bool has_nand_tree_disable;
  71. bool has_rmii_ref_clk_sel;
  72. };
  73. struct kszphy_priv {
  74. const struct kszphy_type *type;
  75. int led_mode;
  76. bool rmii_ref_clk_sel;
  77. bool rmii_ref_clk_sel_val;
  78. };
  79. static const struct kszphy_type ksz8021_type = {
  80. .led_mode_reg = MII_KSZPHY_CTRL_2,
  81. .has_broadcast_disable = true,
  82. .has_nand_tree_disable = true,
  83. .has_rmii_ref_clk_sel = true,
  84. };
  85. static const struct kszphy_type ksz8041_type = {
  86. .led_mode_reg = MII_KSZPHY_CTRL_1,
  87. };
  88. static const struct kszphy_type ksz8051_type = {
  89. .led_mode_reg = MII_KSZPHY_CTRL_2,
  90. .has_nand_tree_disable = true,
  91. };
  92. static const struct kszphy_type ksz8081_type = {
  93. .led_mode_reg = MII_KSZPHY_CTRL_2,
  94. .has_broadcast_disable = true,
  95. .has_nand_tree_disable = true,
  96. .has_rmii_ref_clk_sel = true,
  97. };
  98. static const struct kszphy_type ks8737_type = {
  99. .interrupt_level_mask = BIT(14),
  100. };
  101. static const struct kszphy_type ksz9021_type = {
  102. .interrupt_level_mask = BIT(14),
  103. };
  104. static int kszphy_extended_write(struct phy_device *phydev,
  105. u32 regnum, u16 val)
  106. {
  107. phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
  108. return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
  109. }
  110. static int kszphy_extended_read(struct phy_device *phydev,
  111. u32 regnum)
  112. {
  113. phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
  114. return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
  115. }
  116. static int kszphy_ack_interrupt(struct phy_device *phydev)
  117. {
  118. /* bit[7..0] int status, which is a read and clear register. */
  119. int rc;
  120. rc = phy_read(phydev, MII_KSZPHY_INTCS);
  121. return (rc < 0) ? rc : 0;
  122. }
  123. static int kszphy_config_intr(struct phy_device *phydev)
  124. {
  125. const struct kszphy_type *type = phydev->drv->driver_data;
  126. int temp;
  127. u16 mask;
  128. if (type && type->interrupt_level_mask)
  129. mask = type->interrupt_level_mask;
  130. else
  131. mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
  132. /* set the interrupt pin active low */
  133. temp = phy_read(phydev, MII_KSZPHY_CTRL);
  134. if (temp < 0)
  135. return temp;
  136. temp &= ~mask;
  137. phy_write(phydev, MII_KSZPHY_CTRL, temp);
  138. /* enable / disable interrupts */
  139. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  140. temp = KSZPHY_INTCS_ALL;
  141. else
  142. temp = 0;
  143. return phy_write(phydev, MII_KSZPHY_INTCS, temp);
  144. }
  145. static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
  146. {
  147. int ctrl;
  148. ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
  149. if (ctrl < 0)
  150. return ctrl;
  151. if (val)
  152. ctrl |= KSZPHY_RMII_REF_CLK_SEL;
  153. else
  154. ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;
  155. return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
  156. }
  157. static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
  158. {
  159. int rc, temp, shift;
  160. switch (reg) {
  161. case MII_KSZPHY_CTRL_1:
  162. shift = 14;
  163. break;
  164. case MII_KSZPHY_CTRL_2:
  165. shift = 4;
  166. break;
  167. default:
  168. return -EINVAL;
  169. }
  170. temp = phy_read(phydev, reg);
  171. if (temp < 0) {
  172. rc = temp;
  173. goto out;
  174. }
  175. temp &= ~(3 << shift);
  176. temp |= val << shift;
  177. rc = phy_write(phydev, reg, temp);
  178. out:
  179. if (rc < 0)
  180. dev_err(&phydev->dev, "failed to set led mode\n");
  181. return rc;
  182. }
  183. /* Disable PHY address 0 as the broadcast address, so that it can be used as a
  184. * unique (non-broadcast) address on a shared bus.
  185. */
  186. static int kszphy_broadcast_disable(struct phy_device *phydev)
  187. {
  188. int ret;
  189. ret = phy_read(phydev, MII_KSZPHY_OMSO);
  190. if (ret < 0)
  191. goto out;
  192. ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
  193. out:
  194. if (ret)
  195. dev_err(&phydev->dev, "failed to disable broadcast address\n");
  196. return ret;
  197. }
  198. static int kszphy_nand_tree_disable(struct phy_device *phydev)
  199. {
  200. int ret;
  201. ret = phy_read(phydev, MII_KSZPHY_OMSO);
  202. if (ret < 0)
  203. goto out;
  204. if (!(ret & KSZPHY_OMSO_NAND_TREE_ON))
  205. return 0;
  206. ret = phy_write(phydev, MII_KSZPHY_OMSO,
  207. ret & ~KSZPHY_OMSO_NAND_TREE_ON);
  208. out:
  209. if (ret)
  210. dev_err(&phydev->dev, "failed to disable NAND tree mode\n");
  211. return ret;
  212. }
  213. static int kszphy_config_init(struct phy_device *phydev)
  214. {
  215. struct kszphy_priv *priv = phydev->priv;
  216. const struct kszphy_type *type;
  217. int ret;
  218. if (!priv)
  219. return 0;
  220. type = priv->type;
  221. if (type->has_broadcast_disable)
  222. kszphy_broadcast_disable(phydev);
  223. if (type->has_nand_tree_disable)
  224. kszphy_nand_tree_disable(phydev);
  225. if (priv->rmii_ref_clk_sel) {
  226. ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
  227. if (ret) {
  228. dev_err(&phydev->dev, "failed to set rmii reference clock\n");
  229. return ret;
  230. }
  231. }
  232. if (priv->led_mode >= 0)
  233. kszphy_setup_led(phydev, type->led_mode_reg, priv->led_mode);
  234. return 0;
  235. }
  236. static int ksz9021_load_values_from_of(struct phy_device *phydev,
  237. struct device_node *of_node, u16 reg,
  238. char *field1, char *field2,
  239. char *field3, char *field4)
  240. {
  241. int val1 = -1;
  242. int val2 = -2;
  243. int val3 = -3;
  244. int val4 = -4;
  245. int newval;
  246. int matches = 0;
  247. if (!of_property_read_u32(of_node, field1, &val1))
  248. matches++;
  249. if (!of_property_read_u32(of_node, field2, &val2))
  250. matches++;
  251. if (!of_property_read_u32(of_node, field3, &val3))
  252. matches++;
  253. if (!of_property_read_u32(of_node, field4, &val4))
  254. matches++;
  255. if (!matches)
  256. return 0;
  257. if (matches < 4)
  258. newval = kszphy_extended_read(phydev, reg);
  259. else
  260. newval = 0;
  261. if (val1 != -1)
  262. newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
  263. if (val2 != -2)
  264. newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
  265. if (val3 != -3)
  266. newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
  267. if (val4 != -4)
  268. newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
  269. return kszphy_extended_write(phydev, reg, newval);
  270. }
  271. static int ksz9021_config_init(struct phy_device *phydev)
  272. {
  273. struct device *dev = &phydev->dev;
  274. struct device_node *of_node = dev->of_node;
  275. if (!of_node && dev->parent->of_node)
  276. of_node = dev->parent->of_node;
  277. if (of_node) {
  278. ksz9021_load_values_from_of(phydev, of_node,
  279. MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
  280. "txen-skew-ps", "txc-skew-ps",
  281. "rxdv-skew-ps", "rxc-skew-ps");
  282. ksz9021_load_values_from_of(phydev, of_node,
  283. MII_KSZPHY_RX_DATA_PAD_SKEW,
  284. "rxd0-skew-ps", "rxd1-skew-ps",
  285. "rxd2-skew-ps", "rxd3-skew-ps");
  286. ksz9021_load_values_from_of(phydev, of_node,
  287. MII_KSZPHY_TX_DATA_PAD_SKEW,
  288. "txd0-skew-ps", "txd1-skew-ps",
  289. "txd2-skew-ps", "txd3-skew-ps");
  290. }
  291. return 0;
  292. }
  293. #define MII_KSZ9031RN_MMD_CTRL_REG 0x0d
  294. #define MII_KSZ9031RN_MMD_REGDATA_REG 0x0e
  295. #define OP_DATA 1
  296. #define KSZ9031_PS_TO_REG 60
  297. /* Extended registers */
  298. #define MII_KSZ9031RN_CONTROL_PAD_SKEW 4
  299. #define MII_KSZ9031RN_RX_DATA_PAD_SKEW 5
  300. #define MII_KSZ9031RN_TX_DATA_PAD_SKEW 6
  301. #define MII_KSZ9031RN_CLK_PAD_SKEW 8
  302. static int ksz9031_extended_write(struct phy_device *phydev,
  303. u8 mode, u32 dev_addr, u32 regnum, u16 val)
  304. {
  305. phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
  306. phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
  307. phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
  308. return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val);
  309. }
  310. static int ksz9031_extended_read(struct phy_device *phydev,
  311. u8 mode, u32 dev_addr, u32 regnum)
  312. {
  313. phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
  314. phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
  315. phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
  316. return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG);
  317. }
  318. static int ksz9031_of_load_skew_values(struct phy_device *phydev,
  319. struct device_node *of_node,
  320. u16 reg, size_t field_sz,
  321. char *field[], u8 numfields)
  322. {
  323. int val[4] = {-1, -2, -3, -4};
  324. int matches = 0;
  325. u16 mask;
  326. u16 maxval;
  327. u16 newval;
  328. int i;
  329. for (i = 0; i < numfields; i++)
  330. if (!of_property_read_u32(of_node, field[i], val + i))
  331. matches++;
  332. if (!matches)
  333. return 0;
  334. if (matches < numfields)
  335. newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg);
  336. else
  337. newval = 0;
  338. maxval = (field_sz == 4) ? 0xf : 0x1f;
  339. for (i = 0; i < numfields; i++)
  340. if (val[i] != -(i + 1)) {
  341. mask = 0xffff;
  342. mask ^= maxval << (field_sz * i);
  343. newval = (newval & mask) |
  344. (((val[i] / KSZ9031_PS_TO_REG) & maxval)
  345. << (field_sz * i));
  346. }
  347. return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval);
  348. }
  349. static int ksz9031_config_init(struct phy_device *phydev)
  350. {
  351. struct device *dev = &phydev->dev;
  352. struct device_node *of_node = dev->of_node;
  353. char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
  354. char *rx_data_skews[4] = {
  355. "rxd0-skew-ps", "rxd1-skew-ps",
  356. "rxd2-skew-ps", "rxd3-skew-ps"
  357. };
  358. char *tx_data_skews[4] = {
  359. "txd0-skew-ps", "txd1-skew-ps",
  360. "txd2-skew-ps", "txd3-skew-ps"
  361. };
  362. char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
  363. if (!of_node && dev->parent->of_node)
  364. of_node = dev->parent->of_node;
  365. if (of_node) {
  366. ksz9031_of_load_skew_values(phydev, of_node,
  367. MII_KSZ9031RN_CLK_PAD_SKEW, 5,
  368. clk_skews, 2);
  369. ksz9031_of_load_skew_values(phydev, of_node,
  370. MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
  371. control_skews, 2);
  372. ksz9031_of_load_skew_values(phydev, of_node,
  373. MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
  374. rx_data_skews, 4);
  375. ksz9031_of_load_skew_values(phydev, of_node,
  376. MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
  377. tx_data_skews, 4);
  378. }
  379. return 0;
  380. }
  381. #define KSZ8873MLL_GLOBAL_CONTROL_4 0x06
  382. #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX BIT(6)
  383. #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED BIT(4)
  384. static int ksz8873mll_read_status(struct phy_device *phydev)
  385. {
  386. int regval;
  387. /* dummy read */
  388. regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
  389. regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
  390. if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
  391. phydev->duplex = DUPLEX_HALF;
  392. else
  393. phydev->duplex = DUPLEX_FULL;
  394. if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
  395. phydev->speed = SPEED_10;
  396. else
  397. phydev->speed = SPEED_100;
  398. phydev->link = 1;
  399. phydev->pause = phydev->asym_pause = 0;
  400. return 0;
  401. }
  402. static int ksz8873mll_config_aneg(struct phy_device *phydev)
  403. {
  404. return 0;
  405. }
  406. /* This routine returns -1 as an indication to the caller that the
  407. * Micrel ksz9021 10/100/1000 PHY does not support standard IEEE
  408. * MMD extended PHY registers.
  409. */
  410. static int
  411. ksz9021_rd_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
  412. int regnum)
  413. {
  414. return -1;
  415. }
  416. /* This routine does nothing since the Micrel ksz9021 does not support
  417. * standard IEEE MMD extended PHY registers.
  418. */
  419. static void
  420. ksz9021_wr_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
  421. int regnum, u32 val)
  422. {
  423. }
  424. static int kszphy_probe(struct phy_device *phydev)
  425. {
  426. const struct kszphy_type *type = phydev->drv->driver_data;
  427. struct device_node *np = phydev->dev.of_node;
  428. struct kszphy_priv *priv;
  429. struct clk *clk;
  430. int ret;
  431. priv = devm_kzalloc(&phydev->dev, sizeof(*priv), GFP_KERNEL);
  432. if (!priv)
  433. return -ENOMEM;
  434. phydev->priv = priv;
  435. priv->type = type;
  436. if (type->led_mode_reg) {
  437. ret = of_property_read_u32(np, "micrel,led-mode",
  438. &priv->led_mode);
  439. if (ret)
  440. priv->led_mode = -1;
  441. if (priv->led_mode > 3) {
  442. dev_err(&phydev->dev, "invalid led mode: 0x%02x\n",
  443. priv->led_mode);
  444. priv->led_mode = -1;
  445. }
  446. } else {
  447. priv->led_mode = -1;
  448. }
  449. clk = devm_clk_get(&phydev->dev, "rmii-ref");
  450. if (!IS_ERR(clk)) {
  451. unsigned long rate = clk_get_rate(clk);
  452. bool rmii_ref_clk_sel_25_mhz;
  453. priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
  454. rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
  455. "micrel,rmii-reference-clock-select-25-mhz");
  456. if (rate > 24500000 && rate < 25500000) {
  457. priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
  458. } else if (rate > 49500000 && rate < 50500000) {
  459. priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
  460. } else {
  461. dev_err(&phydev->dev, "Clock rate out of range: %ld\n", rate);
  462. return -EINVAL;
  463. }
  464. }
  465. /* Support legacy board-file configuration */
  466. if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
  467. priv->rmii_ref_clk_sel = true;
  468. priv->rmii_ref_clk_sel_val = true;
  469. }
  470. return 0;
  471. }
  472. static struct phy_driver ksphy_driver[] = {
  473. {
  474. .phy_id = PHY_ID_KS8737,
  475. .phy_id_mask = 0x00fffff0,
  476. .name = "Micrel KS8737",
  477. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
  478. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  479. .driver_data = &ks8737_type,
  480. .config_init = kszphy_config_init,
  481. .config_aneg = genphy_config_aneg,
  482. .read_status = genphy_read_status,
  483. .ack_interrupt = kszphy_ack_interrupt,
  484. .config_intr = kszphy_config_intr,
  485. .suspend = genphy_suspend,
  486. .resume = genphy_resume,
  487. .driver = { .owner = THIS_MODULE,},
  488. }, {
  489. .phy_id = PHY_ID_KSZ8021,
  490. .phy_id_mask = 0x00ffffff,
  491. .name = "Micrel KSZ8021 or KSZ8031",
  492. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause |
  493. SUPPORTED_Asym_Pause),
  494. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  495. .driver_data = &ksz8021_type,
  496. .probe = kszphy_probe,
  497. .config_init = kszphy_config_init,
  498. .config_aneg = genphy_config_aneg,
  499. .read_status = genphy_read_status,
  500. .ack_interrupt = kszphy_ack_interrupt,
  501. .config_intr = kszphy_config_intr,
  502. .suspend = genphy_suspend,
  503. .resume = genphy_resume,
  504. .driver = { .owner = THIS_MODULE,},
  505. }, {
  506. .phy_id = PHY_ID_KSZ8031,
  507. .phy_id_mask = 0x00ffffff,
  508. .name = "Micrel KSZ8031",
  509. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause |
  510. SUPPORTED_Asym_Pause),
  511. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  512. .driver_data = &ksz8021_type,
  513. .probe = kszphy_probe,
  514. .config_init = kszphy_config_init,
  515. .config_aneg = genphy_config_aneg,
  516. .read_status = genphy_read_status,
  517. .ack_interrupt = kszphy_ack_interrupt,
  518. .config_intr = kszphy_config_intr,
  519. .suspend = genphy_suspend,
  520. .resume = genphy_resume,
  521. .driver = { .owner = THIS_MODULE,},
  522. }, {
  523. .phy_id = PHY_ID_KSZ8041,
  524. .phy_id_mask = 0x00fffff0,
  525. .name = "Micrel KSZ8041",
  526. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause
  527. | SUPPORTED_Asym_Pause),
  528. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  529. .driver_data = &ksz8041_type,
  530. .probe = kszphy_probe,
  531. .config_init = kszphy_config_init,
  532. .config_aneg = genphy_config_aneg,
  533. .read_status = genphy_read_status,
  534. .ack_interrupt = kszphy_ack_interrupt,
  535. .config_intr = kszphy_config_intr,
  536. .suspend = genphy_suspend,
  537. .resume = genphy_resume,
  538. .driver = { .owner = THIS_MODULE,},
  539. }, {
  540. .phy_id = PHY_ID_KSZ8041RNLI,
  541. .phy_id_mask = 0x00fffff0,
  542. .name = "Micrel KSZ8041RNLI",
  543. .features = PHY_BASIC_FEATURES |
  544. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  545. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  546. .driver_data = &ksz8041_type,
  547. .probe = kszphy_probe,
  548. .config_init = kszphy_config_init,
  549. .config_aneg = genphy_config_aneg,
  550. .read_status = genphy_read_status,
  551. .ack_interrupt = kszphy_ack_interrupt,
  552. .config_intr = kszphy_config_intr,
  553. .suspend = genphy_suspend,
  554. .resume = genphy_resume,
  555. .driver = { .owner = THIS_MODULE,},
  556. }, {
  557. .phy_id = PHY_ID_KSZ8051,
  558. .phy_id_mask = 0x00fffff0,
  559. .name = "Micrel KSZ8051",
  560. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause
  561. | SUPPORTED_Asym_Pause),
  562. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  563. .driver_data = &ksz8051_type,
  564. .probe = kszphy_probe,
  565. .config_init = kszphy_config_init,
  566. .config_aneg = genphy_config_aneg,
  567. .read_status = genphy_read_status,
  568. .ack_interrupt = kszphy_ack_interrupt,
  569. .config_intr = kszphy_config_intr,
  570. .suspend = genphy_suspend,
  571. .resume = genphy_resume,
  572. .driver = { .owner = THIS_MODULE,},
  573. }, {
  574. .phy_id = PHY_ID_KSZ8001,
  575. .name = "Micrel KSZ8001 or KS8721",
  576. .phy_id_mask = 0x00ffffff,
  577. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
  578. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  579. .driver_data = &ksz8041_type,
  580. .probe = kszphy_probe,
  581. .config_init = kszphy_config_init,
  582. .config_aneg = genphy_config_aneg,
  583. .read_status = genphy_read_status,
  584. .ack_interrupt = kszphy_ack_interrupt,
  585. .config_intr = kszphy_config_intr,
  586. .suspend = genphy_suspend,
  587. .resume = genphy_resume,
  588. .driver = { .owner = THIS_MODULE,},
  589. }, {
  590. .phy_id = PHY_ID_KSZ8081,
  591. .name = "Micrel KSZ8081 or KSZ8091",
  592. .phy_id_mask = 0x00fffff0,
  593. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
  594. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  595. .driver_data = &ksz8081_type,
  596. .probe = kszphy_probe,
  597. .config_init = kszphy_config_init,
  598. .config_aneg = genphy_config_aneg,
  599. .read_status = genphy_read_status,
  600. .ack_interrupt = kszphy_ack_interrupt,
  601. .config_intr = kszphy_config_intr,
  602. .suspend = genphy_suspend,
  603. .resume = genphy_resume,
  604. .driver = { .owner = THIS_MODULE,},
  605. }, {
  606. .phy_id = PHY_ID_KSZ8061,
  607. .name = "Micrel KSZ8061",
  608. .phy_id_mask = 0x00fffff0,
  609. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
  610. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  611. .config_init = kszphy_config_init,
  612. .config_aneg = genphy_config_aneg,
  613. .read_status = genphy_read_status,
  614. .ack_interrupt = kszphy_ack_interrupt,
  615. .config_intr = kszphy_config_intr,
  616. .suspend = genphy_suspend,
  617. .resume = genphy_resume,
  618. .driver = { .owner = THIS_MODULE,},
  619. }, {
  620. .phy_id = PHY_ID_KSZ9021,
  621. .phy_id_mask = 0x000ffffe,
  622. .name = "Micrel KSZ9021 Gigabit PHY",
  623. .features = (PHY_GBIT_FEATURES | SUPPORTED_Pause),
  624. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  625. .driver_data = &ksz9021_type,
  626. .config_init = ksz9021_config_init,
  627. .config_aneg = genphy_config_aneg,
  628. .read_status = genphy_read_status,
  629. .ack_interrupt = kszphy_ack_interrupt,
  630. .config_intr = kszphy_config_intr,
  631. .suspend = genphy_suspend,
  632. .resume = genphy_resume,
  633. .read_mmd_indirect = ksz9021_rd_mmd_phyreg,
  634. .write_mmd_indirect = ksz9021_wr_mmd_phyreg,
  635. .driver = { .owner = THIS_MODULE, },
  636. }, {
  637. .phy_id = PHY_ID_KSZ9031,
  638. .phy_id_mask = 0x00fffff0,
  639. .name = "Micrel KSZ9031 Gigabit PHY",
  640. .features = (PHY_GBIT_FEATURES | SUPPORTED_Pause),
  641. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  642. .driver_data = &ksz9021_type,
  643. .config_init = ksz9031_config_init,
  644. .config_aneg = genphy_config_aneg,
  645. .read_status = genphy_read_status,
  646. .ack_interrupt = kszphy_ack_interrupt,
  647. .config_intr = kszphy_config_intr,
  648. .suspend = genphy_suspend,
  649. .resume = genphy_resume,
  650. .driver = { .owner = THIS_MODULE, },
  651. }, {
  652. .phy_id = PHY_ID_KSZ8873MLL,
  653. .phy_id_mask = 0x00fffff0,
  654. .name = "Micrel KSZ8873MLL Switch",
  655. .features = (SUPPORTED_Pause | SUPPORTED_Asym_Pause),
  656. .flags = PHY_HAS_MAGICANEG,
  657. .config_init = kszphy_config_init,
  658. .config_aneg = ksz8873mll_config_aneg,
  659. .read_status = ksz8873mll_read_status,
  660. .suspend = genphy_suspend,
  661. .resume = genphy_resume,
  662. .driver = { .owner = THIS_MODULE, },
  663. }, {
  664. .phy_id = PHY_ID_KSZ886X,
  665. .phy_id_mask = 0x00fffff0,
  666. .name = "Micrel KSZ886X Switch",
  667. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
  668. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  669. .config_init = kszphy_config_init,
  670. .config_aneg = genphy_config_aneg,
  671. .read_status = genphy_read_status,
  672. .suspend = genphy_suspend,
  673. .resume = genphy_resume,
  674. .driver = { .owner = THIS_MODULE, },
  675. } };
  676. module_phy_driver(ksphy_driver);
  677. MODULE_DESCRIPTION("Micrel PHY driver");
  678. MODULE_AUTHOR("David J. Choi");
  679. MODULE_LICENSE("GPL");
  680. static struct mdio_device_id __maybe_unused micrel_tbl[] = {
  681. { PHY_ID_KSZ9021, 0x000ffffe },
  682. { PHY_ID_KSZ9031, 0x00fffff0 },
  683. { PHY_ID_KSZ8001, 0x00ffffff },
  684. { PHY_ID_KS8737, 0x00fffff0 },
  685. { PHY_ID_KSZ8021, 0x00ffffff },
  686. { PHY_ID_KSZ8031, 0x00ffffff },
  687. { PHY_ID_KSZ8041, 0x00fffff0 },
  688. { PHY_ID_KSZ8051, 0x00fffff0 },
  689. { PHY_ID_KSZ8061, 0x00fffff0 },
  690. { PHY_ID_KSZ8081, 0x00fffff0 },
  691. { PHY_ID_KSZ8873MLL, 0x00fffff0 },
  692. { PHY_ID_KSZ886X, 0x00fffff0 },
  693. { }
  694. };
  695. MODULE_DEVICE_TABLE(mdio, micrel_tbl);