marvell.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141
  1. /*
  2. * drivers/net/phy/marvell.c
  3. *
  4. * Driver for Marvell PHYs
  5. *
  6. * Author: Andy Fleming
  7. *
  8. * Copyright (c) 2004 Freescale Semiconductor, Inc.
  9. *
  10. * Copyright (c) 2013 Michael Stapelberg <michael@stapelberg.de>
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. *
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/string.h>
  20. #include <linux/errno.h>
  21. #include <linux/unistd.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/init.h>
  24. #include <linux/delay.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/skbuff.h>
  28. #include <linux/spinlock.h>
  29. #include <linux/mm.h>
  30. #include <linux/module.h>
  31. #include <linux/mii.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/phy.h>
  34. #include <linux/marvell_phy.h>
  35. #include <linux/of.h>
  36. #include <linux/io.h>
  37. #include <asm/irq.h>
  38. #include <linux/uaccess.h>
  39. #define MII_MARVELL_PHY_PAGE 22
  40. #define MII_M1011_IEVENT 0x13
  41. #define MII_M1011_IEVENT_CLEAR 0x0000
  42. #define MII_M1011_IMASK 0x12
  43. #define MII_M1011_IMASK_INIT 0x6400
  44. #define MII_M1011_IMASK_CLEAR 0x0000
  45. #define MII_M1011_PHY_SCR 0x10
  46. #define MII_M1011_PHY_SCR_AUTO_CROSS 0x0060
  47. #define MII_M1145_PHY_EXT_SR 0x1b
  48. #define MII_M1145_PHY_EXT_CR 0x14
  49. #define MII_M1145_RGMII_RX_DELAY 0x0080
  50. #define MII_M1145_RGMII_TX_DELAY 0x0002
  51. #define MII_M1145_HWCFG_MODE_SGMII_NO_CLK 0x4
  52. #define MII_M1145_HWCFG_MODE_MASK 0xf
  53. #define MII_M1145_HWCFG_FIBER_COPPER_AUTO 0x8000
  54. #define MII_M1145_HWCFG_MODE_SGMII_NO_CLK 0x4
  55. #define MII_M1145_HWCFG_MODE_MASK 0xf
  56. #define MII_M1145_HWCFG_FIBER_COPPER_AUTO 0x8000
  57. #define MII_M1111_PHY_LED_CONTROL 0x18
  58. #define MII_M1111_PHY_LED_DIRECT 0x4100
  59. #define MII_M1111_PHY_LED_COMBINE 0x411c
  60. #define MII_M1111_PHY_EXT_CR 0x14
  61. #define MII_M1111_RX_DELAY 0x80
  62. #define MII_M1111_TX_DELAY 0x2
  63. #define MII_M1111_PHY_EXT_SR 0x1b
  64. #define MII_M1111_HWCFG_MODE_MASK 0xf
  65. #define MII_M1111_HWCFG_MODE_COPPER_RGMII 0xb
  66. #define MII_M1111_HWCFG_MODE_FIBER_RGMII 0x3
  67. #define MII_M1111_HWCFG_MODE_SGMII_NO_CLK 0x4
  68. #define MII_M1111_HWCFG_MODE_COPPER_RTBI 0x9
  69. #define MII_M1111_HWCFG_FIBER_COPPER_AUTO 0x8000
  70. #define MII_M1111_HWCFG_FIBER_COPPER_RES 0x2000
  71. #define MII_M1111_COPPER 0
  72. #define MII_M1111_FIBER 1
  73. #define MII_88E1121_PHY_MSCR_PAGE 2
  74. #define MII_88E1121_PHY_MSCR_REG 21
  75. #define MII_88E1121_PHY_MSCR_RX_DELAY BIT(5)
  76. #define MII_88E1121_PHY_MSCR_TX_DELAY BIT(4)
  77. #define MII_88E1121_PHY_MSCR_DELAY_MASK (~(0x3 << 4))
  78. #define MII_88E1318S_PHY_MSCR1_REG 16
  79. #define MII_88E1318S_PHY_MSCR1_PAD_ODD BIT(6)
  80. /* Copper Specific Interrupt Enable Register */
  81. #define MII_88E1318S_PHY_CSIER 0x12
  82. /* WOL Event Interrupt Enable */
  83. #define MII_88E1318S_PHY_CSIER_WOL_EIE BIT(7)
  84. /* LED Timer Control Register */
  85. #define MII_88E1318S_PHY_LED_PAGE 0x03
  86. #define MII_88E1318S_PHY_LED_TCR 0x12
  87. #define MII_88E1318S_PHY_LED_TCR_FORCE_INT BIT(15)
  88. #define MII_88E1318S_PHY_LED_TCR_INTn_ENABLE BIT(7)
  89. #define MII_88E1318S_PHY_LED_TCR_INT_ACTIVE_LOW BIT(11)
  90. /* Magic Packet MAC address registers */
  91. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD2 0x17
  92. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD1 0x18
  93. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD0 0x19
  94. #define MII_88E1318S_PHY_WOL_PAGE 0x11
  95. #define MII_88E1318S_PHY_WOL_CTRL 0x10
  96. #define MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS BIT(12)
  97. #define MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE BIT(14)
  98. #define MII_88E1121_PHY_LED_CTRL 16
  99. #define MII_88E1121_PHY_LED_PAGE 3
  100. #define MII_88E1121_PHY_LED_DEF 0x0030
  101. #define MII_M1011_PHY_STATUS 0x11
  102. #define MII_M1011_PHY_STATUS_1000 0x8000
  103. #define MII_M1011_PHY_STATUS_100 0x4000
  104. #define MII_M1011_PHY_STATUS_SPD_MASK 0xc000
  105. #define MII_M1011_PHY_STATUS_FULLDUPLEX 0x2000
  106. #define MII_M1011_PHY_STATUS_RESOLVED 0x0800
  107. #define MII_M1011_PHY_STATUS_LINK 0x0400
  108. #define MII_M1116R_CONTROL_REG_MAC 21
  109. #define MII_88E3016_PHY_SPEC_CTRL 0x10
  110. #define MII_88E3016_DISABLE_SCRAMBLER 0x0200
  111. #define MII_88E3016_AUTO_MDIX_CROSSOVER 0x0030
  112. MODULE_DESCRIPTION("Marvell PHY driver");
  113. MODULE_AUTHOR("Andy Fleming");
  114. MODULE_LICENSE("GPL");
  115. static int marvell_ack_interrupt(struct phy_device *phydev)
  116. {
  117. int err;
  118. /* Clear the interrupts by reading the reg */
  119. err = phy_read(phydev, MII_M1011_IEVENT);
  120. if (err < 0)
  121. return err;
  122. return 0;
  123. }
  124. static int marvell_config_intr(struct phy_device *phydev)
  125. {
  126. int err;
  127. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  128. err = phy_write(phydev, MII_M1011_IMASK, MII_M1011_IMASK_INIT);
  129. else
  130. err = phy_write(phydev, MII_M1011_IMASK, MII_M1011_IMASK_CLEAR);
  131. return err;
  132. }
  133. static int marvell_config_aneg(struct phy_device *phydev)
  134. {
  135. int err;
  136. /* The Marvell PHY has an errata which requires
  137. * that certain registers get written in order
  138. * to restart autonegotiation */
  139. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  140. if (err < 0)
  141. return err;
  142. err = phy_write(phydev, 0x1d, 0x1f);
  143. if (err < 0)
  144. return err;
  145. err = phy_write(phydev, 0x1e, 0x200c);
  146. if (err < 0)
  147. return err;
  148. err = phy_write(phydev, 0x1d, 0x5);
  149. if (err < 0)
  150. return err;
  151. err = phy_write(phydev, 0x1e, 0);
  152. if (err < 0)
  153. return err;
  154. err = phy_write(phydev, 0x1e, 0x100);
  155. if (err < 0)
  156. return err;
  157. err = phy_write(phydev, MII_M1011_PHY_SCR,
  158. MII_M1011_PHY_SCR_AUTO_CROSS);
  159. if (err < 0)
  160. return err;
  161. err = phy_write(phydev, MII_M1111_PHY_LED_CONTROL,
  162. MII_M1111_PHY_LED_DIRECT);
  163. if (err < 0)
  164. return err;
  165. err = genphy_config_aneg(phydev);
  166. if (err < 0)
  167. return err;
  168. if (phydev->autoneg != AUTONEG_ENABLE) {
  169. int bmcr;
  170. /*
  171. * A write to speed/duplex bits (that is performed by
  172. * genphy_config_aneg() call above) must be followed by
  173. * a software reset. Otherwise, the write has no effect.
  174. */
  175. bmcr = phy_read(phydev, MII_BMCR);
  176. if (bmcr < 0)
  177. return bmcr;
  178. err = phy_write(phydev, MII_BMCR, bmcr | BMCR_RESET);
  179. if (err < 0)
  180. return err;
  181. }
  182. return 0;
  183. }
  184. #ifdef CONFIG_OF_MDIO
  185. /*
  186. * Set and/or override some configuration registers based on the
  187. * marvell,reg-init property stored in the of_node for the phydev.
  188. *
  189. * marvell,reg-init = <reg-page reg mask value>,...;
  190. *
  191. * There may be one or more sets of <reg-page reg mask value>:
  192. *
  193. * reg-page: which register bank to use.
  194. * reg: the register.
  195. * mask: if non-zero, ANDed with existing register value.
  196. * value: ORed with the masked value and written to the regiser.
  197. *
  198. */
  199. static int marvell_of_reg_init(struct phy_device *phydev)
  200. {
  201. const __be32 *paddr;
  202. int len, i, saved_page, current_page, page_changed, ret;
  203. if (!phydev->dev.of_node)
  204. return 0;
  205. paddr = of_get_property(phydev->dev.of_node, "marvell,reg-init", &len);
  206. if (!paddr || len < (4 * sizeof(*paddr)))
  207. return 0;
  208. saved_page = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  209. if (saved_page < 0)
  210. return saved_page;
  211. page_changed = 0;
  212. current_page = saved_page;
  213. ret = 0;
  214. len /= sizeof(*paddr);
  215. for (i = 0; i < len - 3; i += 4) {
  216. u16 reg_page = be32_to_cpup(paddr + i);
  217. u16 reg = be32_to_cpup(paddr + i + 1);
  218. u16 mask = be32_to_cpup(paddr + i + 2);
  219. u16 val_bits = be32_to_cpup(paddr + i + 3);
  220. int val;
  221. if (reg_page != current_page) {
  222. current_page = reg_page;
  223. page_changed = 1;
  224. ret = phy_write(phydev, MII_MARVELL_PHY_PAGE, reg_page);
  225. if (ret < 0)
  226. goto err;
  227. }
  228. val = 0;
  229. if (mask) {
  230. val = phy_read(phydev, reg);
  231. if (val < 0) {
  232. ret = val;
  233. goto err;
  234. }
  235. val &= mask;
  236. }
  237. val |= val_bits;
  238. ret = phy_write(phydev, reg, val);
  239. if (ret < 0)
  240. goto err;
  241. }
  242. err:
  243. if (page_changed) {
  244. i = phy_write(phydev, MII_MARVELL_PHY_PAGE, saved_page);
  245. if (ret == 0)
  246. ret = i;
  247. }
  248. return ret;
  249. }
  250. #else
  251. static int marvell_of_reg_init(struct phy_device *phydev)
  252. {
  253. return 0;
  254. }
  255. #endif /* CONFIG_OF_MDIO */
  256. static int m88e1121_config_aneg(struct phy_device *phydev)
  257. {
  258. int err, oldpage, mscr;
  259. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  260. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  261. MII_88E1121_PHY_MSCR_PAGE);
  262. if (err < 0)
  263. return err;
  264. if ((phydev->interface == PHY_INTERFACE_MODE_RGMII) ||
  265. (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) ||
  266. (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
  267. (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
  268. mscr = phy_read(phydev, MII_88E1121_PHY_MSCR_REG) &
  269. MII_88E1121_PHY_MSCR_DELAY_MASK;
  270. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
  271. mscr |= (MII_88E1121_PHY_MSCR_RX_DELAY |
  272. MII_88E1121_PHY_MSCR_TX_DELAY);
  273. else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
  274. mscr |= MII_88E1121_PHY_MSCR_RX_DELAY;
  275. else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
  276. mscr |= MII_88E1121_PHY_MSCR_TX_DELAY;
  277. err = phy_write(phydev, MII_88E1121_PHY_MSCR_REG, mscr);
  278. if (err < 0)
  279. return err;
  280. }
  281. phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  282. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  283. if (err < 0)
  284. return err;
  285. err = phy_write(phydev, MII_M1011_PHY_SCR,
  286. MII_M1011_PHY_SCR_AUTO_CROSS);
  287. if (err < 0)
  288. return err;
  289. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  290. phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_88E1121_PHY_LED_PAGE);
  291. phy_write(phydev, MII_88E1121_PHY_LED_CTRL, MII_88E1121_PHY_LED_DEF);
  292. phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  293. err = genphy_config_aneg(phydev);
  294. return err;
  295. }
  296. static int m88e1318_config_aneg(struct phy_device *phydev)
  297. {
  298. int err, oldpage, mscr;
  299. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  300. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  301. MII_88E1121_PHY_MSCR_PAGE);
  302. if (err < 0)
  303. return err;
  304. mscr = phy_read(phydev, MII_88E1318S_PHY_MSCR1_REG);
  305. mscr |= MII_88E1318S_PHY_MSCR1_PAD_ODD;
  306. err = phy_write(phydev, MII_88E1318S_PHY_MSCR1_REG, mscr);
  307. if (err < 0)
  308. return err;
  309. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  310. if (err < 0)
  311. return err;
  312. return m88e1121_config_aneg(phydev);
  313. }
  314. static int m88e1510_config_aneg(struct phy_device *phydev)
  315. {
  316. int err;
  317. err = m88e1318_config_aneg(phydev);
  318. if (err < 0)
  319. return err;
  320. return marvell_of_reg_init(phydev);
  321. }
  322. static int m88e1116r_config_init(struct phy_device *phydev)
  323. {
  324. int temp;
  325. int err;
  326. temp = phy_read(phydev, MII_BMCR);
  327. temp |= BMCR_RESET;
  328. err = phy_write(phydev, MII_BMCR, temp);
  329. if (err < 0)
  330. return err;
  331. mdelay(500);
  332. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0);
  333. if (err < 0)
  334. return err;
  335. temp = phy_read(phydev, MII_M1011_PHY_SCR);
  336. temp |= (7 << 12); /* max number of gigabit attempts */
  337. temp |= (1 << 11); /* enable downshift */
  338. temp |= MII_M1011_PHY_SCR_AUTO_CROSS;
  339. err = phy_write(phydev, MII_M1011_PHY_SCR, temp);
  340. if (err < 0)
  341. return err;
  342. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 2);
  343. if (err < 0)
  344. return err;
  345. temp = phy_read(phydev, MII_M1116R_CONTROL_REG_MAC);
  346. temp |= (1 << 5);
  347. temp |= (1 << 4);
  348. err = phy_write(phydev, MII_M1116R_CONTROL_REG_MAC, temp);
  349. if (err < 0)
  350. return err;
  351. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0);
  352. if (err < 0)
  353. return err;
  354. temp = phy_read(phydev, MII_BMCR);
  355. temp |= BMCR_RESET;
  356. err = phy_write(phydev, MII_BMCR, temp);
  357. if (err < 0)
  358. return err;
  359. mdelay(500);
  360. return 0;
  361. }
  362. static int m88e3016_config_init(struct phy_device *phydev)
  363. {
  364. int reg;
  365. /* Enable Scrambler and Auto-Crossover */
  366. reg = phy_read(phydev, MII_88E3016_PHY_SPEC_CTRL);
  367. if (reg < 0)
  368. return reg;
  369. reg &= ~MII_88E3016_DISABLE_SCRAMBLER;
  370. reg |= MII_88E3016_AUTO_MDIX_CROSSOVER;
  371. reg = phy_write(phydev, MII_88E3016_PHY_SPEC_CTRL, reg);
  372. if (reg < 0)
  373. return reg;
  374. return 0;
  375. }
  376. static int m88e1111_config_init(struct phy_device *phydev)
  377. {
  378. int err;
  379. int temp;
  380. if ((phydev->interface == PHY_INTERFACE_MODE_RGMII) ||
  381. (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) ||
  382. (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
  383. (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
  384. temp = phy_read(phydev, MII_M1111_PHY_EXT_CR);
  385. if (temp < 0)
  386. return temp;
  387. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
  388. temp |= (MII_M1111_RX_DELAY | MII_M1111_TX_DELAY);
  389. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  390. temp &= ~MII_M1111_TX_DELAY;
  391. temp |= MII_M1111_RX_DELAY;
  392. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
  393. temp &= ~MII_M1111_RX_DELAY;
  394. temp |= MII_M1111_TX_DELAY;
  395. }
  396. err = phy_write(phydev, MII_M1111_PHY_EXT_CR, temp);
  397. if (err < 0)
  398. return err;
  399. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  400. if (temp < 0)
  401. return temp;
  402. temp &= ~(MII_M1111_HWCFG_MODE_MASK);
  403. if (temp & MII_M1111_HWCFG_FIBER_COPPER_RES)
  404. temp |= MII_M1111_HWCFG_MODE_FIBER_RGMII;
  405. else
  406. temp |= MII_M1111_HWCFG_MODE_COPPER_RGMII;
  407. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  408. if (err < 0)
  409. return err;
  410. }
  411. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  412. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  413. if (temp < 0)
  414. return temp;
  415. temp &= ~(MII_M1111_HWCFG_MODE_MASK);
  416. temp |= MII_M1111_HWCFG_MODE_SGMII_NO_CLK;
  417. temp |= MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  418. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  419. if (err < 0)
  420. return err;
  421. }
  422. if (phydev->interface == PHY_INTERFACE_MODE_RTBI) {
  423. temp = phy_read(phydev, MII_M1111_PHY_EXT_CR);
  424. if (temp < 0)
  425. return temp;
  426. temp |= (MII_M1111_RX_DELAY | MII_M1111_TX_DELAY);
  427. err = phy_write(phydev, MII_M1111_PHY_EXT_CR, temp);
  428. if (err < 0)
  429. return err;
  430. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  431. if (temp < 0)
  432. return temp;
  433. temp &= ~(MII_M1111_HWCFG_MODE_MASK | MII_M1111_HWCFG_FIBER_COPPER_RES);
  434. temp |= 0x7 | MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  435. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  436. if (err < 0)
  437. return err;
  438. /* soft reset */
  439. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  440. if (err < 0)
  441. return err;
  442. do
  443. temp = phy_read(phydev, MII_BMCR);
  444. while (temp & BMCR_RESET);
  445. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  446. if (temp < 0)
  447. return temp;
  448. temp &= ~(MII_M1111_HWCFG_MODE_MASK | MII_M1111_HWCFG_FIBER_COPPER_RES);
  449. temp |= MII_M1111_HWCFG_MODE_COPPER_RTBI | MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  450. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  451. if (err < 0)
  452. return err;
  453. }
  454. err = marvell_of_reg_init(phydev);
  455. if (err < 0)
  456. return err;
  457. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  458. }
  459. static int m88e1118_config_aneg(struct phy_device *phydev)
  460. {
  461. int err;
  462. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  463. if (err < 0)
  464. return err;
  465. err = phy_write(phydev, MII_M1011_PHY_SCR,
  466. MII_M1011_PHY_SCR_AUTO_CROSS);
  467. if (err < 0)
  468. return err;
  469. err = genphy_config_aneg(phydev);
  470. return 0;
  471. }
  472. static int m88e1118_config_init(struct phy_device *phydev)
  473. {
  474. int err;
  475. /* Change address */
  476. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0002);
  477. if (err < 0)
  478. return err;
  479. /* Enable 1000 Mbit */
  480. err = phy_write(phydev, 0x15, 0x1070);
  481. if (err < 0)
  482. return err;
  483. /* Change address */
  484. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0003);
  485. if (err < 0)
  486. return err;
  487. /* Adjust LED Control */
  488. if (phydev->dev_flags & MARVELL_PHY_M1118_DNS323_LEDS)
  489. err = phy_write(phydev, 0x10, 0x1100);
  490. else
  491. err = phy_write(phydev, 0x10, 0x021e);
  492. if (err < 0)
  493. return err;
  494. err = marvell_of_reg_init(phydev);
  495. if (err < 0)
  496. return err;
  497. /* Reset address */
  498. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0);
  499. if (err < 0)
  500. return err;
  501. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  502. }
  503. static int m88e1149_config_init(struct phy_device *phydev)
  504. {
  505. int err;
  506. /* Change address */
  507. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0002);
  508. if (err < 0)
  509. return err;
  510. /* Enable 1000 Mbit */
  511. err = phy_write(phydev, 0x15, 0x1048);
  512. if (err < 0)
  513. return err;
  514. err = marvell_of_reg_init(phydev);
  515. if (err < 0)
  516. return err;
  517. /* Reset address */
  518. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0);
  519. if (err < 0)
  520. return err;
  521. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  522. }
  523. static int m88e1145_config_init(struct phy_device *phydev)
  524. {
  525. int err;
  526. int temp;
  527. /* Take care of errata E0 & E1 */
  528. err = phy_write(phydev, 0x1d, 0x001b);
  529. if (err < 0)
  530. return err;
  531. err = phy_write(phydev, 0x1e, 0x418f);
  532. if (err < 0)
  533. return err;
  534. err = phy_write(phydev, 0x1d, 0x0016);
  535. if (err < 0)
  536. return err;
  537. err = phy_write(phydev, 0x1e, 0xa2da);
  538. if (err < 0)
  539. return err;
  540. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
  541. int temp = phy_read(phydev, MII_M1145_PHY_EXT_CR);
  542. if (temp < 0)
  543. return temp;
  544. temp |= (MII_M1145_RGMII_RX_DELAY | MII_M1145_RGMII_TX_DELAY);
  545. err = phy_write(phydev, MII_M1145_PHY_EXT_CR, temp);
  546. if (err < 0)
  547. return err;
  548. if (phydev->dev_flags & MARVELL_PHY_M1145_FLAGS_RESISTANCE) {
  549. err = phy_write(phydev, 0x1d, 0x0012);
  550. if (err < 0)
  551. return err;
  552. temp = phy_read(phydev, 0x1e);
  553. if (temp < 0)
  554. return temp;
  555. temp &= 0xf03f;
  556. temp |= 2 << 9; /* 36 ohm */
  557. temp |= 2 << 6; /* 39 ohm */
  558. err = phy_write(phydev, 0x1e, temp);
  559. if (err < 0)
  560. return err;
  561. err = phy_write(phydev, 0x1d, 0x3);
  562. if (err < 0)
  563. return err;
  564. err = phy_write(phydev, 0x1e, 0x8000);
  565. if (err < 0)
  566. return err;
  567. }
  568. }
  569. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  570. temp = phy_read(phydev, MII_M1145_PHY_EXT_SR);
  571. if (temp < 0)
  572. return temp;
  573. temp &= ~MII_M1145_HWCFG_MODE_MASK;
  574. temp |= MII_M1145_HWCFG_MODE_SGMII_NO_CLK;
  575. temp |= MII_M1145_HWCFG_FIBER_COPPER_AUTO;
  576. err = phy_write(phydev, MII_M1145_PHY_EXT_SR, temp);
  577. if (err < 0)
  578. return err;
  579. }
  580. err = marvell_of_reg_init(phydev);
  581. if (err < 0)
  582. return err;
  583. return 0;
  584. }
  585. /* marvell_read_status
  586. *
  587. * Generic status code does not detect Fiber correctly!
  588. * Description:
  589. * Check the link, then figure out the current state
  590. * by comparing what we advertise with what the link partner
  591. * advertises. Start by checking the gigabit possibilities,
  592. * then move on to 10/100.
  593. */
  594. static int marvell_read_status(struct phy_device *phydev)
  595. {
  596. int adv;
  597. int err;
  598. int lpa;
  599. int status = 0;
  600. /* Update the link, but return if there
  601. * was an error */
  602. err = genphy_update_link(phydev);
  603. if (err)
  604. return err;
  605. if (AUTONEG_ENABLE == phydev->autoneg) {
  606. status = phy_read(phydev, MII_M1011_PHY_STATUS);
  607. if (status < 0)
  608. return status;
  609. lpa = phy_read(phydev, MII_LPA);
  610. if (lpa < 0)
  611. return lpa;
  612. adv = phy_read(phydev, MII_ADVERTISE);
  613. if (adv < 0)
  614. return adv;
  615. lpa &= adv;
  616. if (status & MII_M1011_PHY_STATUS_FULLDUPLEX)
  617. phydev->duplex = DUPLEX_FULL;
  618. else
  619. phydev->duplex = DUPLEX_HALF;
  620. status = status & MII_M1011_PHY_STATUS_SPD_MASK;
  621. phydev->pause = phydev->asym_pause = 0;
  622. switch (status) {
  623. case MII_M1011_PHY_STATUS_1000:
  624. phydev->speed = SPEED_1000;
  625. break;
  626. case MII_M1011_PHY_STATUS_100:
  627. phydev->speed = SPEED_100;
  628. break;
  629. default:
  630. phydev->speed = SPEED_10;
  631. break;
  632. }
  633. if (phydev->duplex == DUPLEX_FULL) {
  634. phydev->pause = lpa & LPA_PAUSE_CAP ? 1 : 0;
  635. phydev->asym_pause = lpa & LPA_PAUSE_ASYM ? 1 : 0;
  636. }
  637. } else {
  638. int bmcr = phy_read(phydev, MII_BMCR);
  639. if (bmcr < 0)
  640. return bmcr;
  641. if (bmcr & BMCR_FULLDPLX)
  642. phydev->duplex = DUPLEX_FULL;
  643. else
  644. phydev->duplex = DUPLEX_HALF;
  645. if (bmcr & BMCR_SPEED1000)
  646. phydev->speed = SPEED_1000;
  647. else if (bmcr & BMCR_SPEED100)
  648. phydev->speed = SPEED_100;
  649. else
  650. phydev->speed = SPEED_10;
  651. phydev->pause = phydev->asym_pause = 0;
  652. }
  653. return 0;
  654. }
  655. static int marvell_aneg_done(struct phy_device *phydev)
  656. {
  657. int retval = phy_read(phydev, MII_M1011_PHY_STATUS);
  658. return (retval < 0) ? retval : (retval & MII_M1011_PHY_STATUS_RESOLVED);
  659. }
  660. static int m88e1121_did_interrupt(struct phy_device *phydev)
  661. {
  662. int imask;
  663. imask = phy_read(phydev, MII_M1011_IEVENT);
  664. if (imask & MII_M1011_IMASK_INIT)
  665. return 1;
  666. return 0;
  667. }
  668. static void m88e1318_get_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
  669. {
  670. wol->supported = WAKE_MAGIC;
  671. wol->wolopts = 0;
  672. if (phy_write(phydev, MII_MARVELL_PHY_PAGE,
  673. MII_88E1318S_PHY_WOL_PAGE) < 0)
  674. return;
  675. if (phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL) &
  676. MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE)
  677. wol->wolopts |= WAKE_MAGIC;
  678. if (phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x00) < 0)
  679. return;
  680. }
  681. static int m88e1318_set_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
  682. {
  683. int err, oldpage, temp;
  684. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  685. if (wol->wolopts & WAKE_MAGIC) {
  686. /* Explicitly switch to page 0x00, just to be sure */
  687. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x00);
  688. if (err < 0)
  689. return err;
  690. /* Enable the WOL interrupt */
  691. temp = phy_read(phydev, MII_88E1318S_PHY_CSIER);
  692. temp |= MII_88E1318S_PHY_CSIER_WOL_EIE;
  693. err = phy_write(phydev, MII_88E1318S_PHY_CSIER, temp);
  694. if (err < 0)
  695. return err;
  696. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  697. MII_88E1318S_PHY_LED_PAGE);
  698. if (err < 0)
  699. return err;
  700. /* Setup LED[2] as interrupt pin (active low) */
  701. temp = phy_read(phydev, MII_88E1318S_PHY_LED_TCR);
  702. temp &= ~MII_88E1318S_PHY_LED_TCR_FORCE_INT;
  703. temp |= MII_88E1318S_PHY_LED_TCR_INTn_ENABLE;
  704. temp |= MII_88E1318S_PHY_LED_TCR_INT_ACTIVE_LOW;
  705. err = phy_write(phydev, MII_88E1318S_PHY_LED_TCR, temp);
  706. if (err < 0)
  707. return err;
  708. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  709. MII_88E1318S_PHY_WOL_PAGE);
  710. if (err < 0)
  711. return err;
  712. /* Store the device address for the magic packet */
  713. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD2,
  714. ((phydev->attached_dev->dev_addr[5] << 8) |
  715. phydev->attached_dev->dev_addr[4]));
  716. if (err < 0)
  717. return err;
  718. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD1,
  719. ((phydev->attached_dev->dev_addr[3] << 8) |
  720. phydev->attached_dev->dev_addr[2]));
  721. if (err < 0)
  722. return err;
  723. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD0,
  724. ((phydev->attached_dev->dev_addr[1] << 8) |
  725. phydev->attached_dev->dev_addr[0]));
  726. if (err < 0)
  727. return err;
  728. /* Clear WOL status and enable magic packet matching */
  729. temp = phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL);
  730. temp |= MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS;
  731. temp |= MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE;
  732. err = phy_write(phydev, MII_88E1318S_PHY_WOL_CTRL, temp);
  733. if (err < 0)
  734. return err;
  735. } else {
  736. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  737. MII_88E1318S_PHY_WOL_PAGE);
  738. if (err < 0)
  739. return err;
  740. /* Clear WOL status and disable magic packet matching */
  741. temp = phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL);
  742. temp |= MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS;
  743. temp &= ~MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE;
  744. err = phy_write(phydev, MII_88E1318S_PHY_WOL_CTRL, temp);
  745. if (err < 0)
  746. return err;
  747. }
  748. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  749. if (err < 0)
  750. return err;
  751. return 0;
  752. }
  753. static struct phy_driver marvell_drivers[] = {
  754. {
  755. .phy_id = MARVELL_PHY_ID_88E1101,
  756. .phy_id_mask = MARVELL_PHY_ID_MASK,
  757. .name = "Marvell 88E1101",
  758. .features = PHY_GBIT_FEATURES,
  759. .flags = PHY_HAS_INTERRUPT,
  760. .config_aneg = &marvell_config_aneg,
  761. .read_status = &genphy_read_status,
  762. .ack_interrupt = &marvell_ack_interrupt,
  763. .config_intr = &marvell_config_intr,
  764. .resume = &genphy_resume,
  765. .suspend = &genphy_suspend,
  766. .driver = { .owner = THIS_MODULE },
  767. },
  768. {
  769. .phy_id = MARVELL_PHY_ID_88E1112,
  770. .phy_id_mask = MARVELL_PHY_ID_MASK,
  771. .name = "Marvell 88E1112",
  772. .features = PHY_GBIT_FEATURES,
  773. .flags = PHY_HAS_INTERRUPT,
  774. .config_init = &m88e1111_config_init,
  775. .config_aneg = &marvell_config_aneg,
  776. .read_status = &genphy_read_status,
  777. .ack_interrupt = &marvell_ack_interrupt,
  778. .config_intr = &marvell_config_intr,
  779. .resume = &genphy_resume,
  780. .suspend = &genphy_suspend,
  781. .driver = { .owner = THIS_MODULE },
  782. },
  783. {
  784. .phy_id = MARVELL_PHY_ID_88E1111,
  785. .phy_id_mask = MARVELL_PHY_ID_MASK,
  786. .name = "Marvell 88E1111",
  787. .features = PHY_GBIT_FEATURES,
  788. .flags = PHY_HAS_INTERRUPT,
  789. .config_init = &m88e1111_config_init,
  790. .config_aneg = &marvell_config_aneg,
  791. .read_status = &marvell_read_status,
  792. .ack_interrupt = &marvell_ack_interrupt,
  793. .config_intr = &marvell_config_intr,
  794. .resume = &genphy_resume,
  795. .suspend = &genphy_suspend,
  796. .driver = { .owner = THIS_MODULE },
  797. },
  798. {
  799. .phy_id = MARVELL_PHY_ID_88E1118,
  800. .phy_id_mask = MARVELL_PHY_ID_MASK,
  801. .name = "Marvell 88E1118",
  802. .features = PHY_GBIT_FEATURES,
  803. .flags = PHY_HAS_INTERRUPT,
  804. .config_init = &m88e1118_config_init,
  805. .config_aneg = &m88e1118_config_aneg,
  806. .read_status = &genphy_read_status,
  807. .ack_interrupt = &marvell_ack_interrupt,
  808. .config_intr = &marvell_config_intr,
  809. .resume = &genphy_resume,
  810. .suspend = &genphy_suspend,
  811. .driver = {.owner = THIS_MODULE,},
  812. },
  813. {
  814. .phy_id = MARVELL_PHY_ID_88E1121R,
  815. .phy_id_mask = MARVELL_PHY_ID_MASK,
  816. .name = "Marvell 88E1121R",
  817. .features = PHY_GBIT_FEATURES,
  818. .flags = PHY_HAS_INTERRUPT,
  819. .config_aneg = &m88e1121_config_aneg,
  820. .read_status = &marvell_read_status,
  821. .ack_interrupt = &marvell_ack_interrupt,
  822. .config_intr = &marvell_config_intr,
  823. .did_interrupt = &m88e1121_did_interrupt,
  824. .resume = &genphy_resume,
  825. .suspend = &genphy_suspend,
  826. .driver = { .owner = THIS_MODULE },
  827. },
  828. {
  829. .phy_id = MARVELL_PHY_ID_88E1318S,
  830. .phy_id_mask = MARVELL_PHY_ID_MASK,
  831. .name = "Marvell 88E1318S",
  832. .features = PHY_GBIT_FEATURES,
  833. .flags = PHY_HAS_INTERRUPT,
  834. .config_aneg = &m88e1318_config_aneg,
  835. .read_status = &marvell_read_status,
  836. .ack_interrupt = &marvell_ack_interrupt,
  837. .config_intr = &marvell_config_intr,
  838. .did_interrupt = &m88e1121_did_interrupt,
  839. .get_wol = &m88e1318_get_wol,
  840. .set_wol = &m88e1318_set_wol,
  841. .resume = &genphy_resume,
  842. .suspend = &genphy_suspend,
  843. .driver = { .owner = THIS_MODULE },
  844. },
  845. {
  846. .phy_id = MARVELL_PHY_ID_88E1145,
  847. .phy_id_mask = MARVELL_PHY_ID_MASK,
  848. .name = "Marvell 88E1145",
  849. .features = PHY_GBIT_FEATURES,
  850. .flags = PHY_HAS_INTERRUPT,
  851. .config_init = &m88e1145_config_init,
  852. .config_aneg = &marvell_config_aneg,
  853. .read_status = &genphy_read_status,
  854. .ack_interrupt = &marvell_ack_interrupt,
  855. .config_intr = &marvell_config_intr,
  856. .resume = &genphy_resume,
  857. .suspend = &genphy_suspend,
  858. .driver = { .owner = THIS_MODULE },
  859. },
  860. {
  861. .phy_id = MARVELL_PHY_ID_88E1149R,
  862. .phy_id_mask = MARVELL_PHY_ID_MASK,
  863. .name = "Marvell 88E1149R",
  864. .features = PHY_GBIT_FEATURES,
  865. .flags = PHY_HAS_INTERRUPT,
  866. .config_init = &m88e1149_config_init,
  867. .config_aneg = &m88e1118_config_aneg,
  868. .read_status = &genphy_read_status,
  869. .ack_interrupt = &marvell_ack_interrupt,
  870. .config_intr = &marvell_config_intr,
  871. .resume = &genphy_resume,
  872. .suspend = &genphy_suspend,
  873. .driver = { .owner = THIS_MODULE },
  874. },
  875. {
  876. .phy_id = MARVELL_PHY_ID_88E1240,
  877. .phy_id_mask = MARVELL_PHY_ID_MASK,
  878. .name = "Marvell 88E1240",
  879. .features = PHY_GBIT_FEATURES,
  880. .flags = PHY_HAS_INTERRUPT,
  881. .config_init = &m88e1111_config_init,
  882. .config_aneg = &marvell_config_aneg,
  883. .read_status = &genphy_read_status,
  884. .ack_interrupt = &marvell_ack_interrupt,
  885. .config_intr = &marvell_config_intr,
  886. .resume = &genphy_resume,
  887. .suspend = &genphy_suspend,
  888. .driver = { .owner = THIS_MODULE },
  889. },
  890. {
  891. .phy_id = MARVELL_PHY_ID_88E1116R,
  892. .phy_id_mask = MARVELL_PHY_ID_MASK,
  893. .name = "Marvell 88E1116R",
  894. .features = PHY_GBIT_FEATURES,
  895. .flags = PHY_HAS_INTERRUPT,
  896. .config_init = &m88e1116r_config_init,
  897. .config_aneg = &genphy_config_aneg,
  898. .read_status = &genphy_read_status,
  899. .ack_interrupt = &marvell_ack_interrupt,
  900. .config_intr = &marvell_config_intr,
  901. .resume = &genphy_resume,
  902. .suspend = &genphy_suspend,
  903. .driver = { .owner = THIS_MODULE },
  904. },
  905. {
  906. .phy_id = MARVELL_PHY_ID_88E1510,
  907. .phy_id_mask = MARVELL_PHY_ID_MASK,
  908. .name = "Marvell 88E1510",
  909. .features = PHY_GBIT_FEATURES,
  910. .flags = PHY_HAS_INTERRUPT,
  911. .config_aneg = &m88e1510_config_aneg,
  912. .read_status = &marvell_read_status,
  913. .ack_interrupt = &marvell_ack_interrupt,
  914. .config_intr = &marvell_config_intr,
  915. .did_interrupt = &m88e1121_did_interrupt,
  916. .resume = &genphy_resume,
  917. .suspend = &genphy_suspend,
  918. .driver = { .owner = THIS_MODULE },
  919. },
  920. {
  921. .phy_id = MARVELL_PHY_ID_88E3016,
  922. .phy_id_mask = MARVELL_PHY_ID_MASK,
  923. .name = "Marvell 88E3016",
  924. .features = PHY_BASIC_FEATURES,
  925. .flags = PHY_HAS_INTERRUPT,
  926. .config_aneg = &genphy_config_aneg,
  927. .config_init = &m88e3016_config_init,
  928. .aneg_done = &marvell_aneg_done,
  929. .read_status = &marvell_read_status,
  930. .ack_interrupt = &marvell_ack_interrupt,
  931. .config_intr = &marvell_config_intr,
  932. .did_interrupt = &m88e1121_did_interrupt,
  933. .resume = &genphy_resume,
  934. .suspend = &genphy_suspend,
  935. .driver = { .owner = THIS_MODULE },
  936. },
  937. };
  938. module_phy_driver(marvell_drivers);
  939. static struct mdio_device_id __maybe_unused marvell_tbl[] = {
  940. { MARVELL_PHY_ID_88E1101, MARVELL_PHY_ID_MASK },
  941. { MARVELL_PHY_ID_88E1112, MARVELL_PHY_ID_MASK },
  942. { MARVELL_PHY_ID_88E1111, MARVELL_PHY_ID_MASK },
  943. { MARVELL_PHY_ID_88E1118, MARVELL_PHY_ID_MASK },
  944. { MARVELL_PHY_ID_88E1121R, MARVELL_PHY_ID_MASK },
  945. { MARVELL_PHY_ID_88E1145, MARVELL_PHY_ID_MASK },
  946. { MARVELL_PHY_ID_88E1149R, MARVELL_PHY_ID_MASK },
  947. { MARVELL_PHY_ID_88E1240, MARVELL_PHY_ID_MASK },
  948. { MARVELL_PHY_ID_88E1318S, MARVELL_PHY_ID_MASK },
  949. { MARVELL_PHY_ID_88E1116R, MARVELL_PHY_ID_MASK },
  950. { MARVELL_PHY_ID_88E1510, MARVELL_PHY_ID_MASK },
  951. { MARVELL_PHY_ID_88E3016, MARVELL_PHY_ID_MASK },
  952. { }
  953. };
  954. MODULE_DEVICE_TABLE(mdio, marvell_tbl);