cc2520.c 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061
  1. /* Driver for TI CC2520 802.15.4 Wireless-PAN Networking controller
  2. *
  3. * Copyright (C) 2014 Varka Bhadram <varkab@cdac.in>
  4. * Md.Jamal Mohiuddin <mjmohiuddin@cdac.in>
  5. * P Sowjanya <sowjanyap@cdac.in>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/gpio.h>
  16. #include <linux/delay.h>
  17. #include <linux/spi/spi.h>
  18. #include <linux/spi/cc2520.h>
  19. #include <linux/workqueue.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/skbuff.h>
  22. #include <linux/of_gpio.h>
  23. #include <linux/ieee802154.h>
  24. #include <net/mac802154.h>
  25. #include <net/cfg802154.h>
  26. #define SPI_COMMAND_BUFFER 3
  27. #define HIGH 1
  28. #define LOW 0
  29. #define STATE_IDLE 0
  30. #define RSSI_VALID 0
  31. #define RSSI_OFFSET 78
  32. #define CC2520_RAM_SIZE 640
  33. #define CC2520_FIFO_SIZE 128
  34. #define CC2520RAM_TXFIFO 0x100
  35. #define CC2520RAM_RXFIFO 0x180
  36. #define CC2520RAM_IEEEADDR 0x3EA
  37. #define CC2520RAM_PANID 0x3F2
  38. #define CC2520RAM_SHORTADDR 0x3F4
  39. #define CC2520_FREG_MASK 0x3F
  40. /* status byte values */
  41. #define CC2520_STATUS_XOSC32M_STABLE BIT(7)
  42. #define CC2520_STATUS_RSSI_VALID BIT(6)
  43. #define CC2520_STATUS_TX_UNDERFLOW BIT(3)
  44. /* IEEE-802.15.4 defined constants (2.4 GHz logical channels) */
  45. #define CC2520_MINCHANNEL 11
  46. #define CC2520_MAXCHANNEL 26
  47. #define CC2520_CHANNEL_SPACING 5
  48. /* command strobes */
  49. #define CC2520_CMD_SNOP 0x00
  50. #define CC2520_CMD_IBUFLD 0x02
  51. #define CC2520_CMD_SIBUFEX 0x03
  52. #define CC2520_CMD_SSAMPLECCA 0x04
  53. #define CC2520_CMD_SRES 0x0f
  54. #define CC2520_CMD_MEMORY_MASK 0x0f
  55. #define CC2520_CMD_MEMORY_READ 0x10
  56. #define CC2520_CMD_MEMORY_WRITE 0x20
  57. #define CC2520_CMD_RXBUF 0x30
  58. #define CC2520_CMD_RXBUFCP 0x38
  59. #define CC2520_CMD_RXBUFMOV 0x32
  60. #define CC2520_CMD_TXBUF 0x3A
  61. #define CC2520_CMD_TXBUFCP 0x3E
  62. #define CC2520_CMD_RANDOM 0x3C
  63. #define CC2520_CMD_SXOSCON 0x40
  64. #define CC2520_CMD_STXCAL 0x41
  65. #define CC2520_CMD_SRXON 0x42
  66. #define CC2520_CMD_STXON 0x43
  67. #define CC2520_CMD_STXONCCA 0x44
  68. #define CC2520_CMD_SRFOFF 0x45
  69. #define CC2520_CMD_SXOSCOFF 0x46
  70. #define CC2520_CMD_SFLUSHRX 0x47
  71. #define CC2520_CMD_SFLUSHTX 0x48
  72. #define CC2520_CMD_SACK 0x49
  73. #define CC2520_CMD_SACKPEND 0x4A
  74. #define CC2520_CMD_SNACK 0x4B
  75. #define CC2520_CMD_SRXMASKBITSET 0x4C
  76. #define CC2520_CMD_SRXMASKBITCLR 0x4D
  77. #define CC2520_CMD_RXMASKAND 0x4E
  78. #define CC2520_CMD_RXMASKOR 0x4F
  79. #define CC2520_CMD_MEMCP 0x50
  80. #define CC2520_CMD_MEMCPR 0x52
  81. #define CC2520_CMD_MEMXCP 0x54
  82. #define CC2520_CMD_MEMXWR 0x56
  83. #define CC2520_CMD_BCLR 0x58
  84. #define CC2520_CMD_BSET 0x59
  85. #define CC2520_CMD_CTR_UCTR 0x60
  86. #define CC2520_CMD_CBCMAC 0x64
  87. #define CC2520_CMD_UCBCMAC 0x66
  88. #define CC2520_CMD_CCM 0x68
  89. #define CC2520_CMD_UCCM 0x6A
  90. #define CC2520_CMD_ECB 0x70
  91. #define CC2520_CMD_ECBO 0x72
  92. #define CC2520_CMD_ECBX 0x74
  93. #define CC2520_CMD_INC 0x78
  94. #define CC2520_CMD_ABORT 0x7F
  95. #define CC2520_CMD_REGISTER_READ 0x80
  96. #define CC2520_CMD_REGISTER_WRITE 0xC0
  97. /* status registers */
  98. #define CC2520_CHIPID 0x40
  99. #define CC2520_VERSION 0x42
  100. #define CC2520_EXTCLOCK 0x44
  101. #define CC2520_MDMCTRL0 0x46
  102. #define CC2520_MDMCTRL1 0x47
  103. #define CC2520_FREQEST 0x48
  104. #define CC2520_RXCTRL 0x4A
  105. #define CC2520_FSCTRL 0x4C
  106. #define CC2520_FSCAL0 0x4E
  107. #define CC2520_FSCAL1 0x4F
  108. #define CC2520_FSCAL2 0x50
  109. #define CC2520_FSCAL3 0x51
  110. #define CC2520_AGCCTRL0 0x52
  111. #define CC2520_AGCCTRL1 0x53
  112. #define CC2520_AGCCTRL2 0x54
  113. #define CC2520_AGCCTRL3 0x55
  114. #define CC2520_ADCTEST0 0x56
  115. #define CC2520_ADCTEST1 0x57
  116. #define CC2520_ADCTEST2 0x58
  117. #define CC2520_MDMTEST0 0x5A
  118. #define CC2520_MDMTEST1 0x5B
  119. #define CC2520_DACTEST0 0x5C
  120. #define CC2520_DACTEST1 0x5D
  121. #define CC2520_ATEST 0x5E
  122. #define CC2520_DACTEST2 0x5F
  123. #define CC2520_PTEST0 0x60
  124. #define CC2520_PTEST1 0x61
  125. #define CC2520_RESERVED 0x62
  126. #define CC2520_DPUBIST 0x7A
  127. #define CC2520_ACTBIST 0x7C
  128. #define CC2520_RAMBIST 0x7E
  129. /* frame registers */
  130. #define CC2520_FRMFILT0 0x00
  131. #define CC2520_FRMFILT1 0x01
  132. #define CC2520_SRCMATCH 0x02
  133. #define CC2520_SRCSHORTEN0 0x04
  134. #define CC2520_SRCSHORTEN1 0x05
  135. #define CC2520_SRCSHORTEN2 0x06
  136. #define CC2520_SRCEXTEN0 0x08
  137. #define CC2520_SRCEXTEN1 0x09
  138. #define CC2520_SRCEXTEN2 0x0A
  139. #define CC2520_FRMCTRL0 0x0C
  140. #define CC2520_FRMCTRL1 0x0D
  141. #define CC2520_RXENABLE0 0x0E
  142. #define CC2520_RXENABLE1 0x0F
  143. #define CC2520_EXCFLAG0 0x10
  144. #define CC2520_EXCFLAG1 0x11
  145. #define CC2520_EXCFLAG2 0x12
  146. #define CC2520_EXCMASKA0 0x14
  147. #define CC2520_EXCMASKA1 0x15
  148. #define CC2520_EXCMASKA2 0x16
  149. #define CC2520_EXCMASKB0 0x18
  150. #define CC2520_EXCMASKB1 0x19
  151. #define CC2520_EXCMASKB2 0x1A
  152. #define CC2520_EXCBINDX0 0x1C
  153. #define CC2520_EXCBINDX1 0x1D
  154. #define CC2520_EXCBINDY0 0x1E
  155. #define CC2520_EXCBINDY1 0x1F
  156. #define CC2520_GPIOCTRL0 0x20
  157. #define CC2520_GPIOCTRL1 0x21
  158. #define CC2520_GPIOCTRL2 0x22
  159. #define CC2520_GPIOCTRL3 0x23
  160. #define CC2520_GPIOCTRL4 0x24
  161. #define CC2520_GPIOCTRL5 0x25
  162. #define CC2520_GPIOPOLARITY 0x26
  163. #define CC2520_GPIOCTRL 0x28
  164. #define CC2520_DPUCON 0x2A
  165. #define CC2520_DPUSTAT 0x2C
  166. #define CC2520_FREQCTRL 0x2E
  167. #define CC2520_FREQTUNE 0x2F
  168. #define CC2520_TXPOWER 0x30
  169. #define CC2520_TXCTRL 0x31
  170. #define CC2520_FSMSTAT0 0x32
  171. #define CC2520_FSMSTAT1 0x33
  172. #define CC2520_FIFOPCTRL 0x34
  173. #define CC2520_FSMCTRL 0x35
  174. #define CC2520_CCACTRL0 0x36
  175. #define CC2520_CCACTRL1 0x37
  176. #define CC2520_RSSI 0x38
  177. #define CC2520_RSSISTAT 0x39
  178. #define CC2520_RXFIRST 0x3C
  179. #define CC2520_RXFIFOCNT 0x3E
  180. #define CC2520_TXFIFOCNT 0x3F
  181. /* Driver private information */
  182. struct cc2520_private {
  183. struct spi_device *spi; /* SPI device structure */
  184. struct ieee802154_hw *hw; /* IEEE-802.15.4 device */
  185. u8 *buf; /* SPI TX/Rx data buffer */
  186. struct mutex buffer_mutex; /* SPI buffer mutex */
  187. bool is_tx; /* Flag for sync b/w Tx and Rx */
  188. int fifo_pin; /* FIFO GPIO pin number */
  189. struct work_struct fifop_irqwork;/* Workqueue for FIFOP */
  190. spinlock_t lock; /* Lock for is_tx*/
  191. struct completion tx_complete; /* Work completion for Tx */
  192. };
  193. /* Generic Functions */
  194. static int
  195. cc2520_cmd_strobe(struct cc2520_private *priv, u8 cmd)
  196. {
  197. int ret;
  198. u8 status = 0xff;
  199. struct spi_message msg;
  200. struct spi_transfer xfer = {
  201. .len = 0,
  202. .tx_buf = priv->buf,
  203. .rx_buf = priv->buf,
  204. };
  205. spi_message_init(&msg);
  206. spi_message_add_tail(&xfer, &msg);
  207. mutex_lock(&priv->buffer_mutex);
  208. priv->buf[xfer.len++] = cmd;
  209. dev_vdbg(&priv->spi->dev,
  210. "command strobe buf[0] = %02x\n",
  211. priv->buf[0]);
  212. ret = spi_sync(priv->spi, &msg);
  213. if (!ret)
  214. status = priv->buf[0];
  215. dev_vdbg(&priv->spi->dev,
  216. "buf[0] = %02x\n", priv->buf[0]);
  217. mutex_unlock(&priv->buffer_mutex);
  218. return ret;
  219. }
  220. static int
  221. cc2520_get_status(struct cc2520_private *priv, u8 *status)
  222. {
  223. int ret;
  224. struct spi_message msg;
  225. struct spi_transfer xfer = {
  226. .len = 0,
  227. .tx_buf = priv->buf,
  228. .rx_buf = priv->buf,
  229. };
  230. spi_message_init(&msg);
  231. spi_message_add_tail(&xfer, &msg);
  232. mutex_lock(&priv->buffer_mutex);
  233. priv->buf[xfer.len++] = CC2520_CMD_SNOP;
  234. dev_vdbg(&priv->spi->dev,
  235. "get status command buf[0] = %02x\n", priv->buf[0]);
  236. ret = spi_sync(priv->spi, &msg);
  237. if (!ret)
  238. *status = priv->buf[0];
  239. dev_vdbg(&priv->spi->dev,
  240. "buf[0] = %02x\n", priv->buf[0]);
  241. mutex_unlock(&priv->buffer_mutex);
  242. return ret;
  243. }
  244. static int
  245. cc2520_write_register(struct cc2520_private *priv, u8 reg, u8 value)
  246. {
  247. int status;
  248. struct spi_message msg;
  249. struct spi_transfer xfer = {
  250. .len = 0,
  251. .tx_buf = priv->buf,
  252. .rx_buf = priv->buf,
  253. };
  254. spi_message_init(&msg);
  255. spi_message_add_tail(&xfer, &msg);
  256. mutex_lock(&priv->buffer_mutex);
  257. if (reg <= CC2520_FREG_MASK) {
  258. priv->buf[xfer.len++] = CC2520_CMD_REGISTER_WRITE | reg;
  259. priv->buf[xfer.len++] = value;
  260. } else {
  261. priv->buf[xfer.len++] = CC2520_CMD_MEMORY_WRITE;
  262. priv->buf[xfer.len++] = reg;
  263. priv->buf[xfer.len++] = value;
  264. }
  265. status = spi_sync(priv->spi, &msg);
  266. if (msg.status)
  267. status = msg.status;
  268. mutex_unlock(&priv->buffer_mutex);
  269. return status;
  270. }
  271. static int
  272. cc2520_write_ram(struct cc2520_private *priv, u16 reg, u8 len, u8 *data)
  273. {
  274. int status;
  275. struct spi_message msg;
  276. struct spi_transfer xfer_head = {
  277. .len = 0,
  278. .tx_buf = priv->buf,
  279. .rx_buf = priv->buf,
  280. };
  281. struct spi_transfer xfer_buf = {
  282. .len = len,
  283. .tx_buf = data,
  284. };
  285. mutex_lock(&priv->buffer_mutex);
  286. priv->buf[xfer_head.len++] = (CC2520_CMD_MEMORY_WRITE |
  287. ((reg >> 8) & 0xff));
  288. priv->buf[xfer_head.len++] = reg & 0xff;
  289. spi_message_init(&msg);
  290. spi_message_add_tail(&xfer_head, &msg);
  291. spi_message_add_tail(&xfer_buf, &msg);
  292. status = spi_sync(priv->spi, &msg);
  293. dev_dbg(&priv->spi->dev, "spi status = %d\n", status);
  294. if (msg.status)
  295. status = msg.status;
  296. mutex_unlock(&priv->buffer_mutex);
  297. return status;
  298. }
  299. static int
  300. cc2520_read_register(struct cc2520_private *priv, u8 reg, u8 *data)
  301. {
  302. int status;
  303. struct spi_message msg;
  304. struct spi_transfer xfer1 = {
  305. .len = 0,
  306. .tx_buf = priv->buf,
  307. .rx_buf = priv->buf,
  308. };
  309. struct spi_transfer xfer2 = {
  310. .len = 1,
  311. .rx_buf = data,
  312. };
  313. spi_message_init(&msg);
  314. spi_message_add_tail(&xfer1, &msg);
  315. spi_message_add_tail(&xfer2, &msg);
  316. mutex_lock(&priv->buffer_mutex);
  317. priv->buf[xfer1.len++] = CC2520_CMD_MEMORY_READ;
  318. priv->buf[xfer1.len++] = reg;
  319. status = spi_sync(priv->spi, &msg);
  320. dev_dbg(&priv->spi->dev,
  321. "spi status = %d\n", status);
  322. if (msg.status)
  323. status = msg.status;
  324. mutex_unlock(&priv->buffer_mutex);
  325. return status;
  326. }
  327. static int
  328. cc2520_write_txfifo(struct cc2520_private *priv, u8 *data, u8 len)
  329. {
  330. int status;
  331. /* length byte must include FCS even
  332. * if it is calculated in the hardware
  333. */
  334. int len_byte = len + 2;
  335. struct spi_message msg;
  336. struct spi_transfer xfer_head = {
  337. .len = 0,
  338. .tx_buf = priv->buf,
  339. .rx_buf = priv->buf,
  340. };
  341. struct spi_transfer xfer_len = {
  342. .len = 1,
  343. .tx_buf = &len_byte,
  344. };
  345. struct spi_transfer xfer_buf = {
  346. .len = len,
  347. .tx_buf = data,
  348. };
  349. spi_message_init(&msg);
  350. spi_message_add_tail(&xfer_head, &msg);
  351. spi_message_add_tail(&xfer_len, &msg);
  352. spi_message_add_tail(&xfer_buf, &msg);
  353. mutex_lock(&priv->buffer_mutex);
  354. priv->buf[xfer_head.len++] = CC2520_CMD_TXBUF;
  355. dev_vdbg(&priv->spi->dev,
  356. "TX_FIFO cmd buf[0] = %02x\n", priv->buf[0]);
  357. status = spi_sync(priv->spi, &msg);
  358. dev_vdbg(&priv->spi->dev, "status = %d\n", status);
  359. if (msg.status)
  360. status = msg.status;
  361. dev_vdbg(&priv->spi->dev, "status = %d\n", status);
  362. dev_vdbg(&priv->spi->dev, "buf[0] = %02x\n", priv->buf[0]);
  363. mutex_unlock(&priv->buffer_mutex);
  364. return status;
  365. }
  366. static int
  367. cc2520_read_rxfifo(struct cc2520_private *priv, u8 *data, u8 len, u8 *lqi)
  368. {
  369. int status;
  370. struct spi_message msg;
  371. struct spi_transfer xfer_head = {
  372. .len = 0,
  373. .tx_buf = priv->buf,
  374. .rx_buf = priv->buf,
  375. };
  376. struct spi_transfer xfer_buf = {
  377. .len = len,
  378. .rx_buf = data,
  379. };
  380. spi_message_init(&msg);
  381. spi_message_add_tail(&xfer_head, &msg);
  382. spi_message_add_tail(&xfer_buf, &msg);
  383. mutex_lock(&priv->buffer_mutex);
  384. priv->buf[xfer_head.len++] = CC2520_CMD_RXBUF;
  385. dev_vdbg(&priv->spi->dev, "read rxfifo buf[0] = %02x\n", priv->buf[0]);
  386. dev_vdbg(&priv->spi->dev, "buf[1] = %02x\n", priv->buf[1]);
  387. status = spi_sync(priv->spi, &msg);
  388. dev_vdbg(&priv->spi->dev, "status = %d\n", status);
  389. if (msg.status)
  390. status = msg.status;
  391. dev_vdbg(&priv->spi->dev, "status = %d\n", status);
  392. dev_vdbg(&priv->spi->dev,
  393. "return status buf[0] = %02x\n", priv->buf[0]);
  394. dev_vdbg(&priv->spi->dev, "length buf[1] = %02x\n", priv->buf[1]);
  395. mutex_unlock(&priv->buffer_mutex);
  396. return status;
  397. }
  398. static int cc2520_start(struct ieee802154_hw *hw)
  399. {
  400. return cc2520_cmd_strobe(hw->priv, CC2520_CMD_SRXON);
  401. }
  402. static void cc2520_stop(struct ieee802154_hw *hw)
  403. {
  404. cc2520_cmd_strobe(hw->priv, CC2520_CMD_SRFOFF);
  405. }
  406. static int
  407. cc2520_tx(struct ieee802154_hw *hw, struct sk_buff *skb)
  408. {
  409. struct cc2520_private *priv = hw->priv;
  410. unsigned long flags;
  411. int rc;
  412. u8 status = 0;
  413. rc = cc2520_cmd_strobe(priv, CC2520_CMD_SFLUSHTX);
  414. if (rc)
  415. goto err_tx;
  416. rc = cc2520_write_txfifo(priv, skb->data, skb->len);
  417. if (rc)
  418. goto err_tx;
  419. rc = cc2520_get_status(priv, &status);
  420. if (rc)
  421. goto err_tx;
  422. if (status & CC2520_STATUS_TX_UNDERFLOW) {
  423. dev_err(&priv->spi->dev, "cc2520 tx underflow exception\n");
  424. goto err_tx;
  425. }
  426. spin_lock_irqsave(&priv->lock, flags);
  427. BUG_ON(priv->is_tx);
  428. priv->is_tx = 1;
  429. spin_unlock_irqrestore(&priv->lock, flags);
  430. rc = cc2520_cmd_strobe(priv, CC2520_CMD_STXONCCA);
  431. if (rc)
  432. goto err;
  433. rc = wait_for_completion_interruptible(&priv->tx_complete);
  434. if (rc < 0)
  435. goto err;
  436. cc2520_cmd_strobe(priv, CC2520_CMD_SFLUSHTX);
  437. cc2520_cmd_strobe(priv, CC2520_CMD_SRXON);
  438. return rc;
  439. err:
  440. spin_lock_irqsave(&priv->lock, flags);
  441. priv->is_tx = 0;
  442. spin_unlock_irqrestore(&priv->lock, flags);
  443. err_tx:
  444. return rc;
  445. }
  446. static int cc2520_rx(struct cc2520_private *priv)
  447. {
  448. u8 len = 0, lqi = 0, bytes = 1;
  449. struct sk_buff *skb;
  450. cc2520_read_rxfifo(priv, &len, bytes, &lqi);
  451. if (len < 2 || len > IEEE802154_MTU)
  452. return -EINVAL;
  453. skb = dev_alloc_skb(len);
  454. if (!skb)
  455. return -ENOMEM;
  456. if (cc2520_read_rxfifo(priv, skb_put(skb, len), len, &lqi)) {
  457. dev_dbg(&priv->spi->dev, "frame reception failed\n");
  458. kfree_skb(skb);
  459. return -EINVAL;
  460. }
  461. skb_trim(skb, skb->len - 2);
  462. ieee802154_rx_irqsafe(priv->hw, skb, lqi);
  463. dev_vdbg(&priv->spi->dev, "RXFIFO: %x %x\n", len, lqi);
  464. return 0;
  465. }
  466. static int
  467. cc2520_ed(struct ieee802154_hw *hw, u8 *level)
  468. {
  469. struct cc2520_private *priv = hw->priv;
  470. u8 status = 0xff;
  471. u8 rssi;
  472. int ret;
  473. ret = cc2520_read_register(priv, CC2520_RSSISTAT, &status);
  474. if (ret)
  475. return ret;
  476. if (status != RSSI_VALID)
  477. return -EINVAL;
  478. ret = cc2520_read_register(priv, CC2520_RSSI, &rssi);
  479. if (ret)
  480. return ret;
  481. /* level = RSSI(rssi) - OFFSET [dBm] : offset is 76dBm */
  482. *level = rssi - RSSI_OFFSET;
  483. return 0;
  484. }
  485. static int
  486. cc2520_set_channel(struct ieee802154_hw *hw, u8 page, u8 channel)
  487. {
  488. struct cc2520_private *priv = hw->priv;
  489. int ret;
  490. dev_dbg(&priv->spi->dev, "trying to set channel\n");
  491. BUG_ON(page != 0);
  492. BUG_ON(channel < CC2520_MINCHANNEL);
  493. BUG_ON(channel > CC2520_MAXCHANNEL);
  494. ret = cc2520_write_register(priv, CC2520_FREQCTRL,
  495. 11 + 5*(channel - 11));
  496. return ret;
  497. }
  498. static int
  499. cc2520_filter(struct ieee802154_hw *hw,
  500. struct ieee802154_hw_addr_filt *filt, unsigned long changed)
  501. {
  502. struct cc2520_private *priv = hw->priv;
  503. if (changed & IEEE802154_AFILT_PANID_CHANGED) {
  504. u16 panid = le16_to_cpu(filt->pan_id);
  505. dev_vdbg(&priv->spi->dev,
  506. "cc2520_filter called for pan id\n");
  507. cc2520_write_ram(priv, CC2520RAM_PANID,
  508. sizeof(panid), (u8 *)&panid);
  509. }
  510. if (changed & IEEE802154_AFILT_IEEEADDR_CHANGED) {
  511. dev_vdbg(&priv->spi->dev,
  512. "cc2520_filter called for IEEE addr\n");
  513. cc2520_write_ram(priv, CC2520RAM_IEEEADDR,
  514. sizeof(filt->ieee_addr),
  515. (u8 *)&filt->ieee_addr);
  516. }
  517. if (changed & IEEE802154_AFILT_SADDR_CHANGED) {
  518. u16 addr = le16_to_cpu(filt->short_addr);
  519. dev_vdbg(&priv->spi->dev,
  520. "cc2520_filter called for saddr\n");
  521. cc2520_write_ram(priv, CC2520RAM_SHORTADDR,
  522. sizeof(addr), (u8 *)&addr);
  523. }
  524. if (changed & IEEE802154_AFILT_PANC_CHANGED) {
  525. dev_vdbg(&priv->spi->dev,
  526. "cc2520_filter called for panc change\n");
  527. if (filt->pan_coord)
  528. cc2520_write_register(priv, CC2520_FRMFILT0, 0x02);
  529. else
  530. cc2520_write_register(priv, CC2520_FRMFILT0, 0x00);
  531. }
  532. return 0;
  533. }
  534. static const struct ieee802154_ops cc2520_ops = {
  535. .owner = THIS_MODULE,
  536. .start = cc2520_start,
  537. .stop = cc2520_stop,
  538. .xmit_sync = cc2520_tx,
  539. .ed = cc2520_ed,
  540. .set_channel = cc2520_set_channel,
  541. .set_hw_addr_filt = cc2520_filter,
  542. };
  543. static int cc2520_register(struct cc2520_private *priv)
  544. {
  545. int ret = -ENOMEM;
  546. priv->hw = ieee802154_alloc_hw(sizeof(*priv), &cc2520_ops);
  547. if (!priv->hw)
  548. goto err_ret;
  549. priv->hw->priv = priv;
  550. priv->hw->parent = &priv->spi->dev;
  551. priv->hw->extra_tx_headroom = 0;
  552. priv->hw->vif_data_size = sizeof(*priv);
  553. ieee802154_random_extended_addr(&priv->hw->phy->perm_extended_addr);
  554. /* We do support only 2.4 Ghz */
  555. priv->hw->phy->channels_supported[0] = 0x7FFF800;
  556. priv->hw->flags = IEEE802154_HW_OMIT_CKSUM | IEEE802154_HW_AACK |
  557. IEEE802154_HW_AFILT;
  558. dev_vdbg(&priv->spi->dev, "registered cc2520\n");
  559. ret = ieee802154_register_hw(priv->hw);
  560. if (ret)
  561. goto err_free_device;
  562. return 0;
  563. err_free_device:
  564. ieee802154_free_hw(priv->hw);
  565. err_ret:
  566. return ret;
  567. }
  568. static void cc2520_fifop_irqwork(struct work_struct *work)
  569. {
  570. struct cc2520_private *priv
  571. = container_of(work, struct cc2520_private, fifop_irqwork);
  572. dev_dbg(&priv->spi->dev, "fifop interrupt received\n");
  573. if (gpio_get_value(priv->fifo_pin))
  574. cc2520_rx(priv);
  575. else
  576. dev_dbg(&priv->spi->dev, "rxfifo overflow\n");
  577. cc2520_cmd_strobe(priv, CC2520_CMD_SFLUSHRX);
  578. cc2520_cmd_strobe(priv, CC2520_CMD_SFLUSHRX);
  579. }
  580. static irqreturn_t cc2520_fifop_isr(int irq, void *data)
  581. {
  582. struct cc2520_private *priv = data;
  583. schedule_work(&priv->fifop_irqwork);
  584. return IRQ_HANDLED;
  585. }
  586. static irqreturn_t cc2520_sfd_isr(int irq, void *data)
  587. {
  588. struct cc2520_private *priv = data;
  589. unsigned long flags;
  590. spin_lock_irqsave(&priv->lock, flags);
  591. if (priv->is_tx) {
  592. priv->is_tx = 0;
  593. spin_unlock_irqrestore(&priv->lock, flags);
  594. dev_dbg(&priv->spi->dev, "SFD for TX\n");
  595. complete(&priv->tx_complete);
  596. } else {
  597. spin_unlock_irqrestore(&priv->lock, flags);
  598. dev_dbg(&priv->spi->dev, "SFD for RX\n");
  599. }
  600. return IRQ_HANDLED;
  601. }
  602. static int cc2520_get_platform_data(struct spi_device *spi,
  603. struct cc2520_platform_data *pdata)
  604. {
  605. struct device_node *np = spi->dev.of_node;
  606. struct cc2520_private *priv = spi_get_drvdata(spi);
  607. if (!np) {
  608. struct cc2520_platform_data *spi_pdata = spi->dev.platform_data;
  609. if (!spi_pdata)
  610. return -ENOENT;
  611. *pdata = *spi_pdata;
  612. return 0;
  613. }
  614. pdata->fifo = of_get_named_gpio(np, "fifo-gpio", 0);
  615. priv->fifo_pin = pdata->fifo;
  616. pdata->fifop = of_get_named_gpio(np, "fifop-gpio", 0);
  617. pdata->sfd = of_get_named_gpio(np, "sfd-gpio", 0);
  618. pdata->cca = of_get_named_gpio(np, "cca-gpio", 0);
  619. pdata->vreg = of_get_named_gpio(np, "vreg-gpio", 0);
  620. pdata->reset = of_get_named_gpio(np, "reset-gpio", 0);
  621. pdata->amplified = of_property_read_bool(np, "amplified");
  622. return 0;
  623. }
  624. static int cc2520_hw_init(struct cc2520_private *priv)
  625. {
  626. u8 status = 0, state = 0xff;
  627. int ret;
  628. int timeout = 100;
  629. struct cc2520_platform_data pdata;
  630. ret = cc2520_get_platform_data(priv->spi, &pdata);
  631. if (ret)
  632. goto err_ret;
  633. ret = cc2520_read_register(priv, CC2520_FSMSTAT1, &state);
  634. if (ret)
  635. goto err_ret;
  636. if (state != STATE_IDLE)
  637. return -EINVAL;
  638. do {
  639. ret = cc2520_get_status(priv, &status);
  640. if (ret)
  641. goto err_ret;
  642. if (timeout-- <= 0) {
  643. dev_err(&priv->spi->dev, "oscillator start failed!\n");
  644. return ret;
  645. }
  646. udelay(1);
  647. } while (!(status & CC2520_STATUS_XOSC32M_STABLE));
  648. dev_vdbg(&priv->spi->dev, "oscillator brought up\n");
  649. /* If the CC2520 is connected to a CC2591 amplifier, we must both
  650. * configure GPIOs on the CC2520 to correctly configure the CC2591
  651. * and change a couple settings of the CC2520 to work with the
  652. * amplifier. See section 8 page 17 of TI application note AN065.
  653. * http://www.ti.com/lit/an/swra229a/swra229a.pdf
  654. */
  655. if (pdata.amplified) {
  656. ret = cc2520_write_register(priv, CC2520_TXPOWER, 0xF9);
  657. if (ret)
  658. goto err_ret;
  659. ret = cc2520_write_register(priv, CC2520_AGCCTRL1, 0x16);
  660. if (ret)
  661. goto err_ret;
  662. ret = cc2520_write_register(priv, CC2520_GPIOCTRL0, 0x46);
  663. if (ret)
  664. goto err_ret;
  665. ret = cc2520_write_register(priv, CC2520_GPIOCTRL5, 0x47);
  666. if (ret)
  667. goto err_ret;
  668. ret = cc2520_write_register(priv, CC2520_GPIOPOLARITY, 0x1e);
  669. if (ret)
  670. goto err_ret;
  671. ret = cc2520_write_register(priv, CC2520_TXCTRL, 0xc1);
  672. if (ret)
  673. goto err_ret;
  674. } else {
  675. ret = cc2520_write_register(priv, CC2520_TXPOWER, 0xF7);
  676. if (ret)
  677. goto err_ret;
  678. ret = cc2520_write_register(priv, CC2520_AGCCTRL1, 0x11);
  679. if (ret)
  680. goto err_ret;
  681. }
  682. /* Registers default value: section 28.1 in Datasheet */
  683. ret = cc2520_write_register(priv, CC2520_CCACTRL0, 0x1A);
  684. if (ret)
  685. goto err_ret;
  686. ret = cc2520_write_register(priv, CC2520_MDMCTRL0, 0x85);
  687. if (ret)
  688. goto err_ret;
  689. ret = cc2520_write_register(priv, CC2520_MDMCTRL1, 0x14);
  690. if (ret)
  691. goto err_ret;
  692. ret = cc2520_write_register(priv, CC2520_RXCTRL, 0x3f);
  693. if (ret)
  694. goto err_ret;
  695. ret = cc2520_write_register(priv, CC2520_FSCTRL, 0x5a);
  696. if (ret)
  697. goto err_ret;
  698. ret = cc2520_write_register(priv, CC2520_FSCAL1, 0x2b);
  699. if (ret)
  700. goto err_ret;
  701. ret = cc2520_write_register(priv, CC2520_ADCTEST0, 0x10);
  702. if (ret)
  703. goto err_ret;
  704. ret = cc2520_write_register(priv, CC2520_ADCTEST1, 0x0e);
  705. if (ret)
  706. goto err_ret;
  707. ret = cc2520_write_register(priv, CC2520_ADCTEST2, 0x03);
  708. if (ret)
  709. goto err_ret;
  710. ret = cc2520_write_register(priv, CC2520_FRMCTRL0, 0x60);
  711. if (ret)
  712. goto err_ret;
  713. ret = cc2520_write_register(priv, CC2520_FRMCTRL1, 0x03);
  714. if (ret)
  715. goto err_ret;
  716. ret = cc2520_write_register(priv, CC2520_FRMFILT0, 0x00);
  717. if (ret)
  718. goto err_ret;
  719. ret = cc2520_write_register(priv, CC2520_FIFOPCTRL, 127);
  720. if (ret)
  721. goto err_ret;
  722. return 0;
  723. err_ret:
  724. return ret;
  725. }
  726. static int cc2520_probe(struct spi_device *spi)
  727. {
  728. struct cc2520_private *priv;
  729. struct cc2520_platform_data pdata;
  730. int ret;
  731. priv = devm_kzalloc(&spi->dev, sizeof(*priv), GFP_KERNEL);
  732. if (!priv)
  733. return -ENOMEM;
  734. spi_set_drvdata(spi, priv);
  735. ret = cc2520_get_platform_data(spi, &pdata);
  736. if (ret < 0) {
  737. dev_err(&spi->dev, "no platform data\n");
  738. return -EINVAL;
  739. }
  740. priv->spi = spi;
  741. priv->buf = devm_kzalloc(&spi->dev,
  742. SPI_COMMAND_BUFFER, GFP_KERNEL);
  743. if (!priv->buf)
  744. return -ENOMEM;
  745. mutex_init(&priv->buffer_mutex);
  746. INIT_WORK(&priv->fifop_irqwork, cc2520_fifop_irqwork);
  747. spin_lock_init(&priv->lock);
  748. init_completion(&priv->tx_complete);
  749. /* Request all the gpio's */
  750. if (!gpio_is_valid(pdata.fifo)) {
  751. dev_err(&spi->dev, "fifo gpio is not valid\n");
  752. ret = -EINVAL;
  753. goto err_hw_init;
  754. }
  755. ret = devm_gpio_request_one(&spi->dev, pdata.fifo,
  756. GPIOF_IN, "fifo");
  757. if (ret)
  758. goto err_hw_init;
  759. if (!gpio_is_valid(pdata.cca)) {
  760. dev_err(&spi->dev, "cca gpio is not valid\n");
  761. ret = -EINVAL;
  762. goto err_hw_init;
  763. }
  764. ret = devm_gpio_request_one(&spi->dev, pdata.cca,
  765. GPIOF_IN, "cca");
  766. if (ret)
  767. goto err_hw_init;
  768. if (!gpio_is_valid(pdata.fifop)) {
  769. dev_err(&spi->dev, "fifop gpio is not valid\n");
  770. ret = -EINVAL;
  771. goto err_hw_init;
  772. }
  773. ret = devm_gpio_request_one(&spi->dev, pdata.fifop,
  774. GPIOF_IN, "fifop");
  775. if (ret)
  776. goto err_hw_init;
  777. if (!gpio_is_valid(pdata.sfd)) {
  778. dev_err(&spi->dev, "sfd gpio is not valid\n");
  779. ret = -EINVAL;
  780. goto err_hw_init;
  781. }
  782. ret = devm_gpio_request_one(&spi->dev, pdata.sfd,
  783. GPIOF_IN, "sfd");
  784. if (ret)
  785. goto err_hw_init;
  786. if (!gpio_is_valid(pdata.reset)) {
  787. dev_err(&spi->dev, "reset gpio is not valid\n");
  788. ret = -EINVAL;
  789. goto err_hw_init;
  790. }
  791. ret = devm_gpio_request_one(&spi->dev, pdata.reset,
  792. GPIOF_OUT_INIT_LOW, "reset");
  793. if (ret)
  794. goto err_hw_init;
  795. if (!gpio_is_valid(pdata.vreg)) {
  796. dev_err(&spi->dev, "vreg gpio is not valid\n");
  797. ret = -EINVAL;
  798. goto err_hw_init;
  799. }
  800. ret = devm_gpio_request_one(&spi->dev, pdata.vreg,
  801. GPIOF_OUT_INIT_LOW, "vreg");
  802. if (ret)
  803. goto err_hw_init;
  804. gpio_set_value(pdata.vreg, HIGH);
  805. usleep_range(100, 150);
  806. gpio_set_value(pdata.reset, HIGH);
  807. usleep_range(200, 250);
  808. ret = cc2520_hw_init(priv);
  809. if (ret)
  810. goto err_hw_init;
  811. /* Set up fifop interrupt */
  812. ret = devm_request_irq(&spi->dev,
  813. gpio_to_irq(pdata.fifop),
  814. cc2520_fifop_isr,
  815. IRQF_TRIGGER_RISING,
  816. dev_name(&spi->dev),
  817. priv);
  818. if (ret) {
  819. dev_err(&spi->dev, "could not get fifop irq\n");
  820. goto err_hw_init;
  821. }
  822. /* Set up sfd interrupt */
  823. ret = devm_request_irq(&spi->dev,
  824. gpio_to_irq(pdata.sfd),
  825. cc2520_sfd_isr,
  826. IRQF_TRIGGER_FALLING,
  827. dev_name(&spi->dev),
  828. priv);
  829. if (ret) {
  830. dev_err(&spi->dev, "could not get sfd irq\n");
  831. goto err_hw_init;
  832. }
  833. ret = cc2520_register(priv);
  834. if (ret)
  835. goto err_hw_init;
  836. return 0;
  837. err_hw_init:
  838. mutex_destroy(&priv->buffer_mutex);
  839. flush_work(&priv->fifop_irqwork);
  840. return ret;
  841. }
  842. static int cc2520_remove(struct spi_device *spi)
  843. {
  844. struct cc2520_private *priv = spi_get_drvdata(spi);
  845. mutex_destroy(&priv->buffer_mutex);
  846. flush_work(&priv->fifop_irqwork);
  847. ieee802154_unregister_hw(priv->hw);
  848. ieee802154_free_hw(priv->hw);
  849. return 0;
  850. }
  851. static const struct spi_device_id cc2520_ids[] = {
  852. {"cc2520", },
  853. {},
  854. };
  855. MODULE_DEVICE_TABLE(spi, cc2520_ids);
  856. static const struct of_device_id cc2520_of_ids[] = {
  857. {.compatible = "ti,cc2520", },
  858. {},
  859. };
  860. MODULE_DEVICE_TABLE(of, cc2520_of_ids);
  861. /* SPI driver structure */
  862. static struct spi_driver cc2520_driver = {
  863. .driver = {
  864. .name = "cc2520",
  865. .bus = &spi_bus_type,
  866. .owner = THIS_MODULE,
  867. .of_match_table = of_match_ptr(cc2520_of_ids),
  868. },
  869. .id_table = cc2520_ids,
  870. .probe = cc2520_probe,
  871. .remove = cc2520_remove,
  872. };
  873. module_spi_driver(cc2520_driver);
  874. MODULE_AUTHOR("Varka Bhadram <varkab@cdac.in>");
  875. MODULE_DESCRIPTION("CC2520 Transceiver Driver");
  876. MODULE_LICENSE("GPL v2");