resource_tracker.c 120 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies.
  4. * All rights reserved.
  5. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/sched.h>
  36. #include <linux/pci.h>
  37. #include <linux/errno.h>
  38. #include <linux/kernel.h>
  39. #include <linux/io.h>
  40. #include <linux/slab.h>
  41. #include <linux/mlx4/cmd.h>
  42. #include <linux/mlx4/qp.h>
  43. #include <linux/if_ether.h>
  44. #include <linux/etherdevice.h>
  45. #include "mlx4.h"
  46. #include "fw.h"
  47. #define MLX4_MAC_VALID (1ull << 63)
  48. struct mac_res {
  49. struct list_head list;
  50. u64 mac;
  51. int ref_count;
  52. u8 smac_index;
  53. u8 port;
  54. };
  55. struct vlan_res {
  56. struct list_head list;
  57. u16 vlan;
  58. int ref_count;
  59. int vlan_index;
  60. u8 port;
  61. };
  62. struct res_common {
  63. struct list_head list;
  64. struct rb_node node;
  65. u64 res_id;
  66. int owner;
  67. int state;
  68. int from_state;
  69. int to_state;
  70. int removing;
  71. };
  72. enum {
  73. RES_ANY_BUSY = 1
  74. };
  75. struct res_gid {
  76. struct list_head list;
  77. u8 gid[16];
  78. enum mlx4_protocol prot;
  79. enum mlx4_steer_type steer;
  80. u64 reg_id;
  81. };
  82. enum res_qp_states {
  83. RES_QP_BUSY = RES_ANY_BUSY,
  84. /* QP number was allocated */
  85. RES_QP_RESERVED,
  86. /* ICM memory for QP context was mapped */
  87. RES_QP_MAPPED,
  88. /* QP is in hw ownership */
  89. RES_QP_HW
  90. };
  91. struct res_qp {
  92. struct res_common com;
  93. struct res_mtt *mtt;
  94. struct res_cq *rcq;
  95. struct res_cq *scq;
  96. struct res_srq *srq;
  97. struct list_head mcg_list;
  98. spinlock_t mcg_spl;
  99. int local_qpn;
  100. atomic_t ref_count;
  101. u32 qpc_flags;
  102. /* saved qp params before VST enforcement in order to restore on VGT */
  103. u8 sched_queue;
  104. __be32 param3;
  105. u8 vlan_control;
  106. u8 fvl_rx;
  107. u8 pri_path_fl;
  108. u8 vlan_index;
  109. u8 feup;
  110. };
  111. enum res_mtt_states {
  112. RES_MTT_BUSY = RES_ANY_BUSY,
  113. RES_MTT_ALLOCATED,
  114. };
  115. static inline const char *mtt_states_str(enum res_mtt_states state)
  116. {
  117. switch (state) {
  118. case RES_MTT_BUSY: return "RES_MTT_BUSY";
  119. case RES_MTT_ALLOCATED: return "RES_MTT_ALLOCATED";
  120. default: return "Unknown";
  121. }
  122. }
  123. struct res_mtt {
  124. struct res_common com;
  125. int order;
  126. atomic_t ref_count;
  127. };
  128. enum res_mpt_states {
  129. RES_MPT_BUSY = RES_ANY_BUSY,
  130. RES_MPT_RESERVED,
  131. RES_MPT_MAPPED,
  132. RES_MPT_HW,
  133. };
  134. struct res_mpt {
  135. struct res_common com;
  136. struct res_mtt *mtt;
  137. int key;
  138. };
  139. enum res_eq_states {
  140. RES_EQ_BUSY = RES_ANY_BUSY,
  141. RES_EQ_RESERVED,
  142. RES_EQ_HW,
  143. };
  144. struct res_eq {
  145. struct res_common com;
  146. struct res_mtt *mtt;
  147. };
  148. enum res_cq_states {
  149. RES_CQ_BUSY = RES_ANY_BUSY,
  150. RES_CQ_ALLOCATED,
  151. RES_CQ_HW,
  152. };
  153. struct res_cq {
  154. struct res_common com;
  155. struct res_mtt *mtt;
  156. atomic_t ref_count;
  157. };
  158. enum res_srq_states {
  159. RES_SRQ_BUSY = RES_ANY_BUSY,
  160. RES_SRQ_ALLOCATED,
  161. RES_SRQ_HW,
  162. };
  163. struct res_srq {
  164. struct res_common com;
  165. struct res_mtt *mtt;
  166. struct res_cq *cq;
  167. atomic_t ref_count;
  168. };
  169. enum res_counter_states {
  170. RES_COUNTER_BUSY = RES_ANY_BUSY,
  171. RES_COUNTER_ALLOCATED,
  172. };
  173. struct res_counter {
  174. struct res_common com;
  175. int port;
  176. };
  177. enum res_xrcdn_states {
  178. RES_XRCD_BUSY = RES_ANY_BUSY,
  179. RES_XRCD_ALLOCATED,
  180. };
  181. struct res_xrcdn {
  182. struct res_common com;
  183. int port;
  184. };
  185. enum res_fs_rule_states {
  186. RES_FS_RULE_BUSY = RES_ANY_BUSY,
  187. RES_FS_RULE_ALLOCATED,
  188. };
  189. struct res_fs_rule {
  190. struct res_common com;
  191. int qpn;
  192. };
  193. static int mlx4_is_eth(struct mlx4_dev *dev, int port)
  194. {
  195. return dev->caps.port_mask[port] == MLX4_PORT_TYPE_IB ? 0 : 1;
  196. }
  197. static void *res_tracker_lookup(struct rb_root *root, u64 res_id)
  198. {
  199. struct rb_node *node = root->rb_node;
  200. while (node) {
  201. struct res_common *res = container_of(node, struct res_common,
  202. node);
  203. if (res_id < res->res_id)
  204. node = node->rb_left;
  205. else if (res_id > res->res_id)
  206. node = node->rb_right;
  207. else
  208. return res;
  209. }
  210. return NULL;
  211. }
  212. static int res_tracker_insert(struct rb_root *root, struct res_common *res)
  213. {
  214. struct rb_node **new = &(root->rb_node), *parent = NULL;
  215. /* Figure out where to put new node */
  216. while (*new) {
  217. struct res_common *this = container_of(*new, struct res_common,
  218. node);
  219. parent = *new;
  220. if (res->res_id < this->res_id)
  221. new = &((*new)->rb_left);
  222. else if (res->res_id > this->res_id)
  223. new = &((*new)->rb_right);
  224. else
  225. return -EEXIST;
  226. }
  227. /* Add new node and rebalance tree. */
  228. rb_link_node(&res->node, parent, new);
  229. rb_insert_color(&res->node, root);
  230. return 0;
  231. }
  232. enum qp_transition {
  233. QP_TRANS_INIT2RTR,
  234. QP_TRANS_RTR2RTS,
  235. QP_TRANS_RTS2RTS,
  236. QP_TRANS_SQERR2RTS,
  237. QP_TRANS_SQD2SQD,
  238. QP_TRANS_SQD2RTS
  239. };
  240. /* For Debug uses */
  241. static const char *resource_str(enum mlx4_resource rt)
  242. {
  243. switch (rt) {
  244. case RES_QP: return "RES_QP";
  245. case RES_CQ: return "RES_CQ";
  246. case RES_SRQ: return "RES_SRQ";
  247. case RES_MPT: return "RES_MPT";
  248. case RES_MTT: return "RES_MTT";
  249. case RES_MAC: return "RES_MAC";
  250. case RES_VLAN: return "RES_VLAN";
  251. case RES_EQ: return "RES_EQ";
  252. case RES_COUNTER: return "RES_COUNTER";
  253. case RES_FS_RULE: return "RES_FS_RULE";
  254. case RES_XRCD: return "RES_XRCD";
  255. default: return "Unknown resource type !!!";
  256. };
  257. }
  258. static void rem_slave_vlans(struct mlx4_dev *dev, int slave);
  259. static inline int mlx4_grant_resource(struct mlx4_dev *dev, int slave,
  260. enum mlx4_resource res_type, int count,
  261. int port)
  262. {
  263. struct mlx4_priv *priv = mlx4_priv(dev);
  264. struct resource_allocator *res_alloc =
  265. &priv->mfunc.master.res_tracker.res_alloc[res_type];
  266. int err = -EINVAL;
  267. int allocated, free, reserved, guaranteed, from_free;
  268. int from_rsvd;
  269. if (slave > dev->persist->num_vfs)
  270. return -EINVAL;
  271. spin_lock(&res_alloc->alloc_lock);
  272. allocated = (port > 0) ?
  273. res_alloc->allocated[(port - 1) *
  274. (dev->persist->num_vfs + 1) + slave] :
  275. res_alloc->allocated[slave];
  276. free = (port > 0) ? res_alloc->res_port_free[port - 1] :
  277. res_alloc->res_free;
  278. reserved = (port > 0) ? res_alloc->res_port_rsvd[port - 1] :
  279. res_alloc->res_reserved;
  280. guaranteed = res_alloc->guaranteed[slave];
  281. if (allocated + count > res_alloc->quota[slave]) {
  282. mlx4_warn(dev, "VF %d port %d res %s: quota exceeded, count %d alloc %d quota %d\n",
  283. slave, port, resource_str(res_type), count,
  284. allocated, res_alloc->quota[slave]);
  285. goto out;
  286. }
  287. if (allocated + count <= guaranteed) {
  288. err = 0;
  289. from_rsvd = count;
  290. } else {
  291. /* portion may need to be obtained from free area */
  292. if (guaranteed - allocated > 0)
  293. from_free = count - (guaranteed - allocated);
  294. else
  295. from_free = count;
  296. from_rsvd = count - from_free;
  297. if (free - from_free >= reserved)
  298. err = 0;
  299. else
  300. mlx4_warn(dev, "VF %d port %d res %s: free pool empty, free %d from_free %d rsvd %d\n",
  301. slave, port, resource_str(res_type), free,
  302. from_free, reserved);
  303. }
  304. if (!err) {
  305. /* grant the request */
  306. if (port > 0) {
  307. res_alloc->allocated[(port - 1) *
  308. (dev->persist->num_vfs + 1) + slave] += count;
  309. res_alloc->res_port_free[port - 1] -= count;
  310. res_alloc->res_port_rsvd[port - 1] -= from_rsvd;
  311. } else {
  312. res_alloc->allocated[slave] += count;
  313. res_alloc->res_free -= count;
  314. res_alloc->res_reserved -= from_rsvd;
  315. }
  316. }
  317. out:
  318. spin_unlock(&res_alloc->alloc_lock);
  319. return err;
  320. }
  321. static inline void mlx4_release_resource(struct mlx4_dev *dev, int slave,
  322. enum mlx4_resource res_type, int count,
  323. int port)
  324. {
  325. struct mlx4_priv *priv = mlx4_priv(dev);
  326. struct resource_allocator *res_alloc =
  327. &priv->mfunc.master.res_tracker.res_alloc[res_type];
  328. int allocated, guaranteed, from_rsvd;
  329. if (slave > dev->persist->num_vfs)
  330. return;
  331. spin_lock(&res_alloc->alloc_lock);
  332. allocated = (port > 0) ?
  333. res_alloc->allocated[(port - 1) *
  334. (dev->persist->num_vfs + 1) + slave] :
  335. res_alloc->allocated[slave];
  336. guaranteed = res_alloc->guaranteed[slave];
  337. if (allocated - count >= guaranteed) {
  338. from_rsvd = 0;
  339. } else {
  340. /* portion may need to be returned to reserved area */
  341. if (allocated - guaranteed > 0)
  342. from_rsvd = count - (allocated - guaranteed);
  343. else
  344. from_rsvd = count;
  345. }
  346. if (port > 0) {
  347. res_alloc->allocated[(port - 1) *
  348. (dev->persist->num_vfs + 1) + slave] -= count;
  349. res_alloc->res_port_free[port - 1] += count;
  350. res_alloc->res_port_rsvd[port - 1] += from_rsvd;
  351. } else {
  352. res_alloc->allocated[slave] -= count;
  353. res_alloc->res_free += count;
  354. res_alloc->res_reserved += from_rsvd;
  355. }
  356. spin_unlock(&res_alloc->alloc_lock);
  357. return;
  358. }
  359. static inline void initialize_res_quotas(struct mlx4_dev *dev,
  360. struct resource_allocator *res_alloc,
  361. enum mlx4_resource res_type,
  362. int vf, int num_instances)
  363. {
  364. res_alloc->guaranteed[vf] = num_instances /
  365. (2 * (dev->persist->num_vfs + 1));
  366. res_alloc->quota[vf] = (num_instances / 2) + res_alloc->guaranteed[vf];
  367. if (vf == mlx4_master_func_num(dev)) {
  368. res_alloc->res_free = num_instances;
  369. if (res_type == RES_MTT) {
  370. /* reserved mtts will be taken out of the PF allocation */
  371. res_alloc->res_free += dev->caps.reserved_mtts;
  372. res_alloc->guaranteed[vf] += dev->caps.reserved_mtts;
  373. res_alloc->quota[vf] += dev->caps.reserved_mtts;
  374. }
  375. }
  376. }
  377. void mlx4_init_quotas(struct mlx4_dev *dev)
  378. {
  379. struct mlx4_priv *priv = mlx4_priv(dev);
  380. int pf;
  381. /* quotas for VFs are initialized in mlx4_slave_cap */
  382. if (mlx4_is_slave(dev))
  383. return;
  384. if (!mlx4_is_mfunc(dev)) {
  385. dev->quotas.qp = dev->caps.num_qps - dev->caps.reserved_qps -
  386. mlx4_num_reserved_sqps(dev);
  387. dev->quotas.cq = dev->caps.num_cqs - dev->caps.reserved_cqs;
  388. dev->quotas.srq = dev->caps.num_srqs - dev->caps.reserved_srqs;
  389. dev->quotas.mtt = dev->caps.num_mtts - dev->caps.reserved_mtts;
  390. dev->quotas.mpt = dev->caps.num_mpts - dev->caps.reserved_mrws;
  391. return;
  392. }
  393. pf = mlx4_master_func_num(dev);
  394. dev->quotas.qp =
  395. priv->mfunc.master.res_tracker.res_alloc[RES_QP].quota[pf];
  396. dev->quotas.cq =
  397. priv->mfunc.master.res_tracker.res_alloc[RES_CQ].quota[pf];
  398. dev->quotas.srq =
  399. priv->mfunc.master.res_tracker.res_alloc[RES_SRQ].quota[pf];
  400. dev->quotas.mtt =
  401. priv->mfunc.master.res_tracker.res_alloc[RES_MTT].quota[pf];
  402. dev->quotas.mpt =
  403. priv->mfunc.master.res_tracker.res_alloc[RES_MPT].quota[pf];
  404. }
  405. int mlx4_init_resource_tracker(struct mlx4_dev *dev)
  406. {
  407. struct mlx4_priv *priv = mlx4_priv(dev);
  408. int i, j;
  409. int t;
  410. priv->mfunc.master.res_tracker.slave_list =
  411. kzalloc(dev->num_slaves * sizeof(struct slave_list),
  412. GFP_KERNEL);
  413. if (!priv->mfunc.master.res_tracker.slave_list)
  414. return -ENOMEM;
  415. for (i = 0 ; i < dev->num_slaves; i++) {
  416. for (t = 0; t < MLX4_NUM_OF_RESOURCE_TYPE; ++t)
  417. INIT_LIST_HEAD(&priv->mfunc.master.res_tracker.
  418. slave_list[i].res_list[t]);
  419. mutex_init(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
  420. }
  421. mlx4_dbg(dev, "Started init_resource_tracker: %ld slaves\n",
  422. dev->num_slaves);
  423. for (i = 0 ; i < MLX4_NUM_OF_RESOURCE_TYPE; i++)
  424. priv->mfunc.master.res_tracker.res_tree[i] = RB_ROOT;
  425. for (i = 0; i < MLX4_NUM_OF_RESOURCE_TYPE; i++) {
  426. struct resource_allocator *res_alloc =
  427. &priv->mfunc.master.res_tracker.res_alloc[i];
  428. res_alloc->quota = kmalloc((dev->persist->num_vfs + 1) *
  429. sizeof(int), GFP_KERNEL);
  430. res_alloc->guaranteed = kmalloc((dev->persist->num_vfs + 1) *
  431. sizeof(int), GFP_KERNEL);
  432. if (i == RES_MAC || i == RES_VLAN)
  433. res_alloc->allocated = kzalloc(MLX4_MAX_PORTS *
  434. (dev->persist->num_vfs
  435. + 1) *
  436. sizeof(int), GFP_KERNEL);
  437. else
  438. res_alloc->allocated = kzalloc((dev->persist->
  439. num_vfs + 1) *
  440. sizeof(int), GFP_KERNEL);
  441. if (!res_alloc->quota || !res_alloc->guaranteed ||
  442. !res_alloc->allocated)
  443. goto no_mem_err;
  444. spin_lock_init(&res_alloc->alloc_lock);
  445. for (t = 0; t < dev->persist->num_vfs + 1; t++) {
  446. struct mlx4_active_ports actv_ports =
  447. mlx4_get_active_ports(dev, t);
  448. switch (i) {
  449. case RES_QP:
  450. initialize_res_quotas(dev, res_alloc, RES_QP,
  451. t, dev->caps.num_qps -
  452. dev->caps.reserved_qps -
  453. mlx4_num_reserved_sqps(dev));
  454. break;
  455. case RES_CQ:
  456. initialize_res_quotas(dev, res_alloc, RES_CQ,
  457. t, dev->caps.num_cqs -
  458. dev->caps.reserved_cqs);
  459. break;
  460. case RES_SRQ:
  461. initialize_res_quotas(dev, res_alloc, RES_SRQ,
  462. t, dev->caps.num_srqs -
  463. dev->caps.reserved_srqs);
  464. break;
  465. case RES_MPT:
  466. initialize_res_quotas(dev, res_alloc, RES_MPT,
  467. t, dev->caps.num_mpts -
  468. dev->caps.reserved_mrws);
  469. break;
  470. case RES_MTT:
  471. initialize_res_quotas(dev, res_alloc, RES_MTT,
  472. t, dev->caps.num_mtts -
  473. dev->caps.reserved_mtts);
  474. break;
  475. case RES_MAC:
  476. if (t == mlx4_master_func_num(dev)) {
  477. int max_vfs_pport = 0;
  478. /* Calculate the max vfs per port for */
  479. /* both ports. */
  480. for (j = 0; j < dev->caps.num_ports;
  481. j++) {
  482. struct mlx4_slaves_pport slaves_pport =
  483. mlx4_phys_to_slaves_pport(dev, j + 1);
  484. unsigned current_slaves =
  485. bitmap_weight(slaves_pport.slaves,
  486. dev->caps.num_ports) - 1;
  487. if (max_vfs_pport < current_slaves)
  488. max_vfs_pport =
  489. current_slaves;
  490. }
  491. res_alloc->quota[t] =
  492. MLX4_MAX_MAC_NUM -
  493. 2 * max_vfs_pport;
  494. res_alloc->guaranteed[t] = 2;
  495. for (j = 0; j < MLX4_MAX_PORTS; j++)
  496. res_alloc->res_port_free[j] =
  497. MLX4_MAX_MAC_NUM;
  498. } else {
  499. res_alloc->quota[t] = MLX4_MAX_MAC_NUM;
  500. res_alloc->guaranteed[t] = 2;
  501. }
  502. break;
  503. case RES_VLAN:
  504. if (t == mlx4_master_func_num(dev)) {
  505. res_alloc->quota[t] = MLX4_MAX_VLAN_NUM;
  506. res_alloc->guaranteed[t] = MLX4_MAX_VLAN_NUM / 2;
  507. for (j = 0; j < MLX4_MAX_PORTS; j++)
  508. res_alloc->res_port_free[j] =
  509. res_alloc->quota[t];
  510. } else {
  511. res_alloc->quota[t] = MLX4_MAX_VLAN_NUM / 2;
  512. res_alloc->guaranteed[t] = 0;
  513. }
  514. break;
  515. case RES_COUNTER:
  516. res_alloc->quota[t] = dev->caps.max_counters;
  517. res_alloc->guaranteed[t] = 0;
  518. if (t == mlx4_master_func_num(dev))
  519. res_alloc->res_free = res_alloc->quota[t];
  520. break;
  521. default:
  522. break;
  523. }
  524. if (i == RES_MAC || i == RES_VLAN) {
  525. for (j = 0; j < dev->caps.num_ports; j++)
  526. if (test_bit(j, actv_ports.ports))
  527. res_alloc->res_port_rsvd[j] +=
  528. res_alloc->guaranteed[t];
  529. } else {
  530. res_alloc->res_reserved += res_alloc->guaranteed[t];
  531. }
  532. }
  533. }
  534. spin_lock_init(&priv->mfunc.master.res_tracker.lock);
  535. return 0;
  536. no_mem_err:
  537. for (i = 0; i < MLX4_NUM_OF_RESOURCE_TYPE; i++) {
  538. kfree(priv->mfunc.master.res_tracker.res_alloc[i].allocated);
  539. priv->mfunc.master.res_tracker.res_alloc[i].allocated = NULL;
  540. kfree(priv->mfunc.master.res_tracker.res_alloc[i].guaranteed);
  541. priv->mfunc.master.res_tracker.res_alloc[i].guaranteed = NULL;
  542. kfree(priv->mfunc.master.res_tracker.res_alloc[i].quota);
  543. priv->mfunc.master.res_tracker.res_alloc[i].quota = NULL;
  544. }
  545. return -ENOMEM;
  546. }
  547. void mlx4_free_resource_tracker(struct mlx4_dev *dev,
  548. enum mlx4_res_tracker_free_type type)
  549. {
  550. struct mlx4_priv *priv = mlx4_priv(dev);
  551. int i;
  552. if (priv->mfunc.master.res_tracker.slave_list) {
  553. if (type != RES_TR_FREE_STRUCTS_ONLY) {
  554. for (i = 0; i < dev->num_slaves; i++) {
  555. if (type == RES_TR_FREE_ALL ||
  556. dev->caps.function != i)
  557. mlx4_delete_all_resources_for_slave(dev, i);
  558. }
  559. /* free master's vlans */
  560. i = dev->caps.function;
  561. mlx4_reset_roce_gids(dev, i);
  562. mutex_lock(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
  563. rem_slave_vlans(dev, i);
  564. mutex_unlock(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
  565. }
  566. if (type != RES_TR_FREE_SLAVES_ONLY) {
  567. for (i = 0; i < MLX4_NUM_OF_RESOURCE_TYPE; i++) {
  568. kfree(priv->mfunc.master.res_tracker.res_alloc[i].allocated);
  569. priv->mfunc.master.res_tracker.res_alloc[i].allocated = NULL;
  570. kfree(priv->mfunc.master.res_tracker.res_alloc[i].guaranteed);
  571. priv->mfunc.master.res_tracker.res_alloc[i].guaranteed = NULL;
  572. kfree(priv->mfunc.master.res_tracker.res_alloc[i].quota);
  573. priv->mfunc.master.res_tracker.res_alloc[i].quota = NULL;
  574. }
  575. kfree(priv->mfunc.master.res_tracker.slave_list);
  576. priv->mfunc.master.res_tracker.slave_list = NULL;
  577. }
  578. }
  579. }
  580. static void update_pkey_index(struct mlx4_dev *dev, int slave,
  581. struct mlx4_cmd_mailbox *inbox)
  582. {
  583. u8 sched = *(u8 *)(inbox->buf + 64);
  584. u8 orig_index = *(u8 *)(inbox->buf + 35);
  585. u8 new_index;
  586. struct mlx4_priv *priv = mlx4_priv(dev);
  587. int port;
  588. port = (sched >> 6 & 1) + 1;
  589. new_index = priv->virt2phys_pkey[slave][port - 1][orig_index];
  590. *(u8 *)(inbox->buf + 35) = new_index;
  591. }
  592. static void update_gid(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *inbox,
  593. u8 slave)
  594. {
  595. struct mlx4_qp_context *qp_ctx = inbox->buf + 8;
  596. enum mlx4_qp_optpar optpar = be32_to_cpu(*(__be32 *) inbox->buf);
  597. u32 ts = (be32_to_cpu(qp_ctx->flags) >> 16) & 0xff;
  598. int port;
  599. if (MLX4_QP_ST_UD == ts) {
  600. port = (qp_ctx->pri_path.sched_queue >> 6 & 1) + 1;
  601. if (mlx4_is_eth(dev, port))
  602. qp_ctx->pri_path.mgid_index =
  603. mlx4_get_base_gid_ix(dev, slave, port) | 0x80;
  604. else
  605. qp_ctx->pri_path.mgid_index = slave | 0x80;
  606. } else if (MLX4_QP_ST_RC == ts || MLX4_QP_ST_XRC == ts || MLX4_QP_ST_UC == ts) {
  607. if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH) {
  608. port = (qp_ctx->pri_path.sched_queue >> 6 & 1) + 1;
  609. if (mlx4_is_eth(dev, port)) {
  610. qp_ctx->pri_path.mgid_index +=
  611. mlx4_get_base_gid_ix(dev, slave, port);
  612. qp_ctx->pri_path.mgid_index &= 0x7f;
  613. } else {
  614. qp_ctx->pri_path.mgid_index = slave & 0x7F;
  615. }
  616. }
  617. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH) {
  618. port = (qp_ctx->alt_path.sched_queue >> 6 & 1) + 1;
  619. if (mlx4_is_eth(dev, port)) {
  620. qp_ctx->alt_path.mgid_index +=
  621. mlx4_get_base_gid_ix(dev, slave, port);
  622. qp_ctx->alt_path.mgid_index &= 0x7f;
  623. } else {
  624. qp_ctx->alt_path.mgid_index = slave & 0x7F;
  625. }
  626. }
  627. }
  628. }
  629. static int update_vport_qp_param(struct mlx4_dev *dev,
  630. struct mlx4_cmd_mailbox *inbox,
  631. u8 slave, u32 qpn)
  632. {
  633. struct mlx4_qp_context *qpc = inbox->buf + 8;
  634. struct mlx4_vport_oper_state *vp_oper;
  635. struct mlx4_priv *priv;
  636. u32 qp_type;
  637. int port, err = 0;
  638. port = (qpc->pri_path.sched_queue & 0x40) ? 2 : 1;
  639. priv = mlx4_priv(dev);
  640. vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
  641. qp_type = (be32_to_cpu(qpc->flags) >> 16) & 0xff;
  642. if (MLX4_VGT != vp_oper->state.default_vlan) {
  643. /* the reserved QPs (special, proxy, tunnel)
  644. * do not operate over vlans
  645. */
  646. if (mlx4_is_qp_reserved(dev, qpn))
  647. return 0;
  648. /* force strip vlan by clear vsd, MLX QP refers to Raw Ethernet */
  649. if (qp_type == MLX4_QP_ST_UD ||
  650. (qp_type == MLX4_QP_ST_MLX && mlx4_is_eth(dev, port))) {
  651. if (dev->caps.bmme_flags & MLX4_BMME_FLAG_VSD_INIT2RTR) {
  652. *(__be32 *)inbox->buf =
  653. cpu_to_be32(be32_to_cpu(*(__be32 *)inbox->buf) |
  654. MLX4_QP_OPTPAR_VLAN_STRIPPING);
  655. qpc->param3 &= ~cpu_to_be32(MLX4_STRIP_VLAN);
  656. } else {
  657. struct mlx4_update_qp_params params = {.flags = 0};
  658. err = mlx4_update_qp(dev, qpn, MLX4_UPDATE_QP_VSD, &params);
  659. if (err)
  660. goto out;
  661. }
  662. }
  663. if (vp_oper->state.link_state == IFLA_VF_LINK_STATE_DISABLE &&
  664. dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_UPDATE_QP) {
  665. qpc->pri_path.vlan_control =
  666. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  667. MLX4_VLAN_CTRL_ETH_TX_BLOCK_PRIO_TAGGED |
  668. MLX4_VLAN_CTRL_ETH_TX_BLOCK_UNTAGGED |
  669. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  670. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED |
  671. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  672. } else if (0 != vp_oper->state.default_vlan) {
  673. qpc->pri_path.vlan_control =
  674. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  675. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  676. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED;
  677. } else { /* priority tagged */
  678. qpc->pri_path.vlan_control =
  679. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  680. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  681. }
  682. qpc->pri_path.fvl_rx |= MLX4_FVL_RX_FORCE_ETH_VLAN;
  683. qpc->pri_path.vlan_index = vp_oper->vlan_idx;
  684. qpc->pri_path.fl |= MLX4_FL_CV | MLX4_FL_ETH_HIDE_CQE_VLAN;
  685. qpc->pri_path.feup |= MLX4_FEUP_FORCE_ETH_UP | MLX4_FVL_FORCE_ETH_VLAN;
  686. qpc->pri_path.sched_queue &= 0xC7;
  687. qpc->pri_path.sched_queue |= (vp_oper->state.default_qos) << 3;
  688. }
  689. if (vp_oper->state.spoofchk) {
  690. qpc->pri_path.feup |= MLX4_FSM_FORCE_ETH_SRC_MAC;
  691. qpc->pri_path.grh_mylmc = (0x80 & qpc->pri_path.grh_mylmc) + vp_oper->mac_idx;
  692. }
  693. out:
  694. return err;
  695. }
  696. static int mpt_mask(struct mlx4_dev *dev)
  697. {
  698. return dev->caps.num_mpts - 1;
  699. }
  700. static void *find_res(struct mlx4_dev *dev, u64 res_id,
  701. enum mlx4_resource type)
  702. {
  703. struct mlx4_priv *priv = mlx4_priv(dev);
  704. return res_tracker_lookup(&priv->mfunc.master.res_tracker.res_tree[type],
  705. res_id);
  706. }
  707. static int get_res(struct mlx4_dev *dev, int slave, u64 res_id,
  708. enum mlx4_resource type,
  709. void *res)
  710. {
  711. struct res_common *r;
  712. int err = 0;
  713. spin_lock_irq(mlx4_tlock(dev));
  714. r = find_res(dev, res_id, type);
  715. if (!r) {
  716. err = -ENONET;
  717. goto exit;
  718. }
  719. if (r->state == RES_ANY_BUSY) {
  720. err = -EBUSY;
  721. goto exit;
  722. }
  723. if (r->owner != slave) {
  724. err = -EPERM;
  725. goto exit;
  726. }
  727. r->from_state = r->state;
  728. r->state = RES_ANY_BUSY;
  729. if (res)
  730. *((struct res_common **)res) = r;
  731. exit:
  732. spin_unlock_irq(mlx4_tlock(dev));
  733. return err;
  734. }
  735. int mlx4_get_slave_from_resource_id(struct mlx4_dev *dev,
  736. enum mlx4_resource type,
  737. u64 res_id, int *slave)
  738. {
  739. struct res_common *r;
  740. int err = -ENOENT;
  741. int id = res_id;
  742. if (type == RES_QP)
  743. id &= 0x7fffff;
  744. spin_lock(mlx4_tlock(dev));
  745. r = find_res(dev, id, type);
  746. if (r) {
  747. *slave = r->owner;
  748. err = 0;
  749. }
  750. spin_unlock(mlx4_tlock(dev));
  751. return err;
  752. }
  753. static void put_res(struct mlx4_dev *dev, int slave, u64 res_id,
  754. enum mlx4_resource type)
  755. {
  756. struct res_common *r;
  757. spin_lock_irq(mlx4_tlock(dev));
  758. r = find_res(dev, res_id, type);
  759. if (r)
  760. r->state = r->from_state;
  761. spin_unlock_irq(mlx4_tlock(dev));
  762. }
  763. static struct res_common *alloc_qp_tr(int id)
  764. {
  765. struct res_qp *ret;
  766. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  767. if (!ret)
  768. return NULL;
  769. ret->com.res_id = id;
  770. ret->com.state = RES_QP_RESERVED;
  771. ret->local_qpn = id;
  772. INIT_LIST_HEAD(&ret->mcg_list);
  773. spin_lock_init(&ret->mcg_spl);
  774. atomic_set(&ret->ref_count, 0);
  775. return &ret->com;
  776. }
  777. static struct res_common *alloc_mtt_tr(int id, int order)
  778. {
  779. struct res_mtt *ret;
  780. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  781. if (!ret)
  782. return NULL;
  783. ret->com.res_id = id;
  784. ret->order = order;
  785. ret->com.state = RES_MTT_ALLOCATED;
  786. atomic_set(&ret->ref_count, 0);
  787. return &ret->com;
  788. }
  789. static struct res_common *alloc_mpt_tr(int id, int key)
  790. {
  791. struct res_mpt *ret;
  792. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  793. if (!ret)
  794. return NULL;
  795. ret->com.res_id = id;
  796. ret->com.state = RES_MPT_RESERVED;
  797. ret->key = key;
  798. return &ret->com;
  799. }
  800. static struct res_common *alloc_eq_tr(int id)
  801. {
  802. struct res_eq *ret;
  803. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  804. if (!ret)
  805. return NULL;
  806. ret->com.res_id = id;
  807. ret->com.state = RES_EQ_RESERVED;
  808. return &ret->com;
  809. }
  810. static struct res_common *alloc_cq_tr(int id)
  811. {
  812. struct res_cq *ret;
  813. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  814. if (!ret)
  815. return NULL;
  816. ret->com.res_id = id;
  817. ret->com.state = RES_CQ_ALLOCATED;
  818. atomic_set(&ret->ref_count, 0);
  819. return &ret->com;
  820. }
  821. static struct res_common *alloc_srq_tr(int id)
  822. {
  823. struct res_srq *ret;
  824. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  825. if (!ret)
  826. return NULL;
  827. ret->com.res_id = id;
  828. ret->com.state = RES_SRQ_ALLOCATED;
  829. atomic_set(&ret->ref_count, 0);
  830. return &ret->com;
  831. }
  832. static struct res_common *alloc_counter_tr(int id)
  833. {
  834. struct res_counter *ret;
  835. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  836. if (!ret)
  837. return NULL;
  838. ret->com.res_id = id;
  839. ret->com.state = RES_COUNTER_ALLOCATED;
  840. return &ret->com;
  841. }
  842. static struct res_common *alloc_xrcdn_tr(int id)
  843. {
  844. struct res_xrcdn *ret;
  845. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  846. if (!ret)
  847. return NULL;
  848. ret->com.res_id = id;
  849. ret->com.state = RES_XRCD_ALLOCATED;
  850. return &ret->com;
  851. }
  852. static struct res_common *alloc_fs_rule_tr(u64 id, int qpn)
  853. {
  854. struct res_fs_rule *ret;
  855. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  856. if (!ret)
  857. return NULL;
  858. ret->com.res_id = id;
  859. ret->com.state = RES_FS_RULE_ALLOCATED;
  860. ret->qpn = qpn;
  861. return &ret->com;
  862. }
  863. static struct res_common *alloc_tr(u64 id, enum mlx4_resource type, int slave,
  864. int extra)
  865. {
  866. struct res_common *ret;
  867. switch (type) {
  868. case RES_QP:
  869. ret = alloc_qp_tr(id);
  870. break;
  871. case RES_MPT:
  872. ret = alloc_mpt_tr(id, extra);
  873. break;
  874. case RES_MTT:
  875. ret = alloc_mtt_tr(id, extra);
  876. break;
  877. case RES_EQ:
  878. ret = alloc_eq_tr(id);
  879. break;
  880. case RES_CQ:
  881. ret = alloc_cq_tr(id);
  882. break;
  883. case RES_SRQ:
  884. ret = alloc_srq_tr(id);
  885. break;
  886. case RES_MAC:
  887. pr_err("implementation missing\n");
  888. return NULL;
  889. case RES_COUNTER:
  890. ret = alloc_counter_tr(id);
  891. break;
  892. case RES_XRCD:
  893. ret = alloc_xrcdn_tr(id);
  894. break;
  895. case RES_FS_RULE:
  896. ret = alloc_fs_rule_tr(id, extra);
  897. break;
  898. default:
  899. return NULL;
  900. }
  901. if (ret)
  902. ret->owner = slave;
  903. return ret;
  904. }
  905. static int add_res_range(struct mlx4_dev *dev, int slave, u64 base, int count,
  906. enum mlx4_resource type, int extra)
  907. {
  908. int i;
  909. int err;
  910. struct mlx4_priv *priv = mlx4_priv(dev);
  911. struct res_common **res_arr;
  912. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  913. struct rb_root *root = &tracker->res_tree[type];
  914. res_arr = kzalloc(count * sizeof *res_arr, GFP_KERNEL);
  915. if (!res_arr)
  916. return -ENOMEM;
  917. for (i = 0; i < count; ++i) {
  918. res_arr[i] = alloc_tr(base + i, type, slave, extra);
  919. if (!res_arr[i]) {
  920. for (--i; i >= 0; --i)
  921. kfree(res_arr[i]);
  922. kfree(res_arr);
  923. return -ENOMEM;
  924. }
  925. }
  926. spin_lock_irq(mlx4_tlock(dev));
  927. for (i = 0; i < count; ++i) {
  928. if (find_res(dev, base + i, type)) {
  929. err = -EEXIST;
  930. goto undo;
  931. }
  932. err = res_tracker_insert(root, res_arr[i]);
  933. if (err)
  934. goto undo;
  935. list_add_tail(&res_arr[i]->list,
  936. &tracker->slave_list[slave].res_list[type]);
  937. }
  938. spin_unlock_irq(mlx4_tlock(dev));
  939. kfree(res_arr);
  940. return 0;
  941. undo:
  942. for (--i; i >= base; --i)
  943. rb_erase(&res_arr[i]->node, root);
  944. spin_unlock_irq(mlx4_tlock(dev));
  945. for (i = 0; i < count; ++i)
  946. kfree(res_arr[i]);
  947. kfree(res_arr);
  948. return err;
  949. }
  950. static int remove_qp_ok(struct res_qp *res)
  951. {
  952. if (res->com.state == RES_QP_BUSY || atomic_read(&res->ref_count) ||
  953. !list_empty(&res->mcg_list)) {
  954. pr_err("resource tracker: fail to remove qp, state %d, ref_count %d\n",
  955. res->com.state, atomic_read(&res->ref_count));
  956. return -EBUSY;
  957. } else if (res->com.state != RES_QP_RESERVED) {
  958. return -EPERM;
  959. }
  960. return 0;
  961. }
  962. static int remove_mtt_ok(struct res_mtt *res, int order)
  963. {
  964. if (res->com.state == RES_MTT_BUSY ||
  965. atomic_read(&res->ref_count)) {
  966. pr_devel("%s-%d: state %s, ref_count %d\n",
  967. __func__, __LINE__,
  968. mtt_states_str(res->com.state),
  969. atomic_read(&res->ref_count));
  970. return -EBUSY;
  971. } else if (res->com.state != RES_MTT_ALLOCATED)
  972. return -EPERM;
  973. else if (res->order != order)
  974. return -EINVAL;
  975. return 0;
  976. }
  977. static int remove_mpt_ok(struct res_mpt *res)
  978. {
  979. if (res->com.state == RES_MPT_BUSY)
  980. return -EBUSY;
  981. else if (res->com.state != RES_MPT_RESERVED)
  982. return -EPERM;
  983. return 0;
  984. }
  985. static int remove_eq_ok(struct res_eq *res)
  986. {
  987. if (res->com.state == RES_MPT_BUSY)
  988. return -EBUSY;
  989. else if (res->com.state != RES_MPT_RESERVED)
  990. return -EPERM;
  991. return 0;
  992. }
  993. static int remove_counter_ok(struct res_counter *res)
  994. {
  995. if (res->com.state == RES_COUNTER_BUSY)
  996. return -EBUSY;
  997. else if (res->com.state != RES_COUNTER_ALLOCATED)
  998. return -EPERM;
  999. return 0;
  1000. }
  1001. static int remove_xrcdn_ok(struct res_xrcdn *res)
  1002. {
  1003. if (res->com.state == RES_XRCD_BUSY)
  1004. return -EBUSY;
  1005. else if (res->com.state != RES_XRCD_ALLOCATED)
  1006. return -EPERM;
  1007. return 0;
  1008. }
  1009. static int remove_fs_rule_ok(struct res_fs_rule *res)
  1010. {
  1011. if (res->com.state == RES_FS_RULE_BUSY)
  1012. return -EBUSY;
  1013. else if (res->com.state != RES_FS_RULE_ALLOCATED)
  1014. return -EPERM;
  1015. return 0;
  1016. }
  1017. static int remove_cq_ok(struct res_cq *res)
  1018. {
  1019. if (res->com.state == RES_CQ_BUSY)
  1020. return -EBUSY;
  1021. else if (res->com.state != RES_CQ_ALLOCATED)
  1022. return -EPERM;
  1023. return 0;
  1024. }
  1025. static int remove_srq_ok(struct res_srq *res)
  1026. {
  1027. if (res->com.state == RES_SRQ_BUSY)
  1028. return -EBUSY;
  1029. else if (res->com.state != RES_SRQ_ALLOCATED)
  1030. return -EPERM;
  1031. return 0;
  1032. }
  1033. static int remove_ok(struct res_common *res, enum mlx4_resource type, int extra)
  1034. {
  1035. switch (type) {
  1036. case RES_QP:
  1037. return remove_qp_ok((struct res_qp *)res);
  1038. case RES_CQ:
  1039. return remove_cq_ok((struct res_cq *)res);
  1040. case RES_SRQ:
  1041. return remove_srq_ok((struct res_srq *)res);
  1042. case RES_MPT:
  1043. return remove_mpt_ok((struct res_mpt *)res);
  1044. case RES_MTT:
  1045. return remove_mtt_ok((struct res_mtt *)res, extra);
  1046. case RES_MAC:
  1047. return -ENOSYS;
  1048. case RES_EQ:
  1049. return remove_eq_ok((struct res_eq *)res);
  1050. case RES_COUNTER:
  1051. return remove_counter_ok((struct res_counter *)res);
  1052. case RES_XRCD:
  1053. return remove_xrcdn_ok((struct res_xrcdn *)res);
  1054. case RES_FS_RULE:
  1055. return remove_fs_rule_ok((struct res_fs_rule *)res);
  1056. default:
  1057. return -EINVAL;
  1058. }
  1059. }
  1060. static int rem_res_range(struct mlx4_dev *dev, int slave, u64 base, int count,
  1061. enum mlx4_resource type, int extra)
  1062. {
  1063. u64 i;
  1064. int err;
  1065. struct mlx4_priv *priv = mlx4_priv(dev);
  1066. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1067. struct res_common *r;
  1068. spin_lock_irq(mlx4_tlock(dev));
  1069. for (i = base; i < base + count; ++i) {
  1070. r = res_tracker_lookup(&tracker->res_tree[type], i);
  1071. if (!r) {
  1072. err = -ENOENT;
  1073. goto out;
  1074. }
  1075. if (r->owner != slave) {
  1076. err = -EPERM;
  1077. goto out;
  1078. }
  1079. err = remove_ok(r, type, extra);
  1080. if (err)
  1081. goto out;
  1082. }
  1083. for (i = base; i < base + count; ++i) {
  1084. r = res_tracker_lookup(&tracker->res_tree[type], i);
  1085. rb_erase(&r->node, &tracker->res_tree[type]);
  1086. list_del(&r->list);
  1087. kfree(r);
  1088. }
  1089. err = 0;
  1090. out:
  1091. spin_unlock_irq(mlx4_tlock(dev));
  1092. return err;
  1093. }
  1094. static int qp_res_start_move_to(struct mlx4_dev *dev, int slave, int qpn,
  1095. enum res_qp_states state, struct res_qp **qp,
  1096. int alloc)
  1097. {
  1098. struct mlx4_priv *priv = mlx4_priv(dev);
  1099. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1100. struct res_qp *r;
  1101. int err = 0;
  1102. spin_lock_irq(mlx4_tlock(dev));
  1103. r = res_tracker_lookup(&tracker->res_tree[RES_QP], qpn);
  1104. if (!r)
  1105. err = -ENOENT;
  1106. else if (r->com.owner != slave)
  1107. err = -EPERM;
  1108. else {
  1109. switch (state) {
  1110. case RES_QP_BUSY:
  1111. mlx4_dbg(dev, "%s: failed RES_QP, 0x%llx\n",
  1112. __func__, r->com.res_id);
  1113. err = -EBUSY;
  1114. break;
  1115. case RES_QP_RESERVED:
  1116. if (r->com.state == RES_QP_MAPPED && !alloc)
  1117. break;
  1118. mlx4_dbg(dev, "failed RES_QP, 0x%llx\n", r->com.res_id);
  1119. err = -EINVAL;
  1120. break;
  1121. case RES_QP_MAPPED:
  1122. if ((r->com.state == RES_QP_RESERVED && alloc) ||
  1123. r->com.state == RES_QP_HW)
  1124. break;
  1125. else {
  1126. mlx4_dbg(dev, "failed RES_QP, 0x%llx\n",
  1127. r->com.res_id);
  1128. err = -EINVAL;
  1129. }
  1130. break;
  1131. case RES_QP_HW:
  1132. if (r->com.state != RES_QP_MAPPED)
  1133. err = -EINVAL;
  1134. break;
  1135. default:
  1136. err = -EINVAL;
  1137. }
  1138. if (!err) {
  1139. r->com.from_state = r->com.state;
  1140. r->com.to_state = state;
  1141. r->com.state = RES_QP_BUSY;
  1142. if (qp)
  1143. *qp = r;
  1144. }
  1145. }
  1146. spin_unlock_irq(mlx4_tlock(dev));
  1147. return err;
  1148. }
  1149. static int mr_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  1150. enum res_mpt_states state, struct res_mpt **mpt)
  1151. {
  1152. struct mlx4_priv *priv = mlx4_priv(dev);
  1153. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1154. struct res_mpt *r;
  1155. int err = 0;
  1156. spin_lock_irq(mlx4_tlock(dev));
  1157. r = res_tracker_lookup(&tracker->res_tree[RES_MPT], index);
  1158. if (!r)
  1159. err = -ENOENT;
  1160. else if (r->com.owner != slave)
  1161. err = -EPERM;
  1162. else {
  1163. switch (state) {
  1164. case RES_MPT_BUSY:
  1165. err = -EINVAL;
  1166. break;
  1167. case RES_MPT_RESERVED:
  1168. if (r->com.state != RES_MPT_MAPPED)
  1169. err = -EINVAL;
  1170. break;
  1171. case RES_MPT_MAPPED:
  1172. if (r->com.state != RES_MPT_RESERVED &&
  1173. r->com.state != RES_MPT_HW)
  1174. err = -EINVAL;
  1175. break;
  1176. case RES_MPT_HW:
  1177. if (r->com.state != RES_MPT_MAPPED)
  1178. err = -EINVAL;
  1179. break;
  1180. default:
  1181. err = -EINVAL;
  1182. }
  1183. if (!err) {
  1184. r->com.from_state = r->com.state;
  1185. r->com.to_state = state;
  1186. r->com.state = RES_MPT_BUSY;
  1187. if (mpt)
  1188. *mpt = r;
  1189. }
  1190. }
  1191. spin_unlock_irq(mlx4_tlock(dev));
  1192. return err;
  1193. }
  1194. static int eq_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  1195. enum res_eq_states state, struct res_eq **eq)
  1196. {
  1197. struct mlx4_priv *priv = mlx4_priv(dev);
  1198. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1199. struct res_eq *r;
  1200. int err = 0;
  1201. spin_lock_irq(mlx4_tlock(dev));
  1202. r = res_tracker_lookup(&tracker->res_tree[RES_EQ], index);
  1203. if (!r)
  1204. err = -ENOENT;
  1205. else if (r->com.owner != slave)
  1206. err = -EPERM;
  1207. else {
  1208. switch (state) {
  1209. case RES_EQ_BUSY:
  1210. err = -EINVAL;
  1211. break;
  1212. case RES_EQ_RESERVED:
  1213. if (r->com.state != RES_EQ_HW)
  1214. err = -EINVAL;
  1215. break;
  1216. case RES_EQ_HW:
  1217. if (r->com.state != RES_EQ_RESERVED)
  1218. err = -EINVAL;
  1219. break;
  1220. default:
  1221. err = -EINVAL;
  1222. }
  1223. if (!err) {
  1224. r->com.from_state = r->com.state;
  1225. r->com.to_state = state;
  1226. r->com.state = RES_EQ_BUSY;
  1227. if (eq)
  1228. *eq = r;
  1229. }
  1230. }
  1231. spin_unlock_irq(mlx4_tlock(dev));
  1232. return err;
  1233. }
  1234. static int cq_res_start_move_to(struct mlx4_dev *dev, int slave, int cqn,
  1235. enum res_cq_states state, struct res_cq **cq)
  1236. {
  1237. struct mlx4_priv *priv = mlx4_priv(dev);
  1238. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1239. struct res_cq *r;
  1240. int err;
  1241. spin_lock_irq(mlx4_tlock(dev));
  1242. r = res_tracker_lookup(&tracker->res_tree[RES_CQ], cqn);
  1243. if (!r) {
  1244. err = -ENOENT;
  1245. } else if (r->com.owner != slave) {
  1246. err = -EPERM;
  1247. } else if (state == RES_CQ_ALLOCATED) {
  1248. if (r->com.state != RES_CQ_HW)
  1249. err = -EINVAL;
  1250. else if (atomic_read(&r->ref_count))
  1251. err = -EBUSY;
  1252. else
  1253. err = 0;
  1254. } else if (state != RES_CQ_HW || r->com.state != RES_CQ_ALLOCATED) {
  1255. err = -EINVAL;
  1256. } else {
  1257. err = 0;
  1258. }
  1259. if (!err) {
  1260. r->com.from_state = r->com.state;
  1261. r->com.to_state = state;
  1262. r->com.state = RES_CQ_BUSY;
  1263. if (cq)
  1264. *cq = r;
  1265. }
  1266. spin_unlock_irq(mlx4_tlock(dev));
  1267. return err;
  1268. }
  1269. static int srq_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  1270. enum res_srq_states state, struct res_srq **srq)
  1271. {
  1272. struct mlx4_priv *priv = mlx4_priv(dev);
  1273. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1274. struct res_srq *r;
  1275. int err = 0;
  1276. spin_lock_irq(mlx4_tlock(dev));
  1277. r = res_tracker_lookup(&tracker->res_tree[RES_SRQ], index);
  1278. if (!r) {
  1279. err = -ENOENT;
  1280. } else if (r->com.owner != slave) {
  1281. err = -EPERM;
  1282. } else if (state == RES_SRQ_ALLOCATED) {
  1283. if (r->com.state != RES_SRQ_HW)
  1284. err = -EINVAL;
  1285. else if (atomic_read(&r->ref_count))
  1286. err = -EBUSY;
  1287. } else if (state != RES_SRQ_HW || r->com.state != RES_SRQ_ALLOCATED) {
  1288. err = -EINVAL;
  1289. }
  1290. if (!err) {
  1291. r->com.from_state = r->com.state;
  1292. r->com.to_state = state;
  1293. r->com.state = RES_SRQ_BUSY;
  1294. if (srq)
  1295. *srq = r;
  1296. }
  1297. spin_unlock_irq(mlx4_tlock(dev));
  1298. return err;
  1299. }
  1300. static void res_abort_move(struct mlx4_dev *dev, int slave,
  1301. enum mlx4_resource type, int id)
  1302. {
  1303. struct mlx4_priv *priv = mlx4_priv(dev);
  1304. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1305. struct res_common *r;
  1306. spin_lock_irq(mlx4_tlock(dev));
  1307. r = res_tracker_lookup(&tracker->res_tree[type], id);
  1308. if (r && (r->owner == slave))
  1309. r->state = r->from_state;
  1310. spin_unlock_irq(mlx4_tlock(dev));
  1311. }
  1312. static void res_end_move(struct mlx4_dev *dev, int slave,
  1313. enum mlx4_resource type, int id)
  1314. {
  1315. struct mlx4_priv *priv = mlx4_priv(dev);
  1316. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1317. struct res_common *r;
  1318. spin_lock_irq(mlx4_tlock(dev));
  1319. r = res_tracker_lookup(&tracker->res_tree[type], id);
  1320. if (r && (r->owner == slave))
  1321. r->state = r->to_state;
  1322. spin_unlock_irq(mlx4_tlock(dev));
  1323. }
  1324. static int valid_reserved(struct mlx4_dev *dev, int slave, int qpn)
  1325. {
  1326. return mlx4_is_qp_reserved(dev, qpn) &&
  1327. (mlx4_is_master(dev) || mlx4_is_guest_proxy(dev, slave, qpn));
  1328. }
  1329. static int fw_reserved(struct mlx4_dev *dev, int qpn)
  1330. {
  1331. return qpn < dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
  1332. }
  1333. static int qp_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1334. u64 in_param, u64 *out_param)
  1335. {
  1336. int err;
  1337. int count;
  1338. int align;
  1339. int base;
  1340. int qpn;
  1341. u8 flags;
  1342. switch (op) {
  1343. case RES_OP_RESERVE:
  1344. count = get_param_l(&in_param) & 0xffffff;
  1345. /* Turn off all unsupported QP allocation flags that the
  1346. * slave tries to set.
  1347. */
  1348. flags = (get_param_l(&in_param) >> 24) & dev->caps.alloc_res_qp_mask;
  1349. align = get_param_h(&in_param);
  1350. err = mlx4_grant_resource(dev, slave, RES_QP, count, 0);
  1351. if (err)
  1352. return err;
  1353. err = __mlx4_qp_reserve_range(dev, count, align, &base, flags);
  1354. if (err) {
  1355. mlx4_release_resource(dev, slave, RES_QP, count, 0);
  1356. return err;
  1357. }
  1358. err = add_res_range(dev, slave, base, count, RES_QP, 0);
  1359. if (err) {
  1360. mlx4_release_resource(dev, slave, RES_QP, count, 0);
  1361. __mlx4_qp_release_range(dev, base, count);
  1362. return err;
  1363. }
  1364. set_param_l(out_param, base);
  1365. break;
  1366. case RES_OP_MAP_ICM:
  1367. qpn = get_param_l(&in_param) & 0x7fffff;
  1368. if (valid_reserved(dev, slave, qpn)) {
  1369. err = add_res_range(dev, slave, qpn, 1, RES_QP, 0);
  1370. if (err)
  1371. return err;
  1372. }
  1373. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_MAPPED,
  1374. NULL, 1);
  1375. if (err)
  1376. return err;
  1377. if (!fw_reserved(dev, qpn)) {
  1378. err = __mlx4_qp_alloc_icm(dev, qpn, GFP_KERNEL);
  1379. if (err) {
  1380. res_abort_move(dev, slave, RES_QP, qpn);
  1381. return err;
  1382. }
  1383. }
  1384. res_end_move(dev, slave, RES_QP, qpn);
  1385. break;
  1386. default:
  1387. err = -EINVAL;
  1388. break;
  1389. }
  1390. return err;
  1391. }
  1392. static int mtt_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1393. u64 in_param, u64 *out_param)
  1394. {
  1395. int err = -EINVAL;
  1396. int base;
  1397. int order;
  1398. if (op != RES_OP_RESERVE_AND_MAP)
  1399. return err;
  1400. order = get_param_l(&in_param);
  1401. err = mlx4_grant_resource(dev, slave, RES_MTT, 1 << order, 0);
  1402. if (err)
  1403. return err;
  1404. base = __mlx4_alloc_mtt_range(dev, order);
  1405. if (base == -1) {
  1406. mlx4_release_resource(dev, slave, RES_MTT, 1 << order, 0);
  1407. return -ENOMEM;
  1408. }
  1409. err = add_res_range(dev, slave, base, 1, RES_MTT, order);
  1410. if (err) {
  1411. mlx4_release_resource(dev, slave, RES_MTT, 1 << order, 0);
  1412. __mlx4_free_mtt_range(dev, base, order);
  1413. } else {
  1414. set_param_l(out_param, base);
  1415. }
  1416. return err;
  1417. }
  1418. static int mpt_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1419. u64 in_param, u64 *out_param)
  1420. {
  1421. int err = -EINVAL;
  1422. int index;
  1423. int id;
  1424. struct res_mpt *mpt;
  1425. switch (op) {
  1426. case RES_OP_RESERVE:
  1427. err = mlx4_grant_resource(dev, slave, RES_MPT, 1, 0);
  1428. if (err)
  1429. break;
  1430. index = __mlx4_mpt_reserve(dev);
  1431. if (index == -1) {
  1432. mlx4_release_resource(dev, slave, RES_MPT, 1, 0);
  1433. break;
  1434. }
  1435. id = index & mpt_mask(dev);
  1436. err = add_res_range(dev, slave, id, 1, RES_MPT, index);
  1437. if (err) {
  1438. mlx4_release_resource(dev, slave, RES_MPT, 1, 0);
  1439. __mlx4_mpt_release(dev, index);
  1440. break;
  1441. }
  1442. set_param_l(out_param, index);
  1443. break;
  1444. case RES_OP_MAP_ICM:
  1445. index = get_param_l(&in_param);
  1446. id = index & mpt_mask(dev);
  1447. err = mr_res_start_move_to(dev, slave, id,
  1448. RES_MPT_MAPPED, &mpt);
  1449. if (err)
  1450. return err;
  1451. err = __mlx4_mpt_alloc_icm(dev, mpt->key, GFP_KERNEL);
  1452. if (err) {
  1453. res_abort_move(dev, slave, RES_MPT, id);
  1454. return err;
  1455. }
  1456. res_end_move(dev, slave, RES_MPT, id);
  1457. break;
  1458. }
  1459. return err;
  1460. }
  1461. static int cq_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1462. u64 in_param, u64 *out_param)
  1463. {
  1464. int cqn;
  1465. int err;
  1466. switch (op) {
  1467. case RES_OP_RESERVE_AND_MAP:
  1468. err = mlx4_grant_resource(dev, slave, RES_CQ, 1, 0);
  1469. if (err)
  1470. break;
  1471. err = __mlx4_cq_alloc_icm(dev, &cqn);
  1472. if (err) {
  1473. mlx4_release_resource(dev, slave, RES_CQ, 1, 0);
  1474. break;
  1475. }
  1476. err = add_res_range(dev, slave, cqn, 1, RES_CQ, 0);
  1477. if (err) {
  1478. mlx4_release_resource(dev, slave, RES_CQ, 1, 0);
  1479. __mlx4_cq_free_icm(dev, cqn);
  1480. break;
  1481. }
  1482. set_param_l(out_param, cqn);
  1483. break;
  1484. default:
  1485. err = -EINVAL;
  1486. }
  1487. return err;
  1488. }
  1489. static int srq_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1490. u64 in_param, u64 *out_param)
  1491. {
  1492. int srqn;
  1493. int err;
  1494. switch (op) {
  1495. case RES_OP_RESERVE_AND_MAP:
  1496. err = mlx4_grant_resource(dev, slave, RES_SRQ, 1, 0);
  1497. if (err)
  1498. break;
  1499. err = __mlx4_srq_alloc_icm(dev, &srqn);
  1500. if (err) {
  1501. mlx4_release_resource(dev, slave, RES_SRQ, 1, 0);
  1502. break;
  1503. }
  1504. err = add_res_range(dev, slave, srqn, 1, RES_SRQ, 0);
  1505. if (err) {
  1506. mlx4_release_resource(dev, slave, RES_SRQ, 1, 0);
  1507. __mlx4_srq_free_icm(dev, srqn);
  1508. break;
  1509. }
  1510. set_param_l(out_param, srqn);
  1511. break;
  1512. default:
  1513. err = -EINVAL;
  1514. }
  1515. return err;
  1516. }
  1517. static int mac_find_smac_ix_in_slave(struct mlx4_dev *dev, int slave, int port,
  1518. u8 smac_index, u64 *mac)
  1519. {
  1520. struct mlx4_priv *priv = mlx4_priv(dev);
  1521. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1522. struct list_head *mac_list =
  1523. &tracker->slave_list[slave].res_list[RES_MAC];
  1524. struct mac_res *res, *tmp;
  1525. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1526. if (res->smac_index == smac_index && res->port == (u8) port) {
  1527. *mac = res->mac;
  1528. return 0;
  1529. }
  1530. }
  1531. return -ENOENT;
  1532. }
  1533. static int mac_add_to_slave(struct mlx4_dev *dev, int slave, u64 mac, int port, u8 smac_index)
  1534. {
  1535. struct mlx4_priv *priv = mlx4_priv(dev);
  1536. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1537. struct list_head *mac_list =
  1538. &tracker->slave_list[slave].res_list[RES_MAC];
  1539. struct mac_res *res, *tmp;
  1540. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1541. if (res->mac == mac && res->port == (u8) port) {
  1542. /* mac found. update ref count */
  1543. ++res->ref_count;
  1544. return 0;
  1545. }
  1546. }
  1547. if (mlx4_grant_resource(dev, slave, RES_MAC, 1, port))
  1548. return -EINVAL;
  1549. res = kzalloc(sizeof *res, GFP_KERNEL);
  1550. if (!res) {
  1551. mlx4_release_resource(dev, slave, RES_MAC, 1, port);
  1552. return -ENOMEM;
  1553. }
  1554. res->mac = mac;
  1555. res->port = (u8) port;
  1556. res->smac_index = smac_index;
  1557. res->ref_count = 1;
  1558. list_add_tail(&res->list,
  1559. &tracker->slave_list[slave].res_list[RES_MAC]);
  1560. return 0;
  1561. }
  1562. static void mac_del_from_slave(struct mlx4_dev *dev, int slave, u64 mac,
  1563. int port)
  1564. {
  1565. struct mlx4_priv *priv = mlx4_priv(dev);
  1566. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1567. struct list_head *mac_list =
  1568. &tracker->slave_list[slave].res_list[RES_MAC];
  1569. struct mac_res *res, *tmp;
  1570. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1571. if (res->mac == mac && res->port == (u8) port) {
  1572. if (!--res->ref_count) {
  1573. list_del(&res->list);
  1574. mlx4_release_resource(dev, slave, RES_MAC, 1, port);
  1575. kfree(res);
  1576. }
  1577. break;
  1578. }
  1579. }
  1580. }
  1581. static void rem_slave_macs(struct mlx4_dev *dev, int slave)
  1582. {
  1583. struct mlx4_priv *priv = mlx4_priv(dev);
  1584. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1585. struct list_head *mac_list =
  1586. &tracker->slave_list[slave].res_list[RES_MAC];
  1587. struct mac_res *res, *tmp;
  1588. int i;
  1589. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1590. list_del(&res->list);
  1591. /* dereference the mac the num times the slave referenced it */
  1592. for (i = 0; i < res->ref_count; i++)
  1593. __mlx4_unregister_mac(dev, res->port, res->mac);
  1594. mlx4_release_resource(dev, slave, RES_MAC, 1, res->port);
  1595. kfree(res);
  1596. }
  1597. }
  1598. static int mac_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1599. u64 in_param, u64 *out_param, int in_port)
  1600. {
  1601. int err = -EINVAL;
  1602. int port;
  1603. u64 mac;
  1604. u8 smac_index;
  1605. if (op != RES_OP_RESERVE_AND_MAP)
  1606. return err;
  1607. port = !in_port ? get_param_l(out_param) : in_port;
  1608. port = mlx4_slave_convert_port(
  1609. dev, slave, port);
  1610. if (port < 0)
  1611. return -EINVAL;
  1612. mac = in_param;
  1613. err = __mlx4_register_mac(dev, port, mac);
  1614. if (err >= 0) {
  1615. smac_index = err;
  1616. set_param_l(out_param, err);
  1617. err = 0;
  1618. }
  1619. if (!err) {
  1620. err = mac_add_to_slave(dev, slave, mac, port, smac_index);
  1621. if (err)
  1622. __mlx4_unregister_mac(dev, port, mac);
  1623. }
  1624. return err;
  1625. }
  1626. static int vlan_add_to_slave(struct mlx4_dev *dev, int slave, u16 vlan,
  1627. int port, int vlan_index)
  1628. {
  1629. struct mlx4_priv *priv = mlx4_priv(dev);
  1630. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1631. struct list_head *vlan_list =
  1632. &tracker->slave_list[slave].res_list[RES_VLAN];
  1633. struct vlan_res *res, *tmp;
  1634. list_for_each_entry_safe(res, tmp, vlan_list, list) {
  1635. if (res->vlan == vlan && res->port == (u8) port) {
  1636. /* vlan found. update ref count */
  1637. ++res->ref_count;
  1638. return 0;
  1639. }
  1640. }
  1641. if (mlx4_grant_resource(dev, slave, RES_VLAN, 1, port))
  1642. return -EINVAL;
  1643. res = kzalloc(sizeof(*res), GFP_KERNEL);
  1644. if (!res) {
  1645. mlx4_release_resource(dev, slave, RES_VLAN, 1, port);
  1646. return -ENOMEM;
  1647. }
  1648. res->vlan = vlan;
  1649. res->port = (u8) port;
  1650. res->vlan_index = vlan_index;
  1651. res->ref_count = 1;
  1652. list_add_tail(&res->list,
  1653. &tracker->slave_list[slave].res_list[RES_VLAN]);
  1654. return 0;
  1655. }
  1656. static void vlan_del_from_slave(struct mlx4_dev *dev, int slave, u16 vlan,
  1657. int port)
  1658. {
  1659. struct mlx4_priv *priv = mlx4_priv(dev);
  1660. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1661. struct list_head *vlan_list =
  1662. &tracker->slave_list[slave].res_list[RES_VLAN];
  1663. struct vlan_res *res, *tmp;
  1664. list_for_each_entry_safe(res, tmp, vlan_list, list) {
  1665. if (res->vlan == vlan && res->port == (u8) port) {
  1666. if (!--res->ref_count) {
  1667. list_del(&res->list);
  1668. mlx4_release_resource(dev, slave, RES_VLAN,
  1669. 1, port);
  1670. kfree(res);
  1671. }
  1672. break;
  1673. }
  1674. }
  1675. }
  1676. static void rem_slave_vlans(struct mlx4_dev *dev, int slave)
  1677. {
  1678. struct mlx4_priv *priv = mlx4_priv(dev);
  1679. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1680. struct list_head *vlan_list =
  1681. &tracker->slave_list[slave].res_list[RES_VLAN];
  1682. struct vlan_res *res, *tmp;
  1683. int i;
  1684. list_for_each_entry_safe(res, tmp, vlan_list, list) {
  1685. list_del(&res->list);
  1686. /* dereference the vlan the num times the slave referenced it */
  1687. for (i = 0; i < res->ref_count; i++)
  1688. __mlx4_unregister_vlan(dev, res->port, res->vlan);
  1689. mlx4_release_resource(dev, slave, RES_VLAN, 1, res->port);
  1690. kfree(res);
  1691. }
  1692. }
  1693. static int vlan_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1694. u64 in_param, u64 *out_param, int in_port)
  1695. {
  1696. struct mlx4_priv *priv = mlx4_priv(dev);
  1697. struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
  1698. int err;
  1699. u16 vlan;
  1700. int vlan_index;
  1701. int port;
  1702. port = !in_port ? get_param_l(out_param) : in_port;
  1703. if (!port || op != RES_OP_RESERVE_AND_MAP)
  1704. return -EINVAL;
  1705. port = mlx4_slave_convert_port(
  1706. dev, slave, port);
  1707. if (port < 0)
  1708. return -EINVAL;
  1709. /* upstream kernels had NOP for reg/unreg vlan. Continue this. */
  1710. if (!in_port && port > 0 && port <= dev->caps.num_ports) {
  1711. slave_state[slave].old_vlan_api = true;
  1712. return 0;
  1713. }
  1714. vlan = (u16) in_param;
  1715. err = __mlx4_register_vlan(dev, port, vlan, &vlan_index);
  1716. if (!err) {
  1717. set_param_l(out_param, (u32) vlan_index);
  1718. err = vlan_add_to_slave(dev, slave, vlan, port, vlan_index);
  1719. if (err)
  1720. __mlx4_unregister_vlan(dev, port, vlan);
  1721. }
  1722. return err;
  1723. }
  1724. static int counter_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1725. u64 in_param, u64 *out_param)
  1726. {
  1727. u32 index;
  1728. int err;
  1729. if (op != RES_OP_RESERVE)
  1730. return -EINVAL;
  1731. err = mlx4_grant_resource(dev, slave, RES_COUNTER, 1, 0);
  1732. if (err)
  1733. return err;
  1734. err = __mlx4_counter_alloc(dev, &index);
  1735. if (err) {
  1736. mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
  1737. return err;
  1738. }
  1739. err = add_res_range(dev, slave, index, 1, RES_COUNTER, 0);
  1740. if (err) {
  1741. __mlx4_counter_free(dev, index);
  1742. mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
  1743. } else {
  1744. set_param_l(out_param, index);
  1745. }
  1746. return err;
  1747. }
  1748. static int xrcdn_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1749. u64 in_param, u64 *out_param)
  1750. {
  1751. u32 xrcdn;
  1752. int err;
  1753. if (op != RES_OP_RESERVE)
  1754. return -EINVAL;
  1755. err = __mlx4_xrcd_alloc(dev, &xrcdn);
  1756. if (err)
  1757. return err;
  1758. err = add_res_range(dev, slave, xrcdn, 1, RES_XRCD, 0);
  1759. if (err)
  1760. __mlx4_xrcd_free(dev, xrcdn);
  1761. else
  1762. set_param_l(out_param, xrcdn);
  1763. return err;
  1764. }
  1765. int mlx4_ALLOC_RES_wrapper(struct mlx4_dev *dev, int slave,
  1766. struct mlx4_vhcr *vhcr,
  1767. struct mlx4_cmd_mailbox *inbox,
  1768. struct mlx4_cmd_mailbox *outbox,
  1769. struct mlx4_cmd_info *cmd)
  1770. {
  1771. int err;
  1772. int alop = vhcr->op_modifier;
  1773. switch (vhcr->in_modifier & 0xFF) {
  1774. case RES_QP:
  1775. err = qp_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1776. vhcr->in_param, &vhcr->out_param);
  1777. break;
  1778. case RES_MTT:
  1779. err = mtt_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1780. vhcr->in_param, &vhcr->out_param);
  1781. break;
  1782. case RES_MPT:
  1783. err = mpt_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1784. vhcr->in_param, &vhcr->out_param);
  1785. break;
  1786. case RES_CQ:
  1787. err = cq_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1788. vhcr->in_param, &vhcr->out_param);
  1789. break;
  1790. case RES_SRQ:
  1791. err = srq_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1792. vhcr->in_param, &vhcr->out_param);
  1793. break;
  1794. case RES_MAC:
  1795. err = mac_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1796. vhcr->in_param, &vhcr->out_param,
  1797. (vhcr->in_modifier >> 8) & 0xFF);
  1798. break;
  1799. case RES_VLAN:
  1800. err = vlan_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1801. vhcr->in_param, &vhcr->out_param,
  1802. (vhcr->in_modifier >> 8) & 0xFF);
  1803. break;
  1804. case RES_COUNTER:
  1805. err = counter_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1806. vhcr->in_param, &vhcr->out_param);
  1807. break;
  1808. case RES_XRCD:
  1809. err = xrcdn_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1810. vhcr->in_param, &vhcr->out_param);
  1811. break;
  1812. default:
  1813. err = -EINVAL;
  1814. break;
  1815. }
  1816. return err;
  1817. }
  1818. static int qp_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1819. u64 in_param)
  1820. {
  1821. int err;
  1822. int count;
  1823. int base;
  1824. int qpn;
  1825. switch (op) {
  1826. case RES_OP_RESERVE:
  1827. base = get_param_l(&in_param) & 0x7fffff;
  1828. count = get_param_h(&in_param);
  1829. err = rem_res_range(dev, slave, base, count, RES_QP, 0);
  1830. if (err)
  1831. break;
  1832. mlx4_release_resource(dev, slave, RES_QP, count, 0);
  1833. __mlx4_qp_release_range(dev, base, count);
  1834. break;
  1835. case RES_OP_MAP_ICM:
  1836. qpn = get_param_l(&in_param) & 0x7fffff;
  1837. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_RESERVED,
  1838. NULL, 0);
  1839. if (err)
  1840. return err;
  1841. if (!fw_reserved(dev, qpn))
  1842. __mlx4_qp_free_icm(dev, qpn);
  1843. res_end_move(dev, slave, RES_QP, qpn);
  1844. if (valid_reserved(dev, slave, qpn))
  1845. err = rem_res_range(dev, slave, qpn, 1, RES_QP, 0);
  1846. break;
  1847. default:
  1848. err = -EINVAL;
  1849. break;
  1850. }
  1851. return err;
  1852. }
  1853. static int mtt_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1854. u64 in_param, u64 *out_param)
  1855. {
  1856. int err = -EINVAL;
  1857. int base;
  1858. int order;
  1859. if (op != RES_OP_RESERVE_AND_MAP)
  1860. return err;
  1861. base = get_param_l(&in_param);
  1862. order = get_param_h(&in_param);
  1863. err = rem_res_range(dev, slave, base, 1, RES_MTT, order);
  1864. if (!err) {
  1865. mlx4_release_resource(dev, slave, RES_MTT, 1 << order, 0);
  1866. __mlx4_free_mtt_range(dev, base, order);
  1867. }
  1868. return err;
  1869. }
  1870. static int mpt_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1871. u64 in_param)
  1872. {
  1873. int err = -EINVAL;
  1874. int index;
  1875. int id;
  1876. struct res_mpt *mpt;
  1877. switch (op) {
  1878. case RES_OP_RESERVE:
  1879. index = get_param_l(&in_param);
  1880. id = index & mpt_mask(dev);
  1881. err = get_res(dev, slave, id, RES_MPT, &mpt);
  1882. if (err)
  1883. break;
  1884. index = mpt->key;
  1885. put_res(dev, slave, id, RES_MPT);
  1886. err = rem_res_range(dev, slave, id, 1, RES_MPT, 0);
  1887. if (err)
  1888. break;
  1889. mlx4_release_resource(dev, slave, RES_MPT, 1, 0);
  1890. __mlx4_mpt_release(dev, index);
  1891. break;
  1892. case RES_OP_MAP_ICM:
  1893. index = get_param_l(&in_param);
  1894. id = index & mpt_mask(dev);
  1895. err = mr_res_start_move_to(dev, slave, id,
  1896. RES_MPT_RESERVED, &mpt);
  1897. if (err)
  1898. return err;
  1899. __mlx4_mpt_free_icm(dev, mpt->key);
  1900. res_end_move(dev, slave, RES_MPT, id);
  1901. return err;
  1902. break;
  1903. default:
  1904. err = -EINVAL;
  1905. break;
  1906. }
  1907. return err;
  1908. }
  1909. static int cq_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1910. u64 in_param, u64 *out_param)
  1911. {
  1912. int cqn;
  1913. int err;
  1914. switch (op) {
  1915. case RES_OP_RESERVE_AND_MAP:
  1916. cqn = get_param_l(&in_param);
  1917. err = rem_res_range(dev, slave, cqn, 1, RES_CQ, 0);
  1918. if (err)
  1919. break;
  1920. mlx4_release_resource(dev, slave, RES_CQ, 1, 0);
  1921. __mlx4_cq_free_icm(dev, cqn);
  1922. break;
  1923. default:
  1924. err = -EINVAL;
  1925. break;
  1926. }
  1927. return err;
  1928. }
  1929. static int srq_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1930. u64 in_param, u64 *out_param)
  1931. {
  1932. int srqn;
  1933. int err;
  1934. switch (op) {
  1935. case RES_OP_RESERVE_AND_MAP:
  1936. srqn = get_param_l(&in_param);
  1937. err = rem_res_range(dev, slave, srqn, 1, RES_SRQ, 0);
  1938. if (err)
  1939. break;
  1940. mlx4_release_resource(dev, slave, RES_SRQ, 1, 0);
  1941. __mlx4_srq_free_icm(dev, srqn);
  1942. break;
  1943. default:
  1944. err = -EINVAL;
  1945. break;
  1946. }
  1947. return err;
  1948. }
  1949. static int mac_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1950. u64 in_param, u64 *out_param, int in_port)
  1951. {
  1952. int port;
  1953. int err = 0;
  1954. switch (op) {
  1955. case RES_OP_RESERVE_AND_MAP:
  1956. port = !in_port ? get_param_l(out_param) : in_port;
  1957. port = mlx4_slave_convert_port(
  1958. dev, slave, port);
  1959. if (port < 0)
  1960. return -EINVAL;
  1961. mac_del_from_slave(dev, slave, in_param, port);
  1962. __mlx4_unregister_mac(dev, port, in_param);
  1963. break;
  1964. default:
  1965. err = -EINVAL;
  1966. break;
  1967. }
  1968. return err;
  1969. }
  1970. static int vlan_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1971. u64 in_param, u64 *out_param, int port)
  1972. {
  1973. struct mlx4_priv *priv = mlx4_priv(dev);
  1974. struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
  1975. int err = 0;
  1976. port = mlx4_slave_convert_port(
  1977. dev, slave, port);
  1978. if (port < 0)
  1979. return -EINVAL;
  1980. switch (op) {
  1981. case RES_OP_RESERVE_AND_MAP:
  1982. if (slave_state[slave].old_vlan_api)
  1983. return 0;
  1984. if (!port)
  1985. return -EINVAL;
  1986. vlan_del_from_slave(dev, slave, in_param, port);
  1987. __mlx4_unregister_vlan(dev, port, in_param);
  1988. break;
  1989. default:
  1990. err = -EINVAL;
  1991. break;
  1992. }
  1993. return err;
  1994. }
  1995. static int counter_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1996. u64 in_param, u64 *out_param)
  1997. {
  1998. int index;
  1999. int err;
  2000. if (op != RES_OP_RESERVE)
  2001. return -EINVAL;
  2002. index = get_param_l(&in_param);
  2003. err = rem_res_range(dev, slave, index, 1, RES_COUNTER, 0);
  2004. if (err)
  2005. return err;
  2006. __mlx4_counter_free(dev, index);
  2007. mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
  2008. return err;
  2009. }
  2010. static int xrcdn_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  2011. u64 in_param, u64 *out_param)
  2012. {
  2013. int xrcdn;
  2014. int err;
  2015. if (op != RES_OP_RESERVE)
  2016. return -EINVAL;
  2017. xrcdn = get_param_l(&in_param);
  2018. err = rem_res_range(dev, slave, xrcdn, 1, RES_XRCD, 0);
  2019. if (err)
  2020. return err;
  2021. __mlx4_xrcd_free(dev, xrcdn);
  2022. return err;
  2023. }
  2024. int mlx4_FREE_RES_wrapper(struct mlx4_dev *dev, int slave,
  2025. struct mlx4_vhcr *vhcr,
  2026. struct mlx4_cmd_mailbox *inbox,
  2027. struct mlx4_cmd_mailbox *outbox,
  2028. struct mlx4_cmd_info *cmd)
  2029. {
  2030. int err = -EINVAL;
  2031. int alop = vhcr->op_modifier;
  2032. switch (vhcr->in_modifier & 0xFF) {
  2033. case RES_QP:
  2034. err = qp_free_res(dev, slave, vhcr->op_modifier, alop,
  2035. vhcr->in_param);
  2036. break;
  2037. case RES_MTT:
  2038. err = mtt_free_res(dev, slave, vhcr->op_modifier, alop,
  2039. vhcr->in_param, &vhcr->out_param);
  2040. break;
  2041. case RES_MPT:
  2042. err = mpt_free_res(dev, slave, vhcr->op_modifier, alop,
  2043. vhcr->in_param);
  2044. break;
  2045. case RES_CQ:
  2046. err = cq_free_res(dev, slave, vhcr->op_modifier, alop,
  2047. vhcr->in_param, &vhcr->out_param);
  2048. break;
  2049. case RES_SRQ:
  2050. err = srq_free_res(dev, slave, vhcr->op_modifier, alop,
  2051. vhcr->in_param, &vhcr->out_param);
  2052. break;
  2053. case RES_MAC:
  2054. err = mac_free_res(dev, slave, vhcr->op_modifier, alop,
  2055. vhcr->in_param, &vhcr->out_param,
  2056. (vhcr->in_modifier >> 8) & 0xFF);
  2057. break;
  2058. case RES_VLAN:
  2059. err = vlan_free_res(dev, slave, vhcr->op_modifier, alop,
  2060. vhcr->in_param, &vhcr->out_param,
  2061. (vhcr->in_modifier >> 8) & 0xFF);
  2062. break;
  2063. case RES_COUNTER:
  2064. err = counter_free_res(dev, slave, vhcr->op_modifier, alop,
  2065. vhcr->in_param, &vhcr->out_param);
  2066. break;
  2067. case RES_XRCD:
  2068. err = xrcdn_free_res(dev, slave, vhcr->op_modifier, alop,
  2069. vhcr->in_param, &vhcr->out_param);
  2070. default:
  2071. break;
  2072. }
  2073. return err;
  2074. }
  2075. /* ugly but other choices are uglier */
  2076. static int mr_phys_mpt(struct mlx4_mpt_entry *mpt)
  2077. {
  2078. return (be32_to_cpu(mpt->flags) >> 9) & 1;
  2079. }
  2080. static int mr_get_mtt_addr(struct mlx4_mpt_entry *mpt)
  2081. {
  2082. return (int)be64_to_cpu(mpt->mtt_addr) & 0xfffffff8;
  2083. }
  2084. static int mr_get_mtt_size(struct mlx4_mpt_entry *mpt)
  2085. {
  2086. return be32_to_cpu(mpt->mtt_sz);
  2087. }
  2088. static u32 mr_get_pd(struct mlx4_mpt_entry *mpt)
  2089. {
  2090. return be32_to_cpu(mpt->pd_flags) & 0x00ffffff;
  2091. }
  2092. static int mr_is_fmr(struct mlx4_mpt_entry *mpt)
  2093. {
  2094. return be32_to_cpu(mpt->pd_flags) & MLX4_MPT_PD_FLAG_FAST_REG;
  2095. }
  2096. static int mr_is_bind_enabled(struct mlx4_mpt_entry *mpt)
  2097. {
  2098. return be32_to_cpu(mpt->flags) & MLX4_MPT_FLAG_BIND_ENABLE;
  2099. }
  2100. static int mr_is_region(struct mlx4_mpt_entry *mpt)
  2101. {
  2102. return be32_to_cpu(mpt->flags) & MLX4_MPT_FLAG_REGION;
  2103. }
  2104. static int qp_get_mtt_addr(struct mlx4_qp_context *qpc)
  2105. {
  2106. return be32_to_cpu(qpc->mtt_base_addr_l) & 0xfffffff8;
  2107. }
  2108. static int srq_get_mtt_addr(struct mlx4_srq_context *srqc)
  2109. {
  2110. return be32_to_cpu(srqc->mtt_base_addr_l) & 0xfffffff8;
  2111. }
  2112. static int qp_get_mtt_size(struct mlx4_qp_context *qpc)
  2113. {
  2114. int page_shift = (qpc->log_page_size & 0x3f) + 12;
  2115. int log_sq_size = (qpc->sq_size_stride >> 3) & 0xf;
  2116. int log_sq_sride = qpc->sq_size_stride & 7;
  2117. int log_rq_size = (qpc->rq_size_stride >> 3) & 0xf;
  2118. int log_rq_stride = qpc->rq_size_stride & 7;
  2119. int srq = (be32_to_cpu(qpc->srqn) >> 24) & 1;
  2120. int rss = (be32_to_cpu(qpc->flags) >> 13) & 1;
  2121. u32 ts = (be32_to_cpu(qpc->flags) >> 16) & 0xff;
  2122. int xrc = (ts == MLX4_QP_ST_XRC) ? 1 : 0;
  2123. int sq_size;
  2124. int rq_size;
  2125. int total_pages;
  2126. int total_mem;
  2127. int page_offset = (be32_to_cpu(qpc->params2) >> 6) & 0x3f;
  2128. sq_size = 1 << (log_sq_size + log_sq_sride + 4);
  2129. rq_size = (srq|rss|xrc) ? 0 : (1 << (log_rq_size + log_rq_stride + 4));
  2130. total_mem = sq_size + rq_size;
  2131. total_pages =
  2132. roundup_pow_of_two((total_mem + (page_offset << 6)) >>
  2133. page_shift);
  2134. return total_pages;
  2135. }
  2136. static int check_mtt_range(struct mlx4_dev *dev, int slave, int start,
  2137. int size, struct res_mtt *mtt)
  2138. {
  2139. int res_start = mtt->com.res_id;
  2140. int res_size = (1 << mtt->order);
  2141. if (start < res_start || start + size > res_start + res_size)
  2142. return -EPERM;
  2143. return 0;
  2144. }
  2145. int mlx4_SW2HW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  2146. struct mlx4_vhcr *vhcr,
  2147. struct mlx4_cmd_mailbox *inbox,
  2148. struct mlx4_cmd_mailbox *outbox,
  2149. struct mlx4_cmd_info *cmd)
  2150. {
  2151. int err;
  2152. int index = vhcr->in_modifier;
  2153. struct res_mtt *mtt;
  2154. struct res_mpt *mpt;
  2155. int mtt_base = mr_get_mtt_addr(inbox->buf) / dev->caps.mtt_entry_sz;
  2156. int phys;
  2157. int id;
  2158. u32 pd;
  2159. int pd_slave;
  2160. id = index & mpt_mask(dev);
  2161. err = mr_res_start_move_to(dev, slave, id, RES_MPT_HW, &mpt);
  2162. if (err)
  2163. return err;
  2164. /* Disable memory windows for VFs. */
  2165. if (!mr_is_region(inbox->buf)) {
  2166. err = -EPERM;
  2167. goto ex_abort;
  2168. }
  2169. /* Make sure that the PD bits related to the slave id are zeros. */
  2170. pd = mr_get_pd(inbox->buf);
  2171. pd_slave = (pd >> 17) & 0x7f;
  2172. if (pd_slave != 0 && --pd_slave != slave) {
  2173. err = -EPERM;
  2174. goto ex_abort;
  2175. }
  2176. if (mr_is_fmr(inbox->buf)) {
  2177. /* FMR and Bind Enable are forbidden in slave devices. */
  2178. if (mr_is_bind_enabled(inbox->buf)) {
  2179. err = -EPERM;
  2180. goto ex_abort;
  2181. }
  2182. /* FMR and Memory Windows are also forbidden. */
  2183. if (!mr_is_region(inbox->buf)) {
  2184. err = -EPERM;
  2185. goto ex_abort;
  2186. }
  2187. }
  2188. phys = mr_phys_mpt(inbox->buf);
  2189. if (!phys) {
  2190. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2191. if (err)
  2192. goto ex_abort;
  2193. err = check_mtt_range(dev, slave, mtt_base,
  2194. mr_get_mtt_size(inbox->buf), mtt);
  2195. if (err)
  2196. goto ex_put;
  2197. mpt->mtt = mtt;
  2198. }
  2199. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2200. if (err)
  2201. goto ex_put;
  2202. if (!phys) {
  2203. atomic_inc(&mtt->ref_count);
  2204. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2205. }
  2206. res_end_move(dev, slave, RES_MPT, id);
  2207. return 0;
  2208. ex_put:
  2209. if (!phys)
  2210. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2211. ex_abort:
  2212. res_abort_move(dev, slave, RES_MPT, id);
  2213. return err;
  2214. }
  2215. int mlx4_HW2SW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  2216. struct mlx4_vhcr *vhcr,
  2217. struct mlx4_cmd_mailbox *inbox,
  2218. struct mlx4_cmd_mailbox *outbox,
  2219. struct mlx4_cmd_info *cmd)
  2220. {
  2221. int err;
  2222. int index = vhcr->in_modifier;
  2223. struct res_mpt *mpt;
  2224. int id;
  2225. id = index & mpt_mask(dev);
  2226. err = mr_res_start_move_to(dev, slave, id, RES_MPT_MAPPED, &mpt);
  2227. if (err)
  2228. return err;
  2229. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2230. if (err)
  2231. goto ex_abort;
  2232. if (mpt->mtt)
  2233. atomic_dec(&mpt->mtt->ref_count);
  2234. res_end_move(dev, slave, RES_MPT, id);
  2235. return 0;
  2236. ex_abort:
  2237. res_abort_move(dev, slave, RES_MPT, id);
  2238. return err;
  2239. }
  2240. int mlx4_QUERY_MPT_wrapper(struct mlx4_dev *dev, int slave,
  2241. struct mlx4_vhcr *vhcr,
  2242. struct mlx4_cmd_mailbox *inbox,
  2243. struct mlx4_cmd_mailbox *outbox,
  2244. struct mlx4_cmd_info *cmd)
  2245. {
  2246. int err;
  2247. int index = vhcr->in_modifier;
  2248. struct res_mpt *mpt;
  2249. int id;
  2250. id = index & mpt_mask(dev);
  2251. err = get_res(dev, slave, id, RES_MPT, &mpt);
  2252. if (err)
  2253. return err;
  2254. if (mpt->com.from_state == RES_MPT_MAPPED) {
  2255. /* In order to allow rereg in SRIOV, we need to alter the MPT entry. To do
  2256. * that, the VF must read the MPT. But since the MPT entry memory is not
  2257. * in the VF's virtual memory space, it must use QUERY_MPT to obtain the
  2258. * entry contents. To guarantee that the MPT cannot be changed, the driver
  2259. * must perform HW2SW_MPT before this query and return the MPT entry to HW
  2260. * ownership fofollowing the change. The change here allows the VF to
  2261. * perform QUERY_MPT also when the entry is in SW ownership.
  2262. */
  2263. struct mlx4_mpt_entry *mpt_entry = mlx4_table_find(
  2264. &mlx4_priv(dev)->mr_table.dmpt_table,
  2265. mpt->key, NULL);
  2266. if (NULL == mpt_entry || NULL == outbox->buf) {
  2267. err = -EINVAL;
  2268. goto out;
  2269. }
  2270. memcpy(outbox->buf, mpt_entry, sizeof(*mpt_entry));
  2271. err = 0;
  2272. } else if (mpt->com.from_state == RES_MPT_HW) {
  2273. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2274. } else {
  2275. err = -EBUSY;
  2276. goto out;
  2277. }
  2278. out:
  2279. put_res(dev, slave, id, RES_MPT);
  2280. return err;
  2281. }
  2282. static int qp_get_rcqn(struct mlx4_qp_context *qpc)
  2283. {
  2284. return be32_to_cpu(qpc->cqn_recv) & 0xffffff;
  2285. }
  2286. static int qp_get_scqn(struct mlx4_qp_context *qpc)
  2287. {
  2288. return be32_to_cpu(qpc->cqn_send) & 0xffffff;
  2289. }
  2290. static u32 qp_get_srqn(struct mlx4_qp_context *qpc)
  2291. {
  2292. return be32_to_cpu(qpc->srqn) & 0x1ffffff;
  2293. }
  2294. static void adjust_proxy_tun_qkey(struct mlx4_dev *dev, struct mlx4_vhcr *vhcr,
  2295. struct mlx4_qp_context *context)
  2296. {
  2297. u32 qpn = vhcr->in_modifier & 0xffffff;
  2298. u32 qkey = 0;
  2299. if (mlx4_get_parav_qkey(dev, qpn, &qkey))
  2300. return;
  2301. /* adjust qkey in qp context */
  2302. context->qkey = cpu_to_be32(qkey);
  2303. }
  2304. int mlx4_RST2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  2305. struct mlx4_vhcr *vhcr,
  2306. struct mlx4_cmd_mailbox *inbox,
  2307. struct mlx4_cmd_mailbox *outbox,
  2308. struct mlx4_cmd_info *cmd)
  2309. {
  2310. int err;
  2311. int qpn = vhcr->in_modifier & 0x7fffff;
  2312. struct res_mtt *mtt;
  2313. struct res_qp *qp;
  2314. struct mlx4_qp_context *qpc = inbox->buf + 8;
  2315. int mtt_base = qp_get_mtt_addr(qpc) / dev->caps.mtt_entry_sz;
  2316. int mtt_size = qp_get_mtt_size(qpc);
  2317. struct res_cq *rcq;
  2318. struct res_cq *scq;
  2319. int rcqn = qp_get_rcqn(qpc);
  2320. int scqn = qp_get_scqn(qpc);
  2321. u32 srqn = qp_get_srqn(qpc) & 0xffffff;
  2322. int use_srq = (qp_get_srqn(qpc) >> 24) & 1;
  2323. struct res_srq *srq;
  2324. int local_qpn = be32_to_cpu(qpc->local_qpn) & 0xffffff;
  2325. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_HW, &qp, 0);
  2326. if (err)
  2327. return err;
  2328. qp->local_qpn = local_qpn;
  2329. qp->sched_queue = 0;
  2330. qp->param3 = 0;
  2331. qp->vlan_control = 0;
  2332. qp->fvl_rx = 0;
  2333. qp->pri_path_fl = 0;
  2334. qp->vlan_index = 0;
  2335. qp->feup = 0;
  2336. qp->qpc_flags = be32_to_cpu(qpc->flags);
  2337. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2338. if (err)
  2339. goto ex_abort;
  2340. err = check_mtt_range(dev, slave, mtt_base, mtt_size, mtt);
  2341. if (err)
  2342. goto ex_put_mtt;
  2343. err = get_res(dev, slave, rcqn, RES_CQ, &rcq);
  2344. if (err)
  2345. goto ex_put_mtt;
  2346. if (scqn != rcqn) {
  2347. err = get_res(dev, slave, scqn, RES_CQ, &scq);
  2348. if (err)
  2349. goto ex_put_rcq;
  2350. } else
  2351. scq = rcq;
  2352. if (use_srq) {
  2353. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  2354. if (err)
  2355. goto ex_put_scq;
  2356. }
  2357. adjust_proxy_tun_qkey(dev, vhcr, qpc);
  2358. update_pkey_index(dev, slave, inbox);
  2359. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2360. if (err)
  2361. goto ex_put_srq;
  2362. atomic_inc(&mtt->ref_count);
  2363. qp->mtt = mtt;
  2364. atomic_inc(&rcq->ref_count);
  2365. qp->rcq = rcq;
  2366. atomic_inc(&scq->ref_count);
  2367. qp->scq = scq;
  2368. if (scqn != rcqn)
  2369. put_res(dev, slave, scqn, RES_CQ);
  2370. if (use_srq) {
  2371. atomic_inc(&srq->ref_count);
  2372. put_res(dev, slave, srqn, RES_SRQ);
  2373. qp->srq = srq;
  2374. }
  2375. put_res(dev, slave, rcqn, RES_CQ);
  2376. put_res(dev, slave, mtt_base, RES_MTT);
  2377. res_end_move(dev, slave, RES_QP, qpn);
  2378. return 0;
  2379. ex_put_srq:
  2380. if (use_srq)
  2381. put_res(dev, slave, srqn, RES_SRQ);
  2382. ex_put_scq:
  2383. if (scqn != rcqn)
  2384. put_res(dev, slave, scqn, RES_CQ);
  2385. ex_put_rcq:
  2386. put_res(dev, slave, rcqn, RES_CQ);
  2387. ex_put_mtt:
  2388. put_res(dev, slave, mtt_base, RES_MTT);
  2389. ex_abort:
  2390. res_abort_move(dev, slave, RES_QP, qpn);
  2391. return err;
  2392. }
  2393. static int eq_get_mtt_addr(struct mlx4_eq_context *eqc)
  2394. {
  2395. return be32_to_cpu(eqc->mtt_base_addr_l) & 0xfffffff8;
  2396. }
  2397. static int eq_get_mtt_size(struct mlx4_eq_context *eqc)
  2398. {
  2399. int log_eq_size = eqc->log_eq_size & 0x1f;
  2400. int page_shift = (eqc->log_page_size & 0x3f) + 12;
  2401. if (log_eq_size + 5 < page_shift)
  2402. return 1;
  2403. return 1 << (log_eq_size + 5 - page_shift);
  2404. }
  2405. static int cq_get_mtt_addr(struct mlx4_cq_context *cqc)
  2406. {
  2407. return be32_to_cpu(cqc->mtt_base_addr_l) & 0xfffffff8;
  2408. }
  2409. static int cq_get_mtt_size(struct mlx4_cq_context *cqc)
  2410. {
  2411. int log_cq_size = (be32_to_cpu(cqc->logsize_usrpage) >> 24) & 0x1f;
  2412. int page_shift = (cqc->log_page_size & 0x3f) + 12;
  2413. if (log_cq_size + 5 < page_shift)
  2414. return 1;
  2415. return 1 << (log_cq_size + 5 - page_shift);
  2416. }
  2417. int mlx4_SW2HW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  2418. struct mlx4_vhcr *vhcr,
  2419. struct mlx4_cmd_mailbox *inbox,
  2420. struct mlx4_cmd_mailbox *outbox,
  2421. struct mlx4_cmd_info *cmd)
  2422. {
  2423. int err;
  2424. int eqn = vhcr->in_modifier;
  2425. int res_id = (slave << 8) | eqn;
  2426. struct mlx4_eq_context *eqc = inbox->buf;
  2427. int mtt_base = eq_get_mtt_addr(eqc) / dev->caps.mtt_entry_sz;
  2428. int mtt_size = eq_get_mtt_size(eqc);
  2429. struct res_eq *eq;
  2430. struct res_mtt *mtt;
  2431. err = add_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  2432. if (err)
  2433. return err;
  2434. err = eq_res_start_move_to(dev, slave, res_id, RES_EQ_HW, &eq);
  2435. if (err)
  2436. goto out_add;
  2437. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2438. if (err)
  2439. goto out_move;
  2440. err = check_mtt_range(dev, slave, mtt_base, mtt_size, mtt);
  2441. if (err)
  2442. goto out_put;
  2443. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2444. if (err)
  2445. goto out_put;
  2446. atomic_inc(&mtt->ref_count);
  2447. eq->mtt = mtt;
  2448. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2449. res_end_move(dev, slave, RES_EQ, res_id);
  2450. return 0;
  2451. out_put:
  2452. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2453. out_move:
  2454. res_abort_move(dev, slave, RES_EQ, res_id);
  2455. out_add:
  2456. rem_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  2457. return err;
  2458. }
  2459. int mlx4_CONFIG_DEV_wrapper(struct mlx4_dev *dev, int slave,
  2460. struct mlx4_vhcr *vhcr,
  2461. struct mlx4_cmd_mailbox *inbox,
  2462. struct mlx4_cmd_mailbox *outbox,
  2463. struct mlx4_cmd_info *cmd)
  2464. {
  2465. int err;
  2466. u8 get = vhcr->op_modifier;
  2467. if (get != 1)
  2468. return -EPERM;
  2469. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2470. return err;
  2471. }
  2472. static int get_containing_mtt(struct mlx4_dev *dev, int slave, int start,
  2473. int len, struct res_mtt **res)
  2474. {
  2475. struct mlx4_priv *priv = mlx4_priv(dev);
  2476. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  2477. struct res_mtt *mtt;
  2478. int err = -EINVAL;
  2479. spin_lock_irq(mlx4_tlock(dev));
  2480. list_for_each_entry(mtt, &tracker->slave_list[slave].res_list[RES_MTT],
  2481. com.list) {
  2482. if (!check_mtt_range(dev, slave, start, len, mtt)) {
  2483. *res = mtt;
  2484. mtt->com.from_state = mtt->com.state;
  2485. mtt->com.state = RES_MTT_BUSY;
  2486. err = 0;
  2487. break;
  2488. }
  2489. }
  2490. spin_unlock_irq(mlx4_tlock(dev));
  2491. return err;
  2492. }
  2493. static int verify_qp_parameters(struct mlx4_dev *dev,
  2494. struct mlx4_vhcr *vhcr,
  2495. struct mlx4_cmd_mailbox *inbox,
  2496. enum qp_transition transition, u8 slave)
  2497. {
  2498. u32 qp_type;
  2499. u32 qpn;
  2500. struct mlx4_qp_context *qp_ctx;
  2501. enum mlx4_qp_optpar optpar;
  2502. int port;
  2503. int num_gids;
  2504. qp_ctx = inbox->buf + 8;
  2505. qp_type = (be32_to_cpu(qp_ctx->flags) >> 16) & 0xff;
  2506. optpar = be32_to_cpu(*(__be32 *) inbox->buf);
  2507. if (slave != mlx4_master_func_num(dev)) {
  2508. qp_ctx->params2 &= ~MLX4_QP_BIT_FPP;
  2509. /* setting QP rate-limit is disallowed for VFs */
  2510. if (qp_ctx->rate_limit_params)
  2511. return -EPERM;
  2512. }
  2513. switch (qp_type) {
  2514. case MLX4_QP_ST_RC:
  2515. case MLX4_QP_ST_XRC:
  2516. case MLX4_QP_ST_UC:
  2517. switch (transition) {
  2518. case QP_TRANS_INIT2RTR:
  2519. case QP_TRANS_RTR2RTS:
  2520. case QP_TRANS_RTS2RTS:
  2521. case QP_TRANS_SQD2SQD:
  2522. case QP_TRANS_SQD2RTS:
  2523. if (slave != mlx4_master_func_num(dev))
  2524. if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH) {
  2525. port = (qp_ctx->pri_path.sched_queue >> 6 & 1) + 1;
  2526. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB)
  2527. num_gids = mlx4_get_slave_num_gids(dev, slave, port);
  2528. else
  2529. num_gids = 1;
  2530. if (qp_ctx->pri_path.mgid_index >= num_gids)
  2531. return -EINVAL;
  2532. }
  2533. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH) {
  2534. port = (qp_ctx->alt_path.sched_queue >> 6 & 1) + 1;
  2535. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB)
  2536. num_gids = mlx4_get_slave_num_gids(dev, slave, port);
  2537. else
  2538. num_gids = 1;
  2539. if (qp_ctx->alt_path.mgid_index >= num_gids)
  2540. return -EINVAL;
  2541. }
  2542. break;
  2543. default:
  2544. break;
  2545. }
  2546. break;
  2547. case MLX4_QP_ST_MLX:
  2548. qpn = vhcr->in_modifier & 0x7fffff;
  2549. port = (qp_ctx->pri_path.sched_queue >> 6 & 1) + 1;
  2550. if (transition == QP_TRANS_INIT2RTR &&
  2551. slave != mlx4_master_func_num(dev) &&
  2552. mlx4_is_qp_reserved(dev, qpn) &&
  2553. !mlx4_vf_smi_enabled(dev, slave, port)) {
  2554. /* only enabled VFs may create MLX proxy QPs */
  2555. mlx4_err(dev, "%s: unprivileged slave %d attempting to create an MLX proxy special QP on port %d\n",
  2556. __func__, slave, port);
  2557. return -EPERM;
  2558. }
  2559. break;
  2560. default:
  2561. break;
  2562. }
  2563. return 0;
  2564. }
  2565. int mlx4_WRITE_MTT_wrapper(struct mlx4_dev *dev, int slave,
  2566. struct mlx4_vhcr *vhcr,
  2567. struct mlx4_cmd_mailbox *inbox,
  2568. struct mlx4_cmd_mailbox *outbox,
  2569. struct mlx4_cmd_info *cmd)
  2570. {
  2571. struct mlx4_mtt mtt;
  2572. __be64 *page_list = inbox->buf;
  2573. u64 *pg_list = (u64 *)page_list;
  2574. int i;
  2575. struct res_mtt *rmtt = NULL;
  2576. int start = be64_to_cpu(page_list[0]);
  2577. int npages = vhcr->in_modifier;
  2578. int err;
  2579. err = get_containing_mtt(dev, slave, start, npages, &rmtt);
  2580. if (err)
  2581. return err;
  2582. /* Call the SW implementation of write_mtt:
  2583. * - Prepare a dummy mtt struct
  2584. * - Translate inbox contents to simple addresses in host endianness */
  2585. mtt.offset = 0; /* TBD this is broken but I don't handle it since
  2586. we don't really use it */
  2587. mtt.order = 0;
  2588. mtt.page_shift = 0;
  2589. for (i = 0; i < npages; ++i)
  2590. pg_list[i + 2] = (be64_to_cpu(page_list[i + 2]) & ~1ULL);
  2591. err = __mlx4_write_mtt(dev, &mtt, be64_to_cpu(page_list[0]), npages,
  2592. ((u64 *)page_list + 2));
  2593. if (rmtt)
  2594. put_res(dev, slave, rmtt->com.res_id, RES_MTT);
  2595. return err;
  2596. }
  2597. int mlx4_HW2SW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  2598. struct mlx4_vhcr *vhcr,
  2599. struct mlx4_cmd_mailbox *inbox,
  2600. struct mlx4_cmd_mailbox *outbox,
  2601. struct mlx4_cmd_info *cmd)
  2602. {
  2603. int eqn = vhcr->in_modifier;
  2604. int res_id = eqn | (slave << 8);
  2605. struct res_eq *eq;
  2606. int err;
  2607. err = eq_res_start_move_to(dev, slave, res_id, RES_EQ_RESERVED, &eq);
  2608. if (err)
  2609. return err;
  2610. err = get_res(dev, slave, eq->mtt->com.res_id, RES_MTT, NULL);
  2611. if (err)
  2612. goto ex_abort;
  2613. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2614. if (err)
  2615. goto ex_put;
  2616. atomic_dec(&eq->mtt->ref_count);
  2617. put_res(dev, slave, eq->mtt->com.res_id, RES_MTT);
  2618. res_end_move(dev, slave, RES_EQ, res_id);
  2619. rem_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  2620. return 0;
  2621. ex_put:
  2622. put_res(dev, slave, eq->mtt->com.res_id, RES_MTT);
  2623. ex_abort:
  2624. res_abort_move(dev, slave, RES_EQ, res_id);
  2625. return err;
  2626. }
  2627. int mlx4_GEN_EQE(struct mlx4_dev *dev, int slave, struct mlx4_eqe *eqe)
  2628. {
  2629. struct mlx4_priv *priv = mlx4_priv(dev);
  2630. struct mlx4_slave_event_eq_info *event_eq;
  2631. struct mlx4_cmd_mailbox *mailbox;
  2632. u32 in_modifier = 0;
  2633. int err;
  2634. int res_id;
  2635. struct res_eq *req;
  2636. if (!priv->mfunc.master.slave_state)
  2637. return -EINVAL;
  2638. event_eq = &priv->mfunc.master.slave_state[slave].event_eq[eqe->type];
  2639. /* Create the event only if the slave is registered */
  2640. if (event_eq->eqn < 0)
  2641. return 0;
  2642. mutex_lock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2643. res_id = (slave << 8) | event_eq->eqn;
  2644. err = get_res(dev, slave, res_id, RES_EQ, &req);
  2645. if (err)
  2646. goto unlock;
  2647. if (req->com.from_state != RES_EQ_HW) {
  2648. err = -EINVAL;
  2649. goto put;
  2650. }
  2651. mailbox = mlx4_alloc_cmd_mailbox(dev);
  2652. if (IS_ERR(mailbox)) {
  2653. err = PTR_ERR(mailbox);
  2654. goto put;
  2655. }
  2656. if (eqe->type == MLX4_EVENT_TYPE_CMD) {
  2657. ++event_eq->token;
  2658. eqe->event.cmd.token = cpu_to_be16(event_eq->token);
  2659. }
  2660. memcpy(mailbox->buf, (u8 *) eqe, 28);
  2661. in_modifier = (slave & 0xff) | ((event_eq->eqn & 0xff) << 16);
  2662. err = mlx4_cmd(dev, mailbox->dma, in_modifier, 0,
  2663. MLX4_CMD_GEN_EQE, MLX4_CMD_TIME_CLASS_B,
  2664. MLX4_CMD_NATIVE);
  2665. put_res(dev, slave, res_id, RES_EQ);
  2666. mutex_unlock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2667. mlx4_free_cmd_mailbox(dev, mailbox);
  2668. return err;
  2669. put:
  2670. put_res(dev, slave, res_id, RES_EQ);
  2671. unlock:
  2672. mutex_unlock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2673. return err;
  2674. }
  2675. int mlx4_QUERY_EQ_wrapper(struct mlx4_dev *dev, int slave,
  2676. struct mlx4_vhcr *vhcr,
  2677. struct mlx4_cmd_mailbox *inbox,
  2678. struct mlx4_cmd_mailbox *outbox,
  2679. struct mlx4_cmd_info *cmd)
  2680. {
  2681. int eqn = vhcr->in_modifier;
  2682. int res_id = eqn | (slave << 8);
  2683. struct res_eq *eq;
  2684. int err;
  2685. err = get_res(dev, slave, res_id, RES_EQ, &eq);
  2686. if (err)
  2687. return err;
  2688. if (eq->com.from_state != RES_EQ_HW) {
  2689. err = -EINVAL;
  2690. goto ex_put;
  2691. }
  2692. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2693. ex_put:
  2694. put_res(dev, slave, res_id, RES_EQ);
  2695. return err;
  2696. }
  2697. int mlx4_SW2HW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2698. struct mlx4_vhcr *vhcr,
  2699. struct mlx4_cmd_mailbox *inbox,
  2700. struct mlx4_cmd_mailbox *outbox,
  2701. struct mlx4_cmd_info *cmd)
  2702. {
  2703. int err;
  2704. int cqn = vhcr->in_modifier;
  2705. struct mlx4_cq_context *cqc = inbox->buf;
  2706. int mtt_base = cq_get_mtt_addr(cqc) / dev->caps.mtt_entry_sz;
  2707. struct res_cq *cq;
  2708. struct res_mtt *mtt;
  2709. err = cq_res_start_move_to(dev, slave, cqn, RES_CQ_HW, &cq);
  2710. if (err)
  2711. return err;
  2712. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2713. if (err)
  2714. goto out_move;
  2715. err = check_mtt_range(dev, slave, mtt_base, cq_get_mtt_size(cqc), mtt);
  2716. if (err)
  2717. goto out_put;
  2718. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2719. if (err)
  2720. goto out_put;
  2721. atomic_inc(&mtt->ref_count);
  2722. cq->mtt = mtt;
  2723. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2724. res_end_move(dev, slave, RES_CQ, cqn);
  2725. return 0;
  2726. out_put:
  2727. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2728. out_move:
  2729. res_abort_move(dev, slave, RES_CQ, cqn);
  2730. return err;
  2731. }
  2732. int mlx4_HW2SW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2733. struct mlx4_vhcr *vhcr,
  2734. struct mlx4_cmd_mailbox *inbox,
  2735. struct mlx4_cmd_mailbox *outbox,
  2736. struct mlx4_cmd_info *cmd)
  2737. {
  2738. int err;
  2739. int cqn = vhcr->in_modifier;
  2740. struct res_cq *cq;
  2741. err = cq_res_start_move_to(dev, slave, cqn, RES_CQ_ALLOCATED, &cq);
  2742. if (err)
  2743. return err;
  2744. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2745. if (err)
  2746. goto out_move;
  2747. atomic_dec(&cq->mtt->ref_count);
  2748. res_end_move(dev, slave, RES_CQ, cqn);
  2749. return 0;
  2750. out_move:
  2751. res_abort_move(dev, slave, RES_CQ, cqn);
  2752. return err;
  2753. }
  2754. int mlx4_QUERY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2755. struct mlx4_vhcr *vhcr,
  2756. struct mlx4_cmd_mailbox *inbox,
  2757. struct mlx4_cmd_mailbox *outbox,
  2758. struct mlx4_cmd_info *cmd)
  2759. {
  2760. int cqn = vhcr->in_modifier;
  2761. struct res_cq *cq;
  2762. int err;
  2763. err = get_res(dev, slave, cqn, RES_CQ, &cq);
  2764. if (err)
  2765. return err;
  2766. if (cq->com.from_state != RES_CQ_HW)
  2767. goto ex_put;
  2768. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2769. ex_put:
  2770. put_res(dev, slave, cqn, RES_CQ);
  2771. return err;
  2772. }
  2773. static int handle_resize(struct mlx4_dev *dev, int slave,
  2774. struct mlx4_vhcr *vhcr,
  2775. struct mlx4_cmd_mailbox *inbox,
  2776. struct mlx4_cmd_mailbox *outbox,
  2777. struct mlx4_cmd_info *cmd,
  2778. struct res_cq *cq)
  2779. {
  2780. int err;
  2781. struct res_mtt *orig_mtt;
  2782. struct res_mtt *mtt;
  2783. struct mlx4_cq_context *cqc = inbox->buf;
  2784. int mtt_base = cq_get_mtt_addr(cqc) / dev->caps.mtt_entry_sz;
  2785. err = get_res(dev, slave, cq->mtt->com.res_id, RES_MTT, &orig_mtt);
  2786. if (err)
  2787. return err;
  2788. if (orig_mtt != cq->mtt) {
  2789. err = -EINVAL;
  2790. goto ex_put;
  2791. }
  2792. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2793. if (err)
  2794. goto ex_put;
  2795. err = check_mtt_range(dev, slave, mtt_base, cq_get_mtt_size(cqc), mtt);
  2796. if (err)
  2797. goto ex_put1;
  2798. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2799. if (err)
  2800. goto ex_put1;
  2801. atomic_dec(&orig_mtt->ref_count);
  2802. put_res(dev, slave, orig_mtt->com.res_id, RES_MTT);
  2803. atomic_inc(&mtt->ref_count);
  2804. cq->mtt = mtt;
  2805. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2806. return 0;
  2807. ex_put1:
  2808. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2809. ex_put:
  2810. put_res(dev, slave, orig_mtt->com.res_id, RES_MTT);
  2811. return err;
  2812. }
  2813. int mlx4_MODIFY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2814. struct mlx4_vhcr *vhcr,
  2815. struct mlx4_cmd_mailbox *inbox,
  2816. struct mlx4_cmd_mailbox *outbox,
  2817. struct mlx4_cmd_info *cmd)
  2818. {
  2819. int cqn = vhcr->in_modifier;
  2820. struct res_cq *cq;
  2821. int err;
  2822. err = get_res(dev, slave, cqn, RES_CQ, &cq);
  2823. if (err)
  2824. return err;
  2825. if (cq->com.from_state != RES_CQ_HW)
  2826. goto ex_put;
  2827. if (vhcr->op_modifier == 0) {
  2828. err = handle_resize(dev, slave, vhcr, inbox, outbox, cmd, cq);
  2829. goto ex_put;
  2830. }
  2831. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2832. ex_put:
  2833. put_res(dev, slave, cqn, RES_CQ);
  2834. return err;
  2835. }
  2836. static int srq_get_mtt_size(struct mlx4_srq_context *srqc)
  2837. {
  2838. int log_srq_size = (be32_to_cpu(srqc->state_logsize_srqn) >> 24) & 0xf;
  2839. int log_rq_stride = srqc->logstride & 7;
  2840. int page_shift = (srqc->log_page_size & 0x3f) + 12;
  2841. if (log_srq_size + log_rq_stride + 4 < page_shift)
  2842. return 1;
  2843. return 1 << (log_srq_size + log_rq_stride + 4 - page_shift);
  2844. }
  2845. int mlx4_SW2HW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2846. struct mlx4_vhcr *vhcr,
  2847. struct mlx4_cmd_mailbox *inbox,
  2848. struct mlx4_cmd_mailbox *outbox,
  2849. struct mlx4_cmd_info *cmd)
  2850. {
  2851. int err;
  2852. int srqn = vhcr->in_modifier;
  2853. struct res_mtt *mtt;
  2854. struct res_srq *srq;
  2855. struct mlx4_srq_context *srqc = inbox->buf;
  2856. int mtt_base = srq_get_mtt_addr(srqc) / dev->caps.mtt_entry_sz;
  2857. if (srqn != (be32_to_cpu(srqc->state_logsize_srqn) & 0xffffff))
  2858. return -EINVAL;
  2859. err = srq_res_start_move_to(dev, slave, srqn, RES_SRQ_HW, &srq);
  2860. if (err)
  2861. return err;
  2862. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2863. if (err)
  2864. goto ex_abort;
  2865. err = check_mtt_range(dev, slave, mtt_base, srq_get_mtt_size(srqc),
  2866. mtt);
  2867. if (err)
  2868. goto ex_put_mtt;
  2869. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2870. if (err)
  2871. goto ex_put_mtt;
  2872. atomic_inc(&mtt->ref_count);
  2873. srq->mtt = mtt;
  2874. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2875. res_end_move(dev, slave, RES_SRQ, srqn);
  2876. return 0;
  2877. ex_put_mtt:
  2878. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2879. ex_abort:
  2880. res_abort_move(dev, slave, RES_SRQ, srqn);
  2881. return err;
  2882. }
  2883. int mlx4_HW2SW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2884. struct mlx4_vhcr *vhcr,
  2885. struct mlx4_cmd_mailbox *inbox,
  2886. struct mlx4_cmd_mailbox *outbox,
  2887. struct mlx4_cmd_info *cmd)
  2888. {
  2889. int err;
  2890. int srqn = vhcr->in_modifier;
  2891. struct res_srq *srq;
  2892. err = srq_res_start_move_to(dev, slave, srqn, RES_SRQ_ALLOCATED, &srq);
  2893. if (err)
  2894. return err;
  2895. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2896. if (err)
  2897. goto ex_abort;
  2898. atomic_dec(&srq->mtt->ref_count);
  2899. if (srq->cq)
  2900. atomic_dec(&srq->cq->ref_count);
  2901. res_end_move(dev, slave, RES_SRQ, srqn);
  2902. return 0;
  2903. ex_abort:
  2904. res_abort_move(dev, slave, RES_SRQ, srqn);
  2905. return err;
  2906. }
  2907. int mlx4_QUERY_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2908. struct mlx4_vhcr *vhcr,
  2909. struct mlx4_cmd_mailbox *inbox,
  2910. struct mlx4_cmd_mailbox *outbox,
  2911. struct mlx4_cmd_info *cmd)
  2912. {
  2913. int err;
  2914. int srqn = vhcr->in_modifier;
  2915. struct res_srq *srq;
  2916. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  2917. if (err)
  2918. return err;
  2919. if (srq->com.from_state != RES_SRQ_HW) {
  2920. err = -EBUSY;
  2921. goto out;
  2922. }
  2923. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2924. out:
  2925. put_res(dev, slave, srqn, RES_SRQ);
  2926. return err;
  2927. }
  2928. int mlx4_ARM_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2929. struct mlx4_vhcr *vhcr,
  2930. struct mlx4_cmd_mailbox *inbox,
  2931. struct mlx4_cmd_mailbox *outbox,
  2932. struct mlx4_cmd_info *cmd)
  2933. {
  2934. int err;
  2935. int srqn = vhcr->in_modifier;
  2936. struct res_srq *srq;
  2937. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  2938. if (err)
  2939. return err;
  2940. if (srq->com.from_state != RES_SRQ_HW) {
  2941. err = -EBUSY;
  2942. goto out;
  2943. }
  2944. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2945. out:
  2946. put_res(dev, slave, srqn, RES_SRQ);
  2947. return err;
  2948. }
  2949. int mlx4_GEN_QP_wrapper(struct mlx4_dev *dev, int slave,
  2950. struct mlx4_vhcr *vhcr,
  2951. struct mlx4_cmd_mailbox *inbox,
  2952. struct mlx4_cmd_mailbox *outbox,
  2953. struct mlx4_cmd_info *cmd)
  2954. {
  2955. int err;
  2956. int qpn = vhcr->in_modifier & 0x7fffff;
  2957. struct res_qp *qp;
  2958. err = get_res(dev, slave, qpn, RES_QP, &qp);
  2959. if (err)
  2960. return err;
  2961. if (qp->com.from_state != RES_QP_HW) {
  2962. err = -EBUSY;
  2963. goto out;
  2964. }
  2965. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2966. out:
  2967. put_res(dev, slave, qpn, RES_QP);
  2968. return err;
  2969. }
  2970. int mlx4_INIT2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  2971. struct mlx4_vhcr *vhcr,
  2972. struct mlx4_cmd_mailbox *inbox,
  2973. struct mlx4_cmd_mailbox *outbox,
  2974. struct mlx4_cmd_info *cmd)
  2975. {
  2976. struct mlx4_qp_context *context = inbox->buf + 8;
  2977. adjust_proxy_tun_qkey(dev, vhcr, context);
  2978. update_pkey_index(dev, slave, inbox);
  2979. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2980. }
  2981. static int adjust_qp_sched_queue(struct mlx4_dev *dev, int slave,
  2982. struct mlx4_qp_context *qpc,
  2983. struct mlx4_cmd_mailbox *inbox)
  2984. {
  2985. enum mlx4_qp_optpar optpar = be32_to_cpu(*(__be32 *)inbox->buf);
  2986. u8 pri_sched_queue;
  2987. int port = mlx4_slave_convert_port(
  2988. dev, slave, (qpc->pri_path.sched_queue >> 6 & 1) + 1) - 1;
  2989. if (port < 0)
  2990. return -EINVAL;
  2991. pri_sched_queue = (qpc->pri_path.sched_queue & ~(1 << 6)) |
  2992. ((port & 1) << 6);
  2993. if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH ||
  2994. mlx4_is_eth(dev, port + 1)) {
  2995. qpc->pri_path.sched_queue = pri_sched_queue;
  2996. }
  2997. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH) {
  2998. port = mlx4_slave_convert_port(
  2999. dev, slave, (qpc->alt_path.sched_queue >> 6 & 1)
  3000. + 1) - 1;
  3001. if (port < 0)
  3002. return -EINVAL;
  3003. qpc->alt_path.sched_queue =
  3004. (qpc->alt_path.sched_queue & ~(1 << 6)) |
  3005. (port & 1) << 6;
  3006. }
  3007. return 0;
  3008. }
  3009. static int roce_verify_mac(struct mlx4_dev *dev, int slave,
  3010. struct mlx4_qp_context *qpc,
  3011. struct mlx4_cmd_mailbox *inbox)
  3012. {
  3013. u64 mac;
  3014. int port;
  3015. u32 ts = (be32_to_cpu(qpc->flags) >> 16) & 0xff;
  3016. u8 sched = *(u8 *)(inbox->buf + 64);
  3017. u8 smac_ix;
  3018. port = (sched >> 6 & 1) + 1;
  3019. if (mlx4_is_eth(dev, port) && (ts != MLX4_QP_ST_MLX)) {
  3020. smac_ix = qpc->pri_path.grh_mylmc & 0x7f;
  3021. if (mac_find_smac_ix_in_slave(dev, slave, port, smac_ix, &mac))
  3022. return -ENOENT;
  3023. }
  3024. return 0;
  3025. }
  3026. int mlx4_INIT2RTR_QP_wrapper(struct mlx4_dev *dev, int slave,
  3027. struct mlx4_vhcr *vhcr,
  3028. struct mlx4_cmd_mailbox *inbox,
  3029. struct mlx4_cmd_mailbox *outbox,
  3030. struct mlx4_cmd_info *cmd)
  3031. {
  3032. int err;
  3033. struct mlx4_qp_context *qpc = inbox->buf + 8;
  3034. int qpn = vhcr->in_modifier & 0x7fffff;
  3035. struct res_qp *qp;
  3036. u8 orig_sched_queue;
  3037. __be32 orig_param3 = qpc->param3;
  3038. u8 orig_vlan_control = qpc->pri_path.vlan_control;
  3039. u8 orig_fvl_rx = qpc->pri_path.fvl_rx;
  3040. u8 orig_pri_path_fl = qpc->pri_path.fl;
  3041. u8 orig_vlan_index = qpc->pri_path.vlan_index;
  3042. u8 orig_feup = qpc->pri_path.feup;
  3043. err = adjust_qp_sched_queue(dev, slave, qpc, inbox);
  3044. if (err)
  3045. return err;
  3046. err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_INIT2RTR, slave);
  3047. if (err)
  3048. return err;
  3049. if (roce_verify_mac(dev, slave, qpc, inbox))
  3050. return -EINVAL;
  3051. update_pkey_index(dev, slave, inbox);
  3052. update_gid(dev, inbox, (u8)slave);
  3053. adjust_proxy_tun_qkey(dev, vhcr, qpc);
  3054. orig_sched_queue = qpc->pri_path.sched_queue;
  3055. err = update_vport_qp_param(dev, inbox, slave, qpn);
  3056. if (err)
  3057. return err;
  3058. err = get_res(dev, slave, qpn, RES_QP, &qp);
  3059. if (err)
  3060. return err;
  3061. if (qp->com.from_state != RES_QP_HW) {
  3062. err = -EBUSY;
  3063. goto out;
  3064. }
  3065. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3066. out:
  3067. /* if no error, save sched queue value passed in by VF. This is
  3068. * essentially the QOS value provided by the VF. This will be useful
  3069. * if we allow dynamic changes from VST back to VGT
  3070. */
  3071. if (!err) {
  3072. qp->sched_queue = orig_sched_queue;
  3073. qp->param3 = orig_param3;
  3074. qp->vlan_control = orig_vlan_control;
  3075. qp->fvl_rx = orig_fvl_rx;
  3076. qp->pri_path_fl = orig_pri_path_fl;
  3077. qp->vlan_index = orig_vlan_index;
  3078. qp->feup = orig_feup;
  3079. }
  3080. put_res(dev, slave, qpn, RES_QP);
  3081. return err;
  3082. }
  3083. int mlx4_RTR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  3084. struct mlx4_vhcr *vhcr,
  3085. struct mlx4_cmd_mailbox *inbox,
  3086. struct mlx4_cmd_mailbox *outbox,
  3087. struct mlx4_cmd_info *cmd)
  3088. {
  3089. int err;
  3090. struct mlx4_qp_context *context = inbox->buf + 8;
  3091. err = adjust_qp_sched_queue(dev, slave, context, inbox);
  3092. if (err)
  3093. return err;
  3094. err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_RTR2RTS, slave);
  3095. if (err)
  3096. return err;
  3097. update_pkey_index(dev, slave, inbox);
  3098. update_gid(dev, inbox, (u8)slave);
  3099. adjust_proxy_tun_qkey(dev, vhcr, context);
  3100. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3101. }
  3102. int mlx4_RTS2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  3103. struct mlx4_vhcr *vhcr,
  3104. struct mlx4_cmd_mailbox *inbox,
  3105. struct mlx4_cmd_mailbox *outbox,
  3106. struct mlx4_cmd_info *cmd)
  3107. {
  3108. int err;
  3109. struct mlx4_qp_context *context = inbox->buf + 8;
  3110. err = adjust_qp_sched_queue(dev, slave, context, inbox);
  3111. if (err)
  3112. return err;
  3113. err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_RTS2RTS, slave);
  3114. if (err)
  3115. return err;
  3116. update_pkey_index(dev, slave, inbox);
  3117. update_gid(dev, inbox, (u8)slave);
  3118. adjust_proxy_tun_qkey(dev, vhcr, context);
  3119. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3120. }
  3121. int mlx4_SQERR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  3122. struct mlx4_vhcr *vhcr,
  3123. struct mlx4_cmd_mailbox *inbox,
  3124. struct mlx4_cmd_mailbox *outbox,
  3125. struct mlx4_cmd_info *cmd)
  3126. {
  3127. struct mlx4_qp_context *context = inbox->buf + 8;
  3128. int err = adjust_qp_sched_queue(dev, slave, context, inbox);
  3129. if (err)
  3130. return err;
  3131. adjust_proxy_tun_qkey(dev, vhcr, context);
  3132. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3133. }
  3134. int mlx4_SQD2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
  3135. struct mlx4_vhcr *vhcr,
  3136. struct mlx4_cmd_mailbox *inbox,
  3137. struct mlx4_cmd_mailbox *outbox,
  3138. struct mlx4_cmd_info *cmd)
  3139. {
  3140. int err;
  3141. struct mlx4_qp_context *context = inbox->buf + 8;
  3142. err = adjust_qp_sched_queue(dev, slave, context, inbox);
  3143. if (err)
  3144. return err;
  3145. err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_SQD2SQD, slave);
  3146. if (err)
  3147. return err;
  3148. adjust_proxy_tun_qkey(dev, vhcr, context);
  3149. update_gid(dev, inbox, (u8)slave);
  3150. update_pkey_index(dev, slave, inbox);
  3151. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3152. }
  3153. int mlx4_SQD2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  3154. struct mlx4_vhcr *vhcr,
  3155. struct mlx4_cmd_mailbox *inbox,
  3156. struct mlx4_cmd_mailbox *outbox,
  3157. struct mlx4_cmd_info *cmd)
  3158. {
  3159. int err;
  3160. struct mlx4_qp_context *context = inbox->buf + 8;
  3161. err = adjust_qp_sched_queue(dev, slave, context, inbox);
  3162. if (err)
  3163. return err;
  3164. err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_SQD2RTS, slave);
  3165. if (err)
  3166. return err;
  3167. adjust_proxy_tun_qkey(dev, vhcr, context);
  3168. update_gid(dev, inbox, (u8)slave);
  3169. update_pkey_index(dev, slave, inbox);
  3170. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3171. }
  3172. int mlx4_2RST_QP_wrapper(struct mlx4_dev *dev, int slave,
  3173. struct mlx4_vhcr *vhcr,
  3174. struct mlx4_cmd_mailbox *inbox,
  3175. struct mlx4_cmd_mailbox *outbox,
  3176. struct mlx4_cmd_info *cmd)
  3177. {
  3178. int err;
  3179. int qpn = vhcr->in_modifier & 0x7fffff;
  3180. struct res_qp *qp;
  3181. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_MAPPED, &qp, 0);
  3182. if (err)
  3183. return err;
  3184. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3185. if (err)
  3186. goto ex_abort;
  3187. atomic_dec(&qp->mtt->ref_count);
  3188. atomic_dec(&qp->rcq->ref_count);
  3189. atomic_dec(&qp->scq->ref_count);
  3190. if (qp->srq)
  3191. atomic_dec(&qp->srq->ref_count);
  3192. res_end_move(dev, slave, RES_QP, qpn);
  3193. return 0;
  3194. ex_abort:
  3195. res_abort_move(dev, slave, RES_QP, qpn);
  3196. return err;
  3197. }
  3198. static struct res_gid *find_gid(struct mlx4_dev *dev, int slave,
  3199. struct res_qp *rqp, u8 *gid)
  3200. {
  3201. struct res_gid *res;
  3202. list_for_each_entry(res, &rqp->mcg_list, list) {
  3203. if (!memcmp(res->gid, gid, 16))
  3204. return res;
  3205. }
  3206. return NULL;
  3207. }
  3208. static int add_mcg_res(struct mlx4_dev *dev, int slave, struct res_qp *rqp,
  3209. u8 *gid, enum mlx4_protocol prot,
  3210. enum mlx4_steer_type steer, u64 reg_id)
  3211. {
  3212. struct res_gid *res;
  3213. int err;
  3214. res = kzalloc(sizeof *res, GFP_KERNEL);
  3215. if (!res)
  3216. return -ENOMEM;
  3217. spin_lock_irq(&rqp->mcg_spl);
  3218. if (find_gid(dev, slave, rqp, gid)) {
  3219. kfree(res);
  3220. err = -EEXIST;
  3221. } else {
  3222. memcpy(res->gid, gid, 16);
  3223. res->prot = prot;
  3224. res->steer = steer;
  3225. res->reg_id = reg_id;
  3226. list_add_tail(&res->list, &rqp->mcg_list);
  3227. err = 0;
  3228. }
  3229. spin_unlock_irq(&rqp->mcg_spl);
  3230. return err;
  3231. }
  3232. static int rem_mcg_res(struct mlx4_dev *dev, int slave, struct res_qp *rqp,
  3233. u8 *gid, enum mlx4_protocol prot,
  3234. enum mlx4_steer_type steer, u64 *reg_id)
  3235. {
  3236. struct res_gid *res;
  3237. int err;
  3238. spin_lock_irq(&rqp->mcg_spl);
  3239. res = find_gid(dev, slave, rqp, gid);
  3240. if (!res || res->prot != prot || res->steer != steer)
  3241. err = -EINVAL;
  3242. else {
  3243. *reg_id = res->reg_id;
  3244. list_del(&res->list);
  3245. kfree(res);
  3246. err = 0;
  3247. }
  3248. spin_unlock_irq(&rqp->mcg_spl);
  3249. return err;
  3250. }
  3251. static int qp_attach(struct mlx4_dev *dev, int slave, struct mlx4_qp *qp,
  3252. u8 gid[16], int block_loopback, enum mlx4_protocol prot,
  3253. enum mlx4_steer_type type, u64 *reg_id)
  3254. {
  3255. switch (dev->caps.steering_mode) {
  3256. case MLX4_STEERING_MODE_DEVICE_MANAGED: {
  3257. int port = mlx4_slave_convert_port(dev, slave, gid[5]);
  3258. if (port < 0)
  3259. return port;
  3260. return mlx4_trans_to_dmfs_attach(dev, qp, gid, port,
  3261. block_loopback, prot,
  3262. reg_id);
  3263. }
  3264. case MLX4_STEERING_MODE_B0:
  3265. if (prot == MLX4_PROT_ETH) {
  3266. int port = mlx4_slave_convert_port(dev, slave, gid[5]);
  3267. if (port < 0)
  3268. return port;
  3269. gid[5] = port;
  3270. }
  3271. return mlx4_qp_attach_common(dev, qp, gid,
  3272. block_loopback, prot, type);
  3273. default:
  3274. return -EINVAL;
  3275. }
  3276. }
  3277. static int qp_detach(struct mlx4_dev *dev, struct mlx4_qp *qp,
  3278. u8 gid[16], enum mlx4_protocol prot,
  3279. enum mlx4_steer_type type, u64 reg_id)
  3280. {
  3281. switch (dev->caps.steering_mode) {
  3282. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  3283. return mlx4_flow_detach(dev, reg_id);
  3284. case MLX4_STEERING_MODE_B0:
  3285. return mlx4_qp_detach_common(dev, qp, gid, prot, type);
  3286. default:
  3287. return -EINVAL;
  3288. }
  3289. }
  3290. static int mlx4_adjust_port(struct mlx4_dev *dev, int slave,
  3291. u8 *gid, enum mlx4_protocol prot)
  3292. {
  3293. int real_port;
  3294. if (prot != MLX4_PROT_ETH)
  3295. return 0;
  3296. if (dev->caps.steering_mode == MLX4_STEERING_MODE_B0 ||
  3297. dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
  3298. real_port = mlx4_slave_convert_port(dev, slave, gid[5]);
  3299. if (real_port < 0)
  3300. return -EINVAL;
  3301. gid[5] = real_port;
  3302. }
  3303. return 0;
  3304. }
  3305. int mlx4_QP_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  3306. struct mlx4_vhcr *vhcr,
  3307. struct mlx4_cmd_mailbox *inbox,
  3308. struct mlx4_cmd_mailbox *outbox,
  3309. struct mlx4_cmd_info *cmd)
  3310. {
  3311. struct mlx4_qp qp; /* dummy for calling attach/detach */
  3312. u8 *gid = inbox->buf;
  3313. enum mlx4_protocol prot = (vhcr->in_modifier >> 28) & 0x7;
  3314. int err;
  3315. int qpn;
  3316. struct res_qp *rqp;
  3317. u64 reg_id = 0;
  3318. int attach = vhcr->op_modifier;
  3319. int block_loopback = vhcr->in_modifier >> 31;
  3320. u8 steer_type_mask = 2;
  3321. enum mlx4_steer_type type = (gid[7] & steer_type_mask) >> 1;
  3322. qpn = vhcr->in_modifier & 0xffffff;
  3323. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  3324. if (err)
  3325. return err;
  3326. qp.qpn = qpn;
  3327. if (attach) {
  3328. err = qp_attach(dev, slave, &qp, gid, block_loopback, prot,
  3329. type, &reg_id);
  3330. if (err) {
  3331. pr_err("Fail to attach rule to qp 0x%x\n", qpn);
  3332. goto ex_put;
  3333. }
  3334. err = add_mcg_res(dev, slave, rqp, gid, prot, type, reg_id);
  3335. if (err)
  3336. goto ex_detach;
  3337. } else {
  3338. err = mlx4_adjust_port(dev, slave, gid, prot);
  3339. if (err)
  3340. goto ex_put;
  3341. err = rem_mcg_res(dev, slave, rqp, gid, prot, type, &reg_id);
  3342. if (err)
  3343. goto ex_put;
  3344. err = qp_detach(dev, &qp, gid, prot, type, reg_id);
  3345. if (err)
  3346. pr_err("Fail to detach rule from qp 0x%x reg_id = 0x%llx\n",
  3347. qpn, reg_id);
  3348. }
  3349. put_res(dev, slave, qpn, RES_QP);
  3350. return err;
  3351. ex_detach:
  3352. qp_detach(dev, &qp, gid, prot, type, reg_id);
  3353. ex_put:
  3354. put_res(dev, slave, qpn, RES_QP);
  3355. return err;
  3356. }
  3357. /*
  3358. * MAC validation for Flow Steering rules.
  3359. * VF can attach rules only with a mac address which is assigned to it.
  3360. */
  3361. static int validate_eth_header_mac(int slave, struct _rule_hw *eth_header,
  3362. struct list_head *rlist)
  3363. {
  3364. struct mac_res *res, *tmp;
  3365. __be64 be_mac;
  3366. /* make sure it isn't multicast or broadcast mac*/
  3367. if (!is_multicast_ether_addr(eth_header->eth.dst_mac) &&
  3368. !is_broadcast_ether_addr(eth_header->eth.dst_mac)) {
  3369. list_for_each_entry_safe(res, tmp, rlist, list) {
  3370. be_mac = cpu_to_be64(res->mac << 16);
  3371. if (ether_addr_equal((u8 *)&be_mac, eth_header->eth.dst_mac))
  3372. return 0;
  3373. }
  3374. pr_err("MAC %pM doesn't belong to VF %d, Steering rule rejected\n",
  3375. eth_header->eth.dst_mac, slave);
  3376. return -EINVAL;
  3377. }
  3378. return 0;
  3379. }
  3380. /*
  3381. * In case of missing eth header, append eth header with a MAC address
  3382. * assigned to the VF.
  3383. */
  3384. static int add_eth_header(struct mlx4_dev *dev, int slave,
  3385. struct mlx4_cmd_mailbox *inbox,
  3386. struct list_head *rlist, int header_id)
  3387. {
  3388. struct mac_res *res, *tmp;
  3389. u8 port;
  3390. struct mlx4_net_trans_rule_hw_ctrl *ctrl;
  3391. struct mlx4_net_trans_rule_hw_eth *eth_header;
  3392. struct mlx4_net_trans_rule_hw_ipv4 *ip_header;
  3393. struct mlx4_net_trans_rule_hw_tcp_udp *l4_header;
  3394. __be64 be_mac = 0;
  3395. __be64 mac_msk = cpu_to_be64(MLX4_MAC_MASK << 16);
  3396. ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)inbox->buf;
  3397. port = ctrl->port;
  3398. eth_header = (struct mlx4_net_trans_rule_hw_eth *)(ctrl + 1);
  3399. /* Clear a space in the inbox for eth header */
  3400. switch (header_id) {
  3401. case MLX4_NET_TRANS_RULE_ID_IPV4:
  3402. ip_header =
  3403. (struct mlx4_net_trans_rule_hw_ipv4 *)(eth_header + 1);
  3404. memmove(ip_header, eth_header,
  3405. sizeof(*ip_header) + sizeof(*l4_header));
  3406. break;
  3407. case MLX4_NET_TRANS_RULE_ID_TCP:
  3408. case MLX4_NET_TRANS_RULE_ID_UDP:
  3409. l4_header = (struct mlx4_net_trans_rule_hw_tcp_udp *)
  3410. (eth_header + 1);
  3411. memmove(l4_header, eth_header, sizeof(*l4_header));
  3412. break;
  3413. default:
  3414. return -EINVAL;
  3415. }
  3416. list_for_each_entry_safe(res, tmp, rlist, list) {
  3417. if (port == res->port) {
  3418. be_mac = cpu_to_be64(res->mac << 16);
  3419. break;
  3420. }
  3421. }
  3422. if (!be_mac) {
  3423. pr_err("Failed adding eth header to FS rule, Can't find matching MAC for port %d\n",
  3424. port);
  3425. return -EINVAL;
  3426. }
  3427. memset(eth_header, 0, sizeof(*eth_header));
  3428. eth_header->size = sizeof(*eth_header) >> 2;
  3429. eth_header->id = cpu_to_be16(__sw_id_hw[MLX4_NET_TRANS_RULE_ID_ETH]);
  3430. memcpy(eth_header->dst_mac, &be_mac, ETH_ALEN);
  3431. memcpy(eth_header->dst_mac_msk, &mac_msk, ETH_ALEN);
  3432. return 0;
  3433. }
  3434. #define MLX4_UPD_QP_PATH_MASK_SUPPORTED (1ULL << MLX4_UPD_QP_PATH_MASK_MAC_INDEX)
  3435. int mlx4_UPDATE_QP_wrapper(struct mlx4_dev *dev, int slave,
  3436. struct mlx4_vhcr *vhcr,
  3437. struct mlx4_cmd_mailbox *inbox,
  3438. struct mlx4_cmd_mailbox *outbox,
  3439. struct mlx4_cmd_info *cmd_info)
  3440. {
  3441. int err;
  3442. u32 qpn = vhcr->in_modifier & 0xffffff;
  3443. struct res_qp *rqp;
  3444. u64 mac;
  3445. unsigned port;
  3446. u64 pri_addr_path_mask;
  3447. struct mlx4_update_qp_context *cmd;
  3448. int smac_index;
  3449. cmd = (struct mlx4_update_qp_context *)inbox->buf;
  3450. pri_addr_path_mask = be64_to_cpu(cmd->primary_addr_path_mask);
  3451. if (cmd->qp_mask || cmd->secondary_addr_path_mask ||
  3452. (pri_addr_path_mask & ~MLX4_UPD_QP_PATH_MASK_SUPPORTED))
  3453. return -EPERM;
  3454. /* Just change the smac for the QP */
  3455. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  3456. if (err) {
  3457. mlx4_err(dev, "Updating qpn 0x%x for slave %d rejected\n", qpn, slave);
  3458. return err;
  3459. }
  3460. port = (rqp->sched_queue >> 6 & 1) + 1;
  3461. if (pri_addr_path_mask & (1ULL << MLX4_UPD_QP_PATH_MASK_MAC_INDEX)) {
  3462. smac_index = cmd->qp_context.pri_path.grh_mylmc;
  3463. err = mac_find_smac_ix_in_slave(dev, slave, port,
  3464. smac_index, &mac);
  3465. if (err) {
  3466. mlx4_err(dev, "Failed to update qpn 0x%x, MAC is invalid. smac_ix: %d\n",
  3467. qpn, smac_index);
  3468. goto err_mac;
  3469. }
  3470. }
  3471. err = mlx4_cmd(dev, inbox->dma,
  3472. vhcr->in_modifier, 0,
  3473. MLX4_CMD_UPDATE_QP, MLX4_CMD_TIME_CLASS_A,
  3474. MLX4_CMD_NATIVE);
  3475. if (err) {
  3476. mlx4_err(dev, "Failed to update qpn on qpn 0x%x, command failed\n", qpn);
  3477. goto err_mac;
  3478. }
  3479. err_mac:
  3480. put_res(dev, slave, qpn, RES_QP);
  3481. return err;
  3482. }
  3483. int mlx4_QP_FLOW_STEERING_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  3484. struct mlx4_vhcr *vhcr,
  3485. struct mlx4_cmd_mailbox *inbox,
  3486. struct mlx4_cmd_mailbox *outbox,
  3487. struct mlx4_cmd_info *cmd)
  3488. {
  3489. struct mlx4_priv *priv = mlx4_priv(dev);
  3490. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3491. struct list_head *rlist = &tracker->slave_list[slave].res_list[RES_MAC];
  3492. int err;
  3493. int qpn;
  3494. struct res_qp *rqp;
  3495. struct mlx4_net_trans_rule_hw_ctrl *ctrl;
  3496. struct _rule_hw *rule_header;
  3497. int header_id;
  3498. if (dev->caps.steering_mode !=
  3499. MLX4_STEERING_MODE_DEVICE_MANAGED)
  3500. return -EOPNOTSUPP;
  3501. ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)inbox->buf;
  3502. ctrl->port = mlx4_slave_convert_port(dev, slave, ctrl->port);
  3503. if (ctrl->port <= 0)
  3504. return -EINVAL;
  3505. qpn = be32_to_cpu(ctrl->qpn) & 0xffffff;
  3506. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  3507. if (err) {
  3508. pr_err("Steering rule with qpn 0x%x rejected\n", qpn);
  3509. return err;
  3510. }
  3511. rule_header = (struct _rule_hw *)(ctrl + 1);
  3512. header_id = map_hw_to_sw_id(be16_to_cpu(rule_header->id));
  3513. switch (header_id) {
  3514. case MLX4_NET_TRANS_RULE_ID_ETH:
  3515. if (validate_eth_header_mac(slave, rule_header, rlist)) {
  3516. err = -EINVAL;
  3517. goto err_put;
  3518. }
  3519. break;
  3520. case MLX4_NET_TRANS_RULE_ID_IB:
  3521. break;
  3522. case MLX4_NET_TRANS_RULE_ID_IPV4:
  3523. case MLX4_NET_TRANS_RULE_ID_TCP:
  3524. case MLX4_NET_TRANS_RULE_ID_UDP:
  3525. pr_warn("Can't attach FS rule without L2 headers, adding L2 header\n");
  3526. if (add_eth_header(dev, slave, inbox, rlist, header_id)) {
  3527. err = -EINVAL;
  3528. goto err_put;
  3529. }
  3530. vhcr->in_modifier +=
  3531. sizeof(struct mlx4_net_trans_rule_hw_eth) >> 2;
  3532. break;
  3533. default:
  3534. pr_err("Corrupted mailbox\n");
  3535. err = -EINVAL;
  3536. goto err_put;
  3537. }
  3538. err = mlx4_cmd_imm(dev, inbox->dma, &vhcr->out_param,
  3539. vhcr->in_modifier, 0,
  3540. MLX4_QP_FLOW_STEERING_ATTACH, MLX4_CMD_TIME_CLASS_A,
  3541. MLX4_CMD_NATIVE);
  3542. if (err)
  3543. goto err_put;
  3544. err = add_res_range(dev, slave, vhcr->out_param, 1, RES_FS_RULE, qpn);
  3545. if (err) {
  3546. mlx4_err(dev, "Fail to add flow steering resources\n");
  3547. /* detach rule*/
  3548. mlx4_cmd(dev, vhcr->out_param, 0, 0,
  3549. MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
  3550. MLX4_CMD_NATIVE);
  3551. goto err_put;
  3552. }
  3553. atomic_inc(&rqp->ref_count);
  3554. err_put:
  3555. put_res(dev, slave, qpn, RES_QP);
  3556. return err;
  3557. }
  3558. int mlx4_QP_FLOW_STEERING_DETACH_wrapper(struct mlx4_dev *dev, int slave,
  3559. struct mlx4_vhcr *vhcr,
  3560. struct mlx4_cmd_mailbox *inbox,
  3561. struct mlx4_cmd_mailbox *outbox,
  3562. struct mlx4_cmd_info *cmd)
  3563. {
  3564. int err;
  3565. struct res_qp *rqp;
  3566. struct res_fs_rule *rrule;
  3567. if (dev->caps.steering_mode !=
  3568. MLX4_STEERING_MODE_DEVICE_MANAGED)
  3569. return -EOPNOTSUPP;
  3570. err = get_res(dev, slave, vhcr->in_param, RES_FS_RULE, &rrule);
  3571. if (err)
  3572. return err;
  3573. /* Release the rule form busy state before removal */
  3574. put_res(dev, slave, vhcr->in_param, RES_FS_RULE);
  3575. err = get_res(dev, slave, rrule->qpn, RES_QP, &rqp);
  3576. if (err)
  3577. return err;
  3578. err = rem_res_range(dev, slave, vhcr->in_param, 1, RES_FS_RULE, 0);
  3579. if (err) {
  3580. mlx4_err(dev, "Fail to remove flow steering resources\n");
  3581. goto out;
  3582. }
  3583. err = mlx4_cmd(dev, vhcr->in_param, 0, 0,
  3584. MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
  3585. MLX4_CMD_NATIVE);
  3586. if (!err)
  3587. atomic_dec(&rqp->ref_count);
  3588. out:
  3589. put_res(dev, slave, rrule->qpn, RES_QP);
  3590. return err;
  3591. }
  3592. enum {
  3593. BUSY_MAX_RETRIES = 10
  3594. };
  3595. int mlx4_QUERY_IF_STAT_wrapper(struct mlx4_dev *dev, int slave,
  3596. struct mlx4_vhcr *vhcr,
  3597. struct mlx4_cmd_mailbox *inbox,
  3598. struct mlx4_cmd_mailbox *outbox,
  3599. struct mlx4_cmd_info *cmd)
  3600. {
  3601. int err;
  3602. int index = vhcr->in_modifier & 0xffff;
  3603. err = get_res(dev, slave, index, RES_COUNTER, NULL);
  3604. if (err)
  3605. return err;
  3606. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3607. put_res(dev, slave, index, RES_COUNTER);
  3608. return err;
  3609. }
  3610. static void detach_qp(struct mlx4_dev *dev, int slave, struct res_qp *rqp)
  3611. {
  3612. struct res_gid *rgid;
  3613. struct res_gid *tmp;
  3614. struct mlx4_qp qp; /* dummy for calling attach/detach */
  3615. list_for_each_entry_safe(rgid, tmp, &rqp->mcg_list, list) {
  3616. switch (dev->caps.steering_mode) {
  3617. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  3618. mlx4_flow_detach(dev, rgid->reg_id);
  3619. break;
  3620. case MLX4_STEERING_MODE_B0:
  3621. qp.qpn = rqp->local_qpn;
  3622. (void) mlx4_qp_detach_common(dev, &qp, rgid->gid,
  3623. rgid->prot, rgid->steer);
  3624. break;
  3625. }
  3626. list_del(&rgid->list);
  3627. kfree(rgid);
  3628. }
  3629. }
  3630. static int _move_all_busy(struct mlx4_dev *dev, int slave,
  3631. enum mlx4_resource type, int print)
  3632. {
  3633. struct mlx4_priv *priv = mlx4_priv(dev);
  3634. struct mlx4_resource_tracker *tracker =
  3635. &priv->mfunc.master.res_tracker;
  3636. struct list_head *rlist = &tracker->slave_list[slave].res_list[type];
  3637. struct res_common *r;
  3638. struct res_common *tmp;
  3639. int busy;
  3640. busy = 0;
  3641. spin_lock_irq(mlx4_tlock(dev));
  3642. list_for_each_entry_safe(r, tmp, rlist, list) {
  3643. if (r->owner == slave) {
  3644. if (!r->removing) {
  3645. if (r->state == RES_ANY_BUSY) {
  3646. if (print)
  3647. mlx4_dbg(dev,
  3648. "%s id 0x%llx is busy\n",
  3649. resource_str(type),
  3650. r->res_id);
  3651. ++busy;
  3652. } else {
  3653. r->from_state = r->state;
  3654. r->state = RES_ANY_BUSY;
  3655. r->removing = 1;
  3656. }
  3657. }
  3658. }
  3659. }
  3660. spin_unlock_irq(mlx4_tlock(dev));
  3661. return busy;
  3662. }
  3663. static int move_all_busy(struct mlx4_dev *dev, int slave,
  3664. enum mlx4_resource type)
  3665. {
  3666. unsigned long begin;
  3667. int busy;
  3668. begin = jiffies;
  3669. do {
  3670. busy = _move_all_busy(dev, slave, type, 0);
  3671. if (time_after(jiffies, begin + 5 * HZ))
  3672. break;
  3673. if (busy)
  3674. cond_resched();
  3675. } while (busy);
  3676. if (busy)
  3677. busy = _move_all_busy(dev, slave, type, 1);
  3678. return busy;
  3679. }
  3680. static void rem_slave_qps(struct mlx4_dev *dev, int slave)
  3681. {
  3682. struct mlx4_priv *priv = mlx4_priv(dev);
  3683. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3684. struct list_head *qp_list =
  3685. &tracker->slave_list[slave].res_list[RES_QP];
  3686. struct res_qp *qp;
  3687. struct res_qp *tmp;
  3688. int state;
  3689. u64 in_param;
  3690. int qpn;
  3691. int err;
  3692. err = move_all_busy(dev, slave, RES_QP);
  3693. if (err)
  3694. mlx4_warn(dev, "rem_slave_qps: Could not move all qps to busy for slave %d\n",
  3695. slave);
  3696. spin_lock_irq(mlx4_tlock(dev));
  3697. list_for_each_entry_safe(qp, tmp, qp_list, com.list) {
  3698. spin_unlock_irq(mlx4_tlock(dev));
  3699. if (qp->com.owner == slave) {
  3700. qpn = qp->com.res_id;
  3701. detach_qp(dev, slave, qp);
  3702. state = qp->com.from_state;
  3703. while (state != 0) {
  3704. switch (state) {
  3705. case RES_QP_RESERVED:
  3706. spin_lock_irq(mlx4_tlock(dev));
  3707. rb_erase(&qp->com.node,
  3708. &tracker->res_tree[RES_QP]);
  3709. list_del(&qp->com.list);
  3710. spin_unlock_irq(mlx4_tlock(dev));
  3711. if (!valid_reserved(dev, slave, qpn)) {
  3712. __mlx4_qp_release_range(dev, qpn, 1);
  3713. mlx4_release_resource(dev, slave,
  3714. RES_QP, 1, 0);
  3715. }
  3716. kfree(qp);
  3717. state = 0;
  3718. break;
  3719. case RES_QP_MAPPED:
  3720. if (!valid_reserved(dev, slave, qpn))
  3721. __mlx4_qp_free_icm(dev, qpn);
  3722. state = RES_QP_RESERVED;
  3723. break;
  3724. case RES_QP_HW:
  3725. in_param = slave;
  3726. err = mlx4_cmd(dev, in_param,
  3727. qp->local_qpn, 2,
  3728. MLX4_CMD_2RST_QP,
  3729. MLX4_CMD_TIME_CLASS_A,
  3730. MLX4_CMD_NATIVE);
  3731. if (err)
  3732. mlx4_dbg(dev, "rem_slave_qps: failed to move slave %d qpn %d to reset\n",
  3733. slave, qp->local_qpn);
  3734. atomic_dec(&qp->rcq->ref_count);
  3735. atomic_dec(&qp->scq->ref_count);
  3736. atomic_dec(&qp->mtt->ref_count);
  3737. if (qp->srq)
  3738. atomic_dec(&qp->srq->ref_count);
  3739. state = RES_QP_MAPPED;
  3740. break;
  3741. default:
  3742. state = 0;
  3743. }
  3744. }
  3745. }
  3746. spin_lock_irq(mlx4_tlock(dev));
  3747. }
  3748. spin_unlock_irq(mlx4_tlock(dev));
  3749. }
  3750. static void rem_slave_srqs(struct mlx4_dev *dev, int slave)
  3751. {
  3752. struct mlx4_priv *priv = mlx4_priv(dev);
  3753. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3754. struct list_head *srq_list =
  3755. &tracker->slave_list[slave].res_list[RES_SRQ];
  3756. struct res_srq *srq;
  3757. struct res_srq *tmp;
  3758. int state;
  3759. u64 in_param;
  3760. LIST_HEAD(tlist);
  3761. int srqn;
  3762. int err;
  3763. err = move_all_busy(dev, slave, RES_SRQ);
  3764. if (err)
  3765. mlx4_warn(dev, "rem_slave_srqs: Could not move all srqs - too busy for slave %d\n",
  3766. slave);
  3767. spin_lock_irq(mlx4_tlock(dev));
  3768. list_for_each_entry_safe(srq, tmp, srq_list, com.list) {
  3769. spin_unlock_irq(mlx4_tlock(dev));
  3770. if (srq->com.owner == slave) {
  3771. srqn = srq->com.res_id;
  3772. state = srq->com.from_state;
  3773. while (state != 0) {
  3774. switch (state) {
  3775. case RES_SRQ_ALLOCATED:
  3776. __mlx4_srq_free_icm(dev, srqn);
  3777. spin_lock_irq(mlx4_tlock(dev));
  3778. rb_erase(&srq->com.node,
  3779. &tracker->res_tree[RES_SRQ]);
  3780. list_del(&srq->com.list);
  3781. spin_unlock_irq(mlx4_tlock(dev));
  3782. mlx4_release_resource(dev, slave,
  3783. RES_SRQ, 1, 0);
  3784. kfree(srq);
  3785. state = 0;
  3786. break;
  3787. case RES_SRQ_HW:
  3788. in_param = slave;
  3789. err = mlx4_cmd(dev, in_param, srqn, 1,
  3790. MLX4_CMD_HW2SW_SRQ,
  3791. MLX4_CMD_TIME_CLASS_A,
  3792. MLX4_CMD_NATIVE);
  3793. if (err)
  3794. mlx4_dbg(dev, "rem_slave_srqs: failed to move slave %d srq %d to SW ownership\n",
  3795. slave, srqn);
  3796. atomic_dec(&srq->mtt->ref_count);
  3797. if (srq->cq)
  3798. atomic_dec(&srq->cq->ref_count);
  3799. state = RES_SRQ_ALLOCATED;
  3800. break;
  3801. default:
  3802. state = 0;
  3803. }
  3804. }
  3805. }
  3806. spin_lock_irq(mlx4_tlock(dev));
  3807. }
  3808. spin_unlock_irq(mlx4_tlock(dev));
  3809. }
  3810. static void rem_slave_cqs(struct mlx4_dev *dev, int slave)
  3811. {
  3812. struct mlx4_priv *priv = mlx4_priv(dev);
  3813. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3814. struct list_head *cq_list =
  3815. &tracker->slave_list[slave].res_list[RES_CQ];
  3816. struct res_cq *cq;
  3817. struct res_cq *tmp;
  3818. int state;
  3819. u64 in_param;
  3820. LIST_HEAD(tlist);
  3821. int cqn;
  3822. int err;
  3823. err = move_all_busy(dev, slave, RES_CQ);
  3824. if (err)
  3825. mlx4_warn(dev, "rem_slave_cqs: Could not move all cqs - too busy for slave %d\n",
  3826. slave);
  3827. spin_lock_irq(mlx4_tlock(dev));
  3828. list_for_each_entry_safe(cq, tmp, cq_list, com.list) {
  3829. spin_unlock_irq(mlx4_tlock(dev));
  3830. if (cq->com.owner == slave && !atomic_read(&cq->ref_count)) {
  3831. cqn = cq->com.res_id;
  3832. state = cq->com.from_state;
  3833. while (state != 0) {
  3834. switch (state) {
  3835. case RES_CQ_ALLOCATED:
  3836. __mlx4_cq_free_icm(dev, cqn);
  3837. spin_lock_irq(mlx4_tlock(dev));
  3838. rb_erase(&cq->com.node,
  3839. &tracker->res_tree[RES_CQ]);
  3840. list_del(&cq->com.list);
  3841. spin_unlock_irq(mlx4_tlock(dev));
  3842. mlx4_release_resource(dev, slave,
  3843. RES_CQ, 1, 0);
  3844. kfree(cq);
  3845. state = 0;
  3846. break;
  3847. case RES_CQ_HW:
  3848. in_param = slave;
  3849. err = mlx4_cmd(dev, in_param, cqn, 1,
  3850. MLX4_CMD_HW2SW_CQ,
  3851. MLX4_CMD_TIME_CLASS_A,
  3852. MLX4_CMD_NATIVE);
  3853. if (err)
  3854. mlx4_dbg(dev, "rem_slave_cqs: failed to move slave %d cq %d to SW ownership\n",
  3855. slave, cqn);
  3856. atomic_dec(&cq->mtt->ref_count);
  3857. state = RES_CQ_ALLOCATED;
  3858. break;
  3859. default:
  3860. state = 0;
  3861. }
  3862. }
  3863. }
  3864. spin_lock_irq(mlx4_tlock(dev));
  3865. }
  3866. spin_unlock_irq(mlx4_tlock(dev));
  3867. }
  3868. static void rem_slave_mrs(struct mlx4_dev *dev, int slave)
  3869. {
  3870. struct mlx4_priv *priv = mlx4_priv(dev);
  3871. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3872. struct list_head *mpt_list =
  3873. &tracker->slave_list[slave].res_list[RES_MPT];
  3874. struct res_mpt *mpt;
  3875. struct res_mpt *tmp;
  3876. int state;
  3877. u64 in_param;
  3878. LIST_HEAD(tlist);
  3879. int mptn;
  3880. int err;
  3881. err = move_all_busy(dev, slave, RES_MPT);
  3882. if (err)
  3883. mlx4_warn(dev, "rem_slave_mrs: Could not move all mpts - too busy for slave %d\n",
  3884. slave);
  3885. spin_lock_irq(mlx4_tlock(dev));
  3886. list_for_each_entry_safe(mpt, tmp, mpt_list, com.list) {
  3887. spin_unlock_irq(mlx4_tlock(dev));
  3888. if (mpt->com.owner == slave) {
  3889. mptn = mpt->com.res_id;
  3890. state = mpt->com.from_state;
  3891. while (state != 0) {
  3892. switch (state) {
  3893. case RES_MPT_RESERVED:
  3894. __mlx4_mpt_release(dev, mpt->key);
  3895. spin_lock_irq(mlx4_tlock(dev));
  3896. rb_erase(&mpt->com.node,
  3897. &tracker->res_tree[RES_MPT]);
  3898. list_del(&mpt->com.list);
  3899. spin_unlock_irq(mlx4_tlock(dev));
  3900. mlx4_release_resource(dev, slave,
  3901. RES_MPT, 1, 0);
  3902. kfree(mpt);
  3903. state = 0;
  3904. break;
  3905. case RES_MPT_MAPPED:
  3906. __mlx4_mpt_free_icm(dev, mpt->key);
  3907. state = RES_MPT_RESERVED;
  3908. break;
  3909. case RES_MPT_HW:
  3910. in_param = slave;
  3911. err = mlx4_cmd(dev, in_param, mptn, 0,
  3912. MLX4_CMD_HW2SW_MPT,
  3913. MLX4_CMD_TIME_CLASS_A,
  3914. MLX4_CMD_NATIVE);
  3915. if (err)
  3916. mlx4_dbg(dev, "rem_slave_mrs: failed to move slave %d mpt %d to SW ownership\n",
  3917. slave, mptn);
  3918. if (mpt->mtt)
  3919. atomic_dec(&mpt->mtt->ref_count);
  3920. state = RES_MPT_MAPPED;
  3921. break;
  3922. default:
  3923. state = 0;
  3924. }
  3925. }
  3926. }
  3927. spin_lock_irq(mlx4_tlock(dev));
  3928. }
  3929. spin_unlock_irq(mlx4_tlock(dev));
  3930. }
  3931. static void rem_slave_mtts(struct mlx4_dev *dev, int slave)
  3932. {
  3933. struct mlx4_priv *priv = mlx4_priv(dev);
  3934. struct mlx4_resource_tracker *tracker =
  3935. &priv->mfunc.master.res_tracker;
  3936. struct list_head *mtt_list =
  3937. &tracker->slave_list[slave].res_list[RES_MTT];
  3938. struct res_mtt *mtt;
  3939. struct res_mtt *tmp;
  3940. int state;
  3941. LIST_HEAD(tlist);
  3942. int base;
  3943. int err;
  3944. err = move_all_busy(dev, slave, RES_MTT);
  3945. if (err)
  3946. mlx4_warn(dev, "rem_slave_mtts: Could not move all mtts - too busy for slave %d\n",
  3947. slave);
  3948. spin_lock_irq(mlx4_tlock(dev));
  3949. list_for_each_entry_safe(mtt, tmp, mtt_list, com.list) {
  3950. spin_unlock_irq(mlx4_tlock(dev));
  3951. if (mtt->com.owner == slave) {
  3952. base = mtt->com.res_id;
  3953. state = mtt->com.from_state;
  3954. while (state != 0) {
  3955. switch (state) {
  3956. case RES_MTT_ALLOCATED:
  3957. __mlx4_free_mtt_range(dev, base,
  3958. mtt->order);
  3959. spin_lock_irq(mlx4_tlock(dev));
  3960. rb_erase(&mtt->com.node,
  3961. &tracker->res_tree[RES_MTT]);
  3962. list_del(&mtt->com.list);
  3963. spin_unlock_irq(mlx4_tlock(dev));
  3964. mlx4_release_resource(dev, slave, RES_MTT,
  3965. 1 << mtt->order, 0);
  3966. kfree(mtt);
  3967. state = 0;
  3968. break;
  3969. default:
  3970. state = 0;
  3971. }
  3972. }
  3973. }
  3974. spin_lock_irq(mlx4_tlock(dev));
  3975. }
  3976. spin_unlock_irq(mlx4_tlock(dev));
  3977. }
  3978. static void rem_slave_fs_rule(struct mlx4_dev *dev, int slave)
  3979. {
  3980. struct mlx4_priv *priv = mlx4_priv(dev);
  3981. struct mlx4_resource_tracker *tracker =
  3982. &priv->mfunc.master.res_tracker;
  3983. struct list_head *fs_rule_list =
  3984. &tracker->slave_list[slave].res_list[RES_FS_RULE];
  3985. struct res_fs_rule *fs_rule;
  3986. struct res_fs_rule *tmp;
  3987. int state;
  3988. u64 base;
  3989. int err;
  3990. err = move_all_busy(dev, slave, RES_FS_RULE);
  3991. if (err)
  3992. mlx4_warn(dev, "rem_slave_fs_rule: Could not move all mtts to busy for slave %d\n",
  3993. slave);
  3994. spin_lock_irq(mlx4_tlock(dev));
  3995. list_for_each_entry_safe(fs_rule, tmp, fs_rule_list, com.list) {
  3996. spin_unlock_irq(mlx4_tlock(dev));
  3997. if (fs_rule->com.owner == slave) {
  3998. base = fs_rule->com.res_id;
  3999. state = fs_rule->com.from_state;
  4000. while (state != 0) {
  4001. switch (state) {
  4002. case RES_FS_RULE_ALLOCATED:
  4003. /* detach rule */
  4004. err = mlx4_cmd(dev, base, 0, 0,
  4005. MLX4_QP_FLOW_STEERING_DETACH,
  4006. MLX4_CMD_TIME_CLASS_A,
  4007. MLX4_CMD_NATIVE);
  4008. spin_lock_irq(mlx4_tlock(dev));
  4009. rb_erase(&fs_rule->com.node,
  4010. &tracker->res_tree[RES_FS_RULE]);
  4011. list_del(&fs_rule->com.list);
  4012. spin_unlock_irq(mlx4_tlock(dev));
  4013. kfree(fs_rule);
  4014. state = 0;
  4015. break;
  4016. default:
  4017. state = 0;
  4018. }
  4019. }
  4020. }
  4021. spin_lock_irq(mlx4_tlock(dev));
  4022. }
  4023. spin_unlock_irq(mlx4_tlock(dev));
  4024. }
  4025. static void rem_slave_eqs(struct mlx4_dev *dev, int slave)
  4026. {
  4027. struct mlx4_priv *priv = mlx4_priv(dev);
  4028. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  4029. struct list_head *eq_list =
  4030. &tracker->slave_list[slave].res_list[RES_EQ];
  4031. struct res_eq *eq;
  4032. struct res_eq *tmp;
  4033. int err;
  4034. int state;
  4035. LIST_HEAD(tlist);
  4036. int eqn;
  4037. err = move_all_busy(dev, slave, RES_EQ);
  4038. if (err)
  4039. mlx4_warn(dev, "rem_slave_eqs: Could not move all eqs - too busy for slave %d\n",
  4040. slave);
  4041. spin_lock_irq(mlx4_tlock(dev));
  4042. list_for_each_entry_safe(eq, tmp, eq_list, com.list) {
  4043. spin_unlock_irq(mlx4_tlock(dev));
  4044. if (eq->com.owner == slave) {
  4045. eqn = eq->com.res_id;
  4046. state = eq->com.from_state;
  4047. while (state != 0) {
  4048. switch (state) {
  4049. case RES_EQ_RESERVED:
  4050. spin_lock_irq(mlx4_tlock(dev));
  4051. rb_erase(&eq->com.node,
  4052. &tracker->res_tree[RES_EQ]);
  4053. list_del(&eq->com.list);
  4054. spin_unlock_irq(mlx4_tlock(dev));
  4055. kfree(eq);
  4056. state = 0;
  4057. break;
  4058. case RES_EQ_HW:
  4059. err = mlx4_cmd(dev, slave, eqn & 0xff,
  4060. 1, MLX4_CMD_HW2SW_EQ,
  4061. MLX4_CMD_TIME_CLASS_A,
  4062. MLX4_CMD_NATIVE);
  4063. if (err)
  4064. mlx4_dbg(dev, "rem_slave_eqs: failed to move slave %d eqs %d to SW ownership\n",
  4065. slave, eqn);
  4066. atomic_dec(&eq->mtt->ref_count);
  4067. state = RES_EQ_RESERVED;
  4068. break;
  4069. default:
  4070. state = 0;
  4071. }
  4072. }
  4073. }
  4074. spin_lock_irq(mlx4_tlock(dev));
  4075. }
  4076. spin_unlock_irq(mlx4_tlock(dev));
  4077. }
  4078. static void rem_slave_counters(struct mlx4_dev *dev, int slave)
  4079. {
  4080. struct mlx4_priv *priv = mlx4_priv(dev);
  4081. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  4082. struct list_head *counter_list =
  4083. &tracker->slave_list[slave].res_list[RES_COUNTER];
  4084. struct res_counter *counter;
  4085. struct res_counter *tmp;
  4086. int err;
  4087. int index;
  4088. err = move_all_busy(dev, slave, RES_COUNTER);
  4089. if (err)
  4090. mlx4_warn(dev, "rem_slave_counters: Could not move all counters - too busy for slave %d\n",
  4091. slave);
  4092. spin_lock_irq(mlx4_tlock(dev));
  4093. list_for_each_entry_safe(counter, tmp, counter_list, com.list) {
  4094. if (counter->com.owner == slave) {
  4095. index = counter->com.res_id;
  4096. rb_erase(&counter->com.node,
  4097. &tracker->res_tree[RES_COUNTER]);
  4098. list_del(&counter->com.list);
  4099. kfree(counter);
  4100. __mlx4_counter_free(dev, index);
  4101. mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
  4102. }
  4103. }
  4104. spin_unlock_irq(mlx4_tlock(dev));
  4105. }
  4106. static void rem_slave_xrcdns(struct mlx4_dev *dev, int slave)
  4107. {
  4108. struct mlx4_priv *priv = mlx4_priv(dev);
  4109. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  4110. struct list_head *xrcdn_list =
  4111. &tracker->slave_list[slave].res_list[RES_XRCD];
  4112. struct res_xrcdn *xrcd;
  4113. struct res_xrcdn *tmp;
  4114. int err;
  4115. int xrcdn;
  4116. err = move_all_busy(dev, slave, RES_XRCD);
  4117. if (err)
  4118. mlx4_warn(dev, "rem_slave_xrcdns: Could not move all xrcdns - too busy for slave %d\n",
  4119. slave);
  4120. spin_lock_irq(mlx4_tlock(dev));
  4121. list_for_each_entry_safe(xrcd, tmp, xrcdn_list, com.list) {
  4122. if (xrcd->com.owner == slave) {
  4123. xrcdn = xrcd->com.res_id;
  4124. rb_erase(&xrcd->com.node, &tracker->res_tree[RES_XRCD]);
  4125. list_del(&xrcd->com.list);
  4126. kfree(xrcd);
  4127. __mlx4_xrcd_free(dev, xrcdn);
  4128. }
  4129. }
  4130. spin_unlock_irq(mlx4_tlock(dev));
  4131. }
  4132. void mlx4_delete_all_resources_for_slave(struct mlx4_dev *dev, int slave)
  4133. {
  4134. struct mlx4_priv *priv = mlx4_priv(dev);
  4135. mlx4_reset_roce_gids(dev, slave);
  4136. mutex_lock(&priv->mfunc.master.res_tracker.slave_list[slave].mutex);
  4137. rem_slave_vlans(dev, slave);
  4138. rem_slave_macs(dev, slave);
  4139. rem_slave_fs_rule(dev, slave);
  4140. rem_slave_qps(dev, slave);
  4141. rem_slave_srqs(dev, slave);
  4142. rem_slave_cqs(dev, slave);
  4143. rem_slave_mrs(dev, slave);
  4144. rem_slave_eqs(dev, slave);
  4145. rem_slave_mtts(dev, slave);
  4146. rem_slave_counters(dev, slave);
  4147. rem_slave_xrcdns(dev, slave);
  4148. mutex_unlock(&priv->mfunc.master.res_tracker.slave_list[slave].mutex);
  4149. }
  4150. void mlx4_vf_immed_vlan_work_handler(struct work_struct *_work)
  4151. {
  4152. struct mlx4_vf_immed_vlan_work *work =
  4153. container_of(_work, struct mlx4_vf_immed_vlan_work, work);
  4154. struct mlx4_cmd_mailbox *mailbox;
  4155. struct mlx4_update_qp_context *upd_context;
  4156. struct mlx4_dev *dev = &work->priv->dev;
  4157. struct mlx4_resource_tracker *tracker =
  4158. &work->priv->mfunc.master.res_tracker;
  4159. struct list_head *qp_list =
  4160. &tracker->slave_list[work->slave].res_list[RES_QP];
  4161. struct res_qp *qp;
  4162. struct res_qp *tmp;
  4163. u64 qp_path_mask_vlan_ctrl =
  4164. ((1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_UNTAGGED) |
  4165. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_1P) |
  4166. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_TAGGED) |
  4167. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_UNTAGGED) |
  4168. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_1P) |
  4169. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_TAGGED));
  4170. u64 qp_path_mask = ((1ULL << MLX4_UPD_QP_PATH_MASK_VLAN_INDEX) |
  4171. (1ULL << MLX4_UPD_QP_PATH_MASK_FVL) |
  4172. (1ULL << MLX4_UPD_QP_PATH_MASK_CV) |
  4173. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_HIDE_CQE_VLAN) |
  4174. (1ULL << MLX4_UPD_QP_PATH_MASK_FEUP) |
  4175. (1ULL << MLX4_UPD_QP_PATH_MASK_FVL_RX) |
  4176. (1ULL << MLX4_UPD_QP_PATH_MASK_SCHED_QUEUE));
  4177. int err;
  4178. int port, errors = 0;
  4179. u8 vlan_control;
  4180. if (mlx4_is_slave(dev)) {
  4181. mlx4_warn(dev, "Trying to update-qp in slave %d\n",
  4182. work->slave);
  4183. goto out;
  4184. }
  4185. mailbox = mlx4_alloc_cmd_mailbox(dev);
  4186. if (IS_ERR(mailbox))
  4187. goto out;
  4188. if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_LINK_DISABLE) /* block all */
  4189. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  4190. MLX4_VLAN_CTRL_ETH_TX_BLOCK_PRIO_TAGGED |
  4191. MLX4_VLAN_CTRL_ETH_TX_BLOCK_UNTAGGED |
  4192. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  4193. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED |
  4194. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  4195. else if (!work->vlan_id)
  4196. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  4197. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  4198. else
  4199. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  4200. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  4201. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED;
  4202. upd_context = mailbox->buf;
  4203. upd_context->qp_mask = cpu_to_be64(1ULL << MLX4_UPD_QP_MASK_VSD);
  4204. spin_lock_irq(mlx4_tlock(dev));
  4205. list_for_each_entry_safe(qp, tmp, qp_list, com.list) {
  4206. spin_unlock_irq(mlx4_tlock(dev));
  4207. if (qp->com.owner == work->slave) {
  4208. if (qp->com.from_state != RES_QP_HW ||
  4209. !qp->sched_queue || /* no INIT2RTR trans yet */
  4210. mlx4_is_qp_reserved(dev, qp->local_qpn) ||
  4211. qp->qpc_flags & (1 << MLX4_RSS_QPC_FLAG_OFFSET)) {
  4212. spin_lock_irq(mlx4_tlock(dev));
  4213. continue;
  4214. }
  4215. port = (qp->sched_queue >> 6 & 1) + 1;
  4216. if (port != work->port) {
  4217. spin_lock_irq(mlx4_tlock(dev));
  4218. continue;
  4219. }
  4220. if (MLX4_QP_ST_RC == ((qp->qpc_flags >> 16) & 0xff))
  4221. upd_context->primary_addr_path_mask = cpu_to_be64(qp_path_mask);
  4222. else
  4223. upd_context->primary_addr_path_mask =
  4224. cpu_to_be64(qp_path_mask | qp_path_mask_vlan_ctrl);
  4225. if (work->vlan_id == MLX4_VGT) {
  4226. upd_context->qp_context.param3 = qp->param3;
  4227. upd_context->qp_context.pri_path.vlan_control = qp->vlan_control;
  4228. upd_context->qp_context.pri_path.fvl_rx = qp->fvl_rx;
  4229. upd_context->qp_context.pri_path.vlan_index = qp->vlan_index;
  4230. upd_context->qp_context.pri_path.fl = qp->pri_path_fl;
  4231. upd_context->qp_context.pri_path.feup = qp->feup;
  4232. upd_context->qp_context.pri_path.sched_queue =
  4233. qp->sched_queue;
  4234. } else {
  4235. upd_context->qp_context.param3 = qp->param3 & ~cpu_to_be32(MLX4_STRIP_VLAN);
  4236. upd_context->qp_context.pri_path.vlan_control = vlan_control;
  4237. upd_context->qp_context.pri_path.vlan_index = work->vlan_ix;
  4238. upd_context->qp_context.pri_path.fvl_rx =
  4239. qp->fvl_rx | MLX4_FVL_RX_FORCE_ETH_VLAN;
  4240. upd_context->qp_context.pri_path.fl =
  4241. qp->pri_path_fl | MLX4_FL_CV | MLX4_FL_ETH_HIDE_CQE_VLAN;
  4242. upd_context->qp_context.pri_path.feup =
  4243. qp->feup | MLX4_FEUP_FORCE_ETH_UP | MLX4_FVL_FORCE_ETH_VLAN;
  4244. upd_context->qp_context.pri_path.sched_queue =
  4245. qp->sched_queue & 0xC7;
  4246. upd_context->qp_context.pri_path.sched_queue |=
  4247. ((work->qos & 0x7) << 3);
  4248. }
  4249. err = mlx4_cmd(dev, mailbox->dma,
  4250. qp->local_qpn & 0xffffff,
  4251. 0, MLX4_CMD_UPDATE_QP,
  4252. MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
  4253. if (err) {
  4254. mlx4_info(dev, "UPDATE_QP failed for slave %d, port %d, qpn %d (%d)\n",
  4255. work->slave, port, qp->local_qpn, err);
  4256. errors++;
  4257. }
  4258. }
  4259. spin_lock_irq(mlx4_tlock(dev));
  4260. }
  4261. spin_unlock_irq(mlx4_tlock(dev));
  4262. mlx4_free_cmd_mailbox(dev, mailbox);
  4263. if (errors)
  4264. mlx4_err(dev, "%d UPDATE_QP failures for slave %d, port %d\n",
  4265. errors, work->slave, work->port);
  4266. /* unregister previous vlan_id if needed and we had no errors
  4267. * while updating the QPs
  4268. */
  4269. if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_VLAN && !errors &&
  4270. NO_INDX != work->orig_vlan_ix)
  4271. __mlx4_unregister_vlan(&work->priv->dev, work->port,
  4272. work->orig_vlan_id);
  4273. out:
  4274. kfree(work);
  4275. return;
  4276. }