qp.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904
  1. /*
  2. * Copyright (c) 2004 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  5. * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/gfp.h>
  36. #include <linux/export.h>
  37. #include <linux/mlx4/cmd.h>
  38. #include <linux/mlx4/qp.h>
  39. #include "mlx4.h"
  40. #include "icm.h"
  41. /* QP to support BF should have bits 6,7 cleared */
  42. #define MLX4_BF_QP_SKIP_MASK 0xc0
  43. #define MLX4_MAX_BF_QP_RANGE 0x40
  44. void mlx4_qp_event(struct mlx4_dev *dev, u32 qpn, int event_type)
  45. {
  46. struct mlx4_qp_table *qp_table = &mlx4_priv(dev)->qp_table;
  47. struct mlx4_qp *qp;
  48. spin_lock(&qp_table->lock);
  49. qp = __mlx4_qp_lookup(dev, qpn);
  50. if (qp)
  51. atomic_inc(&qp->refcount);
  52. spin_unlock(&qp_table->lock);
  53. if (!qp) {
  54. mlx4_dbg(dev, "Async event for none existent QP %08x\n", qpn);
  55. return;
  56. }
  57. qp->event(qp, event_type);
  58. if (atomic_dec_and_test(&qp->refcount))
  59. complete(&qp->free);
  60. }
  61. /* used for INIT/CLOSE port logic */
  62. static int is_master_qp0(struct mlx4_dev *dev, struct mlx4_qp *qp, int *real_qp0, int *proxy_qp0)
  63. {
  64. /* this procedure is called after we already know we are on the master */
  65. /* qp0 is either the proxy qp0, or the real qp0 */
  66. u32 pf_proxy_offset = dev->phys_caps.base_proxy_sqpn + 8 * mlx4_master_func_num(dev);
  67. *proxy_qp0 = qp->qpn >= pf_proxy_offset && qp->qpn <= pf_proxy_offset + 1;
  68. *real_qp0 = qp->qpn >= dev->phys_caps.base_sqpn &&
  69. qp->qpn <= dev->phys_caps.base_sqpn + 1;
  70. return *real_qp0 || *proxy_qp0;
  71. }
  72. static int __mlx4_qp_modify(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  73. enum mlx4_qp_state cur_state, enum mlx4_qp_state new_state,
  74. struct mlx4_qp_context *context,
  75. enum mlx4_qp_optpar optpar,
  76. int sqd_event, struct mlx4_qp *qp, int native)
  77. {
  78. static const u16 op[MLX4_QP_NUM_STATE][MLX4_QP_NUM_STATE] = {
  79. [MLX4_QP_STATE_RST] = {
  80. [MLX4_QP_STATE_RST] = MLX4_CMD_2RST_QP,
  81. [MLX4_QP_STATE_ERR] = MLX4_CMD_2ERR_QP,
  82. [MLX4_QP_STATE_INIT] = MLX4_CMD_RST2INIT_QP,
  83. },
  84. [MLX4_QP_STATE_INIT] = {
  85. [MLX4_QP_STATE_RST] = MLX4_CMD_2RST_QP,
  86. [MLX4_QP_STATE_ERR] = MLX4_CMD_2ERR_QP,
  87. [MLX4_QP_STATE_INIT] = MLX4_CMD_INIT2INIT_QP,
  88. [MLX4_QP_STATE_RTR] = MLX4_CMD_INIT2RTR_QP,
  89. },
  90. [MLX4_QP_STATE_RTR] = {
  91. [MLX4_QP_STATE_RST] = MLX4_CMD_2RST_QP,
  92. [MLX4_QP_STATE_ERR] = MLX4_CMD_2ERR_QP,
  93. [MLX4_QP_STATE_RTS] = MLX4_CMD_RTR2RTS_QP,
  94. },
  95. [MLX4_QP_STATE_RTS] = {
  96. [MLX4_QP_STATE_RST] = MLX4_CMD_2RST_QP,
  97. [MLX4_QP_STATE_ERR] = MLX4_CMD_2ERR_QP,
  98. [MLX4_QP_STATE_RTS] = MLX4_CMD_RTS2RTS_QP,
  99. [MLX4_QP_STATE_SQD] = MLX4_CMD_RTS2SQD_QP,
  100. },
  101. [MLX4_QP_STATE_SQD] = {
  102. [MLX4_QP_STATE_RST] = MLX4_CMD_2RST_QP,
  103. [MLX4_QP_STATE_ERR] = MLX4_CMD_2ERR_QP,
  104. [MLX4_QP_STATE_RTS] = MLX4_CMD_SQD2RTS_QP,
  105. [MLX4_QP_STATE_SQD] = MLX4_CMD_SQD2SQD_QP,
  106. },
  107. [MLX4_QP_STATE_SQER] = {
  108. [MLX4_QP_STATE_RST] = MLX4_CMD_2RST_QP,
  109. [MLX4_QP_STATE_ERR] = MLX4_CMD_2ERR_QP,
  110. [MLX4_QP_STATE_RTS] = MLX4_CMD_SQERR2RTS_QP,
  111. },
  112. [MLX4_QP_STATE_ERR] = {
  113. [MLX4_QP_STATE_RST] = MLX4_CMD_2RST_QP,
  114. [MLX4_QP_STATE_ERR] = MLX4_CMD_2ERR_QP,
  115. }
  116. };
  117. struct mlx4_priv *priv = mlx4_priv(dev);
  118. struct mlx4_cmd_mailbox *mailbox;
  119. int ret = 0;
  120. int real_qp0 = 0;
  121. int proxy_qp0 = 0;
  122. u8 port;
  123. if (cur_state >= MLX4_QP_NUM_STATE || new_state >= MLX4_QP_NUM_STATE ||
  124. !op[cur_state][new_state])
  125. return -EINVAL;
  126. if (op[cur_state][new_state] == MLX4_CMD_2RST_QP) {
  127. ret = mlx4_cmd(dev, 0, qp->qpn, 2,
  128. MLX4_CMD_2RST_QP, MLX4_CMD_TIME_CLASS_A, native);
  129. if (mlx4_is_master(dev) && cur_state != MLX4_QP_STATE_ERR &&
  130. cur_state != MLX4_QP_STATE_RST &&
  131. is_master_qp0(dev, qp, &real_qp0, &proxy_qp0)) {
  132. port = (qp->qpn & 1) + 1;
  133. if (proxy_qp0)
  134. priv->mfunc.master.qp0_state[port].proxy_qp0_active = 0;
  135. else
  136. priv->mfunc.master.qp0_state[port].qp0_active = 0;
  137. }
  138. return ret;
  139. }
  140. mailbox = mlx4_alloc_cmd_mailbox(dev);
  141. if (IS_ERR(mailbox))
  142. return PTR_ERR(mailbox);
  143. if (cur_state == MLX4_QP_STATE_RST && new_state == MLX4_QP_STATE_INIT) {
  144. u64 mtt_addr = mlx4_mtt_addr(dev, mtt);
  145. context->mtt_base_addr_h = mtt_addr >> 32;
  146. context->mtt_base_addr_l = cpu_to_be32(mtt_addr & 0xffffffff);
  147. context->log_page_size = mtt->page_shift - MLX4_ICM_PAGE_SHIFT;
  148. }
  149. *(__be32 *) mailbox->buf = cpu_to_be32(optpar);
  150. memcpy(mailbox->buf + 8, context, sizeof *context);
  151. ((struct mlx4_qp_context *) (mailbox->buf + 8))->local_qpn =
  152. cpu_to_be32(qp->qpn);
  153. ret = mlx4_cmd(dev, mailbox->dma,
  154. qp->qpn | (!!sqd_event << 31),
  155. new_state == MLX4_QP_STATE_RST ? 2 : 0,
  156. op[cur_state][new_state], MLX4_CMD_TIME_CLASS_C, native);
  157. if (mlx4_is_master(dev) && is_master_qp0(dev, qp, &real_qp0, &proxy_qp0)) {
  158. port = (qp->qpn & 1) + 1;
  159. if (cur_state != MLX4_QP_STATE_ERR &&
  160. cur_state != MLX4_QP_STATE_RST &&
  161. new_state == MLX4_QP_STATE_ERR) {
  162. if (proxy_qp0)
  163. priv->mfunc.master.qp0_state[port].proxy_qp0_active = 0;
  164. else
  165. priv->mfunc.master.qp0_state[port].qp0_active = 0;
  166. } else if (new_state == MLX4_QP_STATE_RTR) {
  167. if (proxy_qp0)
  168. priv->mfunc.master.qp0_state[port].proxy_qp0_active = 1;
  169. else
  170. priv->mfunc.master.qp0_state[port].qp0_active = 1;
  171. }
  172. }
  173. mlx4_free_cmd_mailbox(dev, mailbox);
  174. return ret;
  175. }
  176. int mlx4_qp_modify(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  177. enum mlx4_qp_state cur_state, enum mlx4_qp_state new_state,
  178. struct mlx4_qp_context *context,
  179. enum mlx4_qp_optpar optpar,
  180. int sqd_event, struct mlx4_qp *qp)
  181. {
  182. return __mlx4_qp_modify(dev, mtt, cur_state, new_state, context,
  183. optpar, sqd_event, qp, 0);
  184. }
  185. EXPORT_SYMBOL_GPL(mlx4_qp_modify);
  186. int __mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
  187. int *base, u8 flags)
  188. {
  189. u32 uid;
  190. int bf_qp = !!(flags & (u8)MLX4_RESERVE_ETH_BF_QP);
  191. struct mlx4_priv *priv = mlx4_priv(dev);
  192. struct mlx4_qp_table *qp_table = &priv->qp_table;
  193. if (cnt > MLX4_MAX_BF_QP_RANGE && bf_qp)
  194. return -ENOMEM;
  195. uid = MLX4_QP_TABLE_ZONE_GENERAL;
  196. if (flags & (u8)MLX4_RESERVE_A0_QP) {
  197. if (bf_qp)
  198. uid = MLX4_QP_TABLE_ZONE_RAW_ETH;
  199. else
  200. uid = MLX4_QP_TABLE_ZONE_RSS;
  201. }
  202. *base = mlx4_zone_alloc_entries(qp_table->zones, uid, cnt, align,
  203. bf_qp ? MLX4_BF_QP_SKIP_MASK : 0, NULL);
  204. if (*base == -1)
  205. return -ENOMEM;
  206. return 0;
  207. }
  208. int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
  209. int *base, u8 flags)
  210. {
  211. u64 in_param = 0;
  212. u64 out_param;
  213. int err;
  214. /* Turn off all unsupported QP allocation flags */
  215. flags &= dev->caps.alloc_res_qp_mask;
  216. if (mlx4_is_mfunc(dev)) {
  217. set_param_l(&in_param, (((u32)flags) << 24) | (u32)cnt);
  218. set_param_h(&in_param, align);
  219. err = mlx4_cmd_imm(dev, in_param, &out_param,
  220. RES_QP, RES_OP_RESERVE,
  221. MLX4_CMD_ALLOC_RES,
  222. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  223. if (err)
  224. return err;
  225. *base = get_param_l(&out_param);
  226. return 0;
  227. }
  228. return __mlx4_qp_reserve_range(dev, cnt, align, base, flags);
  229. }
  230. EXPORT_SYMBOL_GPL(mlx4_qp_reserve_range);
  231. void __mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt)
  232. {
  233. struct mlx4_priv *priv = mlx4_priv(dev);
  234. struct mlx4_qp_table *qp_table = &priv->qp_table;
  235. if (mlx4_is_qp_reserved(dev, (u32) base_qpn))
  236. return;
  237. mlx4_zone_free_entries_unique(qp_table->zones, base_qpn, cnt);
  238. }
  239. void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt)
  240. {
  241. u64 in_param = 0;
  242. int err;
  243. if (mlx4_is_mfunc(dev)) {
  244. set_param_l(&in_param, base_qpn);
  245. set_param_h(&in_param, cnt);
  246. err = mlx4_cmd(dev, in_param, RES_QP, RES_OP_RESERVE,
  247. MLX4_CMD_FREE_RES,
  248. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  249. if (err) {
  250. mlx4_warn(dev, "Failed to release qp range base:%d cnt:%d\n",
  251. base_qpn, cnt);
  252. }
  253. } else
  254. __mlx4_qp_release_range(dev, base_qpn, cnt);
  255. }
  256. EXPORT_SYMBOL_GPL(mlx4_qp_release_range);
  257. int __mlx4_qp_alloc_icm(struct mlx4_dev *dev, int qpn, gfp_t gfp)
  258. {
  259. struct mlx4_priv *priv = mlx4_priv(dev);
  260. struct mlx4_qp_table *qp_table = &priv->qp_table;
  261. int err;
  262. err = mlx4_table_get(dev, &qp_table->qp_table, qpn, gfp);
  263. if (err)
  264. goto err_out;
  265. err = mlx4_table_get(dev, &qp_table->auxc_table, qpn, gfp);
  266. if (err)
  267. goto err_put_qp;
  268. err = mlx4_table_get(dev, &qp_table->altc_table, qpn, gfp);
  269. if (err)
  270. goto err_put_auxc;
  271. err = mlx4_table_get(dev, &qp_table->rdmarc_table, qpn, gfp);
  272. if (err)
  273. goto err_put_altc;
  274. err = mlx4_table_get(dev, &qp_table->cmpt_table, qpn, gfp);
  275. if (err)
  276. goto err_put_rdmarc;
  277. return 0;
  278. err_put_rdmarc:
  279. mlx4_table_put(dev, &qp_table->rdmarc_table, qpn);
  280. err_put_altc:
  281. mlx4_table_put(dev, &qp_table->altc_table, qpn);
  282. err_put_auxc:
  283. mlx4_table_put(dev, &qp_table->auxc_table, qpn);
  284. err_put_qp:
  285. mlx4_table_put(dev, &qp_table->qp_table, qpn);
  286. err_out:
  287. return err;
  288. }
  289. static int mlx4_qp_alloc_icm(struct mlx4_dev *dev, int qpn, gfp_t gfp)
  290. {
  291. u64 param = 0;
  292. if (mlx4_is_mfunc(dev)) {
  293. set_param_l(&param, qpn);
  294. return mlx4_cmd_imm(dev, param, &param, RES_QP, RES_OP_MAP_ICM,
  295. MLX4_CMD_ALLOC_RES, MLX4_CMD_TIME_CLASS_A,
  296. MLX4_CMD_WRAPPED);
  297. }
  298. return __mlx4_qp_alloc_icm(dev, qpn, gfp);
  299. }
  300. void __mlx4_qp_free_icm(struct mlx4_dev *dev, int qpn)
  301. {
  302. struct mlx4_priv *priv = mlx4_priv(dev);
  303. struct mlx4_qp_table *qp_table = &priv->qp_table;
  304. mlx4_table_put(dev, &qp_table->cmpt_table, qpn);
  305. mlx4_table_put(dev, &qp_table->rdmarc_table, qpn);
  306. mlx4_table_put(dev, &qp_table->altc_table, qpn);
  307. mlx4_table_put(dev, &qp_table->auxc_table, qpn);
  308. mlx4_table_put(dev, &qp_table->qp_table, qpn);
  309. }
  310. static void mlx4_qp_free_icm(struct mlx4_dev *dev, int qpn)
  311. {
  312. u64 in_param = 0;
  313. if (mlx4_is_mfunc(dev)) {
  314. set_param_l(&in_param, qpn);
  315. if (mlx4_cmd(dev, in_param, RES_QP, RES_OP_MAP_ICM,
  316. MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
  317. MLX4_CMD_WRAPPED))
  318. mlx4_warn(dev, "Failed to free icm of qp:%d\n", qpn);
  319. } else
  320. __mlx4_qp_free_icm(dev, qpn);
  321. }
  322. int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp, gfp_t gfp)
  323. {
  324. struct mlx4_priv *priv = mlx4_priv(dev);
  325. struct mlx4_qp_table *qp_table = &priv->qp_table;
  326. int err;
  327. if (!qpn)
  328. return -EINVAL;
  329. qp->qpn = qpn;
  330. err = mlx4_qp_alloc_icm(dev, qpn, gfp);
  331. if (err)
  332. return err;
  333. spin_lock_irq(&qp_table->lock);
  334. err = radix_tree_insert(&dev->qp_table_tree, qp->qpn &
  335. (dev->caps.num_qps - 1), qp);
  336. spin_unlock_irq(&qp_table->lock);
  337. if (err)
  338. goto err_icm;
  339. atomic_set(&qp->refcount, 1);
  340. init_completion(&qp->free);
  341. return 0;
  342. err_icm:
  343. mlx4_qp_free_icm(dev, qpn);
  344. return err;
  345. }
  346. EXPORT_SYMBOL_GPL(mlx4_qp_alloc);
  347. int mlx4_update_qp(struct mlx4_dev *dev, u32 qpn,
  348. enum mlx4_update_qp_attr attr,
  349. struct mlx4_update_qp_params *params)
  350. {
  351. struct mlx4_cmd_mailbox *mailbox;
  352. struct mlx4_update_qp_context *cmd;
  353. u64 pri_addr_path_mask = 0;
  354. u64 qp_mask = 0;
  355. int err = 0;
  356. mailbox = mlx4_alloc_cmd_mailbox(dev);
  357. if (IS_ERR(mailbox))
  358. return PTR_ERR(mailbox);
  359. cmd = (struct mlx4_update_qp_context *)mailbox->buf;
  360. if (!attr || (attr & ~MLX4_UPDATE_QP_SUPPORTED_ATTRS))
  361. return -EINVAL;
  362. if (attr & MLX4_UPDATE_QP_SMAC) {
  363. pri_addr_path_mask |= 1ULL << MLX4_UPD_QP_PATH_MASK_MAC_INDEX;
  364. cmd->qp_context.pri_path.grh_mylmc = params->smac_index;
  365. }
  366. if (attr & MLX4_UPDATE_QP_VSD) {
  367. qp_mask |= 1ULL << MLX4_UPD_QP_MASK_VSD;
  368. if (params->flags & MLX4_UPDATE_QP_PARAMS_FLAGS_VSD_ENABLE)
  369. cmd->qp_context.param3 |= cpu_to_be32(MLX4_STRIP_VLAN);
  370. }
  371. if (attr & MLX4_UPDATE_QP_RATE_LIMIT) {
  372. qp_mask |= 1ULL << MLX4_UPD_QP_MASK_RATE_LIMIT;
  373. cmd->qp_context.rate_limit_params = cpu_to_be16((params->rate_unit << 14) | params->rate_val);
  374. }
  375. cmd->primary_addr_path_mask = cpu_to_be64(pri_addr_path_mask);
  376. cmd->qp_mask = cpu_to_be64(qp_mask);
  377. err = mlx4_cmd(dev, mailbox->dma, qpn & 0xffffff, 0,
  378. MLX4_CMD_UPDATE_QP, MLX4_CMD_TIME_CLASS_A,
  379. MLX4_CMD_NATIVE);
  380. mlx4_free_cmd_mailbox(dev, mailbox);
  381. return err;
  382. }
  383. EXPORT_SYMBOL_GPL(mlx4_update_qp);
  384. void mlx4_qp_remove(struct mlx4_dev *dev, struct mlx4_qp *qp)
  385. {
  386. struct mlx4_qp_table *qp_table = &mlx4_priv(dev)->qp_table;
  387. unsigned long flags;
  388. spin_lock_irqsave(&qp_table->lock, flags);
  389. radix_tree_delete(&dev->qp_table_tree, qp->qpn & (dev->caps.num_qps - 1));
  390. spin_unlock_irqrestore(&qp_table->lock, flags);
  391. }
  392. EXPORT_SYMBOL_GPL(mlx4_qp_remove);
  393. void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp)
  394. {
  395. if (atomic_dec_and_test(&qp->refcount))
  396. complete(&qp->free);
  397. wait_for_completion(&qp->free);
  398. mlx4_qp_free_icm(dev, qp->qpn);
  399. }
  400. EXPORT_SYMBOL_GPL(mlx4_qp_free);
  401. static int mlx4_CONF_SPECIAL_QP(struct mlx4_dev *dev, u32 base_qpn)
  402. {
  403. return mlx4_cmd(dev, 0, base_qpn, 0, MLX4_CMD_CONF_SPECIAL_QP,
  404. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  405. }
  406. #define MLX4_QP_TABLE_RSS_ETH_PRIORITY 2
  407. #define MLX4_QP_TABLE_RAW_ETH_PRIORITY 1
  408. #define MLX4_QP_TABLE_RAW_ETH_SIZE 256
  409. static int mlx4_create_zones(struct mlx4_dev *dev,
  410. u32 reserved_bottom_general,
  411. u32 reserved_top_general,
  412. u32 reserved_bottom_rss,
  413. u32 start_offset_rss,
  414. u32 max_table_offset)
  415. {
  416. struct mlx4_qp_table *qp_table = &mlx4_priv(dev)->qp_table;
  417. struct mlx4_bitmap (*bitmap)[MLX4_QP_TABLE_ZONE_NUM] = NULL;
  418. int bitmap_initialized = 0;
  419. u32 last_offset;
  420. int k;
  421. int err;
  422. qp_table->zones = mlx4_zone_allocator_create(MLX4_ZONE_ALLOC_FLAGS_NO_OVERLAP);
  423. if (NULL == qp_table->zones)
  424. return -ENOMEM;
  425. bitmap = kmalloc(sizeof(*bitmap), GFP_KERNEL);
  426. if (NULL == bitmap) {
  427. err = -ENOMEM;
  428. goto free_zone;
  429. }
  430. err = mlx4_bitmap_init(*bitmap + MLX4_QP_TABLE_ZONE_GENERAL, dev->caps.num_qps,
  431. (1 << 23) - 1, reserved_bottom_general,
  432. reserved_top_general);
  433. if (err)
  434. goto free_bitmap;
  435. ++bitmap_initialized;
  436. err = mlx4_zone_add_one(qp_table->zones, *bitmap + MLX4_QP_TABLE_ZONE_GENERAL,
  437. MLX4_ZONE_FALLBACK_TO_HIGHER_PRIO |
  438. MLX4_ZONE_USE_RR, 0,
  439. 0, qp_table->zones_uids + MLX4_QP_TABLE_ZONE_GENERAL);
  440. if (err)
  441. goto free_bitmap;
  442. err = mlx4_bitmap_init(*bitmap + MLX4_QP_TABLE_ZONE_RSS,
  443. reserved_bottom_rss,
  444. reserved_bottom_rss - 1,
  445. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  446. reserved_bottom_rss - start_offset_rss);
  447. if (err)
  448. goto free_bitmap;
  449. ++bitmap_initialized;
  450. err = mlx4_zone_add_one(qp_table->zones, *bitmap + MLX4_QP_TABLE_ZONE_RSS,
  451. MLX4_ZONE_ALLOW_ALLOC_FROM_LOWER_PRIO |
  452. MLX4_ZONE_ALLOW_ALLOC_FROM_EQ_PRIO |
  453. MLX4_ZONE_USE_RR, MLX4_QP_TABLE_RSS_ETH_PRIORITY,
  454. 0, qp_table->zones_uids + MLX4_QP_TABLE_ZONE_RSS);
  455. if (err)
  456. goto free_bitmap;
  457. last_offset = dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
  458. /* We have a single zone for the A0 steering QPs area of the FW. This area
  459. * needs to be split into subareas. One set of subareas is for RSS QPs
  460. * (in which qp number bits 6 and/or 7 are set); the other set of subareas
  461. * is for RAW_ETH QPs, which require that both bits 6 and 7 are zero.
  462. * Currently, the values returned by the FW (A0 steering area starting qp number
  463. * and A0 steering area size) are such that there are only two subareas -- one
  464. * for RSS and one for RAW_ETH.
  465. */
  466. for (k = MLX4_QP_TABLE_ZONE_RSS + 1; k < sizeof(*bitmap)/sizeof((*bitmap)[0]);
  467. k++) {
  468. int size;
  469. u32 offset = start_offset_rss;
  470. u32 bf_mask;
  471. u32 requested_size;
  472. /* Assuming MLX4_BF_QP_SKIP_MASK is consecutive ones, this calculates
  473. * a mask of all LSB bits set until (and not including) the first
  474. * set bit of MLX4_BF_QP_SKIP_MASK. For example, if MLX4_BF_QP_SKIP_MASK
  475. * is 0xc0, bf_mask will be 0x3f.
  476. */
  477. bf_mask = (MLX4_BF_QP_SKIP_MASK & ~(MLX4_BF_QP_SKIP_MASK - 1)) - 1;
  478. requested_size = min((u32)MLX4_QP_TABLE_RAW_ETH_SIZE, bf_mask + 1);
  479. if (((last_offset & MLX4_BF_QP_SKIP_MASK) &&
  480. ((int)(max_table_offset - last_offset)) >=
  481. roundup_pow_of_two(MLX4_BF_QP_SKIP_MASK)) ||
  482. (!(last_offset & MLX4_BF_QP_SKIP_MASK) &&
  483. !((last_offset + requested_size - 1) &
  484. MLX4_BF_QP_SKIP_MASK)))
  485. size = requested_size;
  486. else {
  487. u32 candidate_offset =
  488. (last_offset | MLX4_BF_QP_SKIP_MASK | bf_mask) + 1;
  489. if (last_offset & MLX4_BF_QP_SKIP_MASK)
  490. last_offset = candidate_offset;
  491. /* From this point, the BF bits are 0 */
  492. if (last_offset > max_table_offset) {
  493. /* need to skip */
  494. size = -1;
  495. } else {
  496. size = min3(max_table_offset - last_offset,
  497. bf_mask - (last_offset & bf_mask),
  498. requested_size);
  499. if (size < requested_size) {
  500. int candidate_size;
  501. candidate_size = min3(
  502. max_table_offset - candidate_offset,
  503. bf_mask - (last_offset & bf_mask),
  504. requested_size);
  505. /* We will not take this path if last_offset was
  506. * already set above to candidate_offset
  507. */
  508. if (candidate_size > size) {
  509. last_offset = candidate_offset;
  510. size = candidate_size;
  511. }
  512. }
  513. }
  514. }
  515. if (size > 0) {
  516. /* mlx4_bitmap_alloc_range will find a contiguous range of "size"
  517. * QPs in which both bits 6 and 7 are zero, because we pass it the
  518. * MLX4_BF_SKIP_MASK).
  519. */
  520. offset = mlx4_bitmap_alloc_range(
  521. *bitmap + MLX4_QP_TABLE_ZONE_RSS,
  522. size, 1,
  523. MLX4_BF_QP_SKIP_MASK);
  524. if (offset == (u32)-1) {
  525. err = -ENOMEM;
  526. break;
  527. }
  528. last_offset = offset + size;
  529. err = mlx4_bitmap_init(*bitmap + k, roundup_pow_of_two(size),
  530. roundup_pow_of_two(size) - 1, 0,
  531. roundup_pow_of_two(size) - size);
  532. } else {
  533. /* Add an empty bitmap, we'll allocate from different zones (since
  534. * at least one is reserved)
  535. */
  536. err = mlx4_bitmap_init(*bitmap + k, 1,
  537. MLX4_QP_TABLE_RAW_ETH_SIZE - 1, 0,
  538. 0);
  539. mlx4_bitmap_alloc_range(*bitmap + k, 1, 1, 0);
  540. }
  541. if (err)
  542. break;
  543. ++bitmap_initialized;
  544. err = mlx4_zone_add_one(qp_table->zones, *bitmap + k,
  545. MLX4_ZONE_ALLOW_ALLOC_FROM_LOWER_PRIO |
  546. MLX4_ZONE_ALLOW_ALLOC_FROM_EQ_PRIO |
  547. MLX4_ZONE_USE_RR, MLX4_QP_TABLE_RAW_ETH_PRIORITY,
  548. offset, qp_table->zones_uids + k);
  549. if (err)
  550. break;
  551. }
  552. if (err)
  553. goto free_bitmap;
  554. qp_table->bitmap_gen = *bitmap;
  555. return err;
  556. free_bitmap:
  557. for (k = 0; k < bitmap_initialized; k++)
  558. mlx4_bitmap_cleanup(*bitmap + k);
  559. kfree(bitmap);
  560. free_zone:
  561. mlx4_zone_allocator_destroy(qp_table->zones);
  562. return err;
  563. }
  564. static void mlx4_cleanup_qp_zones(struct mlx4_dev *dev)
  565. {
  566. struct mlx4_qp_table *qp_table = &mlx4_priv(dev)->qp_table;
  567. if (qp_table->zones) {
  568. int i;
  569. for (i = 0;
  570. i < sizeof(qp_table->zones_uids)/sizeof(qp_table->zones_uids[0]);
  571. i++) {
  572. struct mlx4_bitmap *bitmap =
  573. mlx4_zone_get_bitmap(qp_table->zones,
  574. qp_table->zones_uids[i]);
  575. mlx4_zone_remove_one(qp_table->zones, qp_table->zones_uids[i]);
  576. if (NULL == bitmap)
  577. continue;
  578. mlx4_bitmap_cleanup(bitmap);
  579. }
  580. mlx4_zone_allocator_destroy(qp_table->zones);
  581. kfree(qp_table->bitmap_gen);
  582. qp_table->bitmap_gen = NULL;
  583. qp_table->zones = NULL;
  584. }
  585. }
  586. int mlx4_init_qp_table(struct mlx4_dev *dev)
  587. {
  588. struct mlx4_qp_table *qp_table = &mlx4_priv(dev)->qp_table;
  589. int err;
  590. int reserved_from_top = 0;
  591. int reserved_from_bot;
  592. int k;
  593. int fixed_reserved_from_bot_rv = 0;
  594. int bottom_reserved_for_rss_bitmap;
  595. u32 max_table_offset = dev->caps.dmfs_high_rate_qpn_base +
  596. dev->caps.dmfs_high_rate_qpn_range;
  597. spin_lock_init(&qp_table->lock);
  598. INIT_RADIX_TREE(&dev->qp_table_tree, GFP_ATOMIC);
  599. if (mlx4_is_slave(dev))
  600. return 0;
  601. /* We reserve 2 extra QPs per port for the special QPs. The
  602. * block of special QPs must be aligned to a multiple of 8, so
  603. * round up.
  604. *
  605. * We also reserve the MSB of the 24-bit QP number to indicate
  606. * that a QP is an XRC QP.
  607. */
  608. for (k = 0; k <= MLX4_QP_REGION_BOTTOM; k++)
  609. fixed_reserved_from_bot_rv += dev->caps.reserved_qps_cnt[k];
  610. if (fixed_reserved_from_bot_rv < max_table_offset)
  611. fixed_reserved_from_bot_rv = max_table_offset;
  612. /* We reserve at least 1 extra for bitmaps that we don't have enough space for*/
  613. bottom_reserved_for_rss_bitmap =
  614. roundup_pow_of_two(fixed_reserved_from_bot_rv + 1);
  615. dev->phys_caps.base_sqpn = ALIGN(bottom_reserved_for_rss_bitmap, 8);
  616. {
  617. int sort[MLX4_NUM_QP_REGION];
  618. int i, j, tmp;
  619. int last_base = dev->caps.num_qps;
  620. for (i = 1; i < MLX4_NUM_QP_REGION; ++i)
  621. sort[i] = i;
  622. for (i = MLX4_NUM_QP_REGION; i > MLX4_QP_REGION_BOTTOM; --i) {
  623. for (j = MLX4_QP_REGION_BOTTOM + 2; j < i; ++j) {
  624. if (dev->caps.reserved_qps_cnt[sort[j]] >
  625. dev->caps.reserved_qps_cnt[sort[j - 1]]) {
  626. tmp = sort[j];
  627. sort[j] = sort[j - 1];
  628. sort[j - 1] = tmp;
  629. }
  630. }
  631. }
  632. for (i = MLX4_QP_REGION_BOTTOM + 1; i < MLX4_NUM_QP_REGION; ++i) {
  633. last_base -= dev->caps.reserved_qps_cnt[sort[i]];
  634. dev->caps.reserved_qps_base[sort[i]] = last_base;
  635. reserved_from_top +=
  636. dev->caps.reserved_qps_cnt[sort[i]];
  637. }
  638. }
  639. /* Reserve 8 real SQPs in both native and SRIOV modes.
  640. * In addition, in SRIOV mode, reserve 8 proxy SQPs per function
  641. * (for all PFs and VFs), and 8 corresponding tunnel QPs.
  642. * Each proxy SQP works opposite its own tunnel QP.
  643. *
  644. * The QPs are arranged as follows:
  645. * a. 8 real SQPs
  646. * b. All the proxy SQPs (8 per function)
  647. * c. All the tunnel QPs (8 per function)
  648. */
  649. reserved_from_bot = mlx4_num_reserved_sqps(dev);
  650. if (reserved_from_bot + reserved_from_top > dev->caps.num_qps) {
  651. mlx4_err(dev, "Number of reserved QPs is higher than number of QPs\n");
  652. return -EINVAL;
  653. }
  654. err = mlx4_create_zones(dev, reserved_from_bot, reserved_from_bot,
  655. bottom_reserved_for_rss_bitmap,
  656. fixed_reserved_from_bot_rv,
  657. max_table_offset);
  658. if (err)
  659. return err;
  660. if (mlx4_is_mfunc(dev)) {
  661. /* for PPF use */
  662. dev->phys_caps.base_proxy_sqpn = dev->phys_caps.base_sqpn + 8;
  663. dev->phys_caps.base_tunnel_sqpn = dev->phys_caps.base_sqpn + 8 + 8 * MLX4_MFUNC_MAX;
  664. /* In mfunc, calculate proxy and tunnel qp offsets for the PF here,
  665. * since the PF does not call mlx4_slave_caps */
  666. dev->caps.qp0_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
  667. dev->caps.qp0_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
  668. dev->caps.qp1_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
  669. dev->caps.qp1_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
  670. if (!dev->caps.qp0_tunnel || !dev->caps.qp0_proxy ||
  671. !dev->caps.qp1_tunnel || !dev->caps.qp1_proxy) {
  672. err = -ENOMEM;
  673. goto err_mem;
  674. }
  675. for (k = 0; k < dev->caps.num_ports; k++) {
  676. dev->caps.qp0_proxy[k] = dev->phys_caps.base_proxy_sqpn +
  677. 8 * mlx4_master_func_num(dev) + k;
  678. dev->caps.qp0_tunnel[k] = dev->caps.qp0_proxy[k] + 8 * MLX4_MFUNC_MAX;
  679. dev->caps.qp1_proxy[k] = dev->phys_caps.base_proxy_sqpn +
  680. 8 * mlx4_master_func_num(dev) + MLX4_MAX_PORTS + k;
  681. dev->caps.qp1_tunnel[k] = dev->caps.qp1_proxy[k] + 8 * MLX4_MFUNC_MAX;
  682. }
  683. }
  684. err = mlx4_CONF_SPECIAL_QP(dev, dev->phys_caps.base_sqpn);
  685. if (err)
  686. goto err_mem;
  687. return err;
  688. err_mem:
  689. kfree(dev->caps.qp0_tunnel);
  690. kfree(dev->caps.qp0_proxy);
  691. kfree(dev->caps.qp1_tunnel);
  692. kfree(dev->caps.qp1_proxy);
  693. dev->caps.qp0_tunnel = dev->caps.qp0_proxy =
  694. dev->caps.qp1_tunnel = dev->caps.qp1_proxy = NULL;
  695. mlx4_cleanup_qp_zones(dev);
  696. return err;
  697. }
  698. void mlx4_cleanup_qp_table(struct mlx4_dev *dev)
  699. {
  700. if (mlx4_is_slave(dev))
  701. return;
  702. mlx4_CONF_SPECIAL_QP(dev, 0);
  703. mlx4_cleanup_qp_zones(dev);
  704. }
  705. int mlx4_qp_query(struct mlx4_dev *dev, struct mlx4_qp *qp,
  706. struct mlx4_qp_context *context)
  707. {
  708. struct mlx4_cmd_mailbox *mailbox;
  709. int err;
  710. mailbox = mlx4_alloc_cmd_mailbox(dev);
  711. if (IS_ERR(mailbox))
  712. return PTR_ERR(mailbox);
  713. err = mlx4_cmd_box(dev, 0, mailbox->dma, qp->qpn, 0,
  714. MLX4_CMD_QUERY_QP, MLX4_CMD_TIME_CLASS_A,
  715. MLX4_CMD_WRAPPED);
  716. if (!err)
  717. memcpy(context, mailbox->buf + 8, sizeof *context);
  718. mlx4_free_cmd_mailbox(dev, mailbox);
  719. return err;
  720. }
  721. EXPORT_SYMBOL_GPL(mlx4_qp_query);
  722. int mlx4_qp_to_ready(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  723. struct mlx4_qp_context *context,
  724. struct mlx4_qp *qp, enum mlx4_qp_state *qp_state)
  725. {
  726. int err;
  727. int i;
  728. enum mlx4_qp_state states[] = {
  729. MLX4_QP_STATE_RST,
  730. MLX4_QP_STATE_INIT,
  731. MLX4_QP_STATE_RTR,
  732. MLX4_QP_STATE_RTS
  733. };
  734. for (i = 0; i < ARRAY_SIZE(states) - 1; i++) {
  735. context->flags &= cpu_to_be32(~(0xf << 28));
  736. context->flags |= cpu_to_be32(states[i + 1] << 28);
  737. if (states[i + 1] != MLX4_QP_STATE_RTR)
  738. context->params2 &= ~MLX4_QP_BIT_FPP;
  739. err = mlx4_qp_modify(dev, mtt, states[i], states[i + 1],
  740. context, 0, 0, qp);
  741. if (err) {
  742. mlx4_err(dev, "Failed to bring QP to state: %d with error: %d\n",
  743. states[i + 1], err);
  744. return err;
  745. }
  746. *qp_state = states[i + 1];
  747. }
  748. return 0;
  749. }
  750. EXPORT_SYMBOL_GPL(mlx4_qp_to_ready);