mcg.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634
  1. /*
  2. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  3. * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/string.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/mlx4/cmd.h>
  36. #include <linux/export.h>
  37. #include "mlx4.h"
  38. static const u8 zero_gid[16]; /* automatically initialized to 0 */
  39. int mlx4_get_mgm_entry_size(struct mlx4_dev *dev)
  40. {
  41. return 1 << dev->oper_log_mgm_entry_size;
  42. }
  43. int mlx4_get_qp_per_mgm(struct mlx4_dev *dev)
  44. {
  45. return 4 * (mlx4_get_mgm_entry_size(dev) / 16 - 2);
  46. }
  47. static int mlx4_QP_FLOW_STEERING_ATTACH(struct mlx4_dev *dev,
  48. struct mlx4_cmd_mailbox *mailbox,
  49. u32 size,
  50. u64 *reg_id)
  51. {
  52. u64 imm;
  53. int err = 0;
  54. err = mlx4_cmd_imm(dev, mailbox->dma, &imm, size, 0,
  55. MLX4_QP_FLOW_STEERING_ATTACH, MLX4_CMD_TIME_CLASS_A,
  56. MLX4_CMD_NATIVE);
  57. if (err)
  58. return err;
  59. *reg_id = imm;
  60. return err;
  61. }
  62. static int mlx4_QP_FLOW_STEERING_DETACH(struct mlx4_dev *dev, u64 regid)
  63. {
  64. int err = 0;
  65. err = mlx4_cmd(dev, regid, 0, 0,
  66. MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
  67. MLX4_CMD_NATIVE);
  68. return err;
  69. }
  70. static int mlx4_READ_ENTRY(struct mlx4_dev *dev, int index,
  71. struct mlx4_cmd_mailbox *mailbox)
  72. {
  73. return mlx4_cmd_box(dev, 0, mailbox->dma, index, 0, MLX4_CMD_READ_MCG,
  74. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  75. }
  76. static int mlx4_WRITE_ENTRY(struct mlx4_dev *dev, int index,
  77. struct mlx4_cmd_mailbox *mailbox)
  78. {
  79. return mlx4_cmd(dev, mailbox->dma, index, 0, MLX4_CMD_WRITE_MCG,
  80. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  81. }
  82. static int mlx4_WRITE_PROMISC(struct mlx4_dev *dev, u8 port, u8 steer,
  83. struct mlx4_cmd_mailbox *mailbox)
  84. {
  85. u32 in_mod;
  86. in_mod = (u32) port << 16 | steer << 1;
  87. return mlx4_cmd(dev, mailbox->dma, in_mod, 0x1,
  88. MLX4_CMD_WRITE_MCG, MLX4_CMD_TIME_CLASS_A,
  89. MLX4_CMD_NATIVE);
  90. }
  91. static int mlx4_GID_HASH(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  92. u16 *hash, u8 op_mod)
  93. {
  94. u64 imm;
  95. int err;
  96. err = mlx4_cmd_imm(dev, mailbox->dma, &imm, 0, op_mod,
  97. MLX4_CMD_MGID_HASH, MLX4_CMD_TIME_CLASS_A,
  98. MLX4_CMD_NATIVE);
  99. if (!err)
  100. *hash = imm;
  101. return err;
  102. }
  103. static struct mlx4_promisc_qp *get_promisc_qp(struct mlx4_dev *dev, u8 port,
  104. enum mlx4_steer_type steer,
  105. u32 qpn)
  106. {
  107. struct mlx4_steer *s_steer;
  108. struct mlx4_promisc_qp *pqp;
  109. if (port < 1 || port > dev->caps.num_ports)
  110. return NULL;
  111. s_steer = &mlx4_priv(dev)->steer[port - 1];
  112. list_for_each_entry(pqp, &s_steer->promisc_qps[steer], list) {
  113. if (pqp->qpn == qpn)
  114. return pqp;
  115. }
  116. /* not found */
  117. return NULL;
  118. }
  119. /*
  120. * Add new entry to steering data structure.
  121. * All promisc QPs should be added as well
  122. */
  123. static int new_steering_entry(struct mlx4_dev *dev, u8 port,
  124. enum mlx4_steer_type steer,
  125. unsigned int index, u32 qpn)
  126. {
  127. struct mlx4_steer *s_steer;
  128. struct mlx4_cmd_mailbox *mailbox;
  129. struct mlx4_mgm *mgm;
  130. u32 members_count;
  131. struct mlx4_steer_index *new_entry;
  132. struct mlx4_promisc_qp *pqp;
  133. struct mlx4_promisc_qp *dqp = NULL;
  134. u32 prot;
  135. int err;
  136. if (port < 1 || port > dev->caps.num_ports)
  137. return -EINVAL;
  138. s_steer = &mlx4_priv(dev)->steer[port - 1];
  139. new_entry = kzalloc(sizeof *new_entry, GFP_KERNEL);
  140. if (!new_entry)
  141. return -ENOMEM;
  142. INIT_LIST_HEAD(&new_entry->duplicates);
  143. new_entry->index = index;
  144. list_add_tail(&new_entry->list, &s_steer->steer_entries[steer]);
  145. /* If the given qpn is also a promisc qp,
  146. * it should be inserted to duplicates list
  147. */
  148. pqp = get_promisc_qp(dev, port, steer, qpn);
  149. if (pqp) {
  150. dqp = kmalloc(sizeof *dqp, GFP_KERNEL);
  151. if (!dqp) {
  152. err = -ENOMEM;
  153. goto out_alloc;
  154. }
  155. dqp->qpn = qpn;
  156. list_add_tail(&dqp->list, &new_entry->duplicates);
  157. }
  158. /* if no promisc qps for this vep, we are done */
  159. if (list_empty(&s_steer->promisc_qps[steer]))
  160. return 0;
  161. /* now need to add all the promisc qps to the new
  162. * steering entry, as they should also receive the packets
  163. * destined to this address */
  164. mailbox = mlx4_alloc_cmd_mailbox(dev);
  165. if (IS_ERR(mailbox)) {
  166. err = -ENOMEM;
  167. goto out_alloc;
  168. }
  169. mgm = mailbox->buf;
  170. err = mlx4_READ_ENTRY(dev, index, mailbox);
  171. if (err)
  172. goto out_mailbox;
  173. members_count = be32_to_cpu(mgm->members_count) & 0xffffff;
  174. prot = be32_to_cpu(mgm->members_count) >> 30;
  175. list_for_each_entry(pqp, &s_steer->promisc_qps[steer], list) {
  176. /* don't add already existing qpn */
  177. if (pqp->qpn == qpn)
  178. continue;
  179. if (members_count == dev->caps.num_qp_per_mgm) {
  180. /* out of space */
  181. err = -ENOMEM;
  182. goto out_mailbox;
  183. }
  184. /* add the qpn */
  185. mgm->qp[members_count++] = cpu_to_be32(pqp->qpn & MGM_QPN_MASK);
  186. }
  187. /* update the qps count and update the entry with all the promisc qps*/
  188. mgm->members_count = cpu_to_be32(members_count | (prot << 30));
  189. err = mlx4_WRITE_ENTRY(dev, index, mailbox);
  190. out_mailbox:
  191. mlx4_free_cmd_mailbox(dev, mailbox);
  192. if (!err)
  193. return 0;
  194. out_alloc:
  195. if (dqp) {
  196. list_del(&dqp->list);
  197. kfree(dqp);
  198. }
  199. list_del(&new_entry->list);
  200. kfree(new_entry);
  201. return err;
  202. }
  203. /* update the data structures with existing steering entry */
  204. static int existing_steering_entry(struct mlx4_dev *dev, u8 port,
  205. enum mlx4_steer_type steer,
  206. unsigned int index, u32 qpn)
  207. {
  208. struct mlx4_steer *s_steer;
  209. struct mlx4_steer_index *tmp_entry, *entry = NULL;
  210. struct mlx4_promisc_qp *pqp;
  211. struct mlx4_promisc_qp *dqp;
  212. if (port < 1 || port > dev->caps.num_ports)
  213. return -EINVAL;
  214. s_steer = &mlx4_priv(dev)->steer[port - 1];
  215. pqp = get_promisc_qp(dev, port, steer, qpn);
  216. if (!pqp)
  217. return 0; /* nothing to do */
  218. list_for_each_entry(tmp_entry, &s_steer->steer_entries[steer], list) {
  219. if (tmp_entry->index == index) {
  220. entry = tmp_entry;
  221. break;
  222. }
  223. }
  224. if (unlikely(!entry)) {
  225. mlx4_warn(dev, "Steering entry at index %x is not registered\n", index);
  226. return -EINVAL;
  227. }
  228. /* the given qpn is listed as a promisc qpn
  229. * we need to add it as a duplicate to this entry
  230. * for future references */
  231. list_for_each_entry(dqp, &entry->duplicates, list) {
  232. if (qpn == dqp->qpn)
  233. return 0; /* qp is already duplicated */
  234. }
  235. /* add the qp as a duplicate on this index */
  236. dqp = kmalloc(sizeof *dqp, GFP_KERNEL);
  237. if (!dqp)
  238. return -ENOMEM;
  239. dqp->qpn = qpn;
  240. list_add_tail(&dqp->list, &entry->duplicates);
  241. return 0;
  242. }
  243. /* Check whether a qpn is a duplicate on steering entry
  244. * If so, it should not be removed from mgm */
  245. static bool check_duplicate_entry(struct mlx4_dev *dev, u8 port,
  246. enum mlx4_steer_type steer,
  247. unsigned int index, u32 qpn)
  248. {
  249. struct mlx4_steer *s_steer;
  250. struct mlx4_steer_index *tmp_entry, *entry = NULL;
  251. struct mlx4_promisc_qp *dqp, *tmp_dqp;
  252. if (port < 1 || port > dev->caps.num_ports)
  253. return NULL;
  254. s_steer = &mlx4_priv(dev)->steer[port - 1];
  255. /* if qp is not promisc, it cannot be duplicated */
  256. if (!get_promisc_qp(dev, port, steer, qpn))
  257. return false;
  258. /* The qp is promisc qp so it is a duplicate on this index
  259. * Find the index entry, and remove the duplicate */
  260. list_for_each_entry(tmp_entry, &s_steer->steer_entries[steer], list) {
  261. if (tmp_entry->index == index) {
  262. entry = tmp_entry;
  263. break;
  264. }
  265. }
  266. if (unlikely(!entry)) {
  267. mlx4_warn(dev, "Steering entry for index %x is not registered\n", index);
  268. return false;
  269. }
  270. list_for_each_entry_safe(dqp, tmp_dqp, &entry->duplicates, list) {
  271. if (dqp->qpn == qpn) {
  272. list_del(&dqp->list);
  273. kfree(dqp);
  274. }
  275. }
  276. return true;
  277. }
  278. /* Returns true if all the QPs != tqpn contained in this entry
  279. * are Promisc QPs. Returns false otherwise.
  280. */
  281. static bool promisc_steering_entry(struct mlx4_dev *dev, u8 port,
  282. enum mlx4_steer_type steer,
  283. unsigned int index, u32 tqpn,
  284. u32 *members_count)
  285. {
  286. struct mlx4_cmd_mailbox *mailbox;
  287. struct mlx4_mgm *mgm;
  288. u32 m_count;
  289. bool ret = false;
  290. int i;
  291. if (port < 1 || port > dev->caps.num_ports)
  292. return false;
  293. mailbox = mlx4_alloc_cmd_mailbox(dev);
  294. if (IS_ERR(mailbox))
  295. return false;
  296. mgm = mailbox->buf;
  297. if (mlx4_READ_ENTRY(dev, index, mailbox))
  298. goto out;
  299. m_count = be32_to_cpu(mgm->members_count) & 0xffffff;
  300. if (members_count)
  301. *members_count = m_count;
  302. for (i = 0; i < m_count; i++) {
  303. u32 qpn = be32_to_cpu(mgm->qp[i]) & MGM_QPN_MASK;
  304. if (!get_promisc_qp(dev, port, steer, qpn) && qpn != tqpn) {
  305. /* the qp is not promisc, the entry can't be removed */
  306. goto out;
  307. }
  308. }
  309. ret = true;
  310. out:
  311. mlx4_free_cmd_mailbox(dev, mailbox);
  312. return ret;
  313. }
  314. /* IF a steering entry contains only promisc QPs, it can be removed. */
  315. static bool can_remove_steering_entry(struct mlx4_dev *dev, u8 port,
  316. enum mlx4_steer_type steer,
  317. unsigned int index, u32 tqpn)
  318. {
  319. struct mlx4_steer *s_steer;
  320. struct mlx4_steer_index *entry = NULL, *tmp_entry;
  321. u32 members_count;
  322. bool ret = false;
  323. if (port < 1 || port > dev->caps.num_ports)
  324. return NULL;
  325. s_steer = &mlx4_priv(dev)->steer[port - 1];
  326. if (!promisc_steering_entry(dev, port, steer, index,
  327. tqpn, &members_count))
  328. goto out;
  329. /* All the qps currently registered for this entry are promiscuous,
  330. * Checking for duplicates */
  331. ret = true;
  332. list_for_each_entry_safe(entry, tmp_entry, &s_steer->steer_entries[steer], list) {
  333. if (entry->index == index) {
  334. if (list_empty(&entry->duplicates) ||
  335. members_count == 1) {
  336. struct mlx4_promisc_qp *pqp, *tmp_pqp;
  337. /* If there is only 1 entry in duplicates then
  338. * this is the QP we want to delete, going over
  339. * the list and deleting the entry.
  340. */
  341. list_del(&entry->list);
  342. list_for_each_entry_safe(pqp, tmp_pqp,
  343. &entry->duplicates,
  344. list) {
  345. list_del(&pqp->list);
  346. kfree(pqp);
  347. }
  348. kfree(entry);
  349. } else {
  350. /* This entry contains duplicates so it shouldn't be removed */
  351. ret = false;
  352. goto out;
  353. }
  354. }
  355. }
  356. out:
  357. return ret;
  358. }
  359. static int add_promisc_qp(struct mlx4_dev *dev, u8 port,
  360. enum mlx4_steer_type steer, u32 qpn)
  361. {
  362. struct mlx4_steer *s_steer;
  363. struct mlx4_cmd_mailbox *mailbox;
  364. struct mlx4_mgm *mgm;
  365. struct mlx4_steer_index *entry;
  366. struct mlx4_promisc_qp *pqp;
  367. struct mlx4_promisc_qp *dqp;
  368. u32 members_count;
  369. u32 prot;
  370. int i;
  371. bool found;
  372. int err;
  373. struct mlx4_priv *priv = mlx4_priv(dev);
  374. if (port < 1 || port > dev->caps.num_ports)
  375. return -EINVAL;
  376. s_steer = &mlx4_priv(dev)->steer[port - 1];
  377. mutex_lock(&priv->mcg_table.mutex);
  378. if (get_promisc_qp(dev, port, steer, qpn)) {
  379. err = 0; /* Noting to do, already exists */
  380. goto out_mutex;
  381. }
  382. pqp = kmalloc(sizeof *pqp, GFP_KERNEL);
  383. if (!pqp) {
  384. err = -ENOMEM;
  385. goto out_mutex;
  386. }
  387. pqp->qpn = qpn;
  388. mailbox = mlx4_alloc_cmd_mailbox(dev);
  389. if (IS_ERR(mailbox)) {
  390. err = -ENOMEM;
  391. goto out_alloc;
  392. }
  393. mgm = mailbox->buf;
  394. if (!(mlx4_is_mfunc(dev) && steer == MLX4_UC_STEER)) {
  395. /* The promisc QP needs to be added for each one of the steering
  396. * entries. If it already exists, needs to be added as
  397. * a duplicate for this entry.
  398. */
  399. list_for_each_entry(entry,
  400. &s_steer->steer_entries[steer],
  401. list) {
  402. err = mlx4_READ_ENTRY(dev, entry->index, mailbox);
  403. if (err)
  404. goto out_mailbox;
  405. members_count = be32_to_cpu(mgm->members_count) &
  406. 0xffffff;
  407. prot = be32_to_cpu(mgm->members_count) >> 30;
  408. found = false;
  409. for (i = 0; i < members_count; i++) {
  410. if ((be32_to_cpu(mgm->qp[i]) &
  411. MGM_QPN_MASK) == qpn) {
  412. /* Entry already exists.
  413. * Add to duplicates.
  414. */
  415. dqp = kmalloc(sizeof(*dqp), GFP_KERNEL);
  416. if (!dqp) {
  417. err = -ENOMEM;
  418. goto out_mailbox;
  419. }
  420. dqp->qpn = qpn;
  421. list_add_tail(&dqp->list,
  422. &entry->duplicates);
  423. found = true;
  424. }
  425. }
  426. if (!found) {
  427. /* Need to add the qpn to mgm */
  428. if (members_count ==
  429. dev->caps.num_qp_per_mgm) {
  430. /* entry is full */
  431. err = -ENOMEM;
  432. goto out_mailbox;
  433. }
  434. mgm->qp[members_count++] =
  435. cpu_to_be32(qpn & MGM_QPN_MASK);
  436. mgm->members_count =
  437. cpu_to_be32(members_count |
  438. (prot << 30));
  439. err = mlx4_WRITE_ENTRY(dev, entry->index,
  440. mailbox);
  441. if (err)
  442. goto out_mailbox;
  443. }
  444. }
  445. }
  446. /* add the new qpn to list of promisc qps */
  447. list_add_tail(&pqp->list, &s_steer->promisc_qps[steer]);
  448. /* now need to add all the promisc qps to default entry */
  449. memset(mgm, 0, sizeof *mgm);
  450. members_count = 0;
  451. list_for_each_entry(dqp, &s_steer->promisc_qps[steer], list) {
  452. if (members_count == dev->caps.num_qp_per_mgm) {
  453. /* entry is full */
  454. err = -ENOMEM;
  455. goto out_list;
  456. }
  457. mgm->qp[members_count++] = cpu_to_be32(dqp->qpn & MGM_QPN_MASK);
  458. }
  459. mgm->members_count = cpu_to_be32(members_count | MLX4_PROT_ETH << 30);
  460. err = mlx4_WRITE_PROMISC(dev, port, steer, mailbox);
  461. if (err)
  462. goto out_list;
  463. mlx4_free_cmd_mailbox(dev, mailbox);
  464. mutex_unlock(&priv->mcg_table.mutex);
  465. return 0;
  466. out_list:
  467. list_del(&pqp->list);
  468. out_mailbox:
  469. mlx4_free_cmd_mailbox(dev, mailbox);
  470. out_alloc:
  471. kfree(pqp);
  472. out_mutex:
  473. mutex_unlock(&priv->mcg_table.mutex);
  474. return err;
  475. }
  476. static int remove_promisc_qp(struct mlx4_dev *dev, u8 port,
  477. enum mlx4_steer_type steer, u32 qpn)
  478. {
  479. struct mlx4_priv *priv = mlx4_priv(dev);
  480. struct mlx4_steer *s_steer;
  481. struct mlx4_cmd_mailbox *mailbox;
  482. struct mlx4_mgm *mgm;
  483. struct mlx4_steer_index *entry, *tmp_entry;
  484. struct mlx4_promisc_qp *pqp;
  485. struct mlx4_promisc_qp *dqp;
  486. u32 members_count;
  487. bool found;
  488. bool back_to_list = false;
  489. int i;
  490. int err;
  491. if (port < 1 || port > dev->caps.num_ports)
  492. return -EINVAL;
  493. s_steer = &mlx4_priv(dev)->steer[port - 1];
  494. mutex_lock(&priv->mcg_table.mutex);
  495. pqp = get_promisc_qp(dev, port, steer, qpn);
  496. if (unlikely(!pqp)) {
  497. mlx4_warn(dev, "QP %x is not promiscuous QP\n", qpn);
  498. /* nothing to do */
  499. err = 0;
  500. goto out_mutex;
  501. }
  502. /*remove from list of promisc qps */
  503. list_del(&pqp->list);
  504. /* set the default entry not to include the removed one */
  505. mailbox = mlx4_alloc_cmd_mailbox(dev);
  506. if (IS_ERR(mailbox)) {
  507. err = -ENOMEM;
  508. back_to_list = true;
  509. goto out_list;
  510. }
  511. mgm = mailbox->buf;
  512. members_count = 0;
  513. list_for_each_entry(dqp, &s_steer->promisc_qps[steer], list)
  514. mgm->qp[members_count++] = cpu_to_be32(dqp->qpn & MGM_QPN_MASK);
  515. mgm->members_count = cpu_to_be32(members_count | MLX4_PROT_ETH << 30);
  516. err = mlx4_WRITE_PROMISC(dev, port, steer, mailbox);
  517. if (err)
  518. goto out_mailbox;
  519. if (!(mlx4_is_mfunc(dev) && steer == MLX4_UC_STEER)) {
  520. /* Remove the QP from all the steering entries */
  521. list_for_each_entry_safe(entry, tmp_entry,
  522. &s_steer->steer_entries[steer],
  523. list) {
  524. found = false;
  525. list_for_each_entry(dqp, &entry->duplicates, list) {
  526. if (dqp->qpn == qpn) {
  527. found = true;
  528. break;
  529. }
  530. }
  531. if (found) {
  532. /* A duplicate, no need to change the MGM,
  533. * only update the duplicates list
  534. */
  535. list_del(&dqp->list);
  536. kfree(dqp);
  537. } else {
  538. int loc = -1;
  539. err = mlx4_READ_ENTRY(dev,
  540. entry->index,
  541. mailbox);
  542. if (err)
  543. goto out_mailbox;
  544. members_count =
  545. be32_to_cpu(mgm->members_count) &
  546. 0xffffff;
  547. if (!members_count) {
  548. mlx4_warn(dev, "QP %06x wasn't found in entry %x mcount=0. deleting entry...\n",
  549. qpn, entry->index);
  550. list_del(&entry->list);
  551. kfree(entry);
  552. continue;
  553. }
  554. for (i = 0; i < members_count; ++i)
  555. if ((be32_to_cpu(mgm->qp[i]) &
  556. MGM_QPN_MASK) == qpn) {
  557. loc = i;
  558. break;
  559. }
  560. if (loc < 0) {
  561. mlx4_err(dev, "QP %06x wasn't found in entry %d\n",
  562. qpn, entry->index);
  563. err = -EINVAL;
  564. goto out_mailbox;
  565. }
  566. /* Copy the last QP in this MGM
  567. * over removed QP
  568. */
  569. mgm->qp[loc] = mgm->qp[members_count - 1];
  570. mgm->qp[members_count - 1] = 0;
  571. mgm->members_count =
  572. cpu_to_be32(--members_count |
  573. (MLX4_PROT_ETH << 30));
  574. err = mlx4_WRITE_ENTRY(dev,
  575. entry->index,
  576. mailbox);
  577. if (err)
  578. goto out_mailbox;
  579. }
  580. }
  581. }
  582. out_mailbox:
  583. mlx4_free_cmd_mailbox(dev, mailbox);
  584. out_list:
  585. if (back_to_list)
  586. list_add_tail(&pqp->list, &s_steer->promisc_qps[steer]);
  587. else
  588. kfree(pqp);
  589. out_mutex:
  590. mutex_unlock(&priv->mcg_table.mutex);
  591. return err;
  592. }
  593. /*
  594. * Caller must hold MCG table semaphore. gid and mgm parameters must
  595. * be properly aligned for command interface.
  596. *
  597. * Returns 0 unless a firmware command error occurs.
  598. *
  599. * If GID is found in MGM or MGM is empty, *index = *hash, *prev = -1
  600. * and *mgm holds MGM entry.
  601. *
  602. * if GID is found in AMGM, *index = index in AMGM, *prev = index of
  603. * previous entry in hash chain and *mgm holds AMGM entry.
  604. *
  605. * If no AMGM exists for given gid, *index = -1, *prev = index of last
  606. * entry in hash chain and *mgm holds end of hash chain.
  607. */
  608. static int find_entry(struct mlx4_dev *dev, u8 port,
  609. u8 *gid, enum mlx4_protocol prot,
  610. struct mlx4_cmd_mailbox *mgm_mailbox,
  611. int *prev, int *index)
  612. {
  613. struct mlx4_cmd_mailbox *mailbox;
  614. struct mlx4_mgm *mgm = mgm_mailbox->buf;
  615. u8 *mgid;
  616. int err;
  617. u16 hash;
  618. u8 op_mod = (prot == MLX4_PROT_ETH) ?
  619. !!(dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER) : 0;
  620. mailbox = mlx4_alloc_cmd_mailbox(dev);
  621. if (IS_ERR(mailbox))
  622. return -ENOMEM;
  623. mgid = mailbox->buf;
  624. memcpy(mgid, gid, 16);
  625. err = mlx4_GID_HASH(dev, mailbox, &hash, op_mod);
  626. mlx4_free_cmd_mailbox(dev, mailbox);
  627. if (err)
  628. return err;
  629. if (0)
  630. mlx4_dbg(dev, "Hash for %pI6 is %04x\n", gid, hash);
  631. *index = hash;
  632. *prev = -1;
  633. do {
  634. err = mlx4_READ_ENTRY(dev, *index, mgm_mailbox);
  635. if (err)
  636. return err;
  637. if (!(be32_to_cpu(mgm->members_count) & 0xffffff)) {
  638. if (*index != hash) {
  639. mlx4_err(dev, "Found zero MGID in AMGM\n");
  640. err = -EINVAL;
  641. }
  642. return err;
  643. }
  644. if (!memcmp(mgm->gid, gid, 16) &&
  645. be32_to_cpu(mgm->members_count) >> 30 == prot)
  646. return err;
  647. *prev = *index;
  648. *index = be32_to_cpu(mgm->next_gid_index) >> 6;
  649. } while (*index);
  650. *index = -1;
  651. return err;
  652. }
  653. static const u8 __promisc_mode[] = {
  654. [MLX4_FS_REGULAR] = 0x0,
  655. [MLX4_FS_ALL_DEFAULT] = 0x1,
  656. [MLX4_FS_MC_DEFAULT] = 0x3,
  657. [MLX4_FS_UC_SNIFFER] = 0x4,
  658. [MLX4_FS_MC_SNIFFER] = 0x5,
  659. };
  660. int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
  661. enum mlx4_net_trans_promisc_mode flow_type)
  662. {
  663. if (flow_type >= MLX4_FS_MODE_NUM) {
  664. mlx4_err(dev, "Invalid flow type. type = %d\n", flow_type);
  665. return -EINVAL;
  666. }
  667. return __promisc_mode[flow_type];
  668. }
  669. EXPORT_SYMBOL_GPL(mlx4_map_sw_to_hw_steering_mode);
  670. static void trans_rule_ctrl_to_hw(struct mlx4_net_trans_rule *ctrl,
  671. struct mlx4_net_trans_rule_hw_ctrl *hw)
  672. {
  673. u8 flags = 0;
  674. flags = ctrl->queue_mode == MLX4_NET_TRANS_Q_LIFO ? 1 : 0;
  675. flags |= ctrl->exclusive ? (1 << 2) : 0;
  676. flags |= ctrl->allow_loopback ? (1 << 3) : 0;
  677. hw->flags = flags;
  678. hw->type = __promisc_mode[ctrl->promisc_mode];
  679. hw->prio = cpu_to_be16(ctrl->priority);
  680. hw->port = ctrl->port;
  681. hw->qpn = cpu_to_be32(ctrl->qpn);
  682. }
  683. const u16 __sw_id_hw[] = {
  684. [MLX4_NET_TRANS_RULE_ID_ETH] = 0xE001,
  685. [MLX4_NET_TRANS_RULE_ID_IB] = 0xE005,
  686. [MLX4_NET_TRANS_RULE_ID_IPV6] = 0xE003,
  687. [MLX4_NET_TRANS_RULE_ID_IPV4] = 0xE002,
  688. [MLX4_NET_TRANS_RULE_ID_TCP] = 0xE004,
  689. [MLX4_NET_TRANS_RULE_ID_UDP] = 0xE006,
  690. [MLX4_NET_TRANS_RULE_ID_VXLAN] = 0xE008
  691. };
  692. int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
  693. enum mlx4_net_trans_rule_id id)
  694. {
  695. if (id >= MLX4_NET_TRANS_RULE_NUM) {
  696. mlx4_err(dev, "Invalid network rule id. id = %d\n", id);
  697. return -EINVAL;
  698. }
  699. return __sw_id_hw[id];
  700. }
  701. EXPORT_SYMBOL_GPL(mlx4_map_sw_to_hw_steering_id);
  702. static const int __rule_hw_sz[] = {
  703. [MLX4_NET_TRANS_RULE_ID_ETH] =
  704. sizeof(struct mlx4_net_trans_rule_hw_eth),
  705. [MLX4_NET_TRANS_RULE_ID_IB] =
  706. sizeof(struct mlx4_net_trans_rule_hw_ib),
  707. [MLX4_NET_TRANS_RULE_ID_IPV6] = 0,
  708. [MLX4_NET_TRANS_RULE_ID_IPV4] =
  709. sizeof(struct mlx4_net_trans_rule_hw_ipv4),
  710. [MLX4_NET_TRANS_RULE_ID_TCP] =
  711. sizeof(struct mlx4_net_trans_rule_hw_tcp_udp),
  712. [MLX4_NET_TRANS_RULE_ID_UDP] =
  713. sizeof(struct mlx4_net_trans_rule_hw_tcp_udp),
  714. [MLX4_NET_TRANS_RULE_ID_VXLAN] =
  715. sizeof(struct mlx4_net_trans_rule_hw_vxlan)
  716. };
  717. int mlx4_hw_rule_sz(struct mlx4_dev *dev,
  718. enum mlx4_net_trans_rule_id id)
  719. {
  720. if (id >= MLX4_NET_TRANS_RULE_NUM) {
  721. mlx4_err(dev, "Invalid network rule id. id = %d\n", id);
  722. return -EINVAL;
  723. }
  724. return __rule_hw_sz[id];
  725. }
  726. EXPORT_SYMBOL_GPL(mlx4_hw_rule_sz);
  727. static int parse_trans_rule(struct mlx4_dev *dev, struct mlx4_spec_list *spec,
  728. struct _rule_hw *rule_hw)
  729. {
  730. if (mlx4_hw_rule_sz(dev, spec->id) < 0)
  731. return -EINVAL;
  732. memset(rule_hw, 0, mlx4_hw_rule_sz(dev, spec->id));
  733. rule_hw->id = cpu_to_be16(__sw_id_hw[spec->id]);
  734. rule_hw->size = mlx4_hw_rule_sz(dev, spec->id) >> 2;
  735. switch (spec->id) {
  736. case MLX4_NET_TRANS_RULE_ID_ETH:
  737. memcpy(rule_hw->eth.dst_mac, spec->eth.dst_mac, ETH_ALEN);
  738. memcpy(rule_hw->eth.dst_mac_msk, spec->eth.dst_mac_msk,
  739. ETH_ALEN);
  740. memcpy(rule_hw->eth.src_mac, spec->eth.src_mac, ETH_ALEN);
  741. memcpy(rule_hw->eth.src_mac_msk, spec->eth.src_mac_msk,
  742. ETH_ALEN);
  743. if (spec->eth.ether_type_enable) {
  744. rule_hw->eth.ether_type_enable = 1;
  745. rule_hw->eth.ether_type = spec->eth.ether_type;
  746. }
  747. rule_hw->eth.vlan_tag = spec->eth.vlan_id;
  748. rule_hw->eth.vlan_tag_msk = spec->eth.vlan_id_msk;
  749. break;
  750. case MLX4_NET_TRANS_RULE_ID_IB:
  751. rule_hw->ib.l3_qpn = spec->ib.l3_qpn;
  752. rule_hw->ib.qpn_mask = spec->ib.qpn_msk;
  753. memcpy(&rule_hw->ib.dst_gid, &spec->ib.dst_gid, 16);
  754. memcpy(&rule_hw->ib.dst_gid_msk, &spec->ib.dst_gid_msk, 16);
  755. break;
  756. case MLX4_NET_TRANS_RULE_ID_IPV6:
  757. return -EOPNOTSUPP;
  758. case MLX4_NET_TRANS_RULE_ID_IPV4:
  759. rule_hw->ipv4.src_ip = spec->ipv4.src_ip;
  760. rule_hw->ipv4.src_ip_msk = spec->ipv4.src_ip_msk;
  761. rule_hw->ipv4.dst_ip = spec->ipv4.dst_ip;
  762. rule_hw->ipv4.dst_ip_msk = spec->ipv4.dst_ip_msk;
  763. break;
  764. case MLX4_NET_TRANS_RULE_ID_TCP:
  765. case MLX4_NET_TRANS_RULE_ID_UDP:
  766. rule_hw->tcp_udp.dst_port = spec->tcp_udp.dst_port;
  767. rule_hw->tcp_udp.dst_port_msk = spec->tcp_udp.dst_port_msk;
  768. rule_hw->tcp_udp.src_port = spec->tcp_udp.src_port;
  769. rule_hw->tcp_udp.src_port_msk = spec->tcp_udp.src_port_msk;
  770. break;
  771. case MLX4_NET_TRANS_RULE_ID_VXLAN:
  772. rule_hw->vxlan.vni =
  773. cpu_to_be32(be32_to_cpu(spec->vxlan.vni) << 8);
  774. rule_hw->vxlan.vni_mask =
  775. cpu_to_be32(be32_to_cpu(spec->vxlan.vni_mask) << 8);
  776. break;
  777. default:
  778. return -EINVAL;
  779. }
  780. return __rule_hw_sz[spec->id];
  781. }
  782. static void mlx4_err_rule(struct mlx4_dev *dev, char *str,
  783. struct mlx4_net_trans_rule *rule)
  784. {
  785. #define BUF_SIZE 256
  786. struct mlx4_spec_list *cur;
  787. char buf[BUF_SIZE];
  788. int len = 0;
  789. mlx4_err(dev, "%s", str);
  790. len += snprintf(buf + len, BUF_SIZE - len,
  791. "port = %d prio = 0x%x qp = 0x%x ",
  792. rule->port, rule->priority, rule->qpn);
  793. list_for_each_entry(cur, &rule->list, list) {
  794. switch (cur->id) {
  795. case MLX4_NET_TRANS_RULE_ID_ETH:
  796. len += snprintf(buf + len, BUF_SIZE - len,
  797. "dmac = %pM ", &cur->eth.dst_mac);
  798. if (cur->eth.ether_type)
  799. len += snprintf(buf + len, BUF_SIZE - len,
  800. "ethertype = 0x%x ",
  801. be16_to_cpu(cur->eth.ether_type));
  802. if (cur->eth.vlan_id)
  803. len += snprintf(buf + len, BUF_SIZE - len,
  804. "vlan-id = %d ",
  805. be16_to_cpu(cur->eth.vlan_id));
  806. break;
  807. case MLX4_NET_TRANS_RULE_ID_IPV4:
  808. if (cur->ipv4.src_ip)
  809. len += snprintf(buf + len, BUF_SIZE - len,
  810. "src-ip = %pI4 ",
  811. &cur->ipv4.src_ip);
  812. if (cur->ipv4.dst_ip)
  813. len += snprintf(buf + len, BUF_SIZE - len,
  814. "dst-ip = %pI4 ",
  815. &cur->ipv4.dst_ip);
  816. break;
  817. case MLX4_NET_TRANS_RULE_ID_TCP:
  818. case MLX4_NET_TRANS_RULE_ID_UDP:
  819. if (cur->tcp_udp.src_port)
  820. len += snprintf(buf + len, BUF_SIZE - len,
  821. "src-port = %d ",
  822. be16_to_cpu(cur->tcp_udp.src_port));
  823. if (cur->tcp_udp.dst_port)
  824. len += snprintf(buf + len, BUF_SIZE - len,
  825. "dst-port = %d ",
  826. be16_to_cpu(cur->tcp_udp.dst_port));
  827. break;
  828. case MLX4_NET_TRANS_RULE_ID_IB:
  829. len += snprintf(buf + len, BUF_SIZE - len,
  830. "dst-gid = %pI6\n", cur->ib.dst_gid);
  831. len += snprintf(buf + len, BUF_SIZE - len,
  832. "dst-gid-mask = %pI6\n",
  833. cur->ib.dst_gid_msk);
  834. break;
  835. case MLX4_NET_TRANS_RULE_ID_VXLAN:
  836. len += snprintf(buf + len, BUF_SIZE - len,
  837. "VNID = %d ", be32_to_cpu(cur->vxlan.vni));
  838. break;
  839. case MLX4_NET_TRANS_RULE_ID_IPV6:
  840. break;
  841. default:
  842. break;
  843. }
  844. }
  845. len += snprintf(buf + len, BUF_SIZE - len, "\n");
  846. mlx4_err(dev, "%s", buf);
  847. if (len >= BUF_SIZE)
  848. mlx4_err(dev, "Network rule error message was truncated, print buffer is too small\n");
  849. }
  850. int mlx4_flow_attach(struct mlx4_dev *dev,
  851. struct mlx4_net_trans_rule *rule, u64 *reg_id)
  852. {
  853. struct mlx4_cmd_mailbox *mailbox;
  854. struct mlx4_spec_list *cur;
  855. u32 size = 0;
  856. int ret;
  857. mailbox = mlx4_alloc_cmd_mailbox(dev);
  858. if (IS_ERR(mailbox))
  859. return PTR_ERR(mailbox);
  860. trans_rule_ctrl_to_hw(rule, mailbox->buf);
  861. size += sizeof(struct mlx4_net_trans_rule_hw_ctrl);
  862. list_for_each_entry(cur, &rule->list, list) {
  863. ret = parse_trans_rule(dev, cur, mailbox->buf + size);
  864. if (ret < 0) {
  865. mlx4_free_cmd_mailbox(dev, mailbox);
  866. return ret;
  867. }
  868. size += ret;
  869. }
  870. ret = mlx4_QP_FLOW_STEERING_ATTACH(dev, mailbox, size >> 2, reg_id);
  871. if (ret == -ENOMEM) {
  872. mlx4_err_rule(dev,
  873. "mcg table is full. Fail to register network rule\n",
  874. rule);
  875. } else if (ret) {
  876. if (ret == -ENXIO) {
  877. if (dev->caps.steering_mode != MLX4_STEERING_MODE_DEVICE_MANAGED)
  878. mlx4_err_rule(dev,
  879. "DMFS is not enabled, "
  880. "failed to register network rule.\n",
  881. rule);
  882. else
  883. mlx4_err_rule(dev,
  884. "Rule exceeds the dmfs_high_rate_mode limitations, "
  885. "failed to register network rule.\n",
  886. rule);
  887. } else {
  888. mlx4_err_rule(dev, "Fail to register network rule.\n", rule);
  889. }
  890. }
  891. mlx4_free_cmd_mailbox(dev, mailbox);
  892. return ret;
  893. }
  894. EXPORT_SYMBOL_GPL(mlx4_flow_attach);
  895. int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id)
  896. {
  897. int err;
  898. err = mlx4_QP_FLOW_STEERING_DETACH(dev, reg_id);
  899. if (err)
  900. mlx4_err(dev, "Fail to detach network rule. registration id = 0x%llx\n",
  901. reg_id);
  902. return err;
  903. }
  904. EXPORT_SYMBOL_GPL(mlx4_flow_detach);
  905. int mlx4_tunnel_steer_add(struct mlx4_dev *dev, unsigned char *addr,
  906. int port, int qpn, u16 prio, u64 *reg_id)
  907. {
  908. int err;
  909. struct mlx4_spec_list spec_eth_outer = { {NULL} };
  910. struct mlx4_spec_list spec_vxlan = { {NULL} };
  911. struct mlx4_spec_list spec_eth_inner = { {NULL} };
  912. struct mlx4_net_trans_rule rule = {
  913. .queue_mode = MLX4_NET_TRANS_Q_FIFO,
  914. .exclusive = 0,
  915. .allow_loopback = 1,
  916. .promisc_mode = MLX4_FS_REGULAR,
  917. };
  918. __be64 mac_mask = cpu_to_be64(MLX4_MAC_MASK << 16);
  919. rule.port = port;
  920. rule.qpn = qpn;
  921. rule.priority = prio;
  922. INIT_LIST_HEAD(&rule.list);
  923. spec_eth_outer.id = MLX4_NET_TRANS_RULE_ID_ETH;
  924. memcpy(spec_eth_outer.eth.dst_mac, addr, ETH_ALEN);
  925. memcpy(spec_eth_outer.eth.dst_mac_msk, &mac_mask, ETH_ALEN);
  926. spec_vxlan.id = MLX4_NET_TRANS_RULE_ID_VXLAN; /* any vxlan header */
  927. spec_eth_inner.id = MLX4_NET_TRANS_RULE_ID_ETH; /* any inner eth header */
  928. list_add_tail(&spec_eth_outer.list, &rule.list);
  929. list_add_tail(&spec_vxlan.list, &rule.list);
  930. list_add_tail(&spec_eth_inner.list, &rule.list);
  931. err = mlx4_flow_attach(dev, &rule, reg_id);
  932. return err;
  933. }
  934. EXPORT_SYMBOL(mlx4_tunnel_steer_add);
  935. int mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev *dev, u32 min_range_qpn,
  936. u32 max_range_qpn)
  937. {
  938. int err;
  939. u64 in_param;
  940. in_param = ((u64) min_range_qpn) << 32;
  941. in_param |= ((u64) max_range_qpn) & 0xFFFFFFFF;
  942. err = mlx4_cmd(dev, in_param, 0, 0,
  943. MLX4_FLOW_STEERING_IB_UC_QP_RANGE,
  944. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  945. return err;
  946. }
  947. EXPORT_SYMBOL_GPL(mlx4_FLOW_STEERING_IB_UC_QP_RANGE);
  948. int mlx4_qp_attach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  949. int block_mcast_loopback, enum mlx4_protocol prot,
  950. enum mlx4_steer_type steer)
  951. {
  952. struct mlx4_priv *priv = mlx4_priv(dev);
  953. struct mlx4_cmd_mailbox *mailbox;
  954. struct mlx4_mgm *mgm;
  955. u32 members_count;
  956. int index, prev;
  957. int link = 0;
  958. int i;
  959. int err;
  960. u8 port = gid[5];
  961. u8 new_entry = 0;
  962. mailbox = mlx4_alloc_cmd_mailbox(dev);
  963. if (IS_ERR(mailbox))
  964. return PTR_ERR(mailbox);
  965. mgm = mailbox->buf;
  966. mutex_lock(&priv->mcg_table.mutex);
  967. err = find_entry(dev, port, gid, prot,
  968. mailbox, &prev, &index);
  969. if (err)
  970. goto out;
  971. if (index != -1) {
  972. if (!(be32_to_cpu(mgm->members_count) & 0xffffff)) {
  973. new_entry = 1;
  974. memcpy(mgm->gid, gid, 16);
  975. }
  976. } else {
  977. link = 1;
  978. index = mlx4_bitmap_alloc(&priv->mcg_table.bitmap);
  979. if (index == -1) {
  980. mlx4_err(dev, "No AMGM entries left\n");
  981. err = -ENOMEM;
  982. goto out;
  983. }
  984. index += dev->caps.num_mgms;
  985. new_entry = 1;
  986. memset(mgm, 0, sizeof *mgm);
  987. memcpy(mgm->gid, gid, 16);
  988. }
  989. members_count = be32_to_cpu(mgm->members_count) & 0xffffff;
  990. if (members_count == dev->caps.num_qp_per_mgm) {
  991. mlx4_err(dev, "MGM at index %x is full\n", index);
  992. err = -ENOMEM;
  993. goto out;
  994. }
  995. for (i = 0; i < members_count; ++i)
  996. if ((be32_to_cpu(mgm->qp[i]) & MGM_QPN_MASK) == qp->qpn) {
  997. mlx4_dbg(dev, "QP %06x already a member of MGM\n", qp->qpn);
  998. err = 0;
  999. goto out;
  1000. }
  1001. if (block_mcast_loopback)
  1002. mgm->qp[members_count++] = cpu_to_be32((qp->qpn & MGM_QPN_MASK) |
  1003. (1U << MGM_BLCK_LB_BIT));
  1004. else
  1005. mgm->qp[members_count++] = cpu_to_be32(qp->qpn & MGM_QPN_MASK);
  1006. mgm->members_count = cpu_to_be32(members_count | (u32) prot << 30);
  1007. err = mlx4_WRITE_ENTRY(dev, index, mailbox);
  1008. if (err)
  1009. goto out;
  1010. if (!link)
  1011. goto out;
  1012. err = mlx4_READ_ENTRY(dev, prev, mailbox);
  1013. if (err)
  1014. goto out;
  1015. mgm->next_gid_index = cpu_to_be32(index << 6);
  1016. err = mlx4_WRITE_ENTRY(dev, prev, mailbox);
  1017. if (err)
  1018. goto out;
  1019. out:
  1020. if (prot == MLX4_PROT_ETH) {
  1021. /* manage the steering entry for promisc mode */
  1022. if (new_entry)
  1023. new_steering_entry(dev, port, steer, index, qp->qpn);
  1024. else
  1025. existing_steering_entry(dev, port, steer,
  1026. index, qp->qpn);
  1027. }
  1028. if (err && link && index != -1) {
  1029. if (index < dev->caps.num_mgms)
  1030. mlx4_warn(dev, "Got AMGM index %d < %d\n",
  1031. index, dev->caps.num_mgms);
  1032. else
  1033. mlx4_bitmap_free(&priv->mcg_table.bitmap,
  1034. index - dev->caps.num_mgms, MLX4_USE_RR);
  1035. }
  1036. mutex_unlock(&priv->mcg_table.mutex);
  1037. mlx4_free_cmd_mailbox(dev, mailbox);
  1038. return err;
  1039. }
  1040. int mlx4_qp_detach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  1041. enum mlx4_protocol prot, enum mlx4_steer_type steer)
  1042. {
  1043. struct mlx4_priv *priv = mlx4_priv(dev);
  1044. struct mlx4_cmd_mailbox *mailbox;
  1045. struct mlx4_mgm *mgm;
  1046. u32 members_count;
  1047. int prev, index;
  1048. int i, loc = -1;
  1049. int err;
  1050. u8 port = gid[5];
  1051. bool removed_entry = false;
  1052. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1053. if (IS_ERR(mailbox))
  1054. return PTR_ERR(mailbox);
  1055. mgm = mailbox->buf;
  1056. mutex_lock(&priv->mcg_table.mutex);
  1057. err = find_entry(dev, port, gid, prot,
  1058. mailbox, &prev, &index);
  1059. if (err)
  1060. goto out;
  1061. if (index == -1) {
  1062. mlx4_err(dev, "MGID %pI6 not found\n", gid);
  1063. err = -EINVAL;
  1064. goto out;
  1065. }
  1066. /* If this QP is also a promisc QP, it shouldn't be removed only if
  1067. * at least one none promisc QP is also attached to this MCG
  1068. */
  1069. if (prot == MLX4_PROT_ETH &&
  1070. check_duplicate_entry(dev, port, steer, index, qp->qpn) &&
  1071. !promisc_steering_entry(dev, port, steer, index, qp->qpn, NULL))
  1072. goto out;
  1073. members_count = be32_to_cpu(mgm->members_count) & 0xffffff;
  1074. for (i = 0; i < members_count; ++i)
  1075. if ((be32_to_cpu(mgm->qp[i]) & MGM_QPN_MASK) == qp->qpn) {
  1076. loc = i;
  1077. break;
  1078. }
  1079. if (loc == -1) {
  1080. mlx4_err(dev, "QP %06x not found in MGM\n", qp->qpn);
  1081. err = -EINVAL;
  1082. goto out;
  1083. }
  1084. /* copy the last QP in this MGM over removed QP */
  1085. mgm->qp[loc] = mgm->qp[members_count - 1];
  1086. mgm->qp[members_count - 1] = 0;
  1087. mgm->members_count = cpu_to_be32(--members_count | (u32) prot << 30);
  1088. if (prot == MLX4_PROT_ETH)
  1089. removed_entry = can_remove_steering_entry(dev, port, steer,
  1090. index, qp->qpn);
  1091. if (members_count && (prot != MLX4_PROT_ETH || !removed_entry)) {
  1092. err = mlx4_WRITE_ENTRY(dev, index, mailbox);
  1093. goto out;
  1094. }
  1095. /* We are going to delete the entry, members count should be 0 */
  1096. mgm->members_count = cpu_to_be32((u32) prot << 30);
  1097. if (prev == -1) {
  1098. /* Remove entry from MGM */
  1099. int amgm_index = be32_to_cpu(mgm->next_gid_index) >> 6;
  1100. if (amgm_index) {
  1101. err = mlx4_READ_ENTRY(dev, amgm_index, mailbox);
  1102. if (err)
  1103. goto out;
  1104. } else
  1105. memset(mgm->gid, 0, 16);
  1106. err = mlx4_WRITE_ENTRY(dev, index, mailbox);
  1107. if (err)
  1108. goto out;
  1109. if (amgm_index) {
  1110. if (amgm_index < dev->caps.num_mgms)
  1111. mlx4_warn(dev, "MGM entry %d had AMGM index %d < %d\n",
  1112. index, amgm_index, dev->caps.num_mgms);
  1113. else
  1114. mlx4_bitmap_free(&priv->mcg_table.bitmap,
  1115. amgm_index - dev->caps.num_mgms, MLX4_USE_RR);
  1116. }
  1117. } else {
  1118. /* Remove entry from AMGM */
  1119. int cur_next_index = be32_to_cpu(mgm->next_gid_index) >> 6;
  1120. err = mlx4_READ_ENTRY(dev, prev, mailbox);
  1121. if (err)
  1122. goto out;
  1123. mgm->next_gid_index = cpu_to_be32(cur_next_index << 6);
  1124. err = mlx4_WRITE_ENTRY(dev, prev, mailbox);
  1125. if (err)
  1126. goto out;
  1127. if (index < dev->caps.num_mgms)
  1128. mlx4_warn(dev, "entry %d had next AMGM index %d < %d\n",
  1129. prev, index, dev->caps.num_mgms);
  1130. else
  1131. mlx4_bitmap_free(&priv->mcg_table.bitmap,
  1132. index - dev->caps.num_mgms, MLX4_USE_RR);
  1133. }
  1134. out:
  1135. mutex_unlock(&priv->mcg_table.mutex);
  1136. mlx4_free_cmd_mailbox(dev, mailbox);
  1137. if (err && dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)
  1138. /* In case device is under an error, return success as a closing command */
  1139. err = 0;
  1140. return err;
  1141. }
  1142. static int mlx4_QP_ATTACH(struct mlx4_dev *dev, struct mlx4_qp *qp,
  1143. u8 gid[16], u8 attach, u8 block_loopback,
  1144. enum mlx4_protocol prot)
  1145. {
  1146. struct mlx4_cmd_mailbox *mailbox;
  1147. int err = 0;
  1148. int qpn;
  1149. if (!mlx4_is_mfunc(dev))
  1150. return -EBADF;
  1151. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1152. if (IS_ERR(mailbox))
  1153. return PTR_ERR(mailbox);
  1154. memcpy(mailbox->buf, gid, 16);
  1155. qpn = qp->qpn;
  1156. qpn |= (prot << 28);
  1157. if (attach && block_loopback)
  1158. qpn |= (1 << 31);
  1159. err = mlx4_cmd(dev, mailbox->dma, qpn, attach,
  1160. MLX4_CMD_QP_ATTACH, MLX4_CMD_TIME_CLASS_A,
  1161. MLX4_CMD_WRAPPED);
  1162. mlx4_free_cmd_mailbox(dev, mailbox);
  1163. if (err && !attach &&
  1164. dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)
  1165. err = 0;
  1166. return err;
  1167. }
  1168. int mlx4_trans_to_dmfs_attach(struct mlx4_dev *dev, struct mlx4_qp *qp,
  1169. u8 gid[16], u8 port,
  1170. int block_mcast_loopback,
  1171. enum mlx4_protocol prot, u64 *reg_id)
  1172. {
  1173. struct mlx4_spec_list spec = { {NULL} };
  1174. __be64 mac_mask = cpu_to_be64(MLX4_MAC_MASK << 16);
  1175. struct mlx4_net_trans_rule rule = {
  1176. .queue_mode = MLX4_NET_TRANS_Q_FIFO,
  1177. .exclusive = 0,
  1178. .promisc_mode = MLX4_FS_REGULAR,
  1179. .priority = MLX4_DOMAIN_NIC,
  1180. };
  1181. rule.allow_loopback = !block_mcast_loopback;
  1182. rule.port = port;
  1183. rule.qpn = qp->qpn;
  1184. INIT_LIST_HEAD(&rule.list);
  1185. switch (prot) {
  1186. case MLX4_PROT_ETH:
  1187. spec.id = MLX4_NET_TRANS_RULE_ID_ETH;
  1188. memcpy(spec.eth.dst_mac, &gid[10], ETH_ALEN);
  1189. memcpy(spec.eth.dst_mac_msk, &mac_mask, ETH_ALEN);
  1190. break;
  1191. case MLX4_PROT_IB_IPV6:
  1192. spec.id = MLX4_NET_TRANS_RULE_ID_IB;
  1193. memcpy(spec.ib.dst_gid, gid, 16);
  1194. memset(&spec.ib.dst_gid_msk, 0xff, 16);
  1195. break;
  1196. default:
  1197. return -EINVAL;
  1198. }
  1199. list_add_tail(&spec.list, &rule.list);
  1200. return mlx4_flow_attach(dev, &rule, reg_id);
  1201. }
  1202. int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  1203. u8 port, int block_mcast_loopback,
  1204. enum mlx4_protocol prot, u64 *reg_id)
  1205. {
  1206. switch (dev->caps.steering_mode) {
  1207. case MLX4_STEERING_MODE_A0:
  1208. if (prot == MLX4_PROT_ETH)
  1209. return 0;
  1210. case MLX4_STEERING_MODE_B0:
  1211. if (prot == MLX4_PROT_ETH)
  1212. gid[7] |= (MLX4_MC_STEER << 1);
  1213. if (mlx4_is_mfunc(dev))
  1214. return mlx4_QP_ATTACH(dev, qp, gid, 1,
  1215. block_mcast_loopback, prot);
  1216. return mlx4_qp_attach_common(dev, qp, gid,
  1217. block_mcast_loopback, prot,
  1218. MLX4_MC_STEER);
  1219. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  1220. return mlx4_trans_to_dmfs_attach(dev, qp, gid, port,
  1221. block_mcast_loopback,
  1222. prot, reg_id);
  1223. default:
  1224. return -EINVAL;
  1225. }
  1226. }
  1227. EXPORT_SYMBOL_GPL(mlx4_multicast_attach);
  1228. int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  1229. enum mlx4_protocol prot, u64 reg_id)
  1230. {
  1231. switch (dev->caps.steering_mode) {
  1232. case MLX4_STEERING_MODE_A0:
  1233. if (prot == MLX4_PROT_ETH)
  1234. return 0;
  1235. case MLX4_STEERING_MODE_B0:
  1236. if (prot == MLX4_PROT_ETH)
  1237. gid[7] |= (MLX4_MC_STEER << 1);
  1238. if (mlx4_is_mfunc(dev))
  1239. return mlx4_QP_ATTACH(dev, qp, gid, 0, 0, prot);
  1240. return mlx4_qp_detach_common(dev, qp, gid, prot,
  1241. MLX4_MC_STEER);
  1242. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  1243. return mlx4_flow_detach(dev, reg_id);
  1244. default:
  1245. return -EINVAL;
  1246. }
  1247. }
  1248. EXPORT_SYMBOL_GPL(mlx4_multicast_detach);
  1249. int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port,
  1250. u32 qpn, enum mlx4_net_trans_promisc_mode mode)
  1251. {
  1252. struct mlx4_net_trans_rule rule;
  1253. u64 *regid_p;
  1254. switch (mode) {
  1255. case MLX4_FS_ALL_DEFAULT:
  1256. regid_p = &dev->regid_promisc_array[port];
  1257. break;
  1258. case MLX4_FS_MC_DEFAULT:
  1259. regid_p = &dev->regid_allmulti_array[port];
  1260. break;
  1261. default:
  1262. return -1;
  1263. }
  1264. if (*regid_p != 0)
  1265. return -1;
  1266. rule.promisc_mode = mode;
  1267. rule.port = port;
  1268. rule.qpn = qpn;
  1269. INIT_LIST_HEAD(&rule.list);
  1270. mlx4_err(dev, "going promisc on %x\n", port);
  1271. return mlx4_flow_attach(dev, &rule, regid_p);
  1272. }
  1273. EXPORT_SYMBOL_GPL(mlx4_flow_steer_promisc_add);
  1274. int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
  1275. enum mlx4_net_trans_promisc_mode mode)
  1276. {
  1277. int ret;
  1278. u64 *regid_p;
  1279. switch (mode) {
  1280. case MLX4_FS_ALL_DEFAULT:
  1281. regid_p = &dev->regid_promisc_array[port];
  1282. break;
  1283. case MLX4_FS_MC_DEFAULT:
  1284. regid_p = &dev->regid_allmulti_array[port];
  1285. break;
  1286. default:
  1287. return -1;
  1288. }
  1289. if (*regid_p == 0)
  1290. return -1;
  1291. ret = mlx4_flow_detach(dev, *regid_p);
  1292. if (ret == 0)
  1293. *regid_p = 0;
  1294. return ret;
  1295. }
  1296. EXPORT_SYMBOL_GPL(mlx4_flow_steer_promisc_remove);
  1297. int mlx4_unicast_attach(struct mlx4_dev *dev,
  1298. struct mlx4_qp *qp, u8 gid[16],
  1299. int block_mcast_loopback, enum mlx4_protocol prot)
  1300. {
  1301. if (prot == MLX4_PROT_ETH)
  1302. gid[7] |= (MLX4_UC_STEER << 1);
  1303. if (mlx4_is_mfunc(dev))
  1304. return mlx4_QP_ATTACH(dev, qp, gid, 1,
  1305. block_mcast_loopback, prot);
  1306. return mlx4_qp_attach_common(dev, qp, gid, block_mcast_loopback,
  1307. prot, MLX4_UC_STEER);
  1308. }
  1309. EXPORT_SYMBOL_GPL(mlx4_unicast_attach);
  1310. int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp,
  1311. u8 gid[16], enum mlx4_protocol prot)
  1312. {
  1313. if (prot == MLX4_PROT_ETH)
  1314. gid[7] |= (MLX4_UC_STEER << 1);
  1315. if (mlx4_is_mfunc(dev))
  1316. return mlx4_QP_ATTACH(dev, qp, gid, 0, 0, prot);
  1317. return mlx4_qp_detach_common(dev, qp, gid, prot, MLX4_UC_STEER);
  1318. }
  1319. EXPORT_SYMBOL_GPL(mlx4_unicast_detach);
  1320. int mlx4_PROMISC_wrapper(struct mlx4_dev *dev, int slave,
  1321. struct mlx4_vhcr *vhcr,
  1322. struct mlx4_cmd_mailbox *inbox,
  1323. struct mlx4_cmd_mailbox *outbox,
  1324. struct mlx4_cmd_info *cmd)
  1325. {
  1326. u32 qpn = (u32) vhcr->in_param & 0xffffffff;
  1327. int port = mlx4_slave_convert_port(dev, slave, vhcr->in_param >> 62);
  1328. enum mlx4_steer_type steer = vhcr->in_modifier;
  1329. if (port < 0)
  1330. return -EINVAL;
  1331. /* Promiscuous unicast is not allowed in mfunc */
  1332. if (mlx4_is_mfunc(dev) && steer == MLX4_UC_STEER)
  1333. return 0;
  1334. if (vhcr->op_modifier)
  1335. return add_promisc_qp(dev, port, steer, qpn);
  1336. else
  1337. return remove_promisc_qp(dev, port, steer, qpn);
  1338. }
  1339. static int mlx4_PROMISC(struct mlx4_dev *dev, u32 qpn,
  1340. enum mlx4_steer_type steer, u8 add, u8 port)
  1341. {
  1342. return mlx4_cmd(dev, (u64) qpn | (u64) port << 62, (u32) steer, add,
  1343. MLX4_CMD_PROMISC, MLX4_CMD_TIME_CLASS_A,
  1344. MLX4_CMD_WRAPPED);
  1345. }
  1346. int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port)
  1347. {
  1348. if (mlx4_is_mfunc(dev))
  1349. return mlx4_PROMISC(dev, qpn, MLX4_MC_STEER, 1, port);
  1350. return add_promisc_qp(dev, port, MLX4_MC_STEER, qpn);
  1351. }
  1352. EXPORT_SYMBOL_GPL(mlx4_multicast_promisc_add);
  1353. int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port)
  1354. {
  1355. if (mlx4_is_mfunc(dev))
  1356. return mlx4_PROMISC(dev, qpn, MLX4_MC_STEER, 0, port);
  1357. return remove_promisc_qp(dev, port, MLX4_MC_STEER, qpn);
  1358. }
  1359. EXPORT_SYMBOL_GPL(mlx4_multicast_promisc_remove);
  1360. int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port)
  1361. {
  1362. if (mlx4_is_mfunc(dev))
  1363. return mlx4_PROMISC(dev, qpn, MLX4_UC_STEER, 1, port);
  1364. return add_promisc_qp(dev, port, MLX4_UC_STEER, qpn);
  1365. }
  1366. EXPORT_SYMBOL_GPL(mlx4_unicast_promisc_add);
  1367. int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port)
  1368. {
  1369. if (mlx4_is_mfunc(dev))
  1370. return mlx4_PROMISC(dev, qpn, MLX4_UC_STEER, 0, port);
  1371. return remove_promisc_qp(dev, port, MLX4_UC_STEER, qpn);
  1372. }
  1373. EXPORT_SYMBOL_GPL(mlx4_unicast_promisc_remove);
  1374. int mlx4_init_mcg_table(struct mlx4_dev *dev)
  1375. {
  1376. struct mlx4_priv *priv = mlx4_priv(dev);
  1377. int err;
  1378. /* No need for mcg_table when fw managed the mcg table*/
  1379. if (dev->caps.steering_mode ==
  1380. MLX4_STEERING_MODE_DEVICE_MANAGED)
  1381. return 0;
  1382. err = mlx4_bitmap_init(&priv->mcg_table.bitmap, dev->caps.num_amgms,
  1383. dev->caps.num_amgms - 1, 0, 0);
  1384. if (err)
  1385. return err;
  1386. mutex_init(&priv->mcg_table.mutex);
  1387. return 0;
  1388. }
  1389. void mlx4_cleanup_mcg_table(struct mlx4_dev *dev)
  1390. {
  1391. if (dev->caps.steering_mode !=
  1392. MLX4_STEERING_MODE_DEVICE_MANAGED)
  1393. mlx4_bitmap_cleanup(&mlx4_priv(dev)->mcg_table.bitmap);
  1394. }