en_ethtool.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860
  1. /*
  2. * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. *
  32. */
  33. #include <linux/kernel.h>
  34. #include <linux/ethtool.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/mlx4/driver.h>
  37. #include <linux/mlx4/device.h>
  38. #include <linux/in.h>
  39. #include <net/ip.h>
  40. #include "mlx4_en.h"
  41. #include "en_port.h"
  42. #define EN_ETHTOOL_QP_ATTACH (1ull << 63)
  43. #define EN_ETHTOOL_SHORT_MASK cpu_to_be16(0xffff)
  44. #define EN_ETHTOOL_WORD_MASK cpu_to_be32(0xffffffff)
  45. static int mlx4_en_moderation_update(struct mlx4_en_priv *priv)
  46. {
  47. int i;
  48. int err = 0;
  49. for (i = 0; i < priv->tx_ring_num; i++) {
  50. priv->tx_cq[i]->moder_cnt = priv->tx_frames;
  51. priv->tx_cq[i]->moder_time = priv->tx_usecs;
  52. if (priv->port_up) {
  53. err = mlx4_en_set_cq_moder(priv, priv->tx_cq[i]);
  54. if (err)
  55. return err;
  56. }
  57. }
  58. if (priv->adaptive_rx_coal)
  59. return 0;
  60. for (i = 0; i < priv->rx_ring_num; i++) {
  61. priv->rx_cq[i]->moder_cnt = priv->rx_frames;
  62. priv->rx_cq[i]->moder_time = priv->rx_usecs;
  63. priv->last_moder_time[i] = MLX4_EN_AUTO_CONF;
  64. if (priv->port_up) {
  65. err = mlx4_en_set_cq_moder(priv, priv->rx_cq[i]);
  66. if (err)
  67. return err;
  68. }
  69. }
  70. return err;
  71. }
  72. static void
  73. mlx4_en_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *drvinfo)
  74. {
  75. struct mlx4_en_priv *priv = netdev_priv(dev);
  76. struct mlx4_en_dev *mdev = priv->mdev;
  77. strlcpy(drvinfo->driver, DRV_NAME, sizeof(drvinfo->driver));
  78. strlcpy(drvinfo->version, DRV_VERSION " (" DRV_RELDATE ")",
  79. sizeof(drvinfo->version));
  80. snprintf(drvinfo->fw_version, sizeof(drvinfo->fw_version),
  81. "%d.%d.%d",
  82. (u16) (mdev->dev->caps.fw_ver >> 32),
  83. (u16) ((mdev->dev->caps.fw_ver >> 16) & 0xffff),
  84. (u16) (mdev->dev->caps.fw_ver & 0xffff));
  85. strlcpy(drvinfo->bus_info, pci_name(mdev->dev->persist->pdev),
  86. sizeof(drvinfo->bus_info));
  87. drvinfo->n_stats = 0;
  88. drvinfo->regdump_len = 0;
  89. drvinfo->eedump_len = 0;
  90. }
  91. static const char mlx4_en_priv_flags[][ETH_GSTRING_LEN] = {
  92. "blueflame",
  93. };
  94. static const char main_strings[][ETH_GSTRING_LEN] = {
  95. "rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors",
  96. "tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions",
  97. "rx_length_errors", "rx_over_errors", "rx_crc_errors",
  98. "rx_frame_errors", "rx_fifo_errors", "rx_missed_errors",
  99. "tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors",
  100. "tx_heartbeat_errors", "tx_window_errors",
  101. /* port statistics */
  102. "tso_packets",
  103. "xmit_more",
  104. "queue_stopped", "wake_queue", "tx_timeout", "rx_alloc_failed",
  105. "rx_csum_good", "rx_csum_none", "rx_csum_complete", "tx_chksum_offload",
  106. /* packet statistics */
  107. "broadcast", "rx_prio_0", "rx_prio_1", "rx_prio_2", "rx_prio_3",
  108. "rx_prio_4", "rx_prio_5", "rx_prio_6", "rx_prio_7", "tx_prio_0",
  109. "tx_prio_1", "tx_prio_2", "tx_prio_3", "tx_prio_4", "tx_prio_5",
  110. "tx_prio_6", "tx_prio_7",
  111. };
  112. #define NUM_MAIN_STATS 21
  113. #define NUM_ALL_STATS (NUM_MAIN_STATS + NUM_PORT_STATS + NUM_PKT_STATS + NUM_PERF_STATS)
  114. static const char mlx4_en_test_names[][ETH_GSTRING_LEN]= {
  115. "Interrupt Test",
  116. "Link Test",
  117. "Speed Test",
  118. "Register Test",
  119. "Loopback Test",
  120. };
  121. static u32 mlx4_en_get_msglevel(struct net_device *dev)
  122. {
  123. return ((struct mlx4_en_priv *) netdev_priv(dev))->msg_enable;
  124. }
  125. static void mlx4_en_set_msglevel(struct net_device *dev, u32 val)
  126. {
  127. ((struct mlx4_en_priv *) netdev_priv(dev))->msg_enable = val;
  128. }
  129. static void mlx4_en_get_wol(struct net_device *netdev,
  130. struct ethtool_wolinfo *wol)
  131. {
  132. struct mlx4_en_priv *priv = netdev_priv(netdev);
  133. int err = 0;
  134. u64 config = 0;
  135. u64 mask;
  136. if ((priv->port < 1) || (priv->port > 2)) {
  137. en_err(priv, "Failed to get WoL information\n");
  138. return;
  139. }
  140. mask = (priv->port == 1) ? MLX4_DEV_CAP_FLAG_WOL_PORT1 :
  141. MLX4_DEV_CAP_FLAG_WOL_PORT2;
  142. if (!(priv->mdev->dev->caps.flags & mask)) {
  143. wol->supported = 0;
  144. wol->wolopts = 0;
  145. return;
  146. }
  147. err = mlx4_wol_read(priv->mdev->dev, &config, priv->port);
  148. if (err) {
  149. en_err(priv, "Failed to get WoL information\n");
  150. return;
  151. }
  152. if (config & MLX4_EN_WOL_MAGIC)
  153. wol->supported = WAKE_MAGIC;
  154. else
  155. wol->supported = 0;
  156. if (config & MLX4_EN_WOL_ENABLED)
  157. wol->wolopts = WAKE_MAGIC;
  158. else
  159. wol->wolopts = 0;
  160. }
  161. static int mlx4_en_set_wol(struct net_device *netdev,
  162. struct ethtool_wolinfo *wol)
  163. {
  164. struct mlx4_en_priv *priv = netdev_priv(netdev);
  165. u64 config = 0;
  166. int err = 0;
  167. u64 mask;
  168. if ((priv->port < 1) || (priv->port > 2))
  169. return -EOPNOTSUPP;
  170. mask = (priv->port == 1) ? MLX4_DEV_CAP_FLAG_WOL_PORT1 :
  171. MLX4_DEV_CAP_FLAG_WOL_PORT2;
  172. if (!(priv->mdev->dev->caps.flags & mask))
  173. return -EOPNOTSUPP;
  174. if (wol->supported & ~WAKE_MAGIC)
  175. return -EINVAL;
  176. err = mlx4_wol_read(priv->mdev->dev, &config, priv->port);
  177. if (err) {
  178. en_err(priv, "Failed to get WoL info, unable to modify\n");
  179. return err;
  180. }
  181. if (wol->wolopts & WAKE_MAGIC) {
  182. config |= MLX4_EN_WOL_DO_MODIFY | MLX4_EN_WOL_ENABLED |
  183. MLX4_EN_WOL_MAGIC;
  184. } else {
  185. config &= ~(MLX4_EN_WOL_ENABLED | MLX4_EN_WOL_MAGIC);
  186. config |= MLX4_EN_WOL_DO_MODIFY;
  187. }
  188. err = mlx4_wol_write(priv->mdev->dev, config, priv->port);
  189. if (err)
  190. en_err(priv, "Failed to set WoL information\n");
  191. return err;
  192. }
  193. static int mlx4_en_get_sset_count(struct net_device *dev, int sset)
  194. {
  195. struct mlx4_en_priv *priv = netdev_priv(dev);
  196. int bit_count = hweight64(priv->stats_bitmap);
  197. switch (sset) {
  198. case ETH_SS_STATS:
  199. return (priv->stats_bitmap ? bit_count : NUM_ALL_STATS) +
  200. (priv->tx_ring_num * 2) +
  201. #ifdef CONFIG_NET_RX_BUSY_POLL
  202. (priv->rx_ring_num * 5);
  203. #else
  204. (priv->rx_ring_num * 2);
  205. #endif
  206. case ETH_SS_TEST:
  207. return MLX4_EN_NUM_SELF_TEST - !(priv->mdev->dev->caps.flags
  208. & MLX4_DEV_CAP_FLAG_UC_LOOPBACK) * 2;
  209. case ETH_SS_PRIV_FLAGS:
  210. return ARRAY_SIZE(mlx4_en_priv_flags);
  211. default:
  212. return -EOPNOTSUPP;
  213. }
  214. }
  215. static void mlx4_en_get_ethtool_stats(struct net_device *dev,
  216. struct ethtool_stats *stats, uint64_t *data)
  217. {
  218. struct mlx4_en_priv *priv = netdev_priv(dev);
  219. int index = 0;
  220. int i, j = 0;
  221. spin_lock_bh(&priv->stats_lock);
  222. if (!(priv->stats_bitmap)) {
  223. for (i = 0; i < NUM_MAIN_STATS; i++)
  224. data[index++] =
  225. ((unsigned long *) &priv->stats)[i];
  226. for (i = 0; i < NUM_PORT_STATS; i++)
  227. data[index++] =
  228. ((unsigned long *) &priv->port_stats)[i];
  229. for (i = 0; i < NUM_PKT_STATS; i++)
  230. data[index++] =
  231. ((unsigned long *) &priv->pkstats)[i];
  232. } else {
  233. for (i = 0; i < NUM_MAIN_STATS; i++) {
  234. if ((priv->stats_bitmap >> j) & 1)
  235. data[index++] =
  236. ((unsigned long *) &priv->stats)[i];
  237. j++;
  238. }
  239. for (i = 0; i < NUM_PORT_STATS; i++) {
  240. if ((priv->stats_bitmap >> j) & 1)
  241. data[index++] =
  242. ((unsigned long *) &priv->port_stats)[i];
  243. j++;
  244. }
  245. }
  246. for (i = 0; i < priv->tx_ring_num; i++) {
  247. data[index++] = priv->tx_ring[i]->packets;
  248. data[index++] = priv->tx_ring[i]->bytes;
  249. }
  250. for (i = 0; i < priv->rx_ring_num; i++) {
  251. data[index++] = priv->rx_ring[i]->packets;
  252. data[index++] = priv->rx_ring[i]->bytes;
  253. #ifdef CONFIG_NET_RX_BUSY_POLL
  254. data[index++] = priv->rx_ring[i]->yields;
  255. data[index++] = priv->rx_ring[i]->misses;
  256. data[index++] = priv->rx_ring[i]->cleaned;
  257. #endif
  258. }
  259. spin_unlock_bh(&priv->stats_lock);
  260. }
  261. static void mlx4_en_self_test(struct net_device *dev,
  262. struct ethtool_test *etest, u64 *buf)
  263. {
  264. mlx4_en_ex_selftest(dev, &etest->flags, buf);
  265. }
  266. static void mlx4_en_get_strings(struct net_device *dev,
  267. uint32_t stringset, uint8_t *data)
  268. {
  269. struct mlx4_en_priv *priv = netdev_priv(dev);
  270. int index = 0;
  271. int i;
  272. switch (stringset) {
  273. case ETH_SS_TEST:
  274. for (i = 0; i < MLX4_EN_NUM_SELF_TEST - 2; i++)
  275. strcpy(data + i * ETH_GSTRING_LEN, mlx4_en_test_names[i]);
  276. if (priv->mdev->dev->caps.flags & MLX4_DEV_CAP_FLAG_UC_LOOPBACK)
  277. for (; i < MLX4_EN_NUM_SELF_TEST; i++)
  278. strcpy(data + i * ETH_GSTRING_LEN, mlx4_en_test_names[i]);
  279. break;
  280. case ETH_SS_STATS:
  281. /* Add main counters */
  282. if (!priv->stats_bitmap) {
  283. for (i = 0; i < NUM_MAIN_STATS; i++)
  284. strcpy(data + (index++) * ETH_GSTRING_LEN,
  285. main_strings[i]);
  286. for (i = 0; i < NUM_PORT_STATS; i++)
  287. strcpy(data + (index++) * ETH_GSTRING_LEN,
  288. main_strings[i +
  289. NUM_MAIN_STATS]);
  290. for (i = 0; i < NUM_PKT_STATS; i++)
  291. strcpy(data + (index++) * ETH_GSTRING_LEN,
  292. main_strings[i +
  293. NUM_MAIN_STATS +
  294. NUM_PORT_STATS]);
  295. } else
  296. for (i = 0; i < NUM_MAIN_STATS + NUM_PORT_STATS; i++) {
  297. if ((priv->stats_bitmap >> i) & 1) {
  298. strcpy(data +
  299. (index++) * ETH_GSTRING_LEN,
  300. main_strings[i]);
  301. }
  302. if (!(priv->stats_bitmap >> i))
  303. break;
  304. }
  305. for (i = 0; i < priv->tx_ring_num; i++) {
  306. sprintf(data + (index++) * ETH_GSTRING_LEN,
  307. "tx%d_packets", i);
  308. sprintf(data + (index++) * ETH_GSTRING_LEN,
  309. "tx%d_bytes", i);
  310. }
  311. for (i = 0; i < priv->rx_ring_num; i++) {
  312. sprintf(data + (index++) * ETH_GSTRING_LEN,
  313. "rx%d_packets", i);
  314. sprintf(data + (index++) * ETH_GSTRING_LEN,
  315. "rx%d_bytes", i);
  316. #ifdef CONFIG_NET_RX_BUSY_POLL
  317. sprintf(data + (index++) * ETH_GSTRING_LEN,
  318. "rx%d_napi_yield", i);
  319. sprintf(data + (index++) * ETH_GSTRING_LEN,
  320. "rx%d_misses", i);
  321. sprintf(data + (index++) * ETH_GSTRING_LEN,
  322. "rx%d_cleaned", i);
  323. #endif
  324. }
  325. break;
  326. case ETH_SS_PRIV_FLAGS:
  327. for (i = 0; i < ARRAY_SIZE(mlx4_en_priv_flags); i++)
  328. strcpy(data + i * ETH_GSTRING_LEN,
  329. mlx4_en_priv_flags[i]);
  330. break;
  331. }
  332. }
  333. static u32 mlx4_en_autoneg_get(struct net_device *dev)
  334. {
  335. struct mlx4_en_priv *priv = netdev_priv(dev);
  336. struct mlx4_en_dev *mdev = priv->mdev;
  337. u32 autoneg = AUTONEG_DISABLE;
  338. if ((mdev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_ETH_BACKPL_AN_REP) &&
  339. (priv->port_state.flags & MLX4_EN_PORT_ANE))
  340. autoneg = AUTONEG_ENABLE;
  341. return autoneg;
  342. }
  343. static u32 ptys_get_supported_port(struct mlx4_ptys_reg *ptys_reg)
  344. {
  345. u32 eth_proto = be32_to_cpu(ptys_reg->eth_proto_cap);
  346. if (eth_proto & (MLX4_PROT_MASK(MLX4_10GBASE_T)
  347. | MLX4_PROT_MASK(MLX4_1000BASE_T)
  348. | MLX4_PROT_MASK(MLX4_100BASE_TX))) {
  349. return SUPPORTED_TP;
  350. }
  351. if (eth_proto & (MLX4_PROT_MASK(MLX4_10GBASE_CR)
  352. | MLX4_PROT_MASK(MLX4_10GBASE_SR)
  353. | MLX4_PROT_MASK(MLX4_56GBASE_SR4)
  354. | MLX4_PROT_MASK(MLX4_40GBASE_CR4)
  355. | MLX4_PROT_MASK(MLX4_40GBASE_SR4)
  356. | MLX4_PROT_MASK(MLX4_1000BASE_CX_SGMII))) {
  357. return SUPPORTED_FIBRE;
  358. }
  359. if (eth_proto & (MLX4_PROT_MASK(MLX4_56GBASE_KR4)
  360. | MLX4_PROT_MASK(MLX4_40GBASE_KR4)
  361. | MLX4_PROT_MASK(MLX4_20GBASE_KR2)
  362. | MLX4_PROT_MASK(MLX4_10GBASE_KR)
  363. | MLX4_PROT_MASK(MLX4_10GBASE_KX4)
  364. | MLX4_PROT_MASK(MLX4_1000BASE_KX))) {
  365. return SUPPORTED_Backplane;
  366. }
  367. return 0;
  368. }
  369. static u32 ptys_get_active_port(struct mlx4_ptys_reg *ptys_reg)
  370. {
  371. u32 eth_proto = be32_to_cpu(ptys_reg->eth_proto_oper);
  372. if (!eth_proto) /* link down */
  373. eth_proto = be32_to_cpu(ptys_reg->eth_proto_cap);
  374. if (eth_proto & (MLX4_PROT_MASK(MLX4_10GBASE_T)
  375. | MLX4_PROT_MASK(MLX4_1000BASE_T)
  376. | MLX4_PROT_MASK(MLX4_100BASE_TX))) {
  377. return PORT_TP;
  378. }
  379. if (eth_proto & (MLX4_PROT_MASK(MLX4_10GBASE_SR)
  380. | MLX4_PROT_MASK(MLX4_56GBASE_SR4)
  381. | MLX4_PROT_MASK(MLX4_40GBASE_SR4)
  382. | MLX4_PROT_MASK(MLX4_1000BASE_CX_SGMII))) {
  383. return PORT_FIBRE;
  384. }
  385. if (eth_proto & (MLX4_PROT_MASK(MLX4_10GBASE_CR)
  386. | MLX4_PROT_MASK(MLX4_56GBASE_CR4)
  387. | MLX4_PROT_MASK(MLX4_40GBASE_CR4))) {
  388. return PORT_DA;
  389. }
  390. if (eth_proto & (MLX4_PROT_MASK(MLX4_56GBASE_KR4)
  391. | MLX4_PROT_MASK(MLX4_40GBASE_KR4)
  392. | MLX4_PROT_MASK(MLX4_20GBASE_KR2)
  393. | MLX4_PROT_MASK(MLX4_10GBASE_KR)
  394. | MLX4_PROT_MASK(MLX4_10GBASE_KX4)
  395. | MLX4_PROT_MASK(MLX4_1000BASE_KX))) {
  396. return PORT_NONE;
  397. }
  398. return PORT_OTHER;
  399. }
  400. #define MLX4_LINK_MODES_SZ \
  401. (FIELD_SIZEOF(struct mlx4_ptys_reg, eth_proto_cap) * 8)
  402. enum ethtool_report {
  403. SUPPORTED = 0,
  404. ADVERTISED = 1,
  405. SPEED = 2
  406. };
  407. /* Translates mlx4 link mode to equivalent ethtool Link modes/speed */
  408. static u32 ptys2ethtool_map[MLX4_LINK_MODES_SZ][3] = {
  409. [MLX4_100BASE_TX] = {
  410. SUPPORTED_100baseT_Full,
  411. ADVERTISED_100baseT_Full,
  412. SPEED_100
  413. },
  414. [MLX4_1000BASE_T] = {
  415. SUPPORTED_1000baseT_Full,
  416. ADVERTISED_1000baseT_Full,
  417. SPEED_1000
  418. },
  419. [MLX4_1000BASE_CX_SGMII] = {
  420. SUPPORTED_1000baseKX_Full,
  421. ADVERTISED_1000baseKX_Full,
  422. SPEED_1000
  423. },
  424. [MLX4_1000BASE_KX] = {
  425. SUPPORTED_1000baseKX_Full,
  426. ADVERTISED_1000baseKX_Full,
  427. SPEED_1000
  428. },
  429. [MLX4_10GBASE_T] = {
  430. SUPPORTED_10000baseT_Full,
  431. ADVERTISED_10000baseT_Full,
  432. SPEED_10000
  433. },
  434. [MLX4_10GBASE_CX4] = {
  435. SUPPORTED_10000baseKX4_Full,
  436. ADVERTISED_10000baseKX4_Full,
  437. SPEED_10000
  438. },
  439. [MLX4_10GBASE_KX4] = {
  440. SUPPORTED_10000baseKX4_Full,
  441. ADVERTISED_10000baseKX4_Full,
  442. SPEED_10000
  443. },
  444. [MLX4_10GBASE_KR] = {
  445. SUPPORTED_10000baseKR_Full,
  446. ADVERTISED_10000baseKR_Full,
  447. SPEED_10000
  448. },
  449. [MLX4_10GBASE_CR] = {
  450. SUPPORTED_10000baseKR_Full,
  451. ADVERTISED_10000baseKR_Full,
  452. SPEED_10000
  453. },
  454. [MLX4_10GBASE_SR] = {
  455. SUPPORTED_10000baseKR_Full,
  456. ADVERTISED_10000baseKR_Full,
  457. SPEED_10000
  458. },
  459. [MLX4_20GBASE_KR2] = {
  460. SUPPORTED_20000baseMLD2_Full | SUPPORTED_20000baseKR2_Full,
  461. ADVERTISED_20000baseMLD2_Full | ADVERTISED_20000baseKR2_Full,
  462. SPEED_20000
  463. },
  464. [MLX4_40GBASE_CR4] = {
  465. SUPPORTED_40000baseCR4_Full,
  466. ADVERTISED_40000baseCR4_Full,
  467. SPEED_40000
  468. },
  469. [MLX4_40GBASE_KR4] = {
  470. SUPPORTED_40000baseKR4_Full,
  471. ADVERTISED_40000baseKR4_Full,
  472. SPEED_40000
  473. },
  474. [MLX4_40GBASE_SR4] = {
  475. SUPPORTED_40000baseSR4_Full,
  476. ADVERTISED_40000baseSR4_Full,
  477. SPEED_40000
  478. },
  479. [MLX4_56GBASE_KR4] = {
  480. SUPPORTED_56000baseKR4_Full,
  481. ADVERTISED_56000baseKR4_Full,
  482. SPEED_56000
  483. },
  484. [MLX4_56GBASE_CR4] = {
  485. SUPPORTED_56000baseCR4_Full,
  486. ADVERTISED_56000baseCR4_Full,
  487. SPEED_56000
  488. },
  489. [MLX4_56GBASE_SR4] = {
  490. SUPPORTED_56000baseSR4_Full,
  491. ADVERTISED_56000baseSR4_Full,
  492. SPEED_56000
  493. },
  494. };
  495. static u32 ptys2ethtool_link_modes(u32 eth_proto, enum ethtool_report report)
  496. {
  497. int i;
  498. u32 link_modes = 0;
  499. for (i = 0; i < MLX4_LINK_MODES_SZ; i++) {
  500. if (eth_proto & MLX4_PROT_MASK(i))
  501. link_modes |= ptys2ethtool_map[i][report];
  502. }
  503. return link_modes;
  504. }
  505. static u32 ethtool2ptys_link_modes(u32 link_modes, enum ethtool_report report)
  506. {
  507. int i;
  508. u32 ptys_modes = 0;
  509. for (i = 0; i < MLX4_LINK_MODES_SZ; i++) {
  510. if (ptys2ethtool_map[i][report] & link_modes)
  511. ptys_modes |= 1 << i;
  512. }
  513. return ptys_modes;
  514. }
  515. /* Convert actual speed (SPEED_XXX) to ptys link modes */
  516. static u32 speed2ptys_link_modes(u32 speed)
  517. {
  518. int i;
  519. u32 ptys_modes = 0;
  520. for (i = 0; i < MLX4_LINK_MODES_SZ; i++) {
  521. if (ptys2ethtool_map[i][SPEED] == speed)
  522. ptys_modes |= 1 << i;
  523. }
  524. return ptys_modes;
  525. }
  526. static int ethtool_get_ptys_settings(struct net_device *dev,
  527. struct ethtool_cmd *cmd)
  528. {
  529. struct mlx4_en_priv *priv = netdev_priv(dev);
  530. struct mlx4_ptys_reg ptys_reg;
  531. u32 eth_proto;
  532. int ret;
  533. memset(&ptys_reg, 0, sizeof(ptys_reg));
  534. ptys_reg.local_port = priv->port;
  535. ptys_reg.proto_mask = MLX4_PTYS_EN;
  536. ret = mlx4_ACCESS_PTYS_REG(priv->mdev->dev,
  537. MLX4_ACCESS_REG_QUERY, &ptys_reg);
  538. if (ret) {
  539. en_warn(priv, "Failed to run mlx4_ACCESS_PTYS_REG status(%x)",
  540. ret);
  541. return ret;
  542. }
  543. en_dbg(DRV, priv, "ptys_reg.proto_mask %x\n",
  544. ptys_reg.proto_mask);
  545. en_dbg(DRV, priv, "ptys_reg.eth_proto_cap %x\n",
  546. be32_to_cpu(ptys_reg.eth_proto_cap));
  547. en_dbg(DRV, priv, "ptys_reg.eth_proto_admin %x\n",
  548. be32_to_cpu(ptys_reg.eth_proto_admin));
  549. en_dbg(DRV, priv, "ptys_reg.eth_proto_oper %x\n",
  550. be32_to_cpu(ptys_reg.eth_proto_oper));
  551. en_dbg(DRV, priv, "ptys_reg.eth_proto_lp_adv %x\n",
  552. be32_to_cpu(ptys_reg.eth_proto_lp_adv));
  553. cmd->supported = 0;
  554. cmd->advertising = 0;
  555. cmd->supported |= ptys_get_supported_port(&ptys_reg);
  556. eth_proto = be32_to_cpu(ptys_reg.eth_proto_cap);
  557. cmd->supported |= ptys2ethtool_link_modes(eth_proto, SUPPORTED);
  558. eth_proto = be32_to_cpu(ptys_reg.eth_proto_admin);
  559. cmd->advertising |= ptys2ethtool_link_modes(eth_proto, ADVERTISED);
  560. cmd->supported |= SUPPORTED_Pause | SUPPORTED_Asym_Pause;
  561. cmd->advertising |= (priv->prof->tx_pause) ? ADVERTISED_Pause : 0;
  562. cmd->advertising |= (priv->prof->tx_pause ^ priv->prof->rx_pause) ?
  563. ADVERTISED_Asym_Pause : 0;
  564. cmd->port = ptys_get_active_port(&ptys_reg);
  565. cmd->transceiver = (SUPPORTED_TP & cmd->supported) ?
  566. XCVR_EXTERNAL : XCVR_INTERNAL;
  567. if (mlx4_en_autoneg_get(dev)) {
  568. cmd->supported |= SUPPORTED_Autoneg;
  569. cmd->advertising |= ADVERTISED_Autoneg;
  570. }
  571. cmd->autoneg = (priv->port_state.flags & MLX4_EN_PORT_ANC) ?
  572. AUTONEG_ENABLE : AUTONEG_DISABLE;
  573. eth_proto = be32_to_cpu(ptys_reg.eth_proto_lp_adv);
  574. cmd->lp_advertising = ptys2ethtool_link_modes(eth_proto, ADVERTISED);
  575. cmd->lp_advertising |= (priv->port_state.flags & MLX4_EN_PORT_ANC) ?
  576. ADVERTISED_Autoneg : 0;
  577. cmd->phy_address = 0;
  578. cmd->mdio_support = 0;
  579. cmd->maxtxpkt = 0;
  580. cmd->maxrxpkt = 0;
  581. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  582. cmd->eth_tp_mdix_ctrl = ETH_TP_MDI_AUTO;
  583. return ret;
  584. }
  585. static void ethtool_get_default_settings(struct net_device *dev,
  586. struct ethtool_cmd *cmd)
  587. {
  588. struct mlx4_en_priv *priv = netdev_priv(dev);
  589. int trans_type;
  590. cmd->autoneg = AUTONEG_DISABLE;
  591. cmd->supported = SUPPORTED_10000baseT_Full;
  592. cmd->advertising = ADVERTISED_10000baseT_Full;
  593. trans_type = priv->port_state.transceiver;
  594. if (trans_type > 0 && trans_type <= 0xC) {
  595. cmd->port = PORT_FIBRE;
  596. cmd->transceiver = XCVR_EXTERNAL;
  597. cmd->supported |= SUPPORTED_FIBRE;
  598. cmd->advertising |= ADVERTISED_FIBRE;
  599. } else if (trans_type == 0x80 || trans_type == 0) {
  600. cmd->port = PORT_TP;
  601. cmd->transceiver = XCVR_INTERNAL;
  602. cmd->supported |= SUPPORTED_TP;
  603. cmd->advertising |= ADVERTISED_TP;
  604. } else {
  605. cmd->port = -1;
  606. cmd->transceiver = -1;
  607. }
  608. }
  609. static int mlx4_en_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  610. {
  611. struct mlx4_en_priv *priv = netdev_priv(dev);
  612. int ret = -EINVAL;
  613. if (mlx4_en_QUERY_PORT(priv->mdev, priv->port))
  614. return -ENOMEM;
  615. en_dbg(DRV, priv, "query port state.flags ANC(%x) ANE(%x)\n",
  616. priv->port_state.flags & MLX4_EN_PORT_ANC,
  617. priv->port_state.flags & MLX4_EN_PORT_ANE);
  618. if (priv->mdev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_ETH_PROT_CTRL)
  619. ret = ethtool_get_ptys_settings(dev, cmd);
  620. if (ret) /* ETH PROT CRTL is not supported or PTYS CMD failed */
  621. ethtool_get_default_settings(dev, cmd);
  622. if (netif_carrier_ok(dev)) {
  623. ethtool_cmd_speed_set(cmd, priv->port_state.link_speed);
  624. cmd->duplex = DUPLEX_FULL;
  625. } else {
  626. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  627. cmd->duplex = DUPLEX_UNKNOWN;
  628. }
  629. return 0;
  630. }
  631. /* Calculate PTYS admin according ethtool speed (SPEED_XXX) */
  632. static __be32 speed_set_ptys_admin(struct mlx4_en_priv *priv, u32 speed,
  633. __be32 proto_cap)
  634. {
  635. __be32 proto_admin = 0;
  636. if (!speed) { /* Speed = 0 ==> Reset Link modes */
  637. proto_admin = proto_cap;
  638. en_info(priv, "Speed was set to 0, Reset advertised Link Modes to default (%x)\n",
  639. be32_to_cpu(proto_cap));
  640. } else {
  641. u32 ptys_link_modes = speed2ptys_link_modes(speed);
  642. proto_admin = cpu_to_be32(ptys_link_modes) & proto_cap;
  643. en_info(priv, "Setting Speed to %d\n", speed);
  644. }
  645. return proto_admin;
  646. }
  647. static int mlx4_en_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  648. {
  649. struct mlx4_en_priv *priv = netdev_priv(dev);
  650. struct mlx4_ptys_reg ptys_reg;
  651. __be32 proto_admin;
  652. int ret;
  653. u32 ptys_adv = ethtool2ptys_link_modes(cmd->advertising, ADVERTISED);
  654. int speed = ethtool_cmd_speed(cmd);
  655. en_dbg(DRV, priv, "Set Speed=%d adv=0x%x autoneg=%d duplex=%d\n",
  656. speed, cmd->advertising, cmd->autoneg, cmd->duplex);
  657. if (!(priv->mdev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_ETH_PROT_CTRL) ||
  658. (cmd->duplex == DUPLEX_HALF))
  659. return -EINVAL;
  660. memset(&ptys_reg, 0, sizeof(ptys_reg));
  661. ptys_reg.local_port = priv->port;
  662. ptys_reg.proto_mask = MLX4_PTYS_EN;
  663. ret = mlx4_ACCESS_PTYS_REG(priv->mdev->dev,
  664. MLX4_ACCESS_REG_QUERY, &ptys_reg);
  665. if (ret) {
  666. en_warn(priv, "Failed to QUERY mlx4_ACCESS_PTYS_REG status(%x)\n",
  667. ret);
  668. return 0;
  669. }
  670. proto_admin = cmd->autoneg == AUTONEG_ENABLE ?
  671. cpu_to_be32(ptys_adv) :
  672. speed_set_ptys_admin(priv, speed,
  673. ptys_reg.eth_proto_cap);
  674. proto_admin &= ptys_reg.eth_proto_cap;
  675. if (!proto_admin) {
  676. en_warn(priv, "Not supported link mode(s) requested, check supported link modes.\n");
  677. return -EINVAL; /* nothing to change due to bad input */
  678. }
  679. if (proto_admin == ptys_reg.eth_proto_admin)
  680. return 0; /* Nothing to change */
  681. en_dbg(DRV, priv, "mlx4_ACCESS_PTYS_REG SET: ptys_reg.eth_proto_admin = 0x%x\n",
  682. be32_to_cpu(proto_admin));
  683. ptys_reg.eth_proto_admin = proto_admin;
  684. ret = mlx4_ACCESS_PTYS_REG(priv->mdev->dev, MLX4_ACCESS_REG_WRITE,
  685. &ptys_reg);
  686. if (ret) {
  687. en_warn(priv, "Failed to write mlx4_ACCESS_PTYS_REG eth_proto_admin(0x%x) status(0x%x)",
  688. be32_to_cpu(ptys_reg.eth_proto_admin), ret);
  689. return ret;
  690. }
  691. mutex_lock(&priv->mdev->state_lock);
  692. if (priv->port_up) {
  693. en_warn(priv, "Port link mode changed, restarting port...\n");
  694. mlx4_en_stop_port(dev, 1);
  695. if (mlx4_en_start_port(dev))
  696. en_err(priv, "Failed restarting port %d\n", priv->port);
  697. }
  698. mutex_unlock(&priv->mdev->state_lock);
  699. return 0;
  700. }
  701. static int mlx4_en_get_coalesce(struct net_device *dev,
  702. struct ethtool_coalesce *coal)
  703. {
  704. struct mlx4_en_priv *priv = netdev_priv(dev);
  705. coal->tx_coalesce_usecs = priv->tx_usecs;
  706. coal->tx_max_coalesced_frames = priv->tx_frames;
  707. coal->tx_max_coalesced_frames_irq = priv->tx_work_limit;
  708. coal->rx_coalesce_usecs = priv->rx_usecs;
  709. coal->rx_max_coalesced_frames = priv->rx_frames;
  710. coal->pkt_rate_low = priv->pkt_rate_low;
  711. coal->rx_coalesce_usecs_low = priv->rx_usecs_low;
  712. coal->pkt_rate_high = priv->pkt_rate_high;
  713. coal->rx_coalesce_usecs_high = priv->rx_usecs_high;
  714. coal->rate_sample_interval = priv->sample_interval;
  715. coal->use_adaptive_rx_coalesce = priv->adaptive_rx_coal;
  716. return 0;
  717. }
  718. static int mlx4_en_set_coalesce(struct net_device *dev,
  719. struct ethtool_coalesce *coal)
  720. {
  721. struct mlx4_en_priv *priv = netdev_priv(dev);
  722. if (!coal->tx_max_coalesced_frames_irq)
  723. return -EINVAL;
  724. priv->rx_frames = (coal->rx_max_coalesced_frames ==
  725. MLX4_EN_AUTO_CONF) ?
  726. MLX4_EN_RX_COAL_TARGET :
  727. coal->rx_max_coalesced_frames;
  728. priv->rx_usecs = (coal->rx_coalesce_usecs ==
  729. MLX4_EN_AUTO_CONF) ?
  730. MLX4_EN_RX_COAL_TIME :
  731. coal->rx_coalesce_usecs;
  732. /* Setting TX coalescing parameters */
  733. if (coal->tx_coalesce_usecs != priv->tx_usecs ||
  734. coal->tx_max_coalesced_frames != priv->tx_frames) {
  735. priv->tx_usecs = coal->tx_coalesce_usecs;
  736. priv->tx_frames = coal->tx_max_coalesced_frames;
  737. }
  738. /* Set adaptive coalescing params */
  739. priv->pkt_rate_low = coal->pkt_rate_low;
  740. priv->rx_usecs_low = coal->rx_coalesce_usecs_low;
  741. priv->pkt_rate_high = coal->pkt_rate_high;
  742. priv->rx_usecs_high = coal->rx_coalesce_usecs_high;
  743. priv->sample_interval = coal->rate_sample_interval;
  744. priv->adaptive_rx_coal = coal->use_adaptive_rx_coalesce;
  745. priv->tx_work_limit = coal->tx_max_coalesced_frames_irq;
  746. return mlx4_en_moderation_update(priv);
  747. }
  748. static int mlx4_en_set_pauseparam(struct net_device *dev,
  749. struct ethtool_pauseparam *pause)
  750. {
  751. struct mlx4_en_priv *priv = netdev_priv(dev);
  752. struct mlx4_en_dev *mdev = priv->mdev;
  753. int err;
  754. if (pause->autoneg)
  755. return -EINVAL;
  756. priv->prof->tx_pause = pause->tx_pause != 0;
  757. priv->prof->rx_pause = pause->rx_pause != 0;
  758. err = mlx4_SET_PORT_general(mdev->dev, priv->port,
  759. priv->rx_skb_size + ETH_FCS_LEN,
  760. priv->prof->tx_pause,
  761. priv->prof->tx_ppp,
  762. priv->prof->rx_pause,
  763. priv->prof->rx_ppp);
  764. if (err)
  765. en_err(priv, "Failed setting pause params\n");
  766. return err;
  767. }
  768. static void mlx4_en_get_pauseparam(struct net_device *dev,
  769. struct ethtool_pauseparam *pause)
  770. {
  771. struct mlx4_en_priv *priv = netdev_priv(dev);
  772. pause->tx_pause = priv->prof->tx_pause;
  773. pause->rx_pause = priv->prof->rx_pause;
  774. }
  775. static int mlx4_en_set_ringparam(struct net_device *dev,
  776. struct ethtool_ringparam *param)
  777. {
  778. struct mlx4_en_priv *priv = netdev_priv(dev);
  779. struct mlx4_en_dev *mdev = priv->mdev;
  780. u32 rx_size, tx_size;
  781. int port_up = 0;
  782. int err = 0;
  783. if (param->rx_jumbo_pending || param->rx_mini_pending)
  784. return -EINVAL;
  785. rx_size = roundup_pow_of_two(param->rx_pending);
  786. rx_size = max_t(u32, rx_size, MLX4_EN_MIN_RX_SIZE);
  787. rx_size = min_t(u32, rx_size, MLX4_EN_MAX_RX_SIZE);
  788. tx_size = roundup_pow_of_two(param->tx_pending);
  789. tx_size = max_t(u32, tx_size, MLX4_EN_MIN_TX_SIZE);
  790. tx_size = min_t(u32, tx_size, MLX4_EN_MAX_TX_SIZE);
  791. if (rx_size == (priv->port_up ? priv->rx_ring[0]->actual_size :
  792. priv->rx_ring[0]->size) &&
  793. tx_size == priv->tx_ring[0]->size)
  794. return 0;
  795. mutex_lock(&mdev->state_lock);
  796. if (priv->port_up) {
  797. port_up = 1;
  798. mlx4_en_stop_port(dev, 1);
  799. }
  800. mlx4_en_free_resources(priv);
  801. priv->prof->tx_ring_size = tx_size;
  802. priv->prof->rx_ring_size = rx_size;
  803. err = mlx4_en_alloc_resources(priv);
  804. if (err) {
  805. en_err(priv, "Failed reallocating port resources\n");
  806. goto out;
  807. }
  808. if (port_up) {
  809. err = mlx4_en_start_port(dev);
  810. if (err)
  811. en_err(priv, "Failed starting port\n");
  812. }
  813. err = mlx4_en_moderation_update(priv);
  814. out:
  815. mutex_unlock(&mdev->state_lock);
  816. return err;
  817. }
  818. static void mlx4_en_get_ringparam(struct net_device *dev,
  819. struct ethtool_ringparam *param)
  820. {
  821. struct mlx4_en_priv *priv = netdev_priv(dev);
  822. memset(param, 0, sizeof(*param));
  823. param->rx_max_pending = MLX4_EN_MAX_RX_SIZE;
  824. param->tx_max_pending = MLX4_EN_MAX_TX_SIZE;
  825. param->rx_pending = priv->port_up ?
  826. priv->rx_ring[0]->actual_size : priv->rx_ring[0]->size;
  827. param->tx_pending = priv->tx_ring[0]->size;
  828. }
  829. static u32 mlx4_en_get_rxfh_indir_size(struct net_device *dev)
  830. {
  831. struct mlx4_en_priv *priv = netdev_priv(dev);
  832. return priv->rx_ring_num;
  833. }
  834. static u32 mlx4_en_get_rxfh_key_size(struct net_device *netdev)
  835. {
  836. return MLX4_EN_RSS_KEY_SIZE;
  837. }
  838. static int mlx4_en_check_rxfh_func(struct net_device *dev, u8 hfunc)
  839. {
  840. struct mlx4_en_priv *priv = netdev_priv(dev);
  841. /* check if requested function is supported by the device */
  842. if ((hfunc == ETH_RSS_HASH_TOP &&
  843. !(priv->mdev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_RSS_TOP)) ||
  844. (hfunc == ETH_RSS_HASH_XOR &&
  845. !(priv->mdev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_RSS_XOR)))
  846. return -EINVAL;
  847. priv->rss_hash_fn = hfunc;
  848. if (hfunc == ETH_RSS_HASH_TOP && !(dev->features & NETIF_F_RXHASH))
  849. en_warn(priv,
  850. "Toeplitz hash function should be used in conjunction with RX hashing for optimal performance\n");
  851. if (hfunc == ETH_RSS_HASH_XOR && (dev->features & NETIF_F_RXHASH))
  852. en_warn(priv,
  853. "Enabling both XOR Hash function and RX Hashing can limit RPS functionality\n");
  854. return 0;
  855. }
  856. static int mlx4_en_get_rxfh(struct net_device *dev, u32 *ring_index, u8 *key,
  857. u8 *hfunc)
  858. {
  859. struct mlx4_en_priv *priv = netdev_priv(dev);
  860. struct mlx4_en_rss_map *rss_map = &priv->rss_map;
  861. int rss_rings;
  862. size_t n = priv->rx_ring_num;
  863. int err = 0;
  864. rss_rings = priv->prof->rss_rings ?: priv->rx_ring_num;
  865. rss_rings = 1 << ilog2(rss_rings);
  866. while (n--) {
  867. if (!ring_index)
  868. break;
  869. ring_index[n] = rss_map->qps[n % rss_rings].qpn -
  870. rss_map->base_qpn;
  871. }
  872. if (key)
  873. memcpy(key, priv->rss_key, MLX4_EN_RSS_KEY_SIZE);
  874. if (hfunc)
  875. *hfunc = priv->rss_hash_fn;
  876. return err;
  877. }
  878. static int mlx4_en_set_rxfh(struct net_device *dev, const u32 *ring_index,
  879. const u8 *key, const u8 hfunc)
  880. {
  881. struct mlx4_en_priv *priv = netdev_priv(dev);
  882. struct mlx4_en_dev *mdev = priv->mdev;
  883. int port_up = 0;
  884. int err = 0;
  885. int i;
  886. int rss_rings = 0;
  887. /* Calculate RSS table size and make sure flows are spread evenly
  888. * between rings
  889. */
  890. for (i = 0; i < priv->rx_ring_num; i++) {
  891. if (!ring_index)
  892. continue;
  893. if (i > 0 && !ring_index[i] && !rss_rings)
  894. rss_rings = i;
  895. if (ring_index[i] != (i % (rss_rings ?: priv->rx_ring_num)))
  896. return -EINVAL;
  897. }
  898. if (!rss_rings)
  899. rss_rings = priv->rx_ring_num;
  900. /* RSS table size must be an order of 2 */
  901. if (!is_power_of_2(rss_rings))
  902. return -EINVAL;
  903. if (hfunc != ETH_RSS_HASH_NO_CHANGE) {
  904. err = mlx4_en_check_rxfh_func(dev, hfunc);
  905. if (err)
  906. return err;
  907. }
  908. mutex_lock(&mdev->state_lock);
  909. if (priv->port_up) {
  910. port_up = 1;
  911. mlx4_en_stop_port(dev, 1);
  912. }
  913. if (ring_index)
  914. priv->prof->rss_rings = rss_rings;
  915. if (key)
  916. memcpy(priv->rss_key, key, MLX4_EN_RSS_KEY_SIZE);
  917. if (port_up) {
  918. err = mlx4_en_start_port(dev);
  919. if (err)
  920. en_err(priv, "Failed starting port\n");
  921. }
  922. mutex_unlock(&mdev->state_lock);
  923. return err;
  924. }
  925. #define all_zeros_or_all_ones(field) \
  926. ((field) == 0 || (field) == (__force typeof(field))-1)
  927. static int mlx4_en_validate_flow(struct net_device *dev,
  928. struct ethtool_rxnfc *cmd)
  929. {
  930. struct ethtool_usrip4_spec *l3_mask;
  931. struct ethtool_tcpip4_spec *l4_mask;
  932. struct ethhdr *eth_mask;
  933. if (cmd->fs.location >= MAX_NUM_OF_FS_RULES)
  934. return -EINVAL;
  935. if (cmd->fs.flow_type & FLOW_MAC_EXT) {
  936. /* dest mac mask must be ff:ff:ff:ff:ff:ff */
  937. if (!is_broadcast_ether_addr(cmd->fs.m_ext.h_dest))
  938. return -EINVAL;
  939. }
  940. switch (cmd->fs.flow_type & ~(FLOW_EXT | FLOW_MAC_EXT)) {
  941. case TCP_V4_FLOW:
  942. case UDP_V4_FLOW:
  943. if (cmd->fs.m_u.tcp_ip4_spec.tos)
  944. return -EINVAL;
  945. l4_mask = &cmd->fs.m_u.tcp_ip4_spec;
  946. /* don't allow mask which isn't all 0 or 1 */
  947. if (!all_zeros_or_all_ones(l4_mask->ip4src) ||
  948. !all_zeros_or_all_ones(l4_mask->ip4dst) ||
  949. !all_zeros_or_all_ones(l4_mask->psrc) ||
  950. !all_zeros_or_all_ones(l4_mask->pdst))
  951. return -EINVAL;
  952. break;
  953. case IP_USER_FLOW:
  954. l3_mask = &cmd->fs.m_u.usr_ip4_spec;
  955. if (l3_mask->l4_4_bytes || l3_mask->tos || l3_mask->proto ||
  956. cmd->fs.h_u.usr_ip4_spec.ip_ver != ETH_RX_NFC_IP4 ||
  957. (!l3_mask->ip4src && !l3_mask->ip4dst) ||
  958. !all_zeros_or_all_ones(l3_mask->ip4src) ||
  959. !all_zeros_or_all_ones(l3_mask->ip4dst))
  960. return -EINVAL;
  961. break;
  962. case ETHER_FLOW:
  963. eth_mask = &cmd->fs.m_u.ether_spec;
  964. /* source mac mask must not be set */
  965. if (!is_zero_ether_addr(eth_mask->h_source))
  966. return -EINVAL;
  967. /* dest mac mask must be ff:ff:ff:ff:ff:ff */
  968. if (!is_broadcast_ether_addr(eth_mask->h_dest))
  969. return -EINVAL;
  970. if (!all_zeros_or_all_ones(eth_mask->h_proto))
  971. return -EINVAL;
  972. break;
  973. default:
  974. return -EINVAL;
  975. }
  976. if ((cmd->fs.flow_type & FLOW_EXT)) {
  977. if (cmd->fs.m_ext.vlan_etype ||
  978. !((cmd->fs.m_ext.vlan_tci & cpu_to_be16(VLAN_VID_MASK)) ==
  979. 0 ||
  980. (cmd->fs.m_ext.vlan_tci & cpu_to_be16(VLAN_VID_MASK)) ==
  981. cpu_to_be16(VLAN_VID_MASK)))
  982. return -EINVAL;
  983. if (cmd->fs.m_ext.vlan_tci) {
  984. if (be16_to_cpu(cmd->fs.h_ext.vlan_tci) >= VLAN_N_VID)
  985. return -EINVAL;
  986. }
  987. }
  988. return 0;
  989. }
  990. static int mlx4_en_ethtool_add_mac_rule(struct ethtool_rxnfc *cmd,
  991. struct list_head *rule_list_h,
  992. struct mlx4_spec_list *spec_l2,
  993. unsigned char *mac)
  994. {
  995. int err = 0;
  996. __be64 mac_msk = cpu_to_be64(MLX4_MAC_MASK << 16);
  997. spec_l2->id = MLX4_NET_TRANS_RULE_ID_ETH;
  998. memcpy(spec_l2->eth.dst_mac_msk, &mac_msk, ETH_ALEN);
  999. memcpy(spec_l2->eth.dst_mac, mac, ETH_ALEN);
  1000. if ((cmd->fs.flow_type & FLOW_EXT) &&
  1001. (cmd->fs.m_ext.vlan_tci & cpu_to_be16(VLAN_VID_MASK))) {
  1002. spec_l2->eth.vlan_id = cmd->fs.h_ext.vlan_tci;
  1003. spec_l2->eth.vlan_id_msk = cpu_to_be16(VLAN_VID_MASK);
  1004. }
  1005. list_add_tail(&spec_l2->list, rule_list_h);
  1006. return err;
  1007. }
  1008. static int mlx4_en_ethtool_add_mac_rule_by_ipv4(struct mlx4_en_priv *priv,
  1009. struct ethtool_rxnfc *cmd,
  1010. struct list_head *rule_list_h,
  1011. struct mlx4_spec_list *spec_l2,
  1012. __be32 ipv4_dst)
  1013. {
  1014. #ifdef CONFIG_INET
  1015. unsigned char mac[ETH_ALEN];
  1016. if (!ipv4_is_multicast(ipv4_dst)) {
  1017. if (cmd->fs.flow_type & FLOW_MAC_EXT)
  1018. memcpy(&mac, cmd->fs.h_ext.h_dest, ETH_ALEN);
  1019. else
  1020. memcpy(&mac, priv->dev->dev_addr, ETH_ALEN);
  1021. } else {
  1022. ip_eth_mc_map(ipv4_dst, mac);
  1023. }
  1024. return mlx4_en_ethtool_add_mac_rule(cmd, rule_list_h, spec_l2, &mac[0]);
  1025. #else
  1026. return -EINVAL;
  1027. #endif
  1028. }
  1029. static int add_ip_rule(struct mlx4_en_priv *priv,
  1030. struct ethtool_rxnfc *cmd,
  1031. struct list_head *list_h)
  1032. {
  1033. int err;
  1034. struct mlx4_spec_list *spec_l2 = NULL;
  1035. struct mlx4_spec_list *spec_l3 = NULL;
  1036. struct ethtool_usrip4_spec *l3_mask = &cmd->fs.m_u.usr_ip4_spec;
  1037. spec_l3 = kzalloc(sizeof(*spec_l3), GFP_KERNEL);
  1038. spec_l2 = kzalloc(sizeof(*spec_l2), GFP_KERNEL);
  1039. if (!spec_l2 || !spec_l3) {
  1040. err = -ENOMEM;
  1041. goto free_spec;
  1042. }
  1043. err = mlx4_en_ethtool_add_mac_rule_by_ipv4(priv, cmd, list_h, spec_l2,
  1044. cmd->fs.h_u.
  1045. usr_ip4_spec.ip4dst);
  1046. if (err)
  1047. goto free_spec;
  1048. spec_l3->id = MLX4_NET_TRANS_RULE_ID_IPV4;
  1049. spec_l3->ipv4.src_ip = cmd->fs.h_u.usr_ip4_spec.ip4src;
  1050. if (l3_mask->ip4src)
  1051. spec_l3->ipv4.src_ip_msk = EN_ETHTOOL_WORD_MASK;
  1052. spec_l3->ipv4.dst_ip = cmd->fs.h_u.usr_ip4_spec.ip4dst;
  1053. if (l3_mask->ip4dst)
  1054. spec_l3->ipv4.dst_ip_msk = EN_ETHTOOL_WORD_MASK;
  1055. list_add_tail(&spec_l3->list, list_h);
  1056. return 0;
  1057. free_spec:
  1058. kfree(spec_l2);
  1059. kfree(spec_l3);
  1060. return err;
  1061. }
  1062. static int add_tcp_udp_rule(struct mlx4_en_priv *priv,
  1063. struct ethtool_rxnfc *cmd,
  1064. struct list_head *list_h, int proto)
  1065. {
  1066. int err;
  1067. struct mlx4_spec_list *spec_l2 = NULL;
  1068. struct mlx4_spec_list *spec_l3 = NULL;
  1069. struct mlx4_spec_list *spec_l4 = NULL;
  1070. struct ethtool_tcpip4_spec *l4_mask = &cmd->fs.m_u.tcp_ip4_spec;
  1071. spec_l2 = kzalloc(sizeof(*spec_l2), GFP_KERNEL);
  1072. spec_l3 = kzalloc(sizeof(*spec_l3), GFP_KERNEL);
  1073. spec_l4 = kzalloc(sizeof(*spec_l4), GFP_KERNEL);
  1074. if (!spec_l2 || !spec_l3 || !spec_l4) {
  1075. err = -ENOMEM;
  1076. goto free_spec;
  1077. }
  1078. spec_l3->id = MLX4_NET_TRANS_RULE_ID_IPV4;
  1079. if (proto == TCP_V4_FLOW) {
  1080. err = mlx4_en_ethtool_add_mac_rule_by_ipv4(priv, cmd, list_h,
  1081. spec_l2,
  1082. cmd->fs.h_u.
  1083. tcp_ip4_spec.ip4dst);
  1084. if (err)
  1085. goto free_spec;
  1086. spec_l4->id = MLX4_NET_TRANS_RULE_ID_TCP;
  1087. spec_l3->ipv4.src_ip = cmd->fs.h_u.tcp_ip4_spec.ip4src;
  1088. spec_l3->ipv4.dst_ip = cmd->fs.h_u.tcp_ip4_spec.ip4dst;
  1089. spec_l4->tcp_udp.src_port = cmd->fs.h_u.tcp_ip4_spec.psrc;
  1090. spec_l4->tcp_udp.dst_port = cmd->fs.h_u.tcp_ip4_spec.pdst;
  1091. } else {
  1092. err = mlx4_en_ethtool_add_mac_rule_by_ipv4(priv, cmd, list_h,
  1093. spec_l2,
  1094. cmd->fs.h_u.
  1095. udp_ip4_spec.ip4dst);
  1096. if (err)
  1097. goto free_spec;
  1098. spec_l4->id = MLX4_NET_TRANS_RULE_ID_UDP;
  1099. spec_l3->ipv4.src_ip = cmd->fs.h_u.udp_ip4_spec.ip4src;
  1100. spec_l3->ipv4.dst_ip = cmd->fs.h_u.udp_ip4_spec.ip4dst;
  1101. spec_l4->tcp_udp.src_port = cmd->fs.h_u.udp_ip4_spec.psrc;
  1102. spec_l4->tcp_udp.dst_port = cmd->fs.h_u.udp_ip4_spec.pdst;
  1103. }
  1104. if (l4_mask->ip4src)
  1105. spec_l3->ipv4.src_ip_msk = EN_ETHTOOL_WORD_MASK;
  1106. if (l4_mask->ip4dst)
  1107. spec_l3->ipv4.dst_ip_msk = EN_ETHTOOL_WORD_MASK;
  1108. if (l4_mask->psrc)
  1109. spec_l4->tcp_udp.src_port_msk = EN_ETHTOOL_SHORT_MASK;
  1110. if (l4_mask->pdst)
  1111. spec_l4->tcp_udp.dst_port_msk = EN_ETHTOOL_SHORT_MASK;
  1112. list_add_tail(&spec_l3->list, list_h);
  1113. list_add_tail(&spec_l4->list, list_h);
  1114. return 0;
  1115. free_spec:
  1116. kfree(spec_l2);
  1117. kfree(spec_l3);
  1118. kfree(spec_l4);
  1119. return err;
  1120. }
  1121. static int mlx4_en_ethtool_to_net_trans_rule(struct net_device *dev,
  1122. struct ethtool_rxnfc *cmd,
  1123. struct list_head *rule_list_h)
  1124. {
  1125. int err;
  1126. struct ethhdr *eth_spec;
  1127. struct mlx4_spec_list *spec_l2;
  1128. struct mlx4_en_priv *priv = netdev_priv(dev);
  1129. err = mlx4_en_validate_flow(dev, cmd);
  1130. if (err)
  1131. return err;
  1132. switch (cmd->fs.flow_type & ~(FLOW_EXT | FLOW_MAC_EXT)) {
  1133. case ETHER_FLOW:
  1134. spec_l2 = kzalloc(sizeof(*spec_l2), GFP_KERNEL);
  1135. if (!spec_l2)
  1136. return -ENOMEM;
  1137. eth_spec = &cmd->fs.h_u.ether_spec;
  1138. mlx4_en_ethtool_add_mac_rule(cmd, rule_list_h, spec_l2,
  1139. &eth_spec->h_dest[0]);
  1140. spec_l2->eth.ether_type = eth_spec->h_proto;
  1141. if (eth_spec->h_proto)
  1142. spec_l2->eth.ether_type_enable = 1;
  1143. break;
  1144. case IP_USER_FLOW:
  1145. err = add_ip_rule(priv, cmd, rule_list_h);
  1146. break;
  1147. case TCP_V4_FLOW:
  1148. err = add_tcp_udp_rule(priv, cmd, rule_list_h, TCP_V4_FLOW);
  1149. break;
  1150. case UDP_V4_FLOW:
  1151. err = add_tcp_udp_rule(priv, cmd, rule_list_h, UDP_V4_FLOW);
  1152. break;
  1153. }
  1154. return err;
  1155. }
  1156. static int mlx4_en_flow_replace(struct net_device *dev,
  1157. struct ethtool_rxnfc *cmd)
  1158. {
  1159. int err;
  1160. struct mlx4_en_priv *priv = netdev_priv(dev);
  1161. struct ethtool_flow_id *loc_rule;
  1162. struct mlx4_spec_list *spec, *tmp_spec;
  1163. u32 qpn;
  1164. u64 reg_id;
  1165. struct mlx4_net_trans_rule rule = {
  1166. .queue_mode = MLX4_NET_TRANS_Q_FIFO,
  1167. .exclusive = 0,
  1168. .allow_loopback = 1,
  1169. .promisc_mode = MLX4_FS_REGULAR,
  1170. };
  1171. rule.port = priv->port;
  1172. rule.priority = MLX4_DOMAIN_ETHTOOL | cmd->fs.location;
  1173. INIT_LIST_HEAD(&rule.list);
  1174. /* Allow direct QP attaches if the EN_ETHTOOL_QP_ATTACH flag is set */
  1175. if (cmd->fs.ring_cookie == RX_CLS_FLOW_DISC)
  1176. qpn = priv->drop_qp.qpn;
  1177. else if (cmd->fs.ring_cookie & EN_ETHTOOL_QP_ATTACH) {
  1178. qpn = cmd->fs.ring_cookie & (EN_ETHTOOL_QP_ATTACH - 1);
  1179. } else {
  1180. if (cmd->fs.ring_cookie >= priv->rx_ring_num) {
  1181. en_warn(priv, "rxnfc: RX ring (%llu) doesn't exist\n",
  1182. cmd->fs.ring_cookie);
  1183. return -EINVAL;
  1184. }
  1185. qpn = priv->rss_map.qps[cmd->fs.ring_cookie].qpn;
  1186. if (!qpn) {
  1187. en_warn(priv, "rxnfc: RX ring (%llu) is inactive\n",
  1188. cmd->fs.ring_cookie);
  1189. return -EINVAL;
  1190. }
  1191. }
  1192. rule.qpn = qpn;
  1193. err = mlx4_en_ethtool_to_net_trans_rule(dev, cmd, &rule.list);
  1194. if (err)
  1195. goto out_free_list;
  1196. loc_rule = &priv->ethtool_rules[cmd->fs.location];
  1197. if (loc_rule->id) {
  1198. err = mlx4_flow_detach(priv->mdev->dev, loc_rule->id);
  1199. if (err) {
  1200. en_err(priv, "Fail to detach network rule at location %d. registration id = %llx\n",
  1201. cmd->fs.location, loc_rule->id);
  1202. goto out_free_list;
  1203. }
  1204. loc_rule->id = 0;
  1205. memset(&loc_rule->flow_spec, 0,
  1206. sizeof(struct ethtool_rx_flow_spec));
  1207. list_del(&loc_rule->list);
  1208. }
  1209. err = mlx4_flow_attach(priv->mdev->dev, &rule, &reg_id);
  1210. if (err) {
  1211. en_err(priv, "Fail to attach network rule at location %d\n",
  1212. cmd->fs.location);
  1213. goto out_free_list;
  1214. }
  1215. loc_rule->id = reg_id;
  1216. memcpy(&loc_rule->flow_spec, &cmd->fs,
  1217. sizeof(struct ethtool_rx_flow_spec));
  1218. list_add_tail(&loc_rule->list, &priv->ethtool_list);
  1219. out_free_list:
  1220. list_for_each_entry_safe(spec, tmp_spec, &rule.list, list) {
  1221. list_del(&spec->list);
  1222. kfree(spec);
  1223. }
  1224. return err;
  1225. }
  1226. static int mlx4_en_flow_detach(struct net_device *dev,
  1227. struct ethtool_rxnfc *cmd)
  1228. {
  1229. int err = 0;
  1230. struct ethtool_flow_id *rule;
  1231. struct mlx4_en_priv *priv = netdev_priv(dev);
  1232. if (cmd->fs.location >= MAX_NUM_OF_FS_RULES)
  1233. return -EINVAL;
  1234. rule = &priv->ethtool_rules[cmd->fs.location];
  1235. if (!rule->id) {
  1236. err = -ENOENT;
  1237. goto out;
  1238. }
  1239. err = mlx4_flow_detach(priv->mdev->dev, rule->id);
  1240. if (err) {
  1241. en_err(priv, "Fail to detach network rule at location %d. registration id = 0x%llx\n",
  1242. cmd->fs.location, rule->id);
  1243. goto out;
  1244. }
  1245. rule->id = 0;
  1246. memset(&rule->flow_spec, 0, sizeof(struct ethtool_rx_flow_spec));
  1247. list_del(&rule->list);
  1248. out:
  1249. return err;
  1250. }
  1251. static int mlx4_en_get_flow(struct net_device *dev, struct ethtool_rxnfc *cmd,
  1252. int loc)
  1253. {
  1254. int err = 0;
  1255. struct ethtool_flow_id *rule;
  1256. struct mlx4_en_priv *priv = netdev_priv(dev);
  1257. if (loc < 0 || loc >= MAX_NUM_OF_FS_RULES)
  1258. return -EINVAL;
  1259. rule = &priv->ethtool_rules[loc];
  1260. if (rule->id)
  1261. memcpy(&cmd->fs, &rule->flow_spec,
  1262. sizeof(struct ethtool_rx_flow_spec));
  1263. else
  1264. err = -ENOENT;
  1265. return err;
  1266. }
  1267. static int mlx4_en_get_num_flows(struct mlx4_en_priv *priv)
  1268. {
  1269. int i, res = 0;
  1270. for (i = 0; i < MAX_NUM_OF_FS_RULES; i++) {
  1271. if (priv->ethtool_rules[i].id)
  1272. res++;
  1273. }
  1274. return res;
  1275. }
  1276. static int mlx4_en_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
  1277. u32 *rule_locs)
  1278. {
  1279. struct mlx4_en_priv *priv = netdev_priv(dev);
  1280. struct mlx4_en_dev *mdev = priv->mdev;
  1281. int err = 0;
  1282. int i = 0, priority = 0;
  1283. if ((cmd->cmd == ETHTOOL_GRXCLSRLCNT ||
  1284. cmd->cmd == ETHTOOL_GRXCLSRULE ||
  1285. cmd->cmd == ETHTOOL_GRXCLSRLALL) &&
  1286. (mdev->dev->caps.steering_mode !=
  1287. MLX4_STEERING_MODE_DEVICE_MANAGED || !priv->port_up))
  1288. return -EINVAL;
  1289. switch (cmd->cmd) {
  1290. case ETHTOOL_GRXRINGS:
  1291. cmd->data = priv->rx_ring_num;
  1292. break;
  1293. case ETHTOOL_GRXCLSRLCNT:
  1294. cmd->rule_cnt = mlx4_en_get_num_flows(priv);
  1295. break;
  1296. case ETHTOOL_GRXCLSRULE:
  1297. err = mlx4_en_get_flow(dev, cmd, cmd->fs.location);
  1298. break;
  1299. case ETHTOOL_GRXCLSRLALL:
  1300. while ((!err || err == -ENOENT) && priority < cmd->rule_cnt) {
  1301. err = mlx4_en_get_flow(dev, cmd, i);
  1302. if (!err)
  1303. rule_locs[priority++] = i;
  1304. i++;
  1305. }
  1306. err = 0;
  1307. break;
  1308. default:
  1309. err = -EOPNOTSUPP;
  1310. break;
  1311. }
  1312. return err;
  1313. }
  1314. static int mlx4_en_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
  1315. {
  1316. int err = 0;
  1317. struct mlx4_en_priv *priv = netdev_priv(dev);
  1318. struct mlx4_en_dev *mdev = priv->mdev;
  1319. if (mdev->dev->caps.steering_mode !=
  1320. MLX4_STEERING_MODE_DEVICE_MANAGED || !priv->port_up)
  1321. return -EINVAL;
  1322. switch (cmd->cmd) {
  1323. case ETHTOOL_SRXCLSRLINS:
  1324. err = mlx4_en_flow_replace(dev, cmd);
  1325. break;
  1326. case ETHTOOL_SRXCLSRLDEL:
  1327. err = mlx4_en_flow_detach(dev, cmd);
  1328. break;
  1329. default:
  1330. en_warn(priv, "Unsupported ethtool command. (%d)\n", cmd->cmd);
  1331. return -EINVAL;
  1332. }
  1333. return err;
  1334. }
  1335. static void mlx4_en_get_channels(struct net_device *dev,
  1336. struct ethtool_channels *channel)
  1337. {
  1338. struct mlx4_en_priv *priv = netdev_priv(dev);
  1339. memset(channel, 0, sizeof(*channel));
  1340. channel->max_rx = MAX_RX_RINGS;
  1341. channel->max_tx = MLX4_EN_MAX_TX_RING_P_UP;
  1342. channel->rx_count = priv->rx_ring_num;
  1343. channel->tx_count = priv->tx_ring_num / MLX4_EN_NUM_UP;
  1344. }
  1345. static int mlx4_en_set_channels(struct net_device *dev,
  1346. struct ethtool_channels *channel)
  1347. {
  1348. struct mlx4_en_priv *priv = netdev_priv(dev);
  1349. struct mlx4_en_dev *mdev = priv->mdev;
  1350. int port_up = 0;
  1351. int err = 0;
  1352. if (channel->other_count || channel->combined_count ||
  1353. channel->tx_count > MLX4_EN_MAX_TX_RING_P_UP ||
  1354. channel->rx_count > MAX_RX_RINGS ||
  1355. !channel->tx_count || !channel->rx_count)
  1356. return -EINVAL;
  1357. mutex_lock(&mdev->state_lock);
  1358. if (priv->port_up) {
  1359. port_up = 1;
  1360. mlx4_en_stop_port(dev, 1);
  1361. }
  1362. mlx4_en_free_resources(priv);
  1363. priv->num_tx_rings_p_up = channel->tx_count;
  1364. priv->tx_ring_num = channel->tx_count * MLX4_EN_NUM_UP;
  1365. priv->rx_ring_num = channel->rx_count;
  1366. err = mlx4_en_alloc_resources(priv);
  1367. if (err) {
  1368. en_err(priv, "Failed reallocating port resources\n");
  1369. goto out;
  1370. }
  1371. netif_set_real_num_tx_queues(dev, priv->tx_ring_num);
  1372. netif_set_real_num_rx_queues(dev, priv->rx_ring_num);
  1373. if (dev->num_tc)
  1374. mlx4_en_setup_tc(dev, MLX4_EN_NUM_UP);
  1375. en_warn(priv, "Using %d TX rings\n", priv->tx_ring_num);
  1376. en_warn(priv, "Using %d RX rings\n", priv->rx_ring_num);
  1377. if (port_up) {
  1378. err = mlx4_en_start_port(dev);
  1379. if (err)
  1380. en_err(priv, "Failed starting port\n");
  1381. }
  1382. err = mlx4_en_moderation_update(priv);
  1383. out:
  1384. mutex_unlock(&mdev->state_lock);
  1385. return err;
  1386. }
  1387. static int mlx4_en_get_ts_info(struct net_device *dev,
  1388. struct ethtool_ts_info *info)
  1389. {
  1390. struct mlx4_en_priv *priv = netdev_priv(dev);
  1391. struct mlx4_en_dev *mdev = priv->mdev;
  1392. int ret;
  1393. ret = ethtool_op_get_ts_info(dev, info);
  1394. if (ret)
  1395. return ret;
  1396. if (mdev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_TS) {
  1397. info->so_timestamping |=
  1398. SOF_TIMESTAMPING_TX_HARDWARE |
  1399. SOF_TIMESTAMPING_RX_HARDWARE |
  1400. SOF_TIMESTAMPING_RAW_HARDWARE;
  1401. info->tx_types =
  1402. (1 << HWTSTAMP_TX_OFF) |
  1403. (1 << HWTSTAMP_TX_ON);
  1404. info->rx_filters =
  1405. (1 << HWTSTAMP_FILTER_NONE) |
  1406. (1 << HWTSTAMP_FILTER_ALL);
  1407. if (mdev->ptp_clock)
  1408. info->phc_index = ptp_clock_index(mdev->ptp_clock);
  1409. }
  1410. return ret;
  1411. }
  1412. static int mlx4_en_set_priv_flags(struct net_device *dev, u32 flags)
  1413. {
  1414. struct mlx4_en_priv *priv = netdev_priv(dev);
  1415. bool bf_enabled_new = !!(flags & MLX4_EN_PRIV_FLAGS_BLUEFLAME);
  1416. bool bf_enabled_old = !!(priv->pflags & MLX4_EN_PRIV_FLAGS_BLUEFLAME);
  1417. int i;
  1418. if (bf_enabled_new == bf_enabled_old)
  1419. return 0; /* Nothing to do */
  1420. if (bf_enabled_new) {
  1421. bool bf_supported = true;
  1422. for (i = 0; i < priv->tx_ring_num; i++)
  1423. bf_supported &= priv->tx_ring[i]->bf_alloced;
  1424. if (!bf_supported) {
  1425. en_err(priv, "BlueFlame is not supported\n");
  1426. return -EINVAL;
  1427. }
  1428. priv->pflags |= MLX4_EN_PRIV_FLAGS_BLUEFLAME;
  1429. } else {
  1430. priv->pflags &= ~MLX4_EN_PRIV_FLAGS_BLUEFLAME;
  1431. }
  1432. for (i = 0; i < priv->tx_ring_num; i++)
  1433. priv->tx_ring[i]->bf_enabled = bf_enabled_new;
  1434. en_info(priv, "BlueFlame %s\n",
  1435. bf_enabled_new ? "Enabled" : "Disabled");
  1436. return 0;
  1437. }
  1438. static u32 mlx4_en_get_priv_flags(struct net_device *dev)
  1439. {
  1440. struct mlx4_en_priv *priv = netdev_priv(dev);
  1441. return priv->pflags;
  1442. }
  1443. static int mlx4_en_get_tunable(struct net_device *dev,
  1444. const struct ethtool_tunable *tuna,
  1445. void *data)
  1446. {
  1447. const struct mlx4_en_priv *priv = netdev_priv(dev);
  1448. int ret = 0;
  1449. switch (tuna->id) {
  1450. case ETHTOOL_TX_COPYBREAK:
  1451. *(u32 *)data = priv->prof->inline_thold;
  1452. break;
  1453. default:
  1454. ret = -EINVAL;
  1455. break;
  1456. }
  1457. return ret;
  1458. }
  1459. static int mlx4_en_set_tunable(struct net_device *dev,
  1460. const struct ethtool_tunable *tuna,
  1461. const void *data)
  1462. {
  1463. struct mlx4_en_priv *priv = netdev_priv(dev);
  1464. int val, ret = 0;
  1465. switch (tuna->id) {
  1466. case ETHTOOL_TX_COPYBREAK:
  1467. val = *(u32 *)data;
  1468. if (val < MIN_PKT_LEN || val > MAX_INLINE)
  1469. ret = -EINVAL;
  1470. else
  1471. priv->prof->inline_thold = val;
  1472. break;
  1473. default:
  1474. ret = -EINVAL;
  1475. break;
  1476. }
  1477. return ret;
  1478. }
  1479. static int mlx4_en_get_module_info(struct net_device *dev,
  1480. struct ethtool_modinfo *modinfo)
  1481. {
  1482. struct mlx4_en_priv *priv = netdev_priv(dev);
  1483. struct mlx4_en_dev *mdev = priv->mdev;
  1484. int ret;
  1485. u8 data[4];
  1486. /* Read first 2 bytes to get Module & REV ID */
  1487. ret = mlx4_get_module_info(mdev->dev, priv->port,
  1488. 0/*offset*/, 2/*size*/, data);
  1489. if (ret < 2)
  1490. return -EIO;
  1491. switch (data[0] /* identifier */) {
  1492. case MLX4_MODULE_ID_QSFP:
  1493. modinfo->type = ETH_MODULE_SFF_8436;
  1494. modinfo->eeprom_len = ETH_MODULE_SFF_8436_LEN;
  1495. break;
  1496. case MLX4_MODULE_ID_QSFP_PLUS:
  1497. if (data[1] >= 0x3) { /* revision id */
  1498. modinfo->type = ETH_MODULE_SFF_8636;
  1499. modinfo->eeprom_len = ETH_MODULE_SFF_8636_LEN;
  1500. } else {
  1501. modinfo->type = ETH_MODULE_SFF_8436;
  1502. modinfo->eeprom_len = ETH_MODULE_SFF_8436_LEN;
  1503. }
  1504. break;
  1505. case MLX4_MODULE_ID_QSFP28:
  1506. modinfo->type = ETH_MODULE_SFF_8636;
  1507. modinfo->eeprom_len = ETH_MODULE_SFF_8636_LEN;
  1508. break;
  1509. case MLX4_MODULE_ID_SFP:
  1510. modinfo->type = ETH_MODULE_SFF_8472;
  1511. modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
  1512. break;
  1513. default:
  1514. return -ENOSYS;
  1515. }
  1516. return 0;
  1517. }
  1518. static int mlx4_en_get_module_eeprom(struct net_device *dev,
  1519. struct ethtool_eeprom *ee,
  1520. u8 *data)
  1521. {
  1522. struct mlx4_en_priv *priv = netdev_priv(dev);
  1523. struct mlx4_en_dev *mdev = priv->mdev;
  1524. int offset = ee->offset;
  1525. int i = 0, ret;
  1526. if (ee->len == 0)
  1527. return -EINVAL;
  1528. memset(data, 0, ee->len);
  1529. while (i < ee->len) {
  1530. en_dbg(DRV, priv,
  1531. "mlx4_get_module_info i(%d) offset(%d) len(%d)\n",
  1532. i, offset, ee->len - i);
  1533. ret = mlx4_get_module_info(mdev->dev, priv->port,
  1534. offset, ee->len - i, data + i);
  1535. if (!ret) /* Done reading */
  1536. return 0;
  1537. if (ret < 0) {
  1538. en_err(priv,
  1539. "mlx4_get_module_info i(%d) offset(%d) bytes_to_read(%d) - FAILED (0x%x)\n",
  1540. i, offset, ee->len - i, ret);
  1541. return 0;
  1542. }
  1543. i += ret;
  1544. offset += ret;
  1545. }
  1546. return 0;
  1547. }
  1548. const struct ethtool_ops mlx4_en_ethtool_ops = {
  1549. .get_drvinfo = mlx4_en_get_drvinfo,
  1550. .get_settings = mlx4_en_get_settings,
  1551. .set_settings = mlx4_en_set_settings,
  1552. .get_link = ethtool_op_get_link,
  1553. .get_strings = mlx4_en_get_strings,
  1554. .get_sset_count = mlx4_en_get_sset_count,
  1555. .get_ethtool_stats = mlx4_en_get_ethtool_stats,
  1556. .self_test = mlx4_en_self_test,
  1557. .get_wol = mlx4_en_get_wol,
  1558. .set_wol = mlx4_en_set_wol,
  1559. .get_msglevel = mlx4_en_get_msglevel,
  1560. .set_msglevel = mlx4_en_set_msglevel,
  1561. .get_coalesce = mlx4_en_get_coalesce,
  1562. .set_coalesce = mlx4_en_set_coalesce,
  1563. .get_pauseparam = mlx4_en_get_pauseparam,
  1564. .set_pauseparam = mlx4_en_set_pauseparam,
  1565. .get_ringparam = mlx4_en_get_ringparam,
  1566. .set_ringparam = mlx4_en_set_ringparam,
  1567. .get_rxnfc = mlx4_en_get_rxnfc,
  1568. .set_rxnfc = mlx4_en_set_rxnfc,
  1569. .get_rxfh_indir_size = mlx4_en_get_rxfh_indir_size,
  1570. .get_rxfh_key_size = mlx4_en_get_rxfh_key_size,
  1571. .get_rxfh = mlx4_en_get_rxfh,
  1572. .set_rxfh = mlx4_en_set_rxfh,
  1573. .get_channels = mlx4_en_get_channels,
  1574. .set_channels = mlx4_en_set_channels,
  1575. .get_ts_info = mlx4_en_get_ts_info,
  1576. .set_priv_flags = mlx4_en_set_priv_flags,
  1577. .get_priv_flags = mlx4_en_get_priv_flags,
  1578. .get_tunable = mlx4_en_get_tunable,
  1579. .set_tunable = mlx4_en_set_tunable,
  1580. .get_module_info = mlx4_en_get_module_info,
  1581. .get_module_eeprom = mlx4_en_get_module_eeprom
  1582. };