cq.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  6. * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
  7. *
  8. * This software is available to you under a choice of one of two
  9. * licenses. You may choose to be licensed under the terms of the GNU
  10. * General Public License (GPL) Version 2, available from the file
  11. * COPYING in the main directory of this source tree, or the
  12. * OpenIB.org BSD license below:
  13. *
  14. * Redistribution and use in source and binary forms, with or
  15. * without modification, are permitted provided that the following
  16. * conditions are met:
  17. *
  18. * - Redistributions of source code must retain the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer.
  21. *
  22. * - Redistributions in binary form must reproduce the above
  23. * copyright notice, this list of conditions and the following
  24. * disclaimer in the documentation and/or other materials
  25. * provided with the distribution.
  26. *
  27. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  28. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  29. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  30. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  31. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  32. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  33. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  34. * SOFTWARE.
  35. */
  36. #include <linux/hardirq.h>
  37. #include <linux/export.h>
  38. #include <linux/mlx4/cmd.h>
  39. #include <linux/mlx4/cq.h>
  40. #include "mlx4.h"
  41. #include "icm.h"
  42. #define MLX4_CQ_STATUS_OK ( 0 << 28)
  43. #define MLX4_CQ_STATUS_OVERFLOW ( 9 << 28)
  44. #define MLX4_CQ_STATUS_WRITE_FAIL (10 << 28)
  45. #define MLX4_CQ_FLAG_CC ( 1 << 18)
  46. #define MLX4_CQ_FLAG_OI ( 1 << 17)
  47. #define MLX4_CQ_STATE_ARMED ( 9 << 8)
  48. #define MLX4_CQ_STATE_ARMED_SOL ( 6 << 8)
  49. #define MLX4_EQ_STATE_FIRED (10 << 8)
  50. #define TASKLET_MAX_TIME 2
  51. #define TASKLET_MAX_TIME_JIFFIES msecs_to_jiffies(TASKLET_MAX_TIME)
  52. void mlx4_cq_tasklet_cb(unsigned long data)
  53. {
  54. unsigned long flags;
  55. unsigned long end = jiffies + TASKLET_MAX_TIME_JIFFIES;
  56. struct mlx4_eq_tasklet *ctx = (struct mlx4_eq_tasklet *)data;
  57. struct mlx4_cq *mcq, *temp;
  58. spin_lock_irqsave(&ctx->lock, flags);
  59. list_splice_tail_init(&ctx->list, &ctx->process_list);
  60. spin_unlock_irqrestore(&ctx->lock, flags);
  61. list_for_each_entry_safe(mcq, temp, &ctx->process_list, tasklet_ctx.list) {
  62. list_del_init(&mcq->tasklet_ctx.list);
  63. mcq->tasklet_ctx.comp(mcq);
  64. if (atomic_dec_and_test(&mcq->refcount))
  65. complete(&mcq->free);
  66. if (time_after(jiffies, end))
  67. break;
  68. }
  69. if (!list_empty(&ctx->process_list))
  70. tasklet_schedule(&ctx->task);
  71. }
  72. static void mlx4_add_cq_to_tasklet(struct mlx4_cq *cq)
  73. {
  74. unsigned long flags;
  75. struct mlx4_eq_tasklet *tasklet_ctx = cq->tasklet_ctx.priv;
  76. spin_lock_irqsave(&tasklet_ctx->lock, flags);
  77. /* When migrating CQs between EQs will be implemented, please note
  78. * that you need to sync this point. It is possible that
  79. * while migrating a CQ, completions on the old EQs could
  80. * still arrive.
  81. */
  82. if (list_empty_careful(&cq->tasklet_ctx.list)) {
  83. atomic_inc(&cq->refcount);
  84. list_add_tail(&cq->tasklet_ctx.list, &tasklet_ctx->list);
  85. }
  86. spin_unlock_irqrestore(&tasklet_ctx->lock, flags);
  87. }
  88. void mlx4_cq_completion(struct mlx4_dev *dev, u32 cqn)
  89. {
  90. struct mlx4_cq *cq;
  91. cq = radix_tree_lookup(&mlx4_priv(dev)->cq_table.tree,
  92. cqn & (dev->caps.num_cqs - 1));
  93. if (!cq) {
  94. mlx4_dbg(dev, "Completion event for bogus CQ %08x\n", cqn);
  95. return;
  96. }
  97. ++cq->arm_sn;
  98. cq->comp(cq);
  99. }
  100. void mlx4_cq_event(struct mlx4_dev *dev, u32 cqn, int event_type)
  101. {
  102. struct mlx4_cq_table *cq_table = &mlx4_priv(dev)->cq_table;
  103. struct mlx4_cq *cq;
  104. spin_lock(&cq_table->lock);
  105. cq = radix_tree_lookup(&cq_table->tree, cqn & (dev->caps.num_cqs - 1));
  106. if (cq)
  107. atomic_inc(&cq->refcount);
  108. spin_unlock(&cq_table->lock);
  109. if (!cq) {
  110. mlx4_warn(dev, "Async event for bogus CQ %08x\n", cqn);
  111. return;
  112. }
  113. cq->event(cq, event_type);
  114. if (atomic_dec_and_test(&cq->refcount))
  115. complete(&cq->free);
  116. }
  117. static int mlx4_SW2HW_CQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  118. int cq_num)
  119. {
  120. return mlx4_cmd(dev, mailbox->dma, cq_num, 0,
  121. MLX4_CMD_SW2HW_CQ, MLX4_CMD_TIME_CLASS_A,
  122. MLX4_CMD_WRAPPED);
  123. }
  124. static int mlx4_MODIFY_CQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  125. int cq_num, u32 opmod)
  126. {
  127. return mlx4_cmd(dev, mailbox->dma, cq_num, opmod, MLX4_CMD_MODIFY_CQ,
  128. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  129. }
  130. static int mlx4_HW2SW_CQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  131. int cq_num)
  132. {
  133. return mlx4_cmd_box(dev, 0, mailbox ? mailbox->dma : 0,
  134. cq_num, mailbox ? 0 : 1, MLX4_CMD_HW2SW_CQ,
  135. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  136. }
  137. int mlx4_cq_modify(struct mlx4_dev *dev, struct mlx4_cq *cq,
  138. u16 count, u16 period)
  139. {
  140. struct mlx4_cmd_mailbox *mailbox;
  141. struct mlx4_cq_context *cq_context;
  142. int err;
  143. mailbox = mlx4_alloc_cmd_mailbox(dev);
  144. if (IS_ERR(mailbox))
  145. return PTR_ERR(mailbox);
  146. cq_context = mailbox->buf;
  147. cq_context->cq_max_count = cpu_to_be16(count);
  148. cq_context->cq_period = cpu_to_be16(period);
  149. err = mlx4_MODIFY_CQ(dev, mailbox, cq->cqn, 1);
  150. mlx4_free_cmd_mailbox(dev, mailbox);
  151. return err;
  152. }
  153. EXPORT_SYMBOL_GPL(mlx4_cq_modify);
  154. int mlx4_cq_resize(struct mlx4_dev *dev, struct mlx4_cq *cq,
  155. int entries, struct mlx4_mtt *mtt)
  156. {
  157. struct mlx4_cmd_mailbox *mailbox;
  158. struct mlx4_cq_context *cq_context;
  159. u64 mtt_addr;
  160. int err;
  161. mailbox = mlx4_alloc_cmd_mailbox(dev);
  162. if (IS_ERR(mailbox))
  163. return PTR_ERR(mailbox);
  164. cq_context = mailbox->buf;
  165. cq_context->logsize_usrpage = cpu_to_be32(ilog2(entries) << 24);
  166. cq_context->log_page_size = mtt->page_shift - 12;
  167. mtt_addr = mlx4_mtt_addr(dev, mtt);
  168. cq_context->mtt_base_addr_h = mtt_addr >> 32;
  169. cq_context->mtt_base_addr_l = cpu_to_be32(mtt_addr & 0xffffffff);
  170. err = mlx4_MODIFY_CQ(dev, mailbox, cq->cqn, 0);
  171. mlx4_free_cmd_mailbox(dev, mailbox);
  172. return err;
  173. }
  174. EXPORT_SYMBOL_GPL(mlx4_cq_resize);
  175. int __mlx4_cq_alloc_icm(struct mlx4_dev *dev, int *cqn)
  176. {
  177. struct mlx4_priv *priv = mlx4_priv(dev);
  178. struct mlx4_cq_table *cq_table = &priv->cq_table;
  179. int err;
  180. *cqn = mlx4_bitmap_alloc(&cq_table->bitmap);
  181. if (*cqn == -1)
  182. return -ENOMEM;
  183. err = mlx4_table_get(dev, &cq_table->table, *cqn, GFP_KERNEL);
  184. if (err)
  185. goto err_out;
  186. err = mlx4_table_get(dev, &cq_table->cmpt_table, *cqn, GFP_KERNEL);
  187. if (err)
  188. goto err_put;
  189. return 0;
  190. err_put:
  191. mlx4_table_put(dev, &cq_table->table, *cqn);
  192. err_out:
  193. mlx4_bitmap_free(&cq_table->bitmap, *cqn, MLX4_NO_RR);
  194. return err;
  195. }
  196. static int mlx4_cq_alloc_icm(struct mlx4_dev *dev, int *cqn)
  197. {
  198. u64 out_param;
  199. int err;
  200. if (mlx4_is_mfunc(dev)) {
  201. err = mlx4_cmd_imm(dev, 0, &out_param, RES_CQ,
  202. RES_OP_RESERVE_AND_MAP, MLX4_CMD_ALLOC_RES,
  203. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  204. if (err)
  205. return err;
  206. else {
  207. *cqn = get_param_l(&out_param);
  208. return 0;
  209. }
  210. }
  211. return __mlx4_cq_alloc_icm(dev, cqn);
  212. }
  213. void __mlx4_cq_free_icm(struct mlx4_dev *dev, int cqn)
  214. {
  215. struct mlx4_priv *priv = mlx4_priv(dev);
  216. struct mlx4_cq_table *cq_table = &priv->cq_table;
  217. mlx4_table_put(dev, &cq_table->cmpt_table, cqn);
  218. mlx4_table_put(dev, &cq_table->table, cqn);
  219. mlx4_bitmap_free(&cq_table->bitmap, cqn, MLX4_NO_RR);
  220. }
  221. static void mlx4_cq_free_icm(struct mlx4_dev *dev, int cqn)
  222. {
  223. u64 in_param = 0;
  224. int err;
  225. if (mlx4_is_mfunc(dev)) {
  226. set_param_l(&in_param, cqn);
  227. err = mlx4_cmd(dev, in_param, RES_CQ, RES_OP_RESERVE_AND_MAP,
  228. MLX4_CMD_FREE_RES,
  229. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  230. if (err)
  231. mlx4_warn(dev, "Failed freeing cq:%d\n", cqn);
  232. } else
  233. __mlx4_cq_free_icm(dev, cqn);
  234. }
  235. int mlx4_cq_alloc(struct mlx4_dev *dev, int nent,
  236. struct mlx4_mtt *mtt, struct mlx4_uar *uar, u64 db_rec,
  237. struct mlx4_cq *cq, unsigned vector, int collapsed,
  238. int timestamp_en)
  239. {
  240. struct mlx4_priv *priv = mlx4_priv(dev);
  241. struct mlx4_cq_table *cq_table = &priv->cq_table;
  242. struct mlx4_cmd_mailbox *mailbox;
  243. struct mlx4_cq_context *cq_context;
  244. u64 mtt_addr;
  245. int err;
  246. if (vector > dev->caps.num_comp_vectors + dev->caps.comp_pool)
  247. return -EINVAL;
  248. cq->vector = vector;
  249. err = mlx4_cq_alloc_icm(dev, &cq->cqn);
  250. if (err)
  251. return err;
  252. spin_lock_irq(&cq_table->lock);
  253. err = radix_tree_insert(&cq_table->tree, cq->cqn, cq);
  254. spin_unlock_irq(&cq_table->lock);
  255. if (err)
  256. goto err_icm;
  257. mailbox = mlx4_alloc_cmd_mailbox(dev);
  258. if (IS_ERR(mailbox)) {
  259. err = PTR_ERR(mailbox);
  260. goto err_radix;
  261. }
  262. cq_context = mailbox->buf;
  263. cq_context->flags = cpu_to_be32(!!collapsed << 18);
  264. if (timestamp_en)
  265. cq_context->flags |= cpu_to_be32(1 << 19);
  266. cq_context->logsize_usrpage = cpu_to_be32((ilog2(nent) << 24) | uar->index);
  267. cq_context->comp_eqn = priv->eq_table.eq[vector].eqn;
  268. cq_context->log_page_size = mtt->page_shift - MLX4_ICM_PAGE_SHIFT;
  269. mtt_addr = mlx4_mtt_addr(dev, mtt);
  270. cq_context->mtt_base_addr_h = mtt_addr >> 32;
  271. cq_context->mtt_base_addr_l = cpu_to_be32(mtt_addr & 0xffffffff);
  272. cq_context->db_rec_addr = cpu_to_be64(db_rec);
  273. err = mlx4_SW2HW_CQ(dev, mailbox, cq->cqn);
  274. mlx4_free_cmd_mailbox(dev, mailbox);
  275. if (err)
  276. goto err_radix;
  277. cq->cons_index = 0;
  278. cq->arm_sn = 1;
  279. cq->uar = uar;
  280. atomic_set(&cq->refcount, 1);
  281. init_completion(&cq->free);
  282. cq->comp = mlx4_add_cq_to_tasklet;
  283. cq->tasklet_ctx.priv =
  284. &priv->eq_table.eq[cq->vector].tasklet_ctx;
  285. INIT_LIST_HEAD(&cq->tasklet_ctx.list);
  286. cq->irq = priv->eq_table.eq[cq->vector].irq;
  287. return 0;
  288. err_radix:
  289. spin_lock_irq(&cq_table->lock);
  290. radix_tree_delete(&cq_table->tree, cq->cqn);
  291. spin_unlock_irq(&cq_table->lock);
  292. err_icm:
  293. mlx4_cq_free_icm(dev, cq->cqn);
  294. return err;
  295. }
  296. EXPORT_SYMBOL_GPL(mlx4_cq_alloc);
  297. void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq)
  298. {
  299. struct mlx4_priv *priv = mlx4_priv(dev);
  300. struct mlx4_cq_table *cq_table = &priv->cq_table;
  301. int err;
  302. err = mlx4_HW2SW_CQ(dev, NULL, cq->cqn);
  303. if (err)
  304. mlx4_warn(dev, "HW2SW_CQ failed (%d) for CQN %06x\n", err, cq->cqn);
  305. synchronize_irq(priv->eq_table.eq[cq->vector].irq);
  306. spin_lock_irq(&cq_table->lock);
  307. radix_tree_delete(&cq_table->tree, cq->cqn);
  308. spin_unlock_irq(&cq_table->lock);
  309. if (atomic_dec_and_test(&cq->refcount))
  310. complete(&cq->free);
  311. wait_for_completion(&cq->free);
  312. mlx4_cq_free_icm(dev, cq->cqn);
  313. }
  314. EXPORT_SYMBOL_GPL(mlx4_cq_free);
  315. int mlx4_init_cq_table(struct mlx4_dev *dev)
  316. {
  317. struct mlx4_cq_table *cq_table = &mlx4_priv(dev)->cq_table;
  318. int err;
  319. spin_lock_init(&cq_table->lock);
  320. INIT_RADIX_TREE(&cq_table->tree, GFP_ATOMIC);
  321. if (mlx4_is_slave(dev))
  322. return 0;
  323. err = mlx4_bitmap_init(&cq_table->bitmap, dev->caps.num_cqs,
  324. dev->caps.num_cqs - 1, dev->caps.reserved_cqs, 0);
  325. if (err)
  326. return err;
  327. return 0;
  328. }
  329. void mlx4_cleanup_cq_table(struct mlx4_dev *dev)
  330. {
  331. if (mlx4_is_slave(dev))
  332. return;
  333. /* Nothing to do to clean up radix_tree */
  334. mlx4_bitmap_cleanup(&mlx4_priv(dev)->cq_table.bitmap);
  335. }