t4fw_api.h 94 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142
  1. /*
  2. * This file is part of the Chelsio T4 Ethernet driver for Linux.
  3. *
  4. * Copyright (c) 2009-2014 Chelsio Communications, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #ifndef _T4FW_INTERFACE_H_
  35. #define _T4FW_INTERFACE_H_
  36. enum fw_retval {
  37. FW_SUCCESS = 0, /* completed successfully */
  38. FW_EPERM = 1, /* operation not permitted */
  39. FW_ENOENT = 2, /* no such file or directory */
  40. FW_EIO = 5, /* input/output error; hw bad */
  41. FW_ENOEXEC = 8, /* exec format error; inv microcode */
  42. FW_EAGAIN = 11, /* try again */
  43. FW_ENOMEM = 12, /* out of memory */
  44. FW_EFAULT = 14, /* bad address; fw bad */
  45. FW_EBUSY = 16, /* resource busy */
  46. FW_EEXIST = 17, /* file exists */
  47. FW_ENODEV = 19, /* no such device */
  48. FW_EINVAL = 22, /* invalid argument */
  49. FW_ENOSPC = 28, /* no space left on device */
  50. FW_ENOSYS = 38, /* functionality not implemented */
  51. FW_ENODATA = 61, /* no data available */
  52. FW_EPROTO = 71, /* protocol error */
  53. FW_EADDRINUSE = 98, /* address already in use */
  54. FW_EADDRNOTAVAIL = 99, /* cannot assigned requested address */
  55. FW_ENETDOWN = 100, /* network is down */
  56. FW_ENETUNREACH = 101, /* network is unreachable */
  57. FW_ENOBUFS = 105, /* no buffer space available */
  58. FW_ETIMEDOUT = 110, /* timeout */
  59. FW_EINPROGRESS = 115, /* fw internal */
  60. FW_SCSI_ABORT_REQUESTED = 128, /* */
  61. FW_SCSI_ABORT_TIMEDOUT = 129, /* */
  62. FW_SCSI_ABORTED = 130, /* */
  63. FW_SCSI_CLOSE_REQUESTED = 131, /* */
  64. FW_ERR_LINK_DOWN = 132, /* */
  65. FW_RDEV_NOT_READY = 133, /* */
  66. FW_ERR_RDEV_LOST = 134, /* */
  67. FW_ERR_RDEV_LOGO = 135, /* */
  68. FW_FCOE_NO_XCHG = 136, /* */
  69. FW_SCSI_RSP_ERR = 137, /* */
  70. FW_ERR_RDEV_IMPL_LOGO = 138, /* */
  71. FW_SCSI_UNDER_FLOW_ERR = 139, /* */
  72. FW_SCSI_OVER_FLOW_ERR = 140, /* */
  73. FW_SCSI_DDP_ERR = 141, /* DDP error*/
  74. FW_SCSI_TASK_ERR = 142, /* No SCSI tasks available */
  75. };
  76. #define FW_T4VF_SGE_BASE_ADDR 0x0000
  77. #define FW_T4VF_MPS_BASE_ADDR 0x0100
  78. #define FW_T4VF_PL_BASE_ADDR 0x0200
  79. #define FW_T4VF_MBDATA_BASE_ADDR 0x0240
  80. #define FW_T4VF_CIM_BASE_ADDR 0x0300
  81. enum fw_wr_opcodes {
  82. FW_FILTER_WR = 0x02,
  83. FW_ULPTX_WR = 0x04,
  84. FW_TP_WR = 0x05,
  85. FW_ETH_TX_PKT_WR = 0x08,
  86. FW_OFLD_CONNECTION_WR = 0x2f,
  87. FW_FLOWC_WR = 0x0a,
  88. FW_OFLD_TX_DATA_WR = 0x0b,
  89. FW_CMD_WR = 0x10,
  90. FW_ETH_TX_PKT_VM_WR = 0x11,
  91. FW_RI_RES_WR = 0x0c,
  92. FW_RI_INIT_WR = 0x0d,
  93. FW_RI_RDMA_WRITE_WR = 0x14,
  94. FW_RI_SEND_WR = 0x15,
  95. FW_RI_RDMA_READ_WR = 0x16,
  96. FW_RI_RECV_WR = 0x17,
  97. FW_RI_BIND_MW_WR = 0x18,
  98. FW_RI_FR_NSMR_WR = 0x19,
  99. FW_RI_INV_LSTAG_WR = 0x1a,
  100. FW_LASTC2E_WR = 0x40
  101. };
  102. struct fw_wr_hdr {
  103. __be32 hi;
  104. __be32 lo;
  105. };
  106. /* work request opcode (hi) */
  107. #define FW_WR_OP_S 24
  108. #define FW_WR_OP_M 0xff
  109. #define FW_WR_OP_V(x) ((x) << FW_WR_OP_S)
  110. #define FW_WR_OP_G(x) (((x) >> FW_WR_OP_S) & FW_WR_OP_M)
  111. /* atomic flag (hi) - firmware encapsulates CPLs in CPL_BARRIER */
  112. #define FW_WR_ATOMIC_S 23
  113. #define FW_WR_ATOMIC_V(x) ((x) << FW_WR_ATOMIC_S)
  114. /* flush flag (hi) - firmware flushes flushable work request buffered
  115. * in the flow context.
  116. */
  117. #define FW_WR_FLUSH_S 22
  118. #define FW_WR_FLUSH_V(x) ((x) << FW_WR_FLUSH_S)
  119. /* completion flag (hi) - firmware generates a cpl_fw6_ack */
  120. #define FW_WR_COMPL_S 21
  121. #define FW_WR_COMPL_V(x) ((x) << FW_WR_COMPL_S)
  122. #define FW_WR_COMPL_F FW_WR_COMPL_V(1U)
  123. /* work request immediate data length (hi) */
  124. #define FW_WR_IMMDLEN_S 0
  125. #define FW_WR_IMMDLEN_M 0xff
  126. #define FW_WR_IMMDLEN_V(x) ((x) << FW_WR_IMMDLEN_S)
  127. /* egress queue status update to associated ingress queue entry (lo) */
  128. #define FW_WR_EQUIQ_S 31
  129. #define FW_WR_EQUIQ_V(x) ((x) << FW_WR_EQUIQ_S)
  130. #define FW_WR_EQUIQ_F FW_WR_EQUIQ_V(1U)
  131. /* egress queue status update to egress queue status entry (lo) */
  132. #define FW_WR_EQUEQ_S 30
  133. #define FW_WR_EQUEQ_V(x) ((x) << FW_WR_EQUEQ_S)
  134. #define FW_WR_EQUEQ_F FW_WR_EQUEQ_V(1U)
  135. /* flow context identifier (lo) */
  136. #define FW_WR_FLOWID_S 8
  137. #define FW_WR_FLOWID_V(x) ((x) << FW_WR_FLOWID_S)
  138. /* length in units of 16-bytes (lo) */
  139. #define FW_WR_LEN16_S 0
  140. #define FW_WR_LEN16_V(x) ((x) << FW_WR_LEN16_S)
  141. #define HW_TPL_FR_MT_PR_IV_P_FC 0X32B
  142. #define HW_TPL_FR_MT_PR_OV_P_FC 0X327
  143. /* filter wr reply code in cookie in CPL_SET_TCB_RPL */
  144. enum fw_filter_wr_cookie {
  145. FW_FILTER_WR_SUCCESS,
  146. FW_FILTER_WR_FLT_ADDED,
  147. FW_FILTER_WR_FLT_DELETED,
  148. FW_FILTER_WR_SMT_TBL_FULL,
  149. FW_FILTER_WR_EINVAL,
  150. };
  151. struct fw_filter_wr {
  152. __be32 op_pkd;
  153. __be32 len16_pkd;
  154. __be64 r3;
  155. __be32 tid_to_iq;
  156. __be32 del_filter_to_l2tix;
  157. __be16 ethtype;
  158. __be16 ethtypem;
  159. __u8 frag_to_ovlan_vldm;
  160. __u8 smac_sel;
  161. __be16 rx_chan_rx_rpl_iq;
  162. __be32 maci_to_matchtypem;
  163. __u8 ptcl;
  164. __u8 ptclm;
  165. __u8 ttyp;
  166. __u8 ttypm;
  167. __be16 ivlan;
  168. __be16 ivlanm;
  169. __be16 ovlan;
  170. __be16 ovlanm;
  171. __u8 lip[16];
  172. __u8 lipm[16];
  173. __u8 fip[16];
  174. __u8 fipm[16];
  175. __be16 lp;
  176. __be16 lpm;
  177. __be16 fp;
  178. __be16 fpm;
  179. __be16 r7;
  180. __u8 sma[6];
  181. };
  182. #define FW_FILTER_WR_TID_S 12
  183. #define FW_FILTER_WR_TID_M 0xfffff
  184. #define FW_FILTER_WR_TID_V(x) ((x) << FW_FILTER_WR_TID_S)
  185. #define FW_FILTER_WR_TID_G(x) \
  186. (((x) >> FW_FILTER_WR_TID_S) & FW_FILTER_WR_TID_M)
  187. #define FW_FILTER_WR_RQTYPE_S 11
  188. #define FW_FILTER_WR_RQTYPE_M 0x1
  189. #define FW_FILTER_WR_RQTYPE_V(x) ((x) << FW_FILTER_WR_RQTYPE_S)
  190. #define FW_FILTER_WR_RQTYPE_G(x) \
  191. (((x) >> FW_FILTER_WR_RQTYPE_S) & FW_FILTER_WR_RQTYPE_M)
  192. #define FW_FILTER_WR_RQTYPE_F FW_FILTER_WR_RQTYPE_V(1U)
  193. #define FW_FILTER_WR_NOREPLY_S 10
  194. #define FW_FILTER_WR_NOREPLY_M 0x1
  195. #define FW_FILTER_WR_NOREPLY_V(x) ((x) << FW_FILTER_WR_NOREPLY_S)
  196. #define FW_FILTER_WR_NOREPLY_G(x) \
  197. (((x) >> FW_FILTER_WR_NOREPLY_S) & FW_FILTER_WR_NOREPLY_M)
  198. #define FW_FILTER_WR_NOREPLY_F FW_FILTER_WR_NOREPLY_V(1U)
  199. #define FW_FILTER_WR_IQ_S 0
  200. #define FW_FILTER_WR_IQ_M 0x3ff
  201. #define FW_FILTER_WR_IQ_V(x) ((x) << FW_FILTER_WR_IQ_S)
  202. #define FW_FILTER_WR_IQ_G(x) \
  203. (((x) >> FW_FILTER_WR_IQ_S) & FW_FILTER_WR_IQ_M)
  204. #define FW_FILTER_WR_DEL_FILTER_S 31
  205. #define FW_FILTER_WR_DEL_FILTER_M 0x1
  206. #define FW_FILTER_WR_DEL_FILTER_V(x) ((x) << FW_FILTER_WR_DEL_FILTER_S)
  207. #define FW_FILTER_WR_DEL_FILTER_G(x) \
  208. (((x) >> FW_FILTER_WR_DEL_FILTER_S) & FW_FILTER_WR_DEL_FILTER_M)
  209. #define FW_FILTER_WR_DEL_FILTER_F FW_FILTER_WR_DEL_FILTER_V(1U)
  210. #define FW_FILTER_WR_RPTTID_S 25
  211. #define FW_FILTER_WR_RPTTID_M 0x1
  212. #define FW_FILTER_WR_RPTTID_V(x) ((x) << FW_FILTER_WR_RPTTID_S)
  213. #define FW_FILTER_WR_RPTTID_G(x) \
  214. (((x) >> FW_FILTER_WR_RPTTID_S) & FW_FILTER_WR_RPTTID_M)
  215. #define FW_FILTER_WR_RPTTID_F FW_FILTER_WR_RPTTID_V(1U)
  216. #define FW_FILTER_WR_DROP_S 24
  217. #define FW_FILTER_WR_DROP_M 0x1
  218. #define FW_FILTER_WR_DROP_V(x) ((x) << FW_FILTER_WR_DROP_S)
  219. #define FW_FILTER_WR_DROP_G(x) \
  220. (((x) >> FW_FILTER_WR_DROP_S) & FW_FILTER_WR_DROP_M)
  221. #define FW_FILTER_WR_DROP_F FW_FILTER_WR_DROP_V(1U)
  222. #define FW_FILTER_WR_DIRSTEER_S 23
  223. #define FW_FILTER_WR_DIRSTEER_M 0x1
  224. #define FW_FILTER_WR_DIRSTEER_V(x) ((x) << FW_FILTER_WR_DIRSTEER_S)
  225. #define FW_FILTER_WR_DIRSTEER_G(x) \
  226. (((x) >> FW_FILTER_WR_DIRSTEER_S) & FW_FILTER_WR_DIRSTEER_M)
  227. #define FW_FILTER_WR_DIRSTEER_F FW_FILTER_WR_DIRSTEER_V(1U)
  228. #define FW_FILTER_WR_MASKHASH_S 22
  229. #define FW_FILTER_WR_MASKHASH_M 0x1
  230. #define FW_FILTER_WR_MASKHASH_V(x) ((x) << FW_FILTER_WR_MASKHASH_S)
  231. #define FW_FILTER_WR_MASKHASH_G(x) \
  232. (((x) >> FW_FILTER_WR_MASKHASH_S) & FW_FILTER_WR_MASKHASH_M)
  233. #define FW_FILTER_WR_MASKHASH_F FW_FILTER_WR_MASKHASH_V(1U)
  234. #define FW_FILTER_WR_DIRSTEERHASH_S 21
  235. #define FW_FILTER_WR_DIRSTEERHASH_M 0x1
  236. #define FW_FILTER_WR_DIRSTEERHASH_V(x) ((x) << FW_FILTER_WR_DIRSTEERHASH_S)
  237. #define FW_FILTER_WR_DIRSTEERHASH_G(x) \
  238. (((x) >> FW_FILTER_WR_DIRSTEERHASH_S) & FW_FILTER_WR_DIRSTEERHASH_M)
  239. #define FW_FILTER_WR_DIRSTEERHASH_F FW_FILTER_WR_DIRSTEERHASH_V(1U)
  240. #define FW_FILTER_WR_LPBK_S 20
  241. #define FW_FILTER_WR_LPBK_M 0x1
  242. #define FW_FILTER_WR_LPBK_V(x) ((x) << FW_FILTER_WR_LPBK_S)
  243. #define FW_FILTER_WR_LPBK_G(x) \
  244. (((x) >> FW_FILTER_WR_LPBK_S) & FW_FILTER_WR_LPBK_M)
  245. #define FW_FILTER_WR_LPBK_F FW_FILTER_WR_LPBK_V(1U)
  246. #define FW_FILTER_WR_DMAC_S 19
  247. #define FW_FILTER_WR_DMAC_M 0x1
  248. #define FW_FILTER_WR_DMAC_V(x) ((x) << FW_FILTER_WR_DMAC_S)
  249. #define FW_FILTER_WR_DMAC_G(x) \
  250. (((x) >> FW_FILTER_WR_DMAC_S) & FW_FILTER_WR_DMAC_M)
  251. #define FW_FILTER_WR_DMAC_F FW_FILTER_WR_DMAC_V(1U)
  252. #define FW_FILTER_WR_SMAC_S 18
  253. #define FW_FILTER_WR_SMAC_M 0x1
  254. #define FW_FILTER_WR_SMAC_V(x) ((x) << FW_FILTER_WR_SMAC_S)
  255. #define FW_FILTER_WR_SMAC_G(x) \
  256. (((x) >> FW_FILTER_WR_SMAC_S) & FW_FILTER_WR_SMAC_M)
  257. #define FW_FILTER_WR_SMAC_F FW_FILTER_WR_SMAC_V(1U)
  258. #define FW_FILTER_WR_INSVLAN_S 17
  259. #define FW_FILTER_WR_INSVLAN_M 0x1
  260. #define FW_FILTER_WR_INSVLAN_V(x) ((x) << FW_FILTER_WR_INSVLAN_S)
  261. #define FW_FILTER_WR_INSVLAN_G(x) \
  262. (((x) >> FW_FILTER_WR_INSVLAN_S) & FW_FILTER_WR_INSVLAN_M)
  263. #define FW_FILTER_WR_INSVLAN_F FW_FILTER_WR_INSVLAN_V(1U)
  264. #define FW_FILTER_WR_RMVLAN_S 16
  265. #define FW_FILTER_WR_RMVLAN_M 0x1
  266. #define FW_FILTER_WR_RMVLAN_V(x) ((x) << FW_FILTER_WR_RMVLAN_S)
  267. #define FW_FILTER_WR_RMVLAN_G(x) \
  268. (((x) >> FW_FILTER_WR_RMVLAN_S) & FW_FILTER_WR_RMVLAN_M)
  269. #define FW_FILTER_WR_RMVLAN_F FW_FILTER_WR_RMVLAN_V(1U)
  270. #define FW_FILTER_WR_HITCNTS_S 15
  271. #define FW_FILTER_WR_HITCNTS_M 0x1
  272. #define FW_FILTER_WR_HITCNTS_V(x) ((x) << FW_FILTER_WR_HITCNTS_S)
  273. #define FW_FILTER_WR_HITCNTS_G(x) \
  274. (((x) >> FW_FILTER_WR_HITCNTS_S) & FW_FILTER_WR_HITCNTS_M)
  275. #define FW_FILTER_WR_HITCNTS_F FW_FILTER_WR_HITCNTS_V(1U)
  276. #define FW_FILTER_WR_TXCHAN_S 13
  277. #define FW_FILTER_WR_TXCHAN_M 0x3
  278. #define FW_FILTER_WR_TXCHAN_V(x) ((x) << FW_FILTER_WR_TXCHAN_S)
  279. #define FW_FILTER_WR_TXCHAN_G(x) \
  280. (((x) >> FW_FILTER_WR_TXCHAN_S) & FW_FILTER_WR_TXCHAN_M)
  281. #define FW_FILTER_WR_PRIO_S 12
  282. #define FW_FILTER_WR_PRIO_M 0x1
  283. #define FW_FILTER_WR_PRIO_V(x) ((x) << FW_FILTER_WR_PRIO_S)
  284. #define FW_FILTER_WR_PRIO_G(x) \
  285. (((x) >> FW_FILTER_WR_PRIO_S) & FW_FILTER_WR_PRIO_M)
  286. #define FW_FILTER_WR_PRIO_F FW_FILTER_WR_PRIO_V(1U)
  287. #define FW_FILTER_WR_L2TIX_S 0
  288. #define FW_FILTER_WR_L2TIX_M 0xfff
  289. #define FW_FILTER_WR_L2TIX_V(x) ((x) << FW_FILTER_WR_L2TIX_S)
  290. #define FW_FILTER_WR_L2TIX_G(x) \
  291. (((x) >> FW_FILTER_WR_L2TIX_S) & FW_FILTER_WR_L2TIX_M)
  292. #define FW_FILTER_WR_FRAG_S 7
  293. #define FW_FILTER_WR_FRAG_M 0x1
  294. #define FW_FILTER_WR_FRAG_V(x) ((x) << FW_FILTER_WR_FRAG_S)
  295. #define FW_FILTER_WR_FRAG_G(x) \
  296. (((x) >> FW_FILTER_WR_FRAG_S) & FW_FILTER_WR_FRAG_M)
  297. #define FW_FILTER_WR_FRAG_F FW_FILTER_WR_FRAG_V(1U)
  298. #define FW_FILTER_WR_FRAGM_S 6
  299. #define FW_FILTER_WR_FRAGM_M 0x1
  300. #define FW_FILTER_WR_FRAGM_V(x) ((x) << FW_FILTER_WR_FRAGM_S)
  301. #define FW_FILTER_WR_FRAGM_G(x) \
  302. (((x) >> FW_FILTER_WR_FRAGM_S) & FW_FILTER_WR_FRAGM_M)
  303. #define FW_FILTER_WR_FRAGM_F FW_FILTER_WR_FRAGM_V(1U)
  304. #define FW_FILTER_WR_IVLAN_VLD_S 5
  305. #define FW_FILTER_WR_IVLAN_VLD_M 0x1
  306. #define FW_FILTER_WR_IVLAN_VLD_V(x) ((x) << FW_FILTER_WR_IVLAN_VLD_S)
  307. #define FW_FILTER_WR_IVLAN_VLD_G(x) \
  308. (((x) >> FW_FILTER_WR_IVLAN_VLD_S) & FW_FILTER_WR_IVLAN_VLD_M)
  309. #define FW_FILTER_WR_IVLAN_VLD_F FW_FILTER_WR_IVLAN_VLD_V(1U)
  310. #define FW_FILTER_WR_OVLAN_VLD_S 4
  311. #define FW_FILTER_WR_OVLAN_VLD_M 0x1
  312. #define FW_FILTER_WR_OVLAN_VLD_V(x) ((x) << FW_FILTER_WR_OVLAN_VLD_S)
  313. #define FW_FILTER_WR_OVLAN_VLD_G(x) \
  314. (((x) >> FW_FILTER_WR_OVLAN_VLD_S) & FW_FILTER_WR_OVLAN_VLD_M)
  315. #define FW_FILTER_WR_OVLAN_VLD_F FW_FILTER_WR_OVLAN_VLD_V(1U)
  316. #define FW_FILTER_WR_IVLAN_VLDM_S 3
  317. #define FW_FILTER_WR_IVLAN_VLDM_M 0x1
  318. #define FW_FILTER_WR_IVLAN_VLDM_V(x) ((x) << FW_FILTER_WR_IVLAN_VLDM_S)
  319. #define FW_FILTER_WR_IVLAN_VLDM_G(x) \
  320. (((x) >> FW_FILTER_WR_IVLAN_VLDM_S) & FW_FILTER_WR_IVLAN_VLDM_M)
  321. #define FW_FILTER_WR_IVLAN_VLDM_F FW_FILTER_WR_IVLAN_VLDM_V(1U)
  322. #define FW_FILTER_WR_OVLAN_VLDM_S 2
  323. #define FW_FILTER_WR_OVLAN_VLDM_M 0x1
  324. #define FW_FILTER_WR_OVLAN_VLDM_V(x) ((x) << FW_FILTER_WR_OVLAN_VLDM_S)
  325. #define FW_FILTER_WR_OVLAN_VLDM_G(x) \
  326. (((x) >> FW_FILTER_WR_OVLAN_VLDM_S) & FW_FILTER_WR_OVLAN_VLDM_M)
  327. #define FW_FILTER_WR_OVLAN_VLDM_F FW_FILTER_WR_OVLAN_VLDM_V(1U)
  328. #define FW_FILTER_WR_RX_CHAN_S 15
  329. #define FW_FILTER_WR_RX_CHAN_M 0x1
  330. #define FW_FILTER_WR_RX_CHAN_V(x) ((x) << FW_FILTER_WR_RX_CHAN_S)
  331. #define FW_FILTER_WR_RX_CHAN_G(x) \
  332. (((x) >> FW_FILTER_WR_RX_CHAN_S) & FW_FILTER_WR_RX_CHAN_M)
  333. #define FW_FILTER_WR_RX_CHAN_F FW_FILTER_WR_RX_CHAN_V(1U)
  334. #define FW_FILTER_WR_RX_RPL_IQ_S 0
  335. #define FW_FILTER_WR_RX_RPL_IQ_M 0x3ff
  336. #define FW_FILTER_WR_RX_RPL_IQ_V(x) ((x) << FW_FILTER_WR_RX_RPL_IQ_S)
  337. #define FW_FILTER_WR_RX_RPL_IQ_G(x) \
  338. (((x) >> FW_FILTER_WR_RX_RPL_IQ_S) & FW_FILTER_WR_RX_RPL_IQ_M)
  339. #define FW_FILTER_WR_MACI_S 23
  340. #define FW_FILTER_WR_MACI_M 0x1ff
  341. #define FW_FILTER_WR_MACI_V(x) ((x) << FW_FILTER_WR_MACI_S)
  342. #define FW_FILTER_WR_MACI_G(x) \
  343. (((x) >> FW_FILTER_WR_MACI_S) & FW_FILTER_WR_MACI_M)
  344. #define FW_FILTER_WR_MACIM_S 14
  345. #define FW_FILTER_WR_MACIM_M 0x1ff
  346. #define FW_FILTER_WR_MACIM_V(x) ((x) << FW_FILTER_WR_MACIM_S)
  347. #define FW_FILTER_WR_MACIM_G(x) \
  348. (((x) >> FW_FILTER_WR_MACIM_S) & FW_FILTER_WR_MACIM_M)
  349. #define FW_FILTER_WR_FCOE_S 13
  350. #define FW_FILTER_WR_FCOE_M 0x1
  351. #define FW_FILTER_WR_FCOE_V(x) ((x) << FW_FILTER_WR_FCOE_S)
  352. #define FW_FILTER_WR_FCOE_G(x) \
  353. (((x) >> FW_FILTER_WR_FCOE_S) & FW_FILTER_WR_FCOE_M)
  354. #define FW_FILTER_WR_FCOE_F FW_FILTER_WR_FCOE_V(1U)
  355. #define FW_FILTER_WR_FCOEM_S 12
  356. #define FW_FILTER_WR_FCOEM_M 0x1
  357. #define FW_FILTER_WR_FCOEM_V(x) ((x) << FW_FILTER_WR_FCOEM_S)
  358. #define FW_FILTER_WR_FCOEM_G(x) \
  359. (((x) >> FW_FILTER_WR_FCOEM_S) & FW_FILTER_WR_FCOEM_M)
  360. #define FW_FILTER_WR_FCOEM_F FW_FILTER_WR_FCOEM_V(1U)
  361. #define FW_FILTER_WR_PORT_S 9
  362. #define FW_FILTER_WR_PORT_M 0x7
  363. #define FW_FILTER_WR_PORT_V(x) ((x) << FW_FILTER_WR_PORT_S)
  364. #define FW_FILTER_WR_PORT_G(x) \
  365. (((x) >> FW_FILTER_WR_PORT_S) & FW_FILTER_WR_PORT_M)
  366. #define FW_FILTER_WR_PORTM_S 6
  367. #define FW_FILTER_WR_PORTM_M 0x7
  368. #define FW_FILTER_WR_PORTM_V(x) ((x) << FW_FILTER_WR_PORTM_S)
  369. #define FW_FILTER_WR_PORTM_G(x) \
  370. (((x) >> FW_FILTER_WR_PORTM_S) & FW_FILTER_WR_PORTM_M)
  371. #define FW_FILTER_WR_MATCHTYPE_S 3
  372. #define FW_FILTER_WR_MATCHTYPE_M 0x7
  373. #define FW_FILTER_WR_MATCHTYPE_V(x) ((x) << FW_FILTER_WR_MATCHTYPE_S)
  374. #define FW_FILTER_WR_MATCHTYPE_G(x) \
  375. (((x) >> FW_FILTER_WR_MATCHTYPE_S) & FW_FILTER_WR_MATCHTYPE_M)
  376. #define FW_FILTER_WR_MATCHTYPEM_S 0
  377. #define FW_FILTER_WR_MATCHTYPEM_M 0x7
  378. #define FW_FILTER_WR_MATCHTYPEM_V(x) ((x) << FW_FILTER_WR_MATCHTYPEM_S)
  379. #define FW_FILTER_WR_MATCHTYPEM_G(x) \
  380. (((x) >> FW_FILTER_WR_MATCHTYPEM_S) & FW_FILTER_WR_MATCHTYPEM_M)
  381. struct fw_ulptx_wr {
  382. __be32 op_to_compl;
  383. __be32 flowid_len16;
  384. u64 cookie;
  385. };
  386. struct fw_tp_wr {
  387. __be32 op_to_immdlen;
  388. __be32 flowid_len16;
  389. u64 cookie;
  390. };
  391. struct fw_eth_tx_pkt_wr {
  392. __be32 op_immdlen;
  393. __be32 equiq_to_len16;
  394. __be64 r3;
  395. };
  396. struct fw_ofld_connection_wr {
  397. __be32 op_compl;
  398. __be32 len16_pkd;
  399. __u64 cookie;
  400. __be64 r2;
  401. __be64 r3;
  402. struct fw_ofld_connection_le {
  403. __be32 version_cpl;
  404. __be32 filter;
  405. __be32 r1;
  406. __be16 lport;
  407. __be16 pport;
  408. union fw_ofld_connection_leip {
  409. struct fw_ofld_connection_le_ipv4 {
  410. __be32 pip;
  411. __be32 lip;
  412. __be64 r0;
  413. __be64 r1;
  414. __be64 r2;
  415. } ipv4;
  416. struct fw_ofld_connection_le_ipv6 {
  417. __be64 pip_hi;
  418. __be64 pip_lo;
  419. __be64 lip_hi;
  420. __be64 lip_lo;
  421. } ipv6;
  422. } u;
  423. } le;
  424. struct fw_ofld_connection_tcb {
  425. __be32 t_state_to_astid;
  426. __be16 cplrxdataack_cplpassacceptrpl;
  427. __be16 rcv_adv;
  428. __be32 rcv_nxt;
  429. __be32 tx_max;
  430. __be64 opt0;
  431. __be32 opt2;
  432. __be32 r1;
  433. __be64 r2;
  434. __be64 r3;
  435. } tcb;
  436. };
  437. #define FW_OFLD_CONNECTION_WR_VERSION_S 31
  438. #define FW_OFLD_CONNECTION_WR_VERSION_M 0x1
  439. #define FW_OFLD_CONNECTION_WR_VERSION_V(x) \
  440. ((x) << FW_OFLD_CONNECTION_WR_VERSION_S)
  441. #define FW_OFLD_CONNECTION_WR_VERSION_G(x) \
  442. (((x) >> FW_OFLD_CONNECTION_WR_VERSION_S) & \
  443. FW_OFLD_CONNECTION_WR_VERSION_M)
  444. #define FW_OFLD_CONNECTION_WR_VERSION_F \
  445. FW_OFLD_CONNECTION_WR_VERSION_V(1U)
  446. #define FW_OFLD_CONNECTION_WR_CPL_S 30
  447. #define FW_OFLD_CONNECTION_WR_CPL_M 0x1
  448. #define FW_OFLD_CONNECTION_WR_CPL_V(x) ((x) << FW_OFLD_CONNECTION_WR_CPL_S)
  449. #define FW_OFLD_CONNECTION_WR_CPL_G(x) \
  450. (((x) >> FW_OFLD_CONNECTION_WR_CPL_S) & FW_OFLD_CONNECTION_WR_CPL_M)
  451. #define FW_OFLD_CONNECTION_WR_CPL_F FW_OFLD_CONNECTION_WR_CPL_V(1U)
  452. #define FW_OFLD_CONNECTION_WR_T_STATE_S 28
  453. #define FW_OFLD_CONNECTION_WR_T_STATE_M 0xf
  454. #define FW_OFLD_CONNECTION_WR_T_STATE_V(x) \
  455. ((x) << FW_OFLD_CONNECTION_WR_T_STATE_S)
  456. #define FW_OFLD_CONNECTION_WR_T_STATE_G(x) \
  457. (((x) >> FW_OFLD_CONNECTION_WR_T_STATE_S) & \
  458. FW_OFLD_CONNECTION_WR_T_STATE_M)
  459. #define FW_OFLD_CONNECTION_WR_RCV_SCALE_S 24
  460. #define FW_OFLD_CONNECTION_WR_RCV_SCALE_M 0xf
  461. #define FW_OFLD_CONNECTION_WR_RCV_SCALE_V(x) \
  462. ((x) << FW_OFLD_CONNECTION_WR_RCV_SCALE_S)
  463. #define FW_OFLD_CONNECTION_WR_RCV_SCALE_G(x) \
  464. (((x) >> FW_OFLD_CONNECTION_WR_RCV_SCALE_S) & \
  465. FW_OFLD_CONNECTION_WR_RCV_SCALE_M)
  466. #define FW_OFLD_CONNECTION_WR_ASTID_S 0
  467. #define FW_OFLD_CONNECTION_WR_ASTID_M 0xffffff
  468. #define FW_OFLD_CONNECTION_WR_ASTID_V(x) \
  469. ((x) << FW_OFLD_CONNECTION_WR_ASTID_S)
  470. #define FW_OFLD_CONNECTION_WR_ASTID_G(x) \
  471. (((x) >> FW_OFLD_CONNECTION_WR_ASTID_S) & FW_OFLD_CONNECTION_WR_ASTID_M)
  472. #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_S 15
  473. #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_M 0x1
  474. #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_V(x) \
  475. ((x) << FW_OFLD_CONNECTION_WR_CPLRXDATAACK_S)
  476. #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_G(x) \
  477. (((x) >> FW_OFLD_CONNECTION_WR_CPLRXDATAACK_S) & \
  478. FW_OFLD_CONNECTION_WR_CPLRXDATAACK_M)
  479. #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_F \
  480. FW_OFLD_CONNECTION_WR_CPLRXDATAACK_V(1U)
  481. #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_S 14
  482. #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_M 0x1
  483. #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_V(x) \
  484. ((x) << FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_S)
  485. #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_G(x) \
  486. (((x) >> FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_S) & \
  487. FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_M)
  488. #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_F \
  489. FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_V(1U)
  490. enum fw_flowc_mnem {
  491. FW_FLOWC_MNEM_PFNVFN, /* PFN [15:8] VFN [7:0] */
  492. FW_FLOWC_MNEM_CH,
  493. FW_FLOWC_MNEM_PORT,
  494. FW_FLOWC_MNEM_IQID,
  495. FW_FLOWC_MNEM_SNDNXT,
  496. FW_FLOWC_MNEM_RCVNXT,
  497. FW_FLOWC_MNEM_SNDBUF,
  498. FW_FLOWC_MNEM_MSS,
  499. FW_FLOWC_MNEM_TXDATAPLEN_MAX,
  500. };
  501. struct fw_flowc_mnemval {
  502. u8 mnemonic;
  503. u8 r4[3];
  504. __be32 val;
  505. };
  506. struct fw_flowc_wr {
  507. __be32 op_to_nparams;
  508. __be32 flowid_len16;
  509. struct fw_flowc_mnemval mnemval[0];
  510. };
  511. #define FW_FLOWC_WR_NPARAMS_S 0
  512. #define FW_FLOWC_WR_NPARAMS_V(x) ((x) << FW_FLOWC_WR_NPARAMS_S)
  513. struct fw_ofld_tx_data_wr {
  514. __be32 op_to_immdlen;
  515. __be32 flowid_len16;
  516. __be32 plen;
  517. __be32 tunnel_to_proxy;
  518. };
  519. #define FW_OFLD_TX_DATA_WR_TUNNEL_S 19
  520. #define FW_OFLD_TX_DATA_WR_TUNNEL_V(x) ((x) << FW_OFLD_TX_DATA_WR_TUNNEL_S)
  521. #define FW_OFLD_TX_DATA_WR_SAVE_S 18
  522. #define FW_OFLD_TX_DATA_WR_SAVE_V(x) ((x) << FW_OFLD_TX_DATA_WR_SAVE_S)
  523. #define FW_OFLD_TX_DATA_WR_FLUSH_S 17
  524. #define FW_OFLD_TX_DATA_WR_FLUSH_V(x) ((x) << FW_OFLD_TX_DATA_WR_FLUSH_S)
  525. #define FW_OFLD_TX_DATA_WR_FLUSH_F FW_OFLD_TX_DATA_WR_FLUSH_V(1U)
  526. #define FW_OFLD_TX_DATA_WR_URGENT_S 16
  527. #define FW_OFLD_TX_DATA_WR_URGENT_V(x) ((x) << FW_OFLD_TX_DATA_WR_URGENT_S)
  528. #define FW_OFLD_TX_DATA_WR_MORE_S 15
  529. #define FW_OFLD_TX_DATA_WR_MORE_V(x) ((x) << FW_OFLD_TX_DATA_WR_MORE_S)
  530. #define FW_OFLD_TX_DATA_WR_SHOVE_S 14
  531. #define FW_OFLD_TX_DATA_WR_SHOVE_V(x) ((x) << FW_OFLD_TX_DATA_WR_SHOVE_S)
  532. #define FW_OFLD_TX_DATA_WR_SHOVE_F FW_OFLD_TX_DATA_WR_SHOVE_V(1U)
  533. #define FW_OFLD_TX_DATA_WR_ULPMODE_S 10
  534. #define FW_OFLD_TX_DATA_WR_ULPMODE_V(x) ((x) << FW_OFLD_TX_DATA_WR_ULPMODE_S)
  535. #define FW_OFLD_TX_DATA_WR_ULPSUBMODE_S 6
  536. #define FW_OFLD_TX_DATA_WR_ULPSUBMODE_V(x) \
  537. ((x) << FW_OFLD_TX_DATA_WR_ULPSUBMODE_S)
  538. struct fw_cmd_wr {
  539. __be32 op_dma;
  540. __be32 len16_pkd;
  541. __be64 cookie_daddr;
  542. };
  543. #define FW_CMD_WR_DMA_S 17
  544. #define FW_CMD_WR_DMA_V(x) ((x) << FW_CMD_WR_DMA_S)
  545. struct fw_eth_tx_pkt_vm_wr {
  546. __be32 op_immdlen;
  547. __be32 equiq_to_len16;
  548. __be32 r3[2];
  549. u8 ethmacdst[6];
  550. u8 ethmacsrc[6];
  551. __be16 ethtype;
  552. __be16 vlantci;
  553. };
  554. #define FW_CMD_MAX_TIMEOUT 10000
  555. /*
  556. * If a host driver does a HELLO and discovers that there's already a MASTER
  557. * selected, we may have to wait for that MASTER to finish issuing RESET,
  558. * configuration and INITIALIZE commands. Also, there's a possibility that
  559. * our own HELLO may get lost if it happens right as the MASTER is issuign a
  560. * RESET command, so we need to be willing to make a few retries of our HELLO.
  561. */
  562. #define FW_CMD_HELLO_TIMEOUT (3 * FW_CMD_MAX_TIMEOUT)
  563. #define FW_CMD_HELLO_RETRIES 3
  564. enum fw_cmd_opcodes {
  565. FW_LDST_CMD = 0x01,
  566. FW_RESET_CMD = 0x03,
  567. FW_HELLO_CMD = 0x04,
  568. FW_BYE_CMD = 0x05,
  569. FW_INITIALIZE_CMD = 0x06,
  570. FW_CAPS_CONFIG_CMD = 0x07,
  571. FW_PARAMS_CMD = 0x08,
  572. FW_PFVF_CMD = 0x09,
  573. FW_IQ_CMD = 0x10,
  574. FW_EQ_MNGT_CMD = 0x11,
  575. FW_EQ_ETH_CMD = 0x12,
  576. FW_EQ_CTRL_CMD = 0x13,
  577. FW_EQ_OFLD_CMD = 0x21,
  578. FW_VI_CMD = 0x14,
  579. FW_VI_MAC_CMD = 0x15,
  580. FW_VI_RXMODE_CMD = 0x16,
  581. FW_VI_ENABLE_CMD = 0x17,
  582. FW_ACL_MAC_CMD = 0x18,
  583. FW_ACL_VLAN_CMD = 0x19,
  584. FW_VI_STATS_CMD = 0x1a,
  585. FW_PORT_CMD = 0x1b,
  586. FW_PORT_STATS_CMD = 0x1c,
  587. FW_PORT_LB_STATS_CMD = 0x1d,
  588. FW_PORT_TRACE_CMD = 0x1e,
  589. FW_PORT_TRACE_MMAP_CMD = 0x1f,
  590. FW_RSS_IND_TBL_CMD = 0x20,
  591. FW_RSS_GLB_CONFIG_CMD = 0x22,
  592. FW_RSS_VI_CONFIG_CMD = 0x23,
  593. FW_DEVLOG_CMD = 0x25,
  594. FW_CLIP_CMD = 0x28,
  595. FW_LASTC2E_CMD = 0x40,
  596. FW_ERROR_CMD = 0x80,
  597. FW_DEBUG_CMD = 0x81,
  598. };
  599. enum fw_cmd_cap {
  600. FW_CMD_CAP_PF = 0x01,
  601. FW_CMD_CAP_DMAQ = 0x02,
  602. FW_CMD_CAP_PORT = 0x04,
  603. FW_CMD_CAP_PORTPROMISC = 0x08,
  604. FW_CMD_CAP_PORTSTATS = 0x10,
  605. FW_CMD_CAP_VF = 0x80,
  606. };
  607. /*
  608. * Generic command header flit0
  609. */
  610. struct fw_cmd_hdr {
  611. __be32 hi;
  612. __be32 lo;
  613. };
  614. #define FW_CMD_OP_S 24
  615. #define FW_CMD_OP_M 0xff
  616. #define FW_CMD_OP_V(x) ((x) << FW_CMD_OP_S)
  617. #define FW_CMD_OP_G(x) (((x) >> FW_CMD_OP_S) & FW_CMD_OP_M)
  618. #define FW_CMD_REQUEST_S 23
  619. #define FW_CMD_REQUEST_V(x) ((x) << FW_CMD_REQUEST_S)
  620. #define FW_CMD_REQUEST_F FW_CMD_REQUEST_V(1U)
  621. #define FW_CMD_READ_S 22
  622. #define FW_CMD_READ_V(x) ((x) << FW_CMD_READ_S)
  623. #define FW_CMD_READ_F FW_CMD_READ_V(1U)
  624. #define FW_CMD_WRITE_S 21
  625. #define FW_CMD_WRITE_V(x) ((x) << FW_CMD_WRITE_S)
  626. #define FW_CMD_WRITE_F FW_CMD_WRITE_V(1U)
  627. #define FW_CMD_EXEC_S 20
  628. #define FW_CMD_EXEC_V(x) ((x) << FW_CMD_EXEC_S)
  629. #define FW_CMD_EXEC_F FW_CMD_EXEC_V(1U)
  630. #define FW_CMD_RAMASK_S 20
  631. #define FW_CMD_RAMASK_V(x) ((x) << FW_CMD_RAMASK_S)
  632. #define FW_CMD_RETVAL_S 8
  633. #define FW_CMD_RETVAL_M 0xff
  634. #define FW_CMD_RETVAL_V(x) ((x) << FW_CMD_RETVAL_S)
  635. #define FW_CMD_RETVAL_G(x) (((x) >> FW_CMD_RETVAL_S) & FW_CMD_RETVAL_M)
  636. #define FW_CMD_LEN16_S 0
  637. #define FW_CMD_LEN16_V(x) ((x) << FW_CMD_LEN16_S)
  638. #define FW_LEN16(fw_struct) FW_CMD_LEN16_V(sizeof(fw_struct) / 16)
  639. enum fw_ldst_addrspc {
  640. FW_LDST_ADDRSPC_FIRMWARE = 0x0001,
  641. FW_LDST_ADDRSPC_SGE_EGRC = 0x0008,
  642. FW_LDST_ADDRSPC_SGE_INGC = 0x0009,
  643. FW_LDST_ADDRSPC_SGE_FLMC = 0x000a,
  644. FW_LDST_ADDRSPC_SGE_CONMC = 0x000b,
  645. FW_LDST_ADDRSPC_TP_PIO = 0x0010,
  646. FW_LDST_ADDRSPC_TP_TM_PIO = 0x0011,
  647. FW_LDST_ADDRSPC_TP_MIB = 0x0012,
  648. FW_LDST_ADDRSPC_MDIO = 0x0018,
  649. FW_LDST_ADDRSPC_MPS = 0x0020,
  650. FW_LDST_ADDRSPC_FUNC = 0x0028,
  651. FW_LDST_ADDRSPC_FUNC_PCIE = 0x0029,
  652. };
  653. enum fw_ldst_mps_fid {
  654. FW_LDST_MPS_ATRB,
  655. FW_LDST_MPS_RPLC
  656. };
  657. enum fw_ldst_func_access_ctl {
  658. FW_LDST_FUNC_ACC_CTL_VIID,
  659. FW_LDST_FUNC_ACC_CTL_FID
  660. };
  661. enum fw_ldst_func_mod_index {
  662. FW_LDST_FUNC_MPS
  663. };
  664. struct fw_ldst_cmd {
  665. __be32 op_to_addrspace;
  666. #define FW_LDST_CMD_ADDRSPACE_S 0
  667. #define FW_LDST_CMD_ADDRSPACE_V(x) ((x) << FW_LDST_CMD_ADDRSPACE_S)
  668. __be32 cycles_to_len16;
  669. union fw_ldst {
  670. struct fw_ldst_addrval {
  671. __be32 addr;
  672. __be32 val;
  673. } addrval;
  674. struct fw_ldst_idctxt {
  675. __be32 physid;
  676. __be32 msg_pkd;
  677. __be32 ctxt_data7;
  678. __be32 ctxt_data6;
  679. __be32 ctxt_data5;
  680. __be32 ctxt_data4;
  681. __be32 ctxt_data3;
  682. __be32 ctxt_data2;
  683. __be32 ctxt_data1;
  684. __be32 ctxt_data0;
  685. } idctxt;
  686. struct fw_ldst_mdio {
  687. __be16 paddr_mmd;
  688. __be16 raddr;
  689. __be16 vctl;
  690. __be16 rval;
  691. } mdio;
  692. struct fw_ldst_mps {
  693. __be16 fid_ctl;
  694. __be16 rplcpf_pkd;
  695. __be32 rplc127_96;
  696. __be32 rplc95_64;
  697. __be32 rplc63_32;
  698. __be32 rplc31_0;
  699. __be32 atrb;
  700. __be16 vlan[16];
  701. } mps;
  702. struct fw_ldst_func {
  703. u8 access_ctl;
  704. u8 mod_index;
  705. __be16 ctl_id;
  706. __be32 offset;
  707. __be64 data0;
  708. __be64 data1;
  709. } func;
  710. struct fw_ldst_pcie {
  711. u8 ctrl_to_fn;
  712. u8 bnum;
  713. u8 r;
  714. u8 ext_r;
  715. u8 select_naccess;
  716. u8 pcie_fn;
  717. __be16 nset_pkd;
  718. __be32 data[12];
  719. } pcie;
  720. } u;
  721. };
  722. #define FW_LDST_CMD_MSG_S 31
  723. #define FW_LDST_CMD_MSG_V(x) ((x) << FW_LDST_CMD_MSG_S)
  724. #define FW_LDST_CMD_PADDR_S 8
  725. #define FW_LDST_CMD_PADDR_V(x) ((x) << FW_LDST_CMD_PADDR_S)
  726. #define FW_LDST_CMD_MMD_S 0
  727. #define FW_LDST_CMD_MMD_V(x) ((x) << FW_LDST_CMD_MMD_S)
  728. #define FW_LDST_CMD_FID_S 15
  729. #define FW_LDST_CMD_FID_V(x) ((x) << FW_LDST_CMD_FID_S)
  730. #define FW_LDST_CMD_CTL_S 0
  731. #define FW_LDST_CMD_CTL_V(x) ((x) << FW_LDST_CMD_CTL_S)
  732. #define FW_LDST_CMD_RPLCPF_S 0
  733. #define FW_LDST_CMD_RPLCPF_V(x) ((x) << FW_LDST_CMD_RPLCPF_S)
  734. #define FW_LDST_CMD_LC_S 4
  735. #define FW_LDST_CMD_LC_V(x) ((x) << FW_LDST_CMD_LC_S)
  736. #define FW_LDST_CMD_LC_F FW_LDST_CMD_LC_V(1U)
  737. #define FW_LDST_CMD_FN_S 0
  738. #define FW_LDST_CMD_FN_V(x) ((x) << FW_LDST_CMD_FN_S)
  739. #define FW_LDST_CMD_NACCESS_S 0
  740. #define FW_LDST_CMD_NACCESS_V(x) ((x) << FW_LDST_CMD_NACCESS_S)
  741. struct fw_reset_cmd {
  742. __be32 op_to_write;
  743. __be32 retval_len16;
  744. __be32 val;
  745. __be32 halt_pkd;
  746. };
  747. #define FW_RESET_CMD_HALT_S 31
  748. #define FW_RESET_CMD_HALT_M 0x1
  749. #define FW_RESET_CMD_HALT_V(x) ((x) << FW_RESET_CMD_HALT_S)
  750. #define FW_RESET_CMD_HALT_G(x) \
  751. (((x) >> FW_RESET_CMD_HALT_S) & FW_RESET_CMD_HALT_M)
  752. #define FW_RESET_CMD_HALT_F FW_RESET_CMD_HALT_V(1U)
  753. enum fw_hellow_cmd {
  754. fw_hello_cmd_stage_os = 0x0
  755. };
  756. struct fw_hello_cmd {
  757. __be32 op_to_write;
  758. __be32 retval_len16;
  759. __be32 err_to_clearinit;
  760. __be32 fwrev;
  761. };
  762. #define FW_HELLO_CMD_ERR_S 31
  763. #define FW_HELLO_CMD_ERR_V(x) ((x) << FW_HELLO_CMD_ERR_S)
  764. #define FW_HELLO_CMD_ERR_F FW_HELLO_CMD_ERR_V(1U)
  765. #define FW_HELLO_CMD_INIT_S 30
  766. #define FW_HELLO_CMD_INIT_V(x) ((x) << FW_HELLO_CMD_INIT_S)
  767. #define FW_HELLO_CMD_INIT_F FW_HELLO_CMD_INIT_V(1U)
  768. #define FW_HELLO_CMD_MASTERDIS_S 29
  769. #define FW_HELLO_CMD_MASTERDIS_V(x) ((x) << FW_HELLO_CMD_MASTERDIS_S)
  770. #define FW_HELLO_CMD_MASTERFORCE_S 28
  771. #define FW_HELLO_CMD_MASTERFORCE_V(x) ((x) << FW_HELLO_CMD_MASTERFORCE_S)
  772. #define FW_HELLO_CMD_MBMASTER_S 24
  773. #define FW_HELLO_CMD_MBMASTER_M 0xfU
  774. #define FW_HELLO_CMD_MBMASTER_V(x) ((x) << FW_HELLO_CMD_MBMASTER_S)
  775. #define FW_HELLO_CMD_MBMASTER_G(x) \
  776. (((x) >> FW_HELLO_CMD_MBMASTER_S) & FW_HELLO_CMD_MBMASTER_M)
  777. #define FW_HELLO_CMD_MBASYNCNOTINT_S 23
  778. #define FW_HELLO_CMD_MBASYNCNOTINT_V(x) ((x) << FW_HELLO_CMD_MBASYNCNOTINT_S)
  779. #define FW_HELLO_CMD_MBASYNCNOT_S 20
  780. #define FW_HELLO_CMD_MBASYNCNOT_V(x) ((x) << FW_HELLO_CMD_MBASYNCNOT_S)
  781. #define FW_HELLO_CMD_STAGE_S 17
  782. #define FW_HELLO_CMD_STAGE_V(x) ((x) << FW_HELLO_CMD_STAGE_S)
  783. #define FW_HELLO_CMD_CLEARINIT_S 16
  784. #define FW_HELLO_CMD_CLEARINIT_V(x) ((x) << FW_HELLO_CMD_CLEARINIT_S)
  785. #define FW_HELLO_CMD_CLEARINIT_F FW_HELLO_CMD_CLEARINIT_V(1U)
  786. struct fw_bye_cmd {
  787. __be32 op_to_write;
  788. __be32 retval_len16;
  789. __be64 r3;
  790. };
  791. struct fw_initialize_cmd {
  792. __be32 op_to_write;
  793. __be32 retval_len16;
  794. __be64 r3;
  795. };
  796. enum fw_caps_config_hm {
  797. FW_CAPS_CONFIG_HM_PCIE = 0x00000001,
  798. FW_CAPS_CONFIG_HM_PL = 0x00000002,
  799. FW_CAPS_CONFIG_HM_SGE = 0x00000004,
  800. FW_CAPS_CONFIG_HM_CIM = 0x00000008,
  801. FW_CAPS_CONFIG_HM_ULPTX = 0x00000010,
  802. FW_CAPS_CONFIG_HM_TP = 0x00000020,
  803. FW_CAPS_CONFIG_HM_ULPRX = 0x00000040,
  804. FW_CAPS_CONFIG_HM_PMRX = 0x00000080,
  805. FW_CAPS_CONFIG_HM_PMTX = 0x00000100,
  806. FW_CAPS_CONFIG_HM_MC = 0x00000200,
  807. FW_CAPS_CONFIG_HM_LE = 0x00000400,
  808. FW_CAPS_CONFIG_HM_MPS = 0x00000800,
  809. FW_CAPS_CONFIG_HM_XGMAC = 0x00001000,
  810. FW_CAPS_CONFIG_HM_CPLSWITCH = 0x00002000,
  811. FW_CAPS_CONFIG_HM_T4DBG = 0x00004000,
  812. FW_CAPS_CONFIG_HM_MI = 0x00008000,
  813. FW_CAPS_CONFIG_HM_I2CM = 0x00010000,
  814. FW_CAPS_CONFIG_HM_NCSI = 0x00020000,
  815. FW_CAPS_CONFIG_HM_SMB = 0x00040000,
  816. FW_CAPS_CONFIG_HM_MA = 0x00080000,
  817. FW_CAPS_CONFIG_HM_EDRAM = 0x00100000,
  818. FW_CAPS_CONFIG_HM_PMU = 0x00200000,
  819. FW_CAPS_CONFIG_HM_UART = 0x00400000,
  820. FW_CAPS_CONFIG_HM_SF = 0x00800000,
  821. };
  822. enum fw_caps_config_nbm {
  823. FW_CAPS_CONFIG_NBM_IPMI = 0x00000001,
  824. FW_CAPS_CONFIG_NBM_NCSI = 0x00000002,
  825. };
  826. enum fw_caps_config_link {
  827. FW_CAPS_CONFIG_LINK_PPP = 0x00000001,
  828. FW_CAPS_CONFIG_LINK_QFC = 0x00000002,
  829. FW_CAPS_CONFIG_LINK_DCBX = 0x00000004,
  830. };
  831. enum fw_caps_config_switch {
  832. FW_CAPS_CONFIG_SWITCH_INGRESS = 0x00000001,
  833. FW_CAPS_CONFIG_SWITCH_EGRESS = 0x00000002,
  834. };
  835. enum fw_caps_config_nic {
  836. FW_CAPS_CONFIG_NIC = 0x00000001,
  837. FW_CAPS_CONFIG_NIC_VM = 0x00000002,
  838. };
  839. enum fw_caps_config_ofld {
  840. FW_CAPS_CONFIG_OFLD = 0x00000001,
  841. };
  842. enum fw_caps_config_rdma {
  843. FW_CAPS_CONFIG_RDMA_RDDP = 0x00000001,
  844. FW_CAPS_CONFIG_RDMA_RDMAC = 0x00000002,
  845. };
  846. enum fw_caps_config_iscsi {
  847. FW_CAPS_CONFIG_ISCSI_INITIATOR_PDU = 0x00000001,
  848. FW_CAPS_CONFIG_ISCSI_TARGET_PDU = 0x00000002,
  849. FW_CAPS_CONFIG_ISCSI_INITIATOR_CNXOFLD = 0x00000004,
  850. FW_CAPS_CONFIG_ISCSI_TARGET_CNXOFLD = 0x00000008,
  851. };
  852. enum fw_caps_config_fcoe {
  853. FW_CAPS_CONFIG_FCOE_INITIATOR = 0x00000001,
  854. FW_CAPS_CONFIG_FCOE_TARGET = 0x00000002,
  855. FW_CAPS_CONFIG_FCOE_CTRL_OFLD = 0x00000004,
  856. };
  857. enum fw_memtype_cf {
  858. FW_MEMTYPE_CF_EDC0 = 0x0,
  859. FW_MEMTYPE_CF_EDC1 = 0x1,
  860. FW_MEMTYPE_CF_EXTMEM = 0x2,
  861. FW_MEMTYPE_CF_FLASH = 0x4,
  862. FW_MEMTYPE_CF_INTERNAL = 0x5,
  863. };
  864. struct fw_caps_config_cmd {
  865. __be32 op_to_write;
  866. __be32 cfvalid_to_len16;
  867. __be32 r2;
  868. __be32 hwmbitmap;
  869. __be16 nbmcaps;
  870. __be16 linkcaps;
  871. __be16 switchcaps;
  872. __be16 r3;
  873. __be16 niccaps;
  874. __be16 ofldcaps;
  875. __be16 rdmacaps;
  876. __be16 r4;
  877. __be16 iscsicaps;
  878. __be16 fcoecaps;
  879. __be32 cfcsum;
  880. __be32 finiver;
  881. __be32 finicsum;
  882. };
  883. #define FW_CAPS_CONFIG_CMD_CFVALID_S 27
  884. #define FW_CAPS_CONFIG_CMD_CFVALID_V(x) ((x) << FW_CAPS_CONFIG_CMD_CFVALID_S)
  885. #define FW_CAPS_CONFIG_CMD_CFVALID_F FW_CAPS_CONFIG_CMD_CFVALID_V(1U)
  886. #define FW_CAPS_CONFIG_CMD_MEMTYPE_CF_S 24
  887. #define FW_CAPS_CONFIG_CMD_MEMTYPE_CF_V(x) \
  888. ((x) << FW_CAPS_CONFIG_CMD_MEMTYPE_CF_S)
  889. #define FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_S 16
  890. #define FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_V(x) \
  891. ((x) << FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_S)
  892. /*
  893. * params command mnemonics
  894. */
  895. enum fw_params_mnem {
  896. FW_PARAMS_MNEM_DEV = 1, /* device params */
  897. FW_PARAMS_MNEM_PFVF = 2, /* function params */
  898. FW_PARAMS_MNEM_REG = 3, /* limited register access */
  899. FW_PARAMS_MNEM_DMAQ = 4, /* dma queue params */
  900. FW_PARAMS_MNEM_LAST
  901. };
  902. /*
  903. * device parameters
  904. */
  905. enum fw_params_param_dev {
  906. FW_PARAMS_PARAM_DEV_CCLK = 0x00, /* chip core clock in khz */
  907. FW_PARAMS_PARAM_DEV_PORTVEC = 0x01, /* the port vector */
  908. FW_PARAMS_PARAM_DEV_NTID = 0x02, /* reads the number of TIDs
  909. * allocated by the device's
  910. * Lookup Engine
  911. */
  912. FW_PARAMS_PARAM_DEV_FLOWC_BUFFIFO_SZ = 0x03,
  913. FW_PARAMS_PARAM_DEV_INTVER_NIC = 0x04,
  914. FW_PARAMS_PARAM_DEV_INTVER_VNIC = 0x05,
  915. FW_PARAMS_PARAM_DEV_INTVER_OFLD = 0x06,
  916. FW_PARAMS_PARAM_DEV_INTVER_RI = 0x07,
  917. FW_PARAMS_PARAM_DEV_INTVER_ISCSIPDU = 0x08,
  918. FW_PARAMS_PARAM_DEV_INTVER_ISCSI = 0x09,
  919. FW_PARAMS_PARAM_DEV_INTVER_FCOE = 0x0A,
  920. FW_PARAMS_PARAM_DEV_FWREV = 0x0B,
  921. FW_PARAMS_PARAM_DEV_TPREV = 0x0C,
  922. FW_PARAMS_PARAM_DEV_CF = 0x0D,
  923. FW_PARAMS_PARAM_DEV_DIAG = 0x11,
  924. FW_PARAMS_PARAM_DEV_MAXORDIRD_QP = 0x13, /* max supported QP IRD/ORD */
  925. FW_PARAMS_PARAM_DEV_MAXIRD_ADAPTER = 0x14, /* max supported adap IRD */
  926. FW_PARAMS_PARAM_DEV_ULPTX_MEMWRITE_DSGL = 0x17,
  927. FW_PARAMS_PARAM_DEV_FWCACHE = 0x18,
  928. };
  929. /*
  930. * physical and virtual function parameters
  931. */
  932. enum fw_params_param_pfvf {
  933. FW_PARAMS_PARAM_PFVF_RWXCAPS = 0x00,
  934. FW_PARAMS_PARAM_PFVF_ROUTE_START = 0x01,
  935. FW_PARAMS_PARAM_PFVF_ROUTE_END = 0x02,
  936. FW_PARAMS_PARAM_PFVF_CLIP_START = 0x03,
  937. FW_PARAMS_PARAM_PFVF_CLIP_END = 0x04,
  938. FW_PARAMS_PARAM_PFVF_FILTER_START = 0x05,
  939. FW_PARAMS_PARAM_PFVF_FILTER_END = 0x06,
  940. FW_PARAMS_PARAM_PFVF_SERVER_START = 0x07,
  941. FW_PARAMS_PARAM_PFVF_SERVER_END = 0x08,
  942. FW_PARAMS_PARAM_PFVF_TDDP_START = 0x09,
  943. FW_PARAMS_PARAM_PFVF_TDDP_END = 0x0A,
  944. FW_PARAMS_PARAM_PFVF_ISCSI_START = 0x0B,
  945. FW_PARAMS_PARAM_PFVF_ISCSI_END = 0x0C,
  946. FW_PARAMS_PARAM_PFVF_STAG_START = 0x0D,
  947. FW_PARAMS_PARAM_PFVF_STAG_END = 0x0E,
  948. FW_PARAMS_PARAM_PFVF_RQ_START = 0x1F,
  949. FW_PARAMS_PARAM_PFVF_RQ_END = 0x10,
  950. FW_PARAMS_PARAM_PFVF_PBL_START = 0x11,
  951. FW_PARAMS_PARAM_PFVF_PBL_END = 0x12,
  952. FW_PARAMS_PARAM_PFVF_L2T_START = 0x13,
  953. FW_PARAMS_PARAM_PFVF_L2T_END = 0x14,
  954. FW_PARAMS_PARAM_PFVF_SQRQ_START = 0x15,
  955. FW_PARAMS_PARAM_PFVF_SQRQ_END = 0x16,
  956. FW_PARAMS_PARAM_PFVF_CQ_START = 0x17,
  957. FW_PARAMS_PARAM_PFVF_CQ_END = 0x18,
  958. FW_PARAMS_PARAM_PFVF_SCHEDCLASS_ETH = 0x20,
  959. FW_PARAMS_PARAM_PFVF_VIID = 0x24,
  960. FW_PARAMS_PARAM_PFVF_CPMASK = 0x25,
  961. FW_PARAMS_PARAM_PFVF_OCQ_START = 0x26,
  962. FW_PARAMS_PARAM_PFVF_OCQ_END = 0x27,
  963. FW_PARAMS_PARAM_PFVF_CONM_MAP = 0x28,
  964. FW_PARAMS_PARAM_PFVF_IQFLINT_START = 0x29,
  965. FW_PARAMS_PARAM_PFVF_IQFLINT_END = 0x2A,
  966. FW_PARAMS_PARAM_PFVF_EQ_START = 0x2B,
  967. FW_PARAMS_PARAM_PFVF_EQ_END = 0x2C,
  968. FW_PARAMS_PARAM_PFVF_ACTIVE_FILTER_START = 0x2D,
  969. FW_PARAMS_PARAM_PFVF_ACTIVE_FILTER_END = 0x2E,
  970. FW_PARAMS_PARAM_PFVF_ETHOFLD_END = 0x30,
  971. FW_PARAMS_PARAM_PFVF_CPLFW4MSG_ENCAP = 0x31
  972. };
  973. /*
  974. * dma queue parameters
  975. */
  976. enum fw_params_param_dmaq {
  977. FW_PARAMS_PARAM_DMAQ_IQ_DCAEN_DCACPU = 0x00,
  978. FW_PARAMS_PARAM_DMAQ_IQ_INTCNTTHRESH = 0x01,
  979. FW_PARAMS_PARAM_DMAQ_EQ_CMPLIQID_MNGT = 0x10,
  980. FW_PARAMS_PARAM_DMAQ_EQ_CMPLIQID_CTRL = 0x11,
  981. FW_PARAMS_PARAM_DMAQ_EQ_SCHEDCLASS_ETH = 0x12,
  982. FW_PARAMS_PARAM_DMAQ_EQ_DCBPRIO_ETH = 0x13,
  983. };
  984. enum fw_params_param_dev_diag {
  985. FW_PARAM_DEV_DIAG_TMP = 0x00,
  986. FW_PARAM_DEV_DIAG_VDD = 0x01,
  987. };
  988. enum fw_params_param_dev_fwcache {
  989. FW_PARAM_DEV_FWCACHE_FLUSH = 0x00,
  990. FW_PARAM_DEV_FWCACHE_FLUSHINV = 0x01,
  991. };
  992. #define FW_PARAMS_MNEM_S 24
  993. #define FW_PARAMS_MNEM_V(x) ((x) << FW_PARAMS_MNEM_S)
  994. #define FW_PARAMS_PARAM_X_S 16
  995. #define FW_PARAMS_PARAM_X_V(x) ((x) << FW_PARAMS_PARAM_X_S)
  996. #define FW_PARAMS_PARAM_Y_S 8
  997. #define FW_PARAMS_PARAM_Y_M 0xffU
  998. #define FW_PARAMS_PARAM_Y_V(x) ((x) << FW_PARAMS_PARAM_Y_S)
  999. #define FW_PARAMS_PARAM_Y_G(x) (((x) >> FW_PARAMS_PARAM_Y_S) &\
  1000. FW_PARAMS_PARAM_Y_M)
  1001. #define FW_PARAMS_PARAM_Z_S 0
  1002. #define FW_PARAMS_PARAM_Z_M 0xffu
  1003. #define FW_PARAMS_PARAM_Z_V(x) ((x) << FW_PARAMS_PARAM_Z_S)
  1004. #define FW_PARAMS_PARAM_Z_G(x) (((x) >> FW_PARAMS_PARAM_Z_S) &\
  1005. FW_PARAMS_PARAM_Z_M)
  1006. #define FW_PARAMS_PARAM_XYZ_S 0
  1007. #define FW_PARAMS_PARAM_XYZ_V(x) ((x) << FW_PARAMS_PARAM_XYZ_S)
  1008. #define FW_PARAMS_PARAM_YZ_S 0
  1009. #define FW_PARAMS_PARAM_YZ_V(x) ((x) << FW_PARAMS_PARAM_YZ_S)
  1010. struct fw_params_cmd {
  1011. __be32 op_to_vfn;
  1012. __be32 retval_len16;
  1013. struct fw_params_param {
  1014. __be32 mnem;
  1015. __be32 val;
  1016. } param[7];
  1017. };
  1018. #define FW_PARAMS_CMD_PFN_S 8
  1019. #define FW_PARAMS_CMD_PFN_V(x) ((x) << FW_PARAMS_CMD_PFN_S)
  1020. #define FW_PARAMS_CMD_VFN_S 0
  1021. #define FW_PARAMS_CMD_VFN_V(x) ((x) << FW_PARAMS_CMD_VFN_S)
  1022. struct fw_pfvf_cmd {
  1023. __be32 op_to_vfn;
  1024. __be32 retval_len16;
  1025. __be32 niqflint_niq;
  1026. __be32 type_to_neq;
  1027. __be32 tc_to_nexactf;
  1028. __be32 r_caps_to_nethctrl;
  1029. __be16 nricq;
  1030. __be16 nriqp;
  1031. __be32 r4;
  1032. };
  1033. #define FW_PFVF_CMD_PFN_S 8
  1034. #define FW_PFVF_CMD_PFN_V(x) ((x) << FW_PFVF_CMD_PFN_S)
  1035. #define FW_PFVF_CMD_VFN_S 0
  1036. #define FW_PFVF_CMD_VFN_V(x) ((x) << FW_PFVF_CMD_VFN_S)
  1037. #define FW_PFVF_CMD_NIQFLINT_S 20
  1038. #define FW_PFVF_CMD_NIQFLINT_M 0xfff
  1039. #define FW_PFVF_CMD_NIQFLINT_V(x) ((x) << FW_PFVF_CMD_NIQFLINT_S)
  1040. #define FW_PFVF_CMD_NIQFLINT_G(x) \
  1041. (((x) >> FW_PFVF_CMD_NIQFLINT_S) & FW_PFVF_CMD_NIQFLINT_M)
  1042. #define FW_PFVF_CMD_NIQ_S 0
  1043. #define FW_PFVF_CMD_NIQ_M 0xfffff
  1044. #define FW_PFVF_CMD_NIQ_V(x) ((x) << FW_PFVF_CMD_NIQ_S)
  1045. #define FW_PFVF_CMD_NIQ_G(x) \
  1046. (((x) >> FW_PFVF_CMD_NIQ_S) & FW_PFVF_CMD_NIQ_M)
  1047. #define FW_PFVF_CMD_TYPE_S 31
  1048. #define FW_PFVF_CMD_TYPE_M 0x1
  1049. #define FW_PFVF_CMD_TYPE_V(x) ((x) << FW_PFVF_CMD_TYPE_S)
  1050. #define FW_PFVF_CMD_TYPE_G(x) \
  1051. (((x) >> FW_PFVF_CMD_TYPE_S) & FW_PFVF_CMD_TYPE_M)
  1052. #define FW_PFVF_CMD_TYPE_F FW_PFVF_CMD_TYPE_V(1U)
  1053. #define FW_PFVF_CMD_CMASK_S 24
  1054. #define FW_PFVF_CMD_CMASK_M 0xf
  1055. #define FW_PFVF_CMD_CMASK_V(x) ((x) << FW_PFVF_CMD_CMASK_S)
  1056. #define FW_PFVF_CMD_CMASK_G(x) \
  1057. (((x) >> FW_PFVF_CMD_CMASK_S) & FW_PFVF_CMD_CMASK_M)
  1058. #define FW_PFVF_CMD_PMASK_S 20
  1059. #define FW_PFVF_CMD_PMASK_M 0xf
  1060. #define FW_PFVF_CMD_PMASK_V(x) ((x) << FW_PFVF_CMD_PMASK_S)
  1061. #define FW_PFVF_CMD_PMASK_G(x) \
  1062. (((x) >> FW_PFVF_CMD_PMASK_S) & FW_PFVF_CMD_PMASK_M)
  1063. #define FW_PFVF_CMD_NEQ_S 0
  1064. #define FW_PFVF_CMD_NEQ_M 0xfffff
  1065. #define FW_PFVF_CMD_NEQ_V(x) ((x) << FW_PFVF_CMD_NEQ_S)
  1066. #define FW_PFVF_CMD_NEQ_G(x) \
  1067. (((x) >> FW_PFVF_CMD_NEQ_S) & FW_PFVF_CMD_NEQ_M)
  1068. #define FW_PFVF_CMD_TC_S 24
  1069. #define FW_PFVF_CMD_TC_M 0xff
  1070. #define FW_PFVF_CMD_TC_V(x) ((x) << FW_PFVF_CMD_TC_S)
  1071. #define FW_PFVF_CMD_TC_G(x) (((x) >> FW_PFVF_CMD_TC_S) & FW_PFVF_CMD_TC_M)
  1072. #define FW_PFVF_CMD_NVI_S 16
  1073. #define FW_PFVF_CMD_NVI_M 0xff
  1074. #define FW_PFVF_CMD_NVI_V(x) ((x) << FW_PFVF_CMD_NVI_S)
  1075. #define FW_PFVF_CMD_NVI_G(x) (((x) >> FW_PFVF_CMD_NVI_S) & FW_PFVF_CMD_NVI_M)
  1076. #define FW_PFVF_CMD_NEXACTF_S 0
  1077. #define FW_PFVF_CMD_NEXACTF_M 0xffff
  1078. #define FW_PFVF_CMD_NEXACTF_V(x) ((x) << FW_PFVF_CMD_NEXACTF_S)
  1079. #define FW_PFVF_CMD_NEXACTF_G(x) \
  1080. (((x) >> FW_PFVF_CMD_NEXACTF_S) & FW_PFVF_CMD_NEXACTF_M)
  1081. #define FW_PFVF_CMD_R_CAPS_S 24
  1082. #define FW_PFVF_CMD_R_CAPS_M 0xff
  1083. #define FW_PFVF_CMD_R_CAPS_V(x) ((x) << FW_PFVF_CMD_R_CAPS_S)
  1084. #define FW_PFVF_CMD_R_CAPS_G(x) \
  1085. (((x) >> FW_PFVF_CMD_R_CAPS_S) & FW_PFVF_CMD_R_CAPS_M)
  1086. #define FW_PFVF_CMD_WX_CAPS_S 16
  1087. #define FW_PFVF_CMD_WX_CAPS_M 0xff
  1088. #define FW_PFVF_CMD_WX_CAPS_V(x) ((x) << FW_PFVF_CMD_WX_CAPS_S)
  1089. #define FW_PFVF_CMD_WX_CAPS_G(x) \
  1090. (((x) >> FW_PFVF_CMD_WX_CAPS_S) & FW_PFVF_CMD_WX_CAPS_M)
  1091. #define FW_PFVF_CMD_NETHCTRL_S 0
  1092. #define FW_PFVF_CMD_NETHCTRL_M 0xffff
  1093. #define FW_PFVF_CMD_NETHCTRL_V(x) ((x) << FW_PFVF_CMD_NETHCTRL_S)
  1094. #define FW_PFVF_CMD_NETHCTRL_G(x) \
  1095. (((x) >> FW_PFVF_CMD_NETHCTRL_S) & FW_PFVF_CMD_NETHCTRL_M)
  1096. enum fw_iq_type {
  1097. FW_IQ_TYPE_FL_INT_CAP,
  1098. FW_IQ_TYPE_NO_FL_INT_CAP
  1099. };
  1100. struct fw_iq_cmd {
  1101. __be32 op_to_vfn;
  1102. __be32 alloc_to_len16;
  1103. __be16 physiqid;
  1104. __be16 iqid;
  1105. __be16 fl0id;
  1106. __be16 fl1id;
  1107. __be32 type_to_iqandstindex;
  1108. __be16 iqdroprss_to_iqesize;
  1109. __be16 iqsize;
  1110. __be64 iqaddr;
  1111. __be32 iqns_to_fl0congen;
  1112. __be16 fl0dcaen_to_fl0cidxfthresh;
  1113. __be16 fl0size;
  1114. __be64 fl0addr;
  1115. __be32 fl1cngchmap_to_fl1congen;
  1116. __be16 fl1dcaen_to_fl1cidxfthresh;
  1117. __be16 fl1size;
  1118. __be64 fl1addr;
  1119. };
  1120. #define FW_IQ_CMD_PFN_S 8
  1121. #define FW_IQ_CMD_PFN_V(x) ((x) << FW_IQ_CMD_PFN_S)
  1122. #define FW_IQ_CMD_VFN_S 0
  1123. #define FW_IQ_CMD_VFN_V(x) ((x) << FW_IQ_CMD_VFN_S)
  1124. #define FW_IQ_CMD_ALLOC_S 31
  1125. #define FW_IQ_CMD_ALLOC_V(x) ((x) << FW_IQ_CMD_ALLOC_S)
  1126. #define FW_IQ_CMD_ALLOC_F FW_IQ_CMD_ALLOC_V(1U)
  1127. #define FW_IQ_CMD_FREE_S 30
  1128. #define FW_IQ_CMD_FREE_V(x) ((x) << FW_IQ_CMD_FREE_S)
  1129. #define FW_IQ_CMD_FREE_F FW_IQ_CMD_FREE_V(1U)
  1130. #define FW_IQ_CMD_MODIFY_S 29
  1131. #define FW_IQ_CMD_MODIFY_V(x) ((x) << FW_IQ_CMD_MODIFY_S)
  1132. #define FW_IQ_CMD_MODIFY_F FW_IQ_CMD_MODIFY_V(1U)
  1133. #define FW_IQ_CMD_IQSTART_S 28
  1134. #define FW_IQ_CMD_IQSTART_V(x) ((x) << FW_IQ_CMD_IQSTART_S)
  1135. #define FW_IQ_CMD_IQSTART_F FW_IQ_CMD_IQSTART_V(1U)
  1136. #define FW_IQ_CMD_IQSTOP_S 27
  1137. #define FW_IQ_CMD_IQSTOP_V(x) ((x) << FW_IQ_CMD_IQSTOP_S)
  1138. #define FW_IQ_CMD_IQSTOP_F FW_IQ_CMD_IQSTOP_V(1U)
  1139. #define FW_IQ_CMD_TYPE_S 29
  1140. #define FW_IQ_CMD_TYPE_V(x) ((x) << FW_IQ_CMD_TYPE_S)
  1141. #define FW_IQ_CMD_IQASYNCH_S 28
  1142. #define FW_IQ_CMD_IQASYNCH_V(x) ((x) << FW_IQ_CMD_IQASYNCH_S)
  1143. #define FW_IQ_CMD_VIID_S 16
  1144. #define FW_IQ_CMD_VIID_V(x) ((x) << FW_IQ_CMD_VIID_S)
  1145. #define FW_IQ_CMD_IQANDST_S 15
  1146. #define FW_IQ_CMD_IQANDST_V(x) ((x) << FW_IQ_CMD_IQANDST_S)
  1147. #define FW_IQ_CMD_IQANUS_S 14
  1148. #define FW_IQ_CMD_IQANUS_V(x) ((x) << FW_IQ_CMD_IQANUS_S)
  1149. #define FW_IQ_CMD_IQANUD_S 12
  1150. #define FW_IQ_CMD_IQANUD_V(x) ((x) << FW_IQ_CMD_IQANUD_S)
  1151. #define FW_IQ_CMD_IQANDSTINDEX_S 0
  1152. #define FW_IQ_CMD_IQANDSTINDEX_V(x) ((x) << FW_IQ_CMD_IQANDSTINDEX_S)
  1153. #define FW_IQ_CMD_IQDROPRSS_S 15
  1154. #define FW_IQ_CMD_IQDROPRSS_V(x) ((x) << FW_IQ_CMD_IQDROPRSS_S)
  1155. #define FW_IQ_CMD_IQDROPRSS_F FW_IQ_CMD_IQDROPRSS_V(1U)
  1156. #define FW_IQ_CMD_IQGTSMODE_S 14
  1157. #define FW_IQ_CMD_IQGTSMODE_V(x) ((x) << FW_IQ_CMD_IQGTSMODE_S)
  1158. #define FW_IQ_CMD_IQGTSMODE_F FW_IQ_CMD_IQGTSMODE_V(1U)
  1159. #define FW_IQ_CMD_IQPCIECH_S 12
  1160. #define FW_IQ_CMD_IQPCIECH_V(x) ((x) << FW_IQ_CMD_IQPCIECH_S)
  1161. #define FW_IQ_CMD_IQDCAEN_S 11
  1162. #define FW_IQ_CMD_IQDCAEN_V(x) ((x) << FW_IQ_CMD_IQDCAEN_S)
  1163. #define FW_IQ_CMD_IQDCACPU_S 6
  1164. #define FW_IQ_CMD_IQDCACPU_V(x) ((x) << FW_IQ_CMD_IQDCACPU_S)
  1165. #define FW_IQ_CMD_IQINTCNTTHRESH_S 4
  1166. #define FW_IQ_CMD_IQINTCNTTHRESH_V(x) ((x) << FW_IQ_CMD_IQINTCNTTHRESH_S)
  1167. #define FW_IQ_CMD_IQO_S 3
  1168. #define FW_IQ_CMD_IQO_V(x) ((x) << FW_IQ_CMD_IQO_S)
  1169. #define FW_IQ_CMD_IQO_F FW_IQ_CMD_IQO_V(1U)
  1170. #define FW_IQ_CMD_IQCPRIO_S 2
  1171. #define FW_IQ_CMD_IQCPRIO_V(x) ((x) << FW_IQ_CMD_IQCPRIO_S)
  1172. #define FW_IQ_CMD_IQESIZE_S 0
  1173. #define FW_IQ_CMD_IQESIZE_V(x) ((x) << FW_IQ_CMD_IQESIZE_S)
  1174. #define FW_IQ_CMD_IQNS_S 31
  1175. #define FW_IQ_CMD_IQNS_V(x) ((x) << FW_IQ_CMD_IQNS_S)
  1176. #define FW_IQ_CMD_IQRO_S 30
  1177. #define FW_IQ_CMD_IQRO_V(x) ((x) << FW_IQ_CMD_IQRO_S)
  1178. #define FW_IQ_CMD_IQFLINTIQHSEN_S 28
  1179. #define FW_IQ_CMD_IQFLINTIQHSEN_V(x) ((x) << FW_IQ_CMD_IQFLINTIQHSEN_S)
  1180. #define FW_IQ_CMD_IQFLINTCONGEN_S 27
  1181. #define FW_IQ_CMD_IQFLINTCONGEN_V(x) ((x) << FW_IQ_CMD_IQFLINTCONGEN_S)
  1182. #define FW_IQ_CMD_IQFLINTISCSIC_S 26
  1183. #define FW_IQ_CMD_IQFLINTISCSIC_V(x) ((x) << FW_IQ_CMD_IQFLINTISCSIC_S)
  1184. #define FW_IQ_CMD_FL0CNGCHMAP_S 20
  1185. #define FW_IQ_CMD_FL0CNGCHMAP_V(x) ((x) << FW_IQ_CMD_FL0CNGCHMAP_S)
  1186. #define FW_IQ_CMD_FL0CACHELOCK_S 15
  1187. #define FW_IQ_CMD_FL0CACHELOCK_V(x) ((x) << FW_IQ_CMD_FL0CACHELOCK_S)
  1188. #define FW_IQ_CMD_FL0DBP_S 14
  1189. #define FW_IQ_CMD_FL0DBP_V(x) ((x) << FW_IQ_CMD_FL0DBP_S)
  1190. #define FW_IQ_CMD_FL0DATANS_S 13
  1191. #define FW_IQ_CMD_FL0DATANS_V(x) ((x) << FW_IQ_CMD_FL0DATANS_S)
  1192. #define FW_IQ_CMD_FL0DATARO_S 12
  1193. #define FW_IQ_CMD_FL0DATARO_V(x) ((x) << FW_IQ_CMD_FL0DATARO_S)
  1194. #define FW_IQ_CMD_FL0DATARO_F FW_IQ_CMD_FL0DATARO_V(1U)
  1195. #define FW_IQ_CMD_FL0CONGCIF_S 11
  1196. #define FW_IQ_CMD_FL0CONGCIF_V(x) ((x) << FW_IQ_CMD_FL0CONGCIF_S)
  1197. #define FW_IQ_CMD_FL0ONCHIP_S 10
  1198. #define FW_IQ_CMD_FL0ONCHIP_V(x) ((x) << FW_IQ_CMD_FL0ONCHIP_S)
  1199. #define FW_IQ_CMD_FL0STATUSPGNS_S 9
  1200. #define FW_IQ_CMD_FL0STATUSPGNS_V(x) ((x) << FW_IQ_CMD_FL0STATUSPGNS_S)
  1201. #define FW_IQ_CMD_FL0STATUSPGRO_S 8
  1202. #define FW_IQ_CMD_FL0STATUSPGRO_V(x) ((x) << FW_IQ_CMD_FL0STATUSPGRO_S)
  1203. #define FW_IQ_CMD_FL0FETCHNS_S 7
  1204. #define FW_IQ_CMD_FL0FETCHNS_V(x) ((x) << FW_IQ_CMD_FL0FETCHNS_S)
  1205. #define FW_IQ_CMD_FL0FETCHRO_S 6
  1206. #define FW_IQ_CMD_FL0FETCHRO_V(x) ((x) << FW_IQ_CMD_FL0FETCHRO_S)
  1207. #define FW_IQ_CMD_FL0FETCHRO_F FW_IQ_CMD_FL0FETCHRO_V(1U)
  1208. #define FW_IQ_CMD_FL0HOSTFCMODE_S 4
  1209. #define FW_IQ_CMD_FL0HOSTFCMODE_V(x) ((x) << FW_IQ_CMD_FL0HOSTFCMODE_S)
  1210. #define FW_IQ_CMD_FL0CPRIO_S 3
  1211. #define FW_IQ_CMD_FL0CPRIO_V(x) ((x) << FW_IQ_CMD_FL0CPRIO_S)
  1212. #define FW_IQ_CMD_FL0PADEN_S 2
  1213. #define FW_IQ_CMD_FL0PADEN_V(x) ((x) << FW_IQ_CMD_FL0PADEN_S)
  1214. #define FW_IQ_CMD_FL0PADEN_F FW_IQ_CMD_FL0PADEN_V(1U)
  1215. #define FW_IQ_CMD_FL0PACKEN_S 1
  1216. #define FW_IQ_CMD_FL0PACKEN_V(x) ((x) << FW_IQ_CMD_FL0PACKEN_S)
  1217. #define FW_IQ_CMD_FL0PACKEN_F FW_IQ_CMD_FL0PACKEN_V(1U)
  1218. #define FW_IQ_CMD_FL0CONGEN_S 0
  1219. #define FW_IQ_CMD_FL0CONGEN_V(x) ((x) << FW_IQ_CMD_FL0CONGEN_S)
  1220. #define FW_IQ_CMD_FL0CONGEN_F FW_IQ_CMD_FL0CONGEN_V(1U)
  1221. #define FW_IQ_CMD_FL0DCAEN_S 15
  1222. #define FW_IQ_CMD_FL0DCAEN_V(x) ((x) << FW_IQ_CMD_FL0DCAEN_S)
  1223. #define FW_IQ_CMD_FL0DCACPU_S 10
  1224. #define FW_IQ_CMD_FL0DCACPU_V(x) ((x) << FW_IQ_CMD_FL0DCACPU_S)
  1225. #define FW_IQ_CMD_FL0FBMIN_S 7
  1226. #define FW_IQ_CMD_FL0FBMIN_V(x) ((x) << FW_IQ_CMD_FL0FBMIN_S)
  1227. #define FW_IQ_CMD_FL0FBMAX_S 4
  1228. #define FW_IQ_CMD_FL0FBMAX_V(x) ((x) << FW_IQ_CMD_FL0FBMAX_S)
  1229. #define FW_IQ_CMD_FL0CIDXFTHRESHO_S 3
  1230. #define FW_IQ_CMD_FL0CIDXFTHRESHO_V(x) ((x) << FW_IQ_CMD_FL0CIDXFTHRESHO_S)
  1231. #define FW_IQ_CMD_FL0CIDXFTHRESHO_F FW_IQ_CMD_FL0CIDXFTHRESHO_V(1U)
  1232. #define FW_IQ_CMD_FL0CIDXFTHRESH_S 0
  1233. #define FW_IQ_CMD_FL0CIDXFTHRESH_V(x) ((x) << FW_IQ_CMD_FL0CIDXFTHRESH_S)
  1234. #define FW_IQ_CMD_FL1CNGCHMAP_S 20
  1235. #define FW_IQ_CMD_FL1CNGCHMAP_V(x) ((x) << FW_IQ_CMD_FL1CNGCHMAP_S)
  1236. #define FW_IQ_CMD_FL1CACHELOCK_S 15
  1237. #define FW_IQ_CMD_FL1CACHELOCK_V(x) ((x) << FW_IQ_CMD_FL1CACHELOCK_S)
  1238. #define FW_IQ_CMD_FL1DBP_S 14
  1239. #define FW_IQ_CMD_FL1DBP_V(x) ((x) << FW_IQ_CMD_FL1DBP_S)
  1240. #define FW_IQ_CMD_FL1DATANS_S 13
  1241. #define FW_IQ_CMD_FL1DATANS_V(x) ((x) << FW_IQ_CMD_FL1DATANS_S)
  1242. #define FW_IQ_CMD_FL1DATARO_S 12
  1243. #define FW_IQ_CMD_FL1DATARO_V(x) ((x) << FW_IQ_CMD_FL1DATARO_S)
  1244. #define FW_IQ_CMD_FL1CONGCIF_S 11
  1245. #define FW_IQ_CMD_FL1CONGCIF_V(x) ((x) << FW_IQ_CMD_FL1CONGCIF_S)
  1246. #define FW_IQ_CMD_FL1ONCHIP_S 10
  1247. #define FW_IQ_CMD_FL1ONCHIP_V(x) ((x) << FW_IQ_CMD_FL1ONCHIP_S)
  1248. #define FW_IQ_CMD_FL1STATUSPGNS_S 9
  1249. #define FW_IQ_CMD_FL1STATUSPGNS_V(x) ((x) << FW_IQ_CMD_FL1STATUSPGNS_S)
  1250. #define FW_IQ_CMD_FL1STATUSPGRO_S 8
  1251. #define FW_IQ_CMD_FL1STATUSPGRO_V(x) ((x) << FW_IQ_CMD_FL1STATUSPGRO_S)
  1252. #define FW_IQ_CMD_FL1FETCHNS_S 7
  1253. #define FW_IQ_CMD_FL1FETCHNS_V(x) ((x) << FW_IQ_CMD_FL1FETCHNS_S)
  1254. #define FW_IQ_CMD_FL1FETCHRO_S 6
  1255. #define FW_IQ_CMD_FL1FETCHRO_V(x) ((x) << FW_IQ_CMD_FL1FETCHRO_S)
  1256. #define FW_IQ_CMD_FL1HOSTFCMODE_S 4
  1257. #define FW_IQ_CMD_FL1HOSTFCMODE_V(x) ((x) << FW_IQ_CMD_FL1HOSTFCMODE_S)
  1258. #define FW_IQ_CMD_FL1CPRIO_S 3
  1259. #define FW_IQ_CMD_FL1CPRIO_V(x) ((x) << FW_IQ_CMD_FL1CPRIO_S)
  1260. #define FW_IQ_CMD_FL1PADEN_S 2
  1261. #define FW_IQ_CMD_FL1PADEN_V(x) ((x) << FW_IQ_CMD_FL1PADEN_S)
  1262. #define FW_IQ_CMD_FL1PADEN_F FW_IQ_CMD_FL1PADEN_V(1U)
  1263. #define FW_IQ_CMD_FL1PACKEN_S 1
  1264. #define FW_IQ_CMD_FL1PACKEN_V(x) ((x) << FW_IQ_CMD_FL1PACKEN_S)
  1265. #define FW_IQ_CMD_FL1PACKEN_F FW_IQ_CMD_FL1PACKEN_V(1U)
  1266. #define FW_IQ_CMD_FL1CONGEN_S 0
  1267. #define FW_IQ_CMD_FL1CONGEN_V(x) ((x) << FW_IQ_CMD_FL1CONGEN_S)
  1268. #define FW_IQ_CMD_FL1CONGEN_F FW_IQ_CMD_FL1CONGEN_V(1U)
  1269. #define FW_IQ_CMD_FL1DCAEN_S 15
  1270. #define FW_IQ_CMD_FL1DCAEN_V(x) ((x) << FW_IQ_CMD_FL1DCAEN_S)
  1271. #define FW_IQ_CMD_FL1DCACPU_S 10
  1272. #define FW_IQ_CMD_FL1DCACPU_V(x) ((x) << FW_IQ_CMD_FL1DCACPU_S)
  1273. #define FW_IQ_CMD_FL1FBMIN_S 7
  1274. #define FW_IQ_CMD_FL1FBMIN_V(x) ((x) << FW_IQ_CMD_FL1FBMIN_S)
  1275. #define FW_IQ_CMD_FL1FBMAX_S 4
  1276. #define FW_IQ_CMD_FL1FBMAX_V(x) ((x) << FW_IQ_CMD_FL1FBMAX_S)
  1277. #define FW_IQ_CMD_FL1CIDXFTHRESHO_S 3
  1278. #define FW_IQ_CMD_FL1CIDXFTHRESHO_V(x) ((x) << FW_IQ_CMD_FL1CIDXFTHRESHO_S)
  1279. #define FW_IQ_CMD_FL1CIDXFTHRESHO_F FW_IQ_CMD_FL1CIDXFTHRESHO_V(1U)
  1280. #define FW_IQ_CMD_FL1CIDXFTHRESH_S 0
  1281. #define FW_IQ_CMD_FL1CIDXFTHRESH_V(x) ((x) << FW_IQ_CMD_FL1CIDXFTHRESH_S)
  1282. struct fw_eq_eth_cmd {
  1283. __be32 op_to_vfn;
  1284. __be32 alloc_to_len16;
  1285. __be32 eqid_pkd;
  1286. __be32 physeqid_pkd;
  1287. __be32 fetchszm_to_iqid;
  1288. __be32 dcaen_to_eqsize;
  1289. __be64 eqaddr;
  1290. __be32 viid_pkd;
  1291. __be32 r8_lo;
  1292. __be64 r9;
  1293. };
  1294. #define FW_EQ_ETH_CMD_PFN_S 8
  1295. #define FW_EQ_ETH_CMD_PFN_V(x) ((x) << FW_EQ_ETH_CMD_PFN_S)
  1296. #define FW_EQ_ETH_CMD_VFN_S 0
  1297. #define FW_EQ_ETH_CMD_VFN_V(x) ((x) << FW_EQ_ETH_CMD_VFN_S)
  1298. #define FW_EQ_ETH_CMD_ALLOC_S 31
  1299. #define FW_EQ_ETH_CMD_ALLOC_V(x) ((x) << FW_EQ_ETH_CMD_ALLOC_S)
  1300. #define FW_EQ_ETH_CMD_ALLOC_F FW_EQ_ETH_CMD_ALLOC_V(1U)
  1301. #define FW_EQ_ETH_CMD_FREE_S 30
  1302. #define FW_EQ_ETH_CMD_FREE_V(x) ((x) << FW_EQ_ETH_CMD_FREE_S)
  1303. #define FW_EQ_ETH_CMD_FREE_F FW_EQ_ETH_CMD_FREE_V(1U)
  1304. #define FW_EQ_ETH_CMD_MODIFY_S 29
  1305. #define FW_EQ_ETH_CMD_MODIFY_V(x) ((x) << FW_EQ_ETH_CMD_MODIFY_S)
  1306. #define FW_EQ_ETH_CMD_MODIFY_F FW_EQ_ETH_CMD_MODIFY_V(1U)
  1307. #define FW_EQ_ETH_CMD_EQSTART_S 28
  1308. #define FW_EQ_ETH_CMD_EQSTART_V(x) ((x) << FW_EQ_ETH_CMD_EQSTART_S)
  1309. #define FW_EQ_ETH_CMD_EQSTART_F FW_EQ_ETH_CMD_EQSTART_V(1U)
  1310. #define FW_EQ_ETH_CMD_EQSTOP_S 27
  1311. #define FW_EQ_ETH_CMD_EQSTOP_V(x) ((x) << FW_EQ_ETH_CMD_EQSTOP_S)
  1312. #define FW_EQ_ETH_CMD_EQSTOP_F FW_EQ_ETH_CMD_EQSTOP_V(1U)
  1313. #define FW_EQ_ETH_CMD_EQID_S 0
  1314. #define FW_EQ_ETH_CMD_EQID_M 0xfffff
  1315. #define FW_EQ_ETH_CMD_EQID_V(x) ((x) << FW_EQ_ETH_CMD_EQID_S)
  1316. #define FW_EQ_ETH_CMD_EQID_G(x) \
  1317. (((x) >> FW_EQ_ETH_CMD_EQID_S) & FW_EQ_ETH_CMD_EQID_M)
  1318. #define FW_EQ_ETH_CMD_PHYSEQID_S 0
  1319. #define FW_EQ_ETH_CMD_PHYSEQID_M 0xfffff
  1320. #define FW_EQ_ETH_CMD_PHYSEQID_V(x) ((x) << FW_EQ_ETH_CMD_PHYSEQID_S)
  1321. #define FW_EQ_ETH_CMD_PHYSEQID_G(x) \
  1322. (((x) >> FW_EQ_ETH_CMD_PHYSEQID_S) & FW_EQ_ETH_CMD_PHYSEQID_M)
  1323. #define FW_EQ_ETH_CMD_FETCHSZM_S 26
  1324. #define FW_EQ_ETH_CMD_FETCHSZM_V(x) ((x) << FW_EQ_ETH_CMD_FETCHSZM_S)
  1325. #define FW_EQ_ETH_CMD_FETCHSZM_F FW_EQ_ETH_CMD_FETCHSZM_V(1U)
  1326. #define FW_EQ_ETH_CMD_STATUSPGNS_S 25
  1327. #define FW_EQ_ETH_CMD_STATUSPGNS_V(x) ((x) << FW_EQ_ETH_CMD_STATUSPGNS_S)
  1328. #define FW_EQ_ETH_CMD_STATUSPGRO_S 24
  1329. #define FW_EQ_ETH_CMD_STATUSPGRO_V(x) ((x) << FW_EQ_ETH_CMD_STATUSPGRO_S)
  1330. #define FW_EQ_ETH_CMD_FETCHNS_S 23
  1331. #define FW_EQ_ETH_CMD_FETCHNS_V(x) ((x) << FW_EQ_ETH_CMD_FETCHNS_S)
  1332. #define FW_EQ_ETH_CMD_FETCHRO_S 22
  1333. #define FW_EQ_ETH_CMD_FETCHRO_V(x) ((x) << FW_EQ_ETH_CMD_FETCHRO_S)
  1334. #define FW_EQ_ETH_CMD_HOSTFCMODE_S 20
  1335. #define FW_EQ_ETH_CMD_HOSTFCMODE_V(x) ((x) << FW_EQ_ETH_CMD_HOSTFCMODE_S)
  1336. #define FW_EQ_ETH_CMD_CPRIO_S 19
  1337. #define FW_EQ_ETH_CMD_CPRIO_V(x) ((x) << FW_EQ_ETH_CMD_CPRIO_S)
  1338. #define FW_EQ_ETH_CMD_ONCHIP_S 18
  1339. #define FW_EQ_ETH_CMD_ONCHIP_V(x) ((x) << FW_EQ_ETH_CMD_ONCHIP_S)
  1340. #define FW_EQ_ETH_CMD_PCIECHN_S 16
  1341. #define FW_EQ_ETH_CMD_PCIECHN_V(x) ((x) << FW_EQ_ETH_CMD_PCIECHN_S)
  1342. #define FW_EQ_ETH_CMD_IQID_S 0
  1343. #define FW_EQ_ETH_CMD_IQID_V(x) ((x) << FW_EQ_ETH_CMD_IQID_S)
  1344. #define FW_EQ_ETH_CMD_DCAEN_S 31
  1345. #define FW_EQ_ETH_CMD_DCAEN_V(x) ((x) << FW_EQ_ETH_CMD_DCAEN_S)
  1346. #define FW_EQ_ETH_CMD_DCACPU_S 26
  1347. #define FW_EQ_ETH_CMD_DCACPU_V(x) ((x) << FW_EQ_ETH_CMD_DCACPU_S)
  1348. #define FW_EQ_ETH_CMD_FBMIN_S 23
  1349. #define FW_EQ_ETH_CMD_FBMIN_V(x) ((x) << FW_EQ_ETH_CMD_FBMIN_S)
  1350. #define FW_EQ_ETH_CMD_FBMAX_S 20
  1351. #define FW_EQ_ETH_CMD_FBMAX_V(x) ((x) << FW_EQ_ETH_CMD_FBMAX_S)
  1352. #define FW_EQ_ETH_CMD_CIDXFTHRESHO_S 19
  1353. #define FW_EQ_ETH_CMD_CIDXFTHRESHO_V(x) ((x) << FW_EQ_ETH_CMD_CIDXFTHRESHO_S)
  1354. #define FW_EQ_ETH_CMD_CIDXFTHRESH_S 16
  1355. #define FW_EQ_ETH_CMD_CIDXFTHRESH_V(x) ((x) << FW_EQ_ETH_CMD_CIDXFTHRESH_S)
  1356. #define FW_EQ_ETH_CMD_EQSIZE_S 0
  1357. #define FW_EQ_ETH_CMD_EQSIZE_V(x) ((x) << FW_EQ_ETH_CMD_EQSIZE_S)
  1358. #define FW_EQ_ETH_CMD_AUTOEQUEQE_S 30
  1359. #define FW_EQ_ETH_CMD_AUTOEQUEQE_V(x) ((x) << FW_EQ_ETH_CMD_AUTOEQUEQE_S)
  1360. #define FW_EQ_ETH_CMD_AUTOEQUEQE_F FW_EQ_ETH_CMD_AUTOEQUEQE_V(1U)
  1361. #define FW_EQ_ETH_CMD_VIID_S 16
  1362. #define FW_EQ_ETH_CMD_VIID_V(x) ((x) << FW_EQ_ETH_CMD_VIID_S)
  1363. struct fw_eq_ctrl_cmd {
  1364. __be32 op_to_vfn;
  1365. __be32 alloc_to_len16;
  1366. __be32 cmpliqid_eqid;
  1367. __be32 physeqid_pkd;
  1368. __be32 fetchszm_to_iqid;
  1369. __be32 dcaen_to_eqsize;
  1370. __be64 eqaddr;
  1371. };
  1372. #define FW_EQ_CTRL_CMD_PFN_S 8
  1373. #define FW_EQ_CTRL_CMD_PFN_V(x) ((x) << FW_EQ_CTRL_CMD_PFN_S)
  1374. #define FW_EQ_CTRL_CMD_VFN_S 0
  1375. #define FW_EQ_CTRL_CMD_VFN_V(x) ((x) << FW_EQ_CTRL_CMD_VFN_S)
  1376. #define FW_EQ_CTRL_CMD_ALLOC_S 31
  1377. #define FW_EQ_CTRL_CMD_ALLOC_V(x) ((x) << FW_EQ_CTRL_CMD_ALLOC_S)
  1378. #define FW_EQ_CTRL_CMD_ALLOC_F FW_EQ_CTRL_CMD_ALLOC_V(1U)
  1379. #define FW_EQ_CTRL_CMD_FREE_S 30
  1380. #define FW_EQ_CTRL_CMD_FREE_V(x) ((x) << FW_EQ_CTRL_CMD_FREE_S)
  1381. #define FW_EQ_CTRL_CMD_FREE_F FW_EQ_CTRL_CMD_FREE_V(1U)
  1382. #define FW_EQ_CTRL_CMD_MODIFY_S 29
  1383. #define FW_EQ_CTRL_CMD_MODIFY_V(x) ((x) << FW_EQ_CTRL_CMD_MODIFY_S)
  1384. #define FW_EQ_CTRL_CMD_MODIFY_F FW_EQ_CTRL_CMD_MODIFY_V(1U)
  1385. #define FW_EQ_CTRL_CMD_EQSTART_S 28
  1386. #define FW_EQ_CTRL_CMD_EQSTART_V(x) ((x) << FW_EQ_CTRL_CMD_EQSTART_S)
  1387. #define FW_EQ_CTRL_CMD_EQSTART_F FW_EQ_CTRL_CMD_EQSTART_V(1U)
  1388. #define FW_EQ_CTRL_CMD_EQSTOP_S 27
  1389. #define FW_EQ_CTRL_CMD_EQSTOP_V(x) ((x) << FW_EQ_CTRL_CMD_EQSTOP_S)
  1390. #define FW_EQ_CTRL_CMD_EQSTOP_F FW_EQ_CTRL_CMD_EQSTOP_V(1U)
  1391. #define FW_EQ_CTRL_CMD_CMPLIQID_S 20
  1392. #define FW_EQ_CTRL_CMD_CMPLIQID_V(x) ((x) << FW_EQ_CTRL_CMD_CMPLIQID_S)
  1393. #define FW_EQ_CTRL_CMD_EQID_S 0
  1394. #define FW_EQ_CTRL_CMD_EQID_M 0xfffff
  1395. #define FW_EQ_CTRL_CMD_EQID_V(x) ((x) << FW_EQ_CTRL_CMD_EQID_S)
  1396. #define FW_EQ_CTRL_CMD_EQID_G(x) \
  1397. (((x) >> FW_EQ_CTRL_CMD_EQID_S) & FW_EQ_CTRL_CMD_EQID_M)
  1398. #define FW_EQ_CTRL_CMD_PHYSEQID_S 0
  1399. #define FW_EQ_CTRL_CMD_PHYSEQID_M 0xfffff
  1400. #define FW_EQ_CTRL_CMD_PHYSEQID_G(x) \
  1401. (((x) >> FW_EQ_CTRL_CMD_PHYSEQID_S) & FW_EQ_CTRL_CMD_PHYSEQID_M)
  1402. #define FW_EQ_CTRL_CMD_FETCHSZM_S 26
  1403. #define FW_EQ_CTRL_CMD_FETCHSZM_V(x) ((x) << FW_EQ_CTRL_CMD_FETCHSZM_S)
  1404. #define FW_EQ_CTRL_CMD_FETCHSZM_F FW_EQ_CTRL_CMD_FETCHSZM_V(1U)
  1405. #define FW_EQ_CTRL_CMD_STATUSPGNS_S 25
  1406. #define FW_EQ_CTRL_CMD_STATUSPGNS_V(x) ((x) << FW_EQ_CTRL_CMD_STATUSPGNS_S)
  1407. #define FW_EQ_CTRL_CMD_STATUSPGNS_F FW_EQ_CTRL_CMD_STATUSPGNS_V(1U)
  1408. #define FW_EQ_CTRL_CMD_STATUSPGRO_S 24
  1409. #define FW_EQ_CTRL_CMD_STATUSPGRO_V(x) ((x) << FW_EQ_CTRL_CMD_STATUSPGRO_S)
  1410. #define FW_EQ_CTRL_CMD_STATUSPGRO_F FW_EQ_CTRL_CMD_STATUSPGRO_V(1U)
  1411. #define FW_EQ_CTRL_CMD_FETCHNS_S 23
  1412. #define FW_EQ_CTRL_CMD_FETCHNS_V(x) ((x) << FW_EQ_CTRL_CMD_FETCHNS_S)
  1413. #define FW_EQ_CTRL_CMD_FETCHNS_F FW_EQ_CTRL_CMD_FETCHNS_V(1U)
  1414. #define FW_EQ_CTRL_CMD_FETCHRO_S 22
  1415. #define FW_EQ_CTRL_CMD_FETCHRO_V(x) ((x) << FW_EQ_CTRL_CMD_FETCHRO_S)
  1416. #define FW_EQ_CTRL_CMD_FETCHRO_F FW_EQ_CTRL_CMD_FETCHRO_V(1U)
  1417. #define FW_EQ_CTRL_CMD_HOSTFCMODE_S 20
  1418. #define FW_EQ_CTRL_CMD_HOSTFCMODE_V(x) ((x) << FW_EQ_CTRL_CMD_HOSTFCMODE_S)
  1419. #define FW_EQ_CTRL_CMD_CPRIO_S 19
  1420. #define FW_EQ_CTRL_CMD_CPRIO_V(x) ((x) << FW_EQ_CTRL_CMD_CPRIO_S)
  1421. #define FW_EQ_CTRL_CMD_ONCHIP_S 18
  1422. #define FW_EQ_CTRL_CMD_ONCHIP_V(x) ((x) << FW_EQ_CTRL_CMD_ONCHIP_S)
  1423. #define FW_EQ_CTRL_CMD_PCIECHN_S 16
  1424. #define FW_EQ_CTRL_CMD_PCIECHN_V(x) ((x) << FW_EQ_CTRL_CMD_PCIECHN_S)
  1425. #define FW_EQ_CTRL_CMD_IQID_S 0
  1426. #define FW_EQ_CTRL_CMD_IQID_V(x) ((x) << FW_EQ_CTRL_CMD_IQID_S)
  1427. #define FW_EQ_CTRL_CMD_DCAEN_S 31
  1428. #define FW_EQ_CTRL_CMD_DCAEN_V(x) ((x) << FW_EQ_CTRL_CMD_DCAEN_S)
  1429. #define FW_EQ_CTRL_CMD_DCACPU_S 26
  1430. #define FW_EQ_CTRL_CMD_DCACPU_V(x) ((x) << FW_EQ_CTRL_CMD_DCACPU_S)
  1431. #define FW_EQ_CTRL_CMD_FBMIN_S 23
  1432. #define FW_EQ_CTRL_CMD_FBMIN_V(x) ((x) << FW_EQ_CTRL_CMD_FBMIN_S)
  1433. #define FW_EQ_CTRL_CMD_FBMAX_S 20
  1434. #define FW_EQ_CTRL_CMD_FBMAX_V(x) ((x) << FW_EQ_CTRL_CMD_FBMAX_S)
  1435. #define FW_EQ_CTRL_CMD_CIDXFTHRESHO_S 19
  1436. #define FW_EQ_CTRL_CMD_CIDXFTHRESHO_V(x) \
  1437. ((x) << FW_EQ_CTRL_CMD_CIDXFTHRESHO_S)
  1438. #define FW_EQ_CTRL_CMD_CIDXFTHRESH_S 16
  1439. #define FW_EQ_CTRL_CMD_CIDXFTHRESH_V(x) ((x) << FW_EQ_CTRL_CMD_CIDXFTHRESH_S)
  1440. #define FW_EQ_CTRL_CMD_EQSIZE_S 0
  1441. #define FW_EQ_CTRL_CMD_EQSIZE_V(x) ((x) << FW_EQ_CTRL_CMD_EQSIZE_S)
  1442. struct fw_eq_ofld_cmd {
  1443. __be32 op_to_vfn;
  1444. __be32 alloc_to_len16;
  1445. __be32 eqid_pkd;
  1446. __be32 physeqid_pkd;
  1447. __be32 fetchszm_to_iqid;
  1448. __be32 dcaen_to_eqsize;
  1449. __be64 eqaddr;
  1450. };
  1451. #define FW_EQ_OFLD_CMD_PFN_S 8
  1452. #define FW_EQ_OFLD_CMD_PFN_V(x) ((x) << FW_EQ_OFLD_CMD_PFN_S)
  1453. #define FW_EQ_OFLD_CMD_VFN_S 0
  1454. #define FW_EQ_OFLD_CMD_VFN_V(x) ((x) << FW_EQ_OFLD_CMD_VFN_S)
  1455. #define FW_EQ_OFLD_CMD_ALLOC_S 31
  1456. #define FW_EQ_OFLD_CMD_ALLOC_V(x) ((x) << FW_EQ_OFLD_CMD_ALLOC_S)
  1457. #define FW_EQ_OFLD_CMD_ALLOC_F FW_EQ_OFLD_CMD_ALLOC_V(1U)
  1458. #define FW_EQ_OFLD_CMD_FREE_S 30
  1459. #define FW_EQ_OFLD_CMD_FREE_V(x) ((x) << FW_EQ_OFLD_CMD_FREE_S)
  1460. #define FW_EQ_OFLD_CMD_FREE_F FW_EQ_OFLD_CMD_FREE_V(1U)
  1461. #define FW_EQ_OFLD_CMD_MODIFY_S 29
  1462. #define FW_EQ_OFLD_CMD_MODIFY_V(x) ((x) << FW_EQ_OFLD_CMD_MODIFY_S)
  1463. #define FW_EQ_OFLD_CMD_MODIFY_F FW_EQ_OFLD_CMD_MODIFY_V(1U)
  1464. #define FW_EQ_OFLD_CMD_EQSTART_S 28
  1465. #define FW_EQ_OFLD_CMD_EQSTART_V(x) ((x) << FW_EQ_OFLD_CMD_EQSTART_S)
  1466. #define FW_EQ_OFLD_CMD_EQSTART_F FW_EQ_OFLD_CMD_EQSTART_V(1U)
  1467. #define FW_EQ_OFLD_CMD_EQSTOP_S 27
  1468. #define FW_EQ_OFLD_CMD_EQSTOP_V(x) ((x) << FW_EQ_OFLD_CMD_EQSTOP_S)
  1469. #define FW_EQ_OFLD_CMD_EQSTOP_F FW_EQ_OFLD_CMD_EQSTOP_V(1U)
  1470. #define FW_EQ_OFLD_CMD_EQID_S 0
  1471. #define FW_EQ_OFLD_CMD_EQID_M 0xfffff
  1472. #define FW_EQ_OFLD_CMD_EQID_V(x) ((x) << FW_EQ_OFLD_CMD_EQID_S)
  1473. #define FW_EQ_OFLD_CMD_EQID_G(x) \
  1474. (((x) >> FW_EQ_OFLD_CMD_EQID_S) & FW_EQ_OFLD_CMD_EQID_M)
  1475. #define FW_EQ_OFLD_CMD_PHYSEQID_S 0
  1476. #define FW_EQ_OFLD_CMD_PHYSEQID_M 0xfffff
  1477. #define FW_EQ_OFLD_CMD_PHYSEQID_G(x) \
  1478. (((x) >> FW_EQ_OFLD_CMD_PHYSEQID_S) & FW_EQ_OFLD_CMD_PHYSEQID_M)
  1479. #define FW_EQ_OFLD_CMD_FETCHSZM_S 26
  1480. #define FW_EQ_OFLD_CMD_FETCHSZM_V(x) ((x) << FW_EQ_OFLD_CMD_FETCHSZM_S)
  1481. #define FW_EQ_OFLD_CMD_STATUSPGNS_S 25
  1482. #define FW_EQ_OFLD_CMD_STATUSPGNS_V(x) ((x) << FW_EQ_OFLD_CMD_STATUSPGNS_S)
  1483. #define FW_EQ_OFLD_CMD_STATUSPGRO_S 24
  1484. #define FW_EQ_OFLD_CMD_STATUSPGRO_V(x) ((x) << FW_EQ_OFLD_CMD_STATUSPGRO_S)
  1485. #define FW_EQ_OFLD_CMD_FETCHNS_S 23
  1486. #define FW_EQ_OFLD_CMD_FETCHNS_V(x) ((x) << FW_EQ_OFLD_CMD_FETCHNS_S)
  1487. #define FW_EQ_OFLD_CMD_FETCHRO_S 22
  1488. #define FW_EQ_OFLD_CMD_FETCHRO_V(x) ((x) << FW_EQ_OFLD_CMD_FETCHRO_S)
  1489. #define FW_EQ_OFLD_CMD_FETCHRO_F FW_EQ_OFLD_CMD_FETCHRO_V(1U)
  1490. #define FW_EQ_OFLD_CMD_HOSTFCMODE_S 20
  1491. #define FW_EQ_OFLD_CMD_HOSTFCMODE_V(x) ((x) << FW_EQ_OFLD_CMD_HOSTFCMODE_S)
  1492. #define FW_EQ_OFLD_CMD_CPRIO_S 19
  1493. #define FW_EQ_OFLD_CMD_CPRIO_V(x) ((x) << FW_EQ_OFLD_CMD_CPRIO_S)
  1494. #define FW_EQ_OFLD_CMD_ONCHIP_S 18
  1495. #define FW_EQ_OFLD_CMD_ONCHIP_V(x) ((x) << FW_EQ_OFLD_CMD_ONCHIP_S)
  1496. #define FW_EQ_OFLD_CMD_PCIECHN_S 16
  1497. #define FW_EQ_OFLD_CMD_PCIECHN_V(x) ((x) << FW_EQ_OFLD_CMD_PCIECHN_S)
  1498. #define FW_EQ_OFLD_CMD_IQID_S 0
  1499. #define FW_EQ_OFLD_CMD_IQID_V(x) ((x) << FW_EQ_OFLD_CMD_IQID_S)
  1500. #define FW_EQ_OFLD_CMD_DCAEN_S 31
  1501. #define FW_EQ_OFLD_CMD_DCAEN_V(x) ((x) << FW_EQ_OFLD_CMD_DCAEN_S)
  1502. #define FW_EQ_OFLD_CMD_DCACPU_S 26
  1503. #define FW_EQ_OFLD_CMD_DCACPU_V(x) ((x) << FW_EQ_OFLD_CMD_DCACPU_S)
  1504. #define FW_EQ_OFLD_CMD_FBMIN_S 23
  1505. #define FW_EQ_OFLD_CMD_FBMIN_V(x) ((x) << FW_EQ_OFLD_CMD_FBMIN_S)
  1506. #define FW_EQ_OFLD_CMD_FBMAX_S 20
  1507. #define FW_EQ_OFLD_CMD_FBMAX_V(x) ((x) << FW_EQ_OFLD_CMD_FBMAX_S)
  1508. #define FW_EQ_OFLD_CMD_CIDXFTHRESHO_S 19
  1509. #define FW_EQ_OFLD_CMD_CIDXFTHRESHO_V(x) \
  1510. ((x) << FW_EQ_OFLD_CMD_CIDXFTHRESHO_S)
  1511. #define FW_EQ_OFLD_CMD_CIDXFTHRESH_S 16
  1512. #define FW_EQ_OFLD_CMD_CIDXFTHRESH_V(x) ((x) << FW_EQ_OFLD_CMD_CIDXFTHRESH_S)
  1513. #define FW_EQ_OFLD_CMD_EQSIZE_S 0
  1514. #define FW_EQ_OFLD_CMD_EQSIZE_V(x) ((x) << FW_EQ_OFLD_CMD_EQSIZE_S)
  1515. /*
  1516. * Macros for VIID parsing:
  1517. * VIID - [10:8] PFN, [7] VI Valid, [6:0] VI number
  1518. */
  1519. #define FW_VIID_PFN_S 8
  1520. #define FW_VIID_PFN_M 0x7
  1521. #define FW_VIID_PFN_G(x) (((x) >> FW_VIID_PFN_S) & FW_VIID_PFN_M)
  1522. #define FW_VIID_VIVLD_S 7
  1523. #define FW_VIID_VIVLD_M 0x1
  1524. #define FW_VIID_VIVLD_G(x) (((x) >> FW_VIID_VIVLD_S) & FW_VIID_VIVLD_M)
  1525. #define FW_VIID_VIN_S 0
  1526. #define FW_VIID_VIN_M 0x7F
  1527. #define FW_VIID_VIN_G(x) (((x) >> FW_VIID_VIN_S) & FW_VIID_VIN_M)
  1528. struct fw_vi_cmd {
  1529. __be32 op_to_vfn;
  1530. __be32 alloc_to_len16;
  1531. __be16 type_viid;
  1532. u8 mac[6];
  1533. u8 portid_pkd;
  1534. u8 nmac;
  1535. u8 nmac0[6];
  1536. __be16 rsssize_pkd;
  1537. u8 nmac1[6];
  1538. __be16 idsiiq_pkd;
  1539. u8 nmac2[6];
  1540. __be16 idseiq_pkd;
  1541. u8 nmac3[6];
  1542. __be64 r9;
  1543. __be64 r10;
  1544. };
  1545. #define FW_VI_CMD_PFN_S 8
  1546. #define FW_VI_CMD_PFN_V(x) ((x) << FW_VI_CMD_PFN_S)
  1547. #define FW_VI_CMD_VFN_S 0
  1548. #define FW_VI_CMD_VFN_V(x) ((x) << FW_VI_CMD_VFN_S)
  1549. #define FW_VI_CMD_ALLOC_S 31
  1550. #define FW_VI_CMD_ALLOC_V(x) ((x) << FW_VI_CMD_ALLOC_S)
  1551. #define FW_VI_CMD_ALLOC_F FW_VI_CMD_ALLOC_V(1U)
  1552. #define FW_VI_CMD_FREE_S 30
  1553. #define FW_VI_CMD_FREE_V(x) ((x) << FW_VI_CMD_FREE_S)
  1554. #define FW_VI_CMD_FREE_F FW_VI_CMD_FREE_V(1U)
  1555. #define FW_VI_CMD_VIID_S 0
  1556. #define FW_VI_CMD_VIID_M 0xfff
  1557. #define FW_VI_CMD_VIID_V(x) ((x) << FW_VI_CMD_VIID_S)
  1558. #define FW_VI_CMD_VIID_G(x) (((x) >> FW_VI_CMD_VIID_S) & FW_VI_CMD_VIID_M)
  1559. #define FW_VI_CMD_PORTID_S 4
  1560. #define FW_VI_CMD_PORTID_M 0xf
  1561. #define FW_VI_CMD_PORTID_V(x) ((x) << FW_VI_CMD_PORTID_S)
  1562. #define FW_VI_CMD_PORTID_G(x) \
  1563. (((x) >> FW_VI_CMD_PORTID_S) & FW_VI_CMD_PORTID_M)
  1564. #define FW_VI_CMD_RSSSIZE_S 0
  1565. #define FW_VI_CMD_RSSSIZE_M 0x7ff
  1566. #define FW_VI_CMD_RSSSIZE_G(x) \
  1567. (((x) >> FW_VI_CMD_RSSSIZE_S) & FW_VI_CMD_RSSSIZE_M)
  1568. /* Special VI_MAC command index ids */
  1569. #define FW_VI_MAC_ADD_MAC 0x3FF
  1570. #define FW_VI_MAC_ADD_PERSIST_MAC 0x3FE
  1571. #define FW_VI_MAC_MAC_BASED_FREE 0x3FD
  1572. #define FW_CLS_TCAM_NUM_ENTRIES 336
  1573. enum fw_vi_mac_smac {
  1574. FW_VI_MAC_MPS_TCAM_ENTRY,
  1575. FW_VI_MAC_MPS_TCAM_ONLY,
  1576. FW_VI_MAC_SMT_ONLY,
  1577. FW_VI_MAC_SMT_AND_MPSTCAM
  1578. };
  1579. enum fw_vi_mac_result {
  1580. FW_VI_MAC_R_SUCCESS,
  1581. FW_VI_MAC_R_F_NONEXISTENT_NOMEM,
  1582. FW_VI_MAC_R_SMAC_FAIL,
  1583. FW_VI_MAC_R_F_ACL_CHECK
  1584. };
  1585. struct fw_vi_mac_cmd {
  1586. __be32 op_to_viid;
  1587. __be32 freemacs_to_len16;
  1588. union fw_vi_mac {
  1589. struct fw_vi_mac_exact {
  1590. __be16 valid_to_idx;
  1591. u8 macaddr[6];
  1592. } exact[7];
  1593. struct fw_vi_mac_hash {
  1594. __be64 hashvec;
  1595. } hash;
  1596. } u;
  1597. };
  1598. #define FW_VI_MAC_CMD_VIID_S 0
  1599. #define FW_VI_MAC_CMD_VIID_V(x) ((x) << FW_VI_MAC_CMD_VIID_S)
  1600. #define FW_VI_MAC_CMD_FREEMACS_S 31
  1601. #define FW_VI_MAC_CMD_FREEMACS_V(x) ((x) << FW_VI_MAC_CMD_FREEMACS_S)
  1602. #define FW_VI_MAC_CMD_HASHVECEN_S 23
  1603. #define FW_VI_MAC_CMD_HASHVECEN_V(x) ((x) << FW_VI_MAC_CMD_HASHVECEN_S)
  1604. #define FW_VI_MAC_CMD_HASHVECEN_F FW_VI_MAC_CMD_HASHVECEN_V(1U)
  1605. #define FW_VI_MAC_CMD_HASHUNIEN_S 22
  1606. #define FW_VI_MAC_CMD_HASHUNIEN_V(x) ((x) << FW_VI_MAC_CMD_HASHUNIEN_S)
  1607. #define FW_VI_MAC_CMD_VALID_S 15
  1608. #define FW_VI_MAC_CMD_VALID_V(x) ((x) << FW_VI_MAC_CMD_VALID_S)
  1609. #define FW_VI_MAC_CMD_VALID_F FW_VI_MAC_CMD_VALID_V(1U)
  1610. #define FW_VI_MAC_CMD_PRIO_S 12
  1611. #define FW_VI_MAC_CMD_PRIO_V(x) ((x) << FW_VI_MAC_CMD_PRIO_S)
  1612. #define FW_VI_MAC_CMD_SMAC_RESULT_S 10
  1613. #define FW_VI_MAC_CMD_SMAC_RESULT_M 0x3
  1614. #define FW_VI_MAC_CMD_SMAC_RESULT_V(x) ((x) << FW_VI_MAC_CMD_SMAC_RESULT_S)
  1615. #define FW_VI_MAC_CMD_SMAC_RESULT_G(x) \
  1616. (((x) >> FW_VI_MAC_CMD_SMAC_RESULT_S) & FW_VI_MAC_CMD_SMAC_RESULT_M)
  1617. #define FW_VI_MAC_CMD_IDX_S 0
  1618. #define FW_VI_MAC_CMD_IDX_M 0x3ff
  1619. #define FW_VI_MAC_CMD_IDX_V(x) ((x) << FW_VI_MAC_CMD_IDX_S)
  1620. #define FW_VI_MAC_CMD_IDX_G(x) \
  1621. (((x) >> FW_VI_MAC_CMD_IDX_S) & FW_VI_MAC_CMD_IDX_M)
  1622. #define FW_RXMODE_MTU_NO_CHG 65535
  1623. struct fw_vi_rxmode_cmd {
  1624. __be32 op_to_viid;
  1625. __be32 retval_len16;
  1626. __be32 mtu_to_vlanexen;
  1627. __be32 r4_lo;
  1628. };
  1629. #define FW_VI_RXMODE_CMD_VIID_S 0
  1630. #define FW_VI_RXMODE_CMD_VIID_V(x) ((x) << FW_VI_RXMODE_CMD_VIID_S)
  1631. #define FW_VI_RXMODE_CMD_MTU_S 16
  1632. #define FW_VI_RXMODE_CMD_MTU_M 0xffff
  1633. #define FW_VI_RXMODE_CMD_MTU_V(x) ((x) << FW_VI_RXMODE_CMD_MTU_S)
  1634. #define FW_VI_RXMODE_CMD_PROMISCEN_S 14
  1635. #define FW_VI_RXMODE_CMD_PROMISCEN_M 0x3
  1636. #define FW_VI_RXMODE_CMD_PROMISCEN_V(x) ((x) << FW_VI_RXMODE_CMD_PROMISCEN_S)
  1637. #define FW_VI_RXMODE_CMD_ALLMULTIEN_S 12
  1638. #define FW_VI_RXMODE_CMD_ALLMULTIEN_M 0x3
  1639. #define FW_VI_RXMODE_CMD_ALLMULTIEN_V(x) \
  1640. ((x) << FW_VI_RXMODE_CMD_ALLMULTIEN_S)
  1641. #define FW_VI_RXMODE_CMD_BROADCASTEN_S 10
  1642. #define FW_VI_RXMODE_CMD_BROADCASTEN_M 0x3
  1643. #define FW_VI_RXMODE_CMD_BROADCASTEN_V(x) \
  1644. ((x) << FW_VI_RXMODE_CMD_BROADCASTEN_S)
  1645. #define FW_VI_RXMODE_CMD_VLANEXEN_S 8
  1646. #define FW_VI_RXMODE_CMD_VLANEXEN_M 0x3
  1647. #define FW_VI_RXMODE_CMD_VLANEXEN_V(x) ((x) << FW_VI_RXMODE_CMD_VLANEXEN_S)
  1648. struct fw_vi_enable_cmd {
  1649. __be32 op_to_viid;
  1650. __be32 ien_to_len16;
  1651. __be16 blinkdur;
  1652. __be16 r3;
  1653. __be32 r4;
  1654. };
  1655. #define FW_VI_ENABLE_CMD_VIID_S 0
  1656. #define FW_VI_ENABLE_CMD_VIID_V(x) ((x) << FW_VI_ENABLE_CMD_VIID_S)
  1657. #define FW_VI_ENABLE_CMD_IEN_S 31
  1658. #define FW_VI_ENABLE_CMD_IEN_V(x) ((x) << FW_VI_ENABLE_CMD_IEN_S)
  1659. #define FW_VI_ENABLE_CMD_EEN_S 30
  1660. #define FW_VI_ENABLE_CMD_EEN_V(x) ((x) << FW_VI_ENABLE_CMD_EEN_S)
  1661. #define FW_VI_ENABLE_CMD_LED_S 29
  1662. #define FW_VI_ENABLE_CMD_LED_V(x) ((x) << FW_VI_ENABLE_CMD_LED_S)
  1663. #define FW_VI_ENABLE_CMD_LED_F FW_VI_ENABLE_CMD_LED_V(1U)
  1664. #define FW_VI_ENABLE_CMD_DCB_INFO_S 28
  1665. #define FW_VI_ENABLE_CMD_DCB_INFO_V(x) ((x) << FW_VI_ENABLE_CMD_DCB_INFO_S)
  1666. /* VI VF stats offset definitions */
  1667. #define VI_VF_NUM_STATS 16
  1668. enum fw_vi_stats_vf_index {
  1669. FW_VI_VF_STAT_TX_BCAST_BYTES_IX,
  1670. FW_VI_VF_STAT_TX_BCAST_FRAMES_IX,
  1671. FW_VI_VF_STAT_TX_MCAST_BYTES_IX,
  1672. FW_VI_VF_STAT_TX_MCAST_FRAMES_IX,
  1673. FW_VI_VF_STAT_TX_UCAST_BYTES_IX,
  1674. FW_VI_VF_STAT_TX_UCAST_FRAMES_IX,
  1675. FW_VI_VF_STAT_TX_DROP_FRAMES_IX,
  1676. FW_VI_VF_STAT_TX_OFLD_BYTES_IX,
  1677. FW_VI_VF_STAT_TX_OFLD_FRAMES_IX,
  1678. FW_VI_VF_STAT_RX_BCAST_BYTES_IX,
  1679. FW_VI_VF_STAT_RX_BCAST_FRAMES_IX,
  1680. FW_VI_VF_STAT_RX_MCAST_BYTES_IX,
  1681. FW_VI_VF_STAT_RX_MCAST_FRAMES_IX,
  1682. FW_VI_VF_STAT_RX_UCAST_BYTES_IX,
  1683. FW_VI_VF_STAT_RX_UCAST_FRAMES_IX,
  1684. FW_VI_VF_STAT_RX_ERR_FRAMES_IX
  1685. };
  1686. /* VI PF stats offset definitions */
  1687. #define VI_PF_NUM_STATS 17
  1688. enum fw_vi_stats_pf_index {
  1689. FW_VI_PF_STAT_TX_BCAST_BYTES_IX,
  1690. FW_VI_PF_STAT_TX_BCAST_FRAMES_IX,
  1691. FW_VI_PF_STAT_TX_MCAST_BYTES_IX,
  1692. FW_VI_PF_STAT_TX_MCAST_FRAMES_IX,
  1693. FW_VI_PF_STAT_TX_UCAST_BYTES_IX,
  1694. FW_VI_PF_STAT_TX_UCAST_FRAMES_IX,
  1695. FW_VI_PF_STAT_TX_OFLD_BYTES_IX,
  1696. FW_VI_PF_STAT_TX_OFLD_FRAMES_IX,
  1697. FW_VI_PF_STAT_RX_BYTES_IX,
  1698. FW_VI_PF_STAT_RX_FRAMES_IX,
  1699. FW_VI_PF_STAT_RX_BCAST_BYTES_IX,
  1700. FW_VI_PF_STAT_RX_BCAST_FRAMES_IX,
  1701. FW_VI_PF_STAT_RX_MCAST_BYTES_IX,
  1702. FW_VI_PF_STAT_RX_MCAST_FRAMES_IX,
  1703. FW_VI_PF_STAT_RX_UCAST_BYTES_IX,
  1704. FW_VI_PF_STAT_RX_UCAST_FRAMES_IX,
  1705. FW_VI_PF_STAT_RX_ERR_FRAMES_IX
  1706. };
  1707. struct fw_vi_stats_cmd {
  1708. __be32 op_to_viid;
  1709. __be32 retval_len16;
  1710. union fw_vi_stats {
  1711. struct fw_vi_stats_ctl {
  1712. __be16 nstats_ix;
  1713. __be16 r6;
  1714. __be32 r7;
  1715. __be64 stat0;
  1716. __be64 stat1;
  1717. __be64 stat2;
  1718. __be64 stat3;
  1719. __be64 stat4;
  1720. __be64 stat5;
  1721. } ctl;
  1722. struct fw_vi_stats_pf {
  1723. __be64 tx_bcast_bytes;
  1724. __be64 tx_bcast_frames;
  1725. __be64 tx_mcast_bytes;
  1726. __be64 tx_mcast_frames;
  1727. __be64 tx_ucast_bytes;
  1728. __be64 tx_ucast_frames;
  1729. __be64 tx_offload_bytes;
  1730. __be64 tx_offload_frames;
  1731. __be64 rx_pf_bytes;
  1732. __be64 rx_pf_frames;
  1733. __be64 rx_bcast_bytes;
  1734. __be64 rx_bcast_frames;
  1735. __be64 rx_mcast_bytes;
  1736. __be64 rx_mcast_frames;
  1737. __be64 rx_ucast_bytes;
  1738. __be64 rx_ucast_frames;
  1739. __be64 rx_err_frames;
  1740. } pf;
  1741. struct fw_vi_stats_vf {
  1742. __be64 tx_bcast_bytes;
  1743. __be64 tx_bcast_frames;
  1744. __be64 tx_mcast_bytes;
  1745. __be64 tx_mcast_frames;
  1746. __be64 tx_ucast_bytes;
  1747. __be64 tx_ucast_frames;
  1748. __be64 tx_drop_frames;
  1749. __be64 tx_offload_bytes;
  1750. __be64 tx_offload_frames;
  1751. __be64 rx_bcast_bytes;
  1752. __be64 rx_bcast_frames;
  1753. __be64 rx_mcast_bytes;
  1754. __be64 rx_mcast_frames;
  1755. __be64 rx_ucast_bytes;
  1756. __be64 rx_ucast_frames;
  1757. __be64 rx_err_frames;
  1758. } vf;
  1759. } u;
  1760. };
  1761. #define FW_VI_STATS_CMD_VIID_S 0
  1762. #define FW_VI_STATS_CMD_VIID_V(x) ((x) << FW_VI_STATS_CMD_VIID_S)
  1763. #define FW_VI_STATS_CMD_NSTATS_S 12
  1764. #define FW_VI_STATS_CMD_NSTATS_V(x) ((x) << FW_VI_STATS_CMD_NSTATS_S)
  1765. #define FW_VI_STATS_CMD_IX_S 0
  1766. #define FW_VI_STATS_CMD_IX_V(x) ((x) << FW_VI_STATS_CMD_IX_S)
  1767. struct fw_acl_mac_cmd {
  1768. __be32 op_to_vfn;
  1769. __be32 en_to_len16;
  1770. u8 nmac;
  1771. u8 r3[7];
  1772. __be16 r4;
  1773. u8 macaddr0[6];
  1774. __be16 r5;
  1775. u8 macaddr1[6];
  1776. __be16 r6;
  1777. u8 macaddr2[6];
  1778. __be16 r7;
  1779. u8 macaddr3[6];
  1780. };
  1781. #define FW_ACL_MAC_CMD_PFN_S 8
  1782. #define FW_ACL_MAC_CMD_PFN_V(x) ((x) << FW_ACL_MAC_CMD_PFN_S)
  1783. #define FW_ACL_MAC_CMD_VFN_S 0
  1784. #define FW_ACL_MAC_CMD_VFN_V(x) ((x) << FW_ACL_MAC_CMD_VFN_S)
  1785. #define FW_ACL_MAC_CMD_EN_S 31
  1786. #define FW_ACL_MAC_CMD_EN_V(x) ((x) << FW_ACL_MAC_CMD_EN_S)
  1787. struct fw_acl_vlan_cmd {
  1788. __be32 op_to_vfn;
  1789. __be32 en_to_len16;
  1790. u8 nvlan;
  1791. u8 dropnovlan_fm;
  1792. u8 r3_lo[6];
  1793. __be16 vlanid[16];
  1794. };
  1795. #define FW_ACL_VLAN_CMD_PFN_S 8
  1796. #define FW_ACL_VLAN_CMD_PFN_V(x) ((x) << FW_ACL_VLAN_CMD_PFN_S)
  1797. #define FW_ACL_VLAN_CMD_VFN_S 0
  1798. #define FW_ACL_VLAN_CMD_VFN_V(x) ((x) << FW_ACL_VLAN_CMD_VFN_S)
  1799. #define FW_ACL_VLAN_CMD_EN_S 31
  1800. #define FW_ACL_VLAN_CMD_EN_V(x) ((x) << FW_ACL_VLAN_CMD_EN_S)
  1801. #define FW_ACL_VLAN_CMD_DROPNOVLAN_S 7
  1802. #define FW_ACL_VLAN_CMD_DROPNOVLAN_V(x) ((x) << FW_ACL_VLAN_CMD_DROPNOVLAN_S)
  1803. #define FW_ACL_VLAN_CMD_FM_S 6
  1804. #define FW_ACL_VLAN_CMD_FM_V(x) ((x) << FW_ACL_VLAN_CMD_FM_S)
  1805. enum fw_port_cap {
  1806. FW_PORT_CAP_SPEED_100M = 0x0001,
  1807. FW_PORT_CAP_SPEED_1G = 0x0002,
  1808. FW_PORT_CAP_SPEED_2_5G = 0x0004,
  1809. FW_PORT_CAP_SPEED_10G = 0x0008,
  1810. FW_PORT_CAP_SPEED_40G = 0x0010,
  1811. FW_PORT_CAP_SPEED_100G = 0x0020,
  1812. FW_PORT_CAP_FC_RX = 0x0040,
  1813. FW_PORT_CAP_FC_TX = 0x0080,
  1814. FW_PORT_CAP_ANEG = 0x0100,
  1815. FW_PORT_CAP_MDI_0 = 0x0200,
  1816. FW_PORT_CAP_MDI_1 = 0x0400,
  1817. FW_PORT_CAP_BEAN = 0x0800,
  1818. FW_PORT_CAP_PMA_LPBK = 0x1000,
  1819. FW_PORT_CAP_PCS_LPBK = 0x2000,
  1820. FW_PORT_CAP_PHYXS_LPBK = 0x4000,
  1821. FW_PORT_CAP_FAR_END_LPBK = 0x8000,
  1822. };
  1823. enum fw_port_mdi {
  1824. FW_PORT_CAP_MDI_UNCHANGED,
  1825. FW_PORT_CAP_MDI_AUTO,
  1826. FW_PORT_CAP_MDI_F_STRAIGHT,
  1827. FW_PORT_CAP_MDI_F_CROSSOVER
  1828. };
  1829. #define FW_PORT_CAP_MDI_S 9
  1830. #define FW_PORT_CAP_MDI_V(x) ((x) << FW_PORT_CAP_MDI_S)
  1831. enum fw_port_action {
  1832. FW_PORT_ACTION_L1_CFG = 0x0001,
  1833. FW_PORT_ACTION_L2_CFG = 0x0002,
  1834. FW_PORT_ACTION_GET_PORT_INFO = 0x0003,
  1835. FW_PORT_ACTION_L2_PPP_CFG = 0x0004,
  1836. FW_PORT_ACTION_L2_DCB_CFG = 0x0005,
  1837. FW_PORT_ACTION_DCB_READ_TRANS = 0x0006,
  1838. FW_PORT_ACTION_DCB_READ_RECV = 0x0007,
  1839. FW_PORT_ACTION_DCB_READ_DET = 0x0008,
  1840. FW_PORT_ACTION_LOW_PWR_TO_NORMAL = 0x0010,
  1841. FW_PORT_ACTION_L1_LOW_PWR_EN = 0x0011,
  1842. FW_PORT_ACTION_L2_WOL_MODE_EN = 0x0012,
  1843. FW_PORT_ACTION_LPBK_TO_NORMAL = 0x0020,
  1844. FW_PORT_ACTION_L1_LPBK = 0x0021,
  1845. FW_PORT_ACTION_L1_PMA_LPBK = 0x0022,
  1846. FW_PORT_ACTION_L1_PCS_LPBK = 0x0023,
  1847. FW_PORT_ACTION_L1_PHYXS_CSIDE_LPBK = 0x0024,
  1848. FW_PORT_ACTION_L1_PHYXS_ESIDE_LPBK = 0x0025,
  1849. FW_PORT_ACTION_PHY_RESET = 0x0040,
  1850. FW_PORT_ACTION_PMA_RESET = 0x0041,
  1851. FW_PORT_ACTION_PCS_RESET = 0x0042,
  1852. FW_PORT_ACTION_PHYXS_RESET = 0x0043,
  1853. FW_PORT_ACTION_DTEXS_REEST = 0x0044,
  1854. FW_PORT_ACTION_AN_RESET = 0x0045
  1855. };
  1856. enum fw_port_l2cfg_ctlbf {
  1857. FW_PORT_L2_CTLBF_OVLAN0 = 0x01,
  1858. FW_PORT_L2_CTLBF_OVLAN1 = 0x02,
  1859. FW_PORT_L2_CTLBF_OVLAN2 = 0x04,
  1860. FW_PORT_L2_CTLBF_OVLAN3 = 0x08,
  1861. FW_PORT_L2_CTLBF_IVLAN = 0x10,
  1862. FW_PORT_L2_CTLBF_TXIPG = 0x20
  1863. };
  1864. enum fw_port_dcb_versions {
  1865. FW_PORT_DCB_VER_UNKNOWN,
  1866. FW_PORT_DCB_VER_CEE1D0,
  1867. FW_PORT_DCB_VER_CEE1D01,
  1868. FW_PORT_DCB_VER_IEEE,
  1869. FW_PORT_DCB_VER_AUTO = 7
  1870. };
  1871. enum fw_port_dcb_cfg {
  1872. FW_PORT_DCB_CFG_PG = 0x01,
  1873. FW_PORT_DCB_CFG_PFC = 0x02,
  1874. FW_PORT_DCB_CFG_APPL = 0x04
  1875. };
  1876. enum fw_port_dcb_cfg_rc {
  1877. FW_PORT_DCB_CFG_SUCCESS = 0x0,
  1878. FW_PORT_DCB_CFG_ERROR = 0x1
  1879. };
  1880. enum fw_port_dcb_type {
  1881. FW_PORT_DCB_TYPE_PGID = 0x00,
  1882. FW_PORT_DCB_TYPE_PGRATE = 0x01,
  1883. FW_PORT_DCB_TYPE_PRIORATE = 0x02,
  1884. FW_PORT_DCB_TYPE_PFC = 0x03,
  1885. FW_PORT_DCB_TYPE_APP_ID = 0x04,
  1886. FW_PORT_DCB_TYPE_CONTROL = 0x05,
  1887. };
  1888. enum fw_port_dcb_feature_state {
  1889. FW_PORT_DCB_FEATURE_STATE_PENDING = 0x0,
  1890. FW_PORT_DCB_FEATURE_STATE_SUCCESS = 0x1,
  1891. FW_PORT_DCB_FEATURE_STATE_ERROR = 0x2,
  1892. FW_PORT_DCB_FEATURE_STATE_TIMEOUT = 0x3,
  1893. };
  1894. struct fw_port_cmd {
  1895. __be32 op_to_portid;
  1896. __be32 action_to_len16;
  1897. union fw_port {
  1898. struct fw_port_l1cfg {
  1899. __be32 rcap;
  1900. __be32 r;
  1901. } l1cfg;
  1902. struct fw_port_l2cfg {
  1903. __u8 ctlbf;
  1904. __u8 ovlan3_to_ivlan0;
  1905. __be16 ivlantype;
  1906. __be16 txipg_force_pinfo;
  1907. __be16 mtu;
  1908. __be16 ovlan0mask;
  1909. __be16 ovlan0type;
  1910. __be16 ovlan1mask;
  1911. __be16 ovlan1type;
  1912. __be16 ovlan2mask;
  1913. __be16 ovlan2type;
  1914. __be16 ovlan3mask;
  1915. __be16 ovlan3type;
  1916. } l2cfg;
  1917. struct fw_port_info {
  1918. __be32 lstatus_to_modtype;
  1919. __be16 pcap;
  1920. __be16 acap;
  1921. __be16 mtu;
  1922. __u8 cbllen;
  1923. __u8 auxlinfo;
  1924. __u8 dcbxdis_pkd;
  1925. __u8 r8_lo[3];
  1926. __be64 r9;
  1927. } info;
  1928. struct fw_port_diags {
  1929. __u8 diagop;
  1930. __u8 r[3];
  1931. __be32 diagval;
  1932. } diags;
  1933. union fw_port_dcb {
  1934. struct fw_port_dcb_pgid {
  1935. __u8 type;
  1936. __u8 apply_pkd;
  1937. __u8 r10_lo[2];
  1938. __be32 pgid;
  1939. __be64 r11;
  1940. } pgid;
  1941. struct fw_port_dcb_pgrate {
  1942. __u8 type;
  1943. __u8 apply_pkd;
  1944. __u8 r10_lo[5];
  1945. __u8 num_tcs_supported;
  1946. __u8 pgrate[8];
  1947. __u8 tsa[8];
  1948. } pgrate;
  1949. struct fw_port_dcb_priorate {
  1950. __u8 type;
  1951. __u8 apply_pkd;
  1952. __u8 r10_lo[6];
  1953. __u8 strict_priorate[8];
  1954. } priorate;
  1955. struct fw_port_dcb_pfc {
  1956. __u8 type;
  1957. __u8 pfcen;
  1958. __u8 r10[5];
  1959. __u8 max_pfc_tcs;
  1960. __be64 r11;
  1961. } pfc;
  1962. struct fw_port_app_priority {
  1963. __u8 type;
  1964. __u8 r10[2];
  1965. __u8 idx;
  1966. __u8 user_prio_map;
  1967. __u8 sel_field;
  1968. __be16 protocolid;
  1969. __be64 r12;
  1970. } app_priority;
  1971. struct fw_port_dcb_control {
  1972. __u8 type;
  1973. __u8 all_syncd_pkd;
  1974. __be16 dcb_version_to_app_state;
  1975. __be32 r11;
  1976. __be64 r12;
  1977. } control;
  1978. } dcb;
  1979. } u;
  1980. };
  1981. #define FW_PORT_CMD_READ_S 22
  1982. #define FW_PORT_CMD_READ_V(x) ((x) << FW_PORT_CMD_READ_S)
  1983. #define FW_PORT_CMD_READ_F FW_PORT_CMD_READ_V(1U)
  1984. #define FW_PORT_CMD_PORTID_S 0
  1985. #define FW_PORT_CMD_PORTID_M 0xf
  1986. #define FW_PORT_CMD_PORTID_V(x) ((x) << FW_PORT_CMD_PORTID_S)
  1987. #define FW_PORT_CMD_PORTID_G(x) \
  1988. (((x) >> FW_PORT_CMD_PORTID_S) & FW_PORT_CMD_PORTID_M)
  1989. #define FW_PORT_CMD_ACTION_S 16
  1990. #define FW_PORT_CMD_ACTION_M 0xffff
  1991. #define FW_PORT_CMD_ACTION_V(x) ((x) << FW_PORT_CMD_ACTION_S)
  1992. #define FW_PORT_CMD_ACTION_G(x) \
  1993. (((x) >> FW_PORT_CMD_ACTION_S) & FW_PORT_CMD_ACTION_M)
  1994. #define FW_PORT_CMD_OVLAN3_S 7
  1995. #define FW_PORT_CMD_OVLAN3_V(x) ((x) << FW_PORT_CMD_OVLAN3_S)
  1996. #define FW_PORT_CMD_OVLAN2_S 6
  1997. #define FW_PORT_CMD_OVLAN2_V(x) ((x) << FW_PORT_CMD_OVLAN2_S)
  1998. #define FW_PORT_CMD_OVLAN1_S 5
  1999. #define FW_PORT_CMD_OVLAN1_V(x) ((x) << FW_PORT_CMD_OVLAN1_S)
  2000. #define FW_PORT_CMD_OVLAN0_S 4
  2001. #define FW_PORT_CMD_OVLAN0_V(x) ((x) << FW_PORT_CMD_OVLAN0_S)
  2002. #define FW_PORT_CMD_IVLAN0_S 3
  2003. #define FW_PORT_CMD_IVLAN0_V(x) ((x) << FW_PORT_CMD_IVLAN0_S)
  2004. #define FW_PORT_CMD_TXIPG_S 3
  2005. #define FW_PORT_CMD_TXIPG_V(x) ((x) << FW_PORT_CMD_TXIPG_S)
  2006. #define FW_PORT_CMD_LSTATUS_S 31
  2007. #define FW_PORT_CMD_LSTATUS_M 0x1
  2008. #define FW_PORT_CMD_LSTATUS_V(x) ((x) << FW_PORT_CMD_LSTATUS_S)
  2009. #define FW_PORT_CMD_LSTATUS_G(x) \
  2010. (((x) >> FW_PORT_CMD_LSTATUS_S) & FW_PORT_CMD_LSTATUS_M)
  2011. #define FW_PORT_CMD_LSTATUS_F FW_PORT_CMD_LSTATUS_V(1U)
  2012. #define FW_PORT_CMD_LSPEED_S 24
  2013. #define FW_PORT_CMD_LSPEED_M 0x3f
  2014. #define FW_PORT_CMD_LSPEED_V(x) ((x) << FW_PORT_CMD_LSPEED_S)
  2015. #define FW_PORT_CMD_LSPEED_G(x) \
  2016. (((x) >> FW_PORT_CMD_LSPEED_S) & FW_PORT_CMD_LSPEED_M)
  2017. #define FW_PORT_CMD_TXPAUSE_S 23
  2018. #define FW_PORT_CMD_TXPAUSE_V(x) ((x) << FW_PORT_CMD_TXPAUSE_S)
  2019. #define FW_PORT_CMD_TXPAUSE_F FW_PORT_CMD_TXPAUSE_V(1U)
  2020. #define FW_PORT_CMD_RXPAUSE_S 22
  2021. #define FW_PORT_CMD_RXPAUSE_V(x) ((x) << FW_PORT_CMD_RXPAUSE_S)
  2022. #define FW_PORT_CMD_RXPAUSE_F FW_PORT_CMD_RXPAUSE_V(1U)
  2023. #define FW_PORT_CMD_MDIOCAP_S 21
  2024. #define FW_PORT_CMD_MDIOCAP_V(x) ((x) << FW_PORT_CMD_MDIOCAP_S)
  2025. #define FW_PORT_CMD_MDIOCAP_F FW_PORT_CMD_MDIOCAP_V(1U)
  2026. #define FW_PORT_CMD_MDIOADDR_S 16
  2027. #define FW_PORT_CMD_MDIOADDR_M 0x1f
  2028. #define FW_PORT_CMD_MDIOADDR_G(x) \
  2029. (((x) >> FW_PORT_CMD_MDIOADDR_S) & FW_PORT_CMD_MDIOADDR_M)
  2030. #define FW_PORT_CMD_LPTXPAUSE_S 15
  2031. #define FW_PORT_CMD_LPTXPAUSE_V(x) ((x) << FW_PORT_CMD_LPTXPAUSE_S)
  2032. #define FW_PORT_CMD_LPTXPAUSE_F FW_PORT_CMD_LPTXPAUSE_V(1U)
  2033. #define FW_PORT_CMD_LPRXPAUSE_S 14
  2034. #define FW_PORT_CMD_LPRXPAUSE_V(x) ((x) << FW_PORT_CMD_LPRXPAUSE_S)
  2035. #define FW_PORT_CMD_LPRXPAUSE_F FW_PORT_CMD_LPRXPAUSE_V(1U)
  2036. #define FW_PORT_CMD_PTYPE_S 8
  2037. #define FW_PORT_CMD_PTYPE_M 0x1f
  2038. #define FW_PORT_CMD_PTYPE_G(x) \
  2039. (((x) >> FW_PORT_CMD_PTYPE_S) & FW_PORT_CMD_PTYPE_M)
  2040. #define FW_PORT_CMD_MODTYPE_S 0
  2041. #define FW_PORT_CMD_MODTYPE_M 0x1f
  2042. #define FW_PORT_CMD_MODTYPE_V(x) ((x) << FW_PORT_CMD_MODTYPE_S)
  2043. #define FW_PORT_CMD_MODTYPE_G(x) \
  2044. (((x) >> FW_PORT_CMD_MODTYPE_S) & FW_PORT_CMD_MODTYPE_M)
  2045. #define FW_PORT_CMD_DCBXDIS_S 7
  2046. #define FW_PORT_CMD_DCBXDIS_V(x) ((x) << FW_PORT_CMD_DCBXDIS_S)
  2047. #define FW_PORT_CMD_DCBXDIS_F FW_PORT_CMD_DCBXDIS_V(1U)
  2048. #define FW_PORT_CMD_APPLY_S 7
  2049. #define FW_PORT_CMD_APPLY_V(x) ((x) << FW_PORT_CMD_APPLY_S)
  2050. #define FW_PORT_CMD_APPLY_F FW_PORT_CMD_APPLY_V(1U)
  2051. #define FW_PORT_CMD_ALL_SYNCD_S 7
  2052. #define FW_PORT_CMD_ALL_SYNCD_V(x) ((x) << FW_PORT_CMD_ALL_SYNCD_S)
  2053. #define FW_PORT_CMD_ALL_SYNCD_F FW_PORT_CMD_ALL_SYNCD_V(1U)
  2054. #define FW_PORT_CMD_DCB_VERSION_S 12
  2055. #define FW_PORT_CMD_DCB_VERSION_M 0x7
  2056. #define FW_PORT_CMD_DCB_VERSION_G(x) \
  2057. (((x) >> FW_PORT_CMD_DCB_VERSION_S) & FW_PORT_CMD_DCB_VERSION_M)
  2058. enum fw_port_type {
  2059. FW_PORT_TYPE_FIBER_XFI,
  2060. FW_PORT_TYPE_FIBER_XAUI,
  2061. FW_PORT_TYPE_BT_SGMII,
  2062. FW_PORT_TYPE_BT_XFI,
  2063. FW_PORT_TYPE_BT_XAUI,
  2064. FW_PORT_TYPE_KX4,
  2065. FW_PORT_TYPE_CX4,
  2066. FW_PORT_TYPE_KX,
  2067. FW_PORT_TYPE_KR,
  2068. FW_PORT_TYPE_SFP,
  2069. FW_PORT_TYPE_BP_AP,
  2070. FW_PORT_TYPE_BP4_AP,
  2071. FW_PORT_TYPE_QSFP_10G,
  2072. FW_PORT_TYPE_QSA,
  2073. FW_PORT_TYPE_QSFP,
  2074. FW_PORT_TYPE_BP40_BA,
  2075. FW_PORT_TYPE_NONE = FW_PORT_CMD_PTYPE_M
  2076. };
  2077. enum fw_port_module_type {
  2078. FW_PORT_MOD_TYPE_NA,
  2079. FW_PORT_MOD_TYPE_LR,
  2080. FW_PORT_MOD_TYPE_SR,
  2081. FW_PORT_MOD_TYPE_ER,
  2082. FW_PORT_MOD_TYPE_TWINAX_PASSIVE,
  2083. FW_PORT_MOD_TYPE_TWINAX_ACTIVE,
  2084. FW_PORT_MOD_TYPE_LRM,
  2085. FW_PORT_MOD_TYPE_ERROR = FW_PORT_CMD_MODTYPE_M - 3,
  2086. FW_PORT_MOD_TYPE_UNKNOWN = FW_PORT_CMD_MODTYPE_M - 2,
  2087. FW_PORT_MOD_TYPE_NOTSUPPORTED = FW_PORT_CMD_MODTYPE_M - 1,
  2088. FW_PORT_MOD_TYPE_NONE = FW_PORT_CMD_MODTYPE_M
  2089. };
  2090. enum fw_port_mod_sub_type {
  2091. FW_PORT_MOD_SUB_TYPE_NA,
  2092. FW_PORT_MOD_SUB_TYPE_MV88E114X = 0x1,
  2093. FW_PORT_MOD_SUB_TYPE_TN8022 = 0x2,
  2094. FW_PORT_MOD_SUB_TYPE_AQ1202 = 0x3,
  2095. FW_PORT_MOD_SUB_TYPE_88x3120 = 0x4,
  2096. FW_PORT_MOD_SUB_TYPE_BCM84834 = 0x5,
  2097. FW_PORT_MOD_SUB_TYPE_BT_VSC8634 = 0x8,
  2098. /* The following will never been in the VPD. They are TWINAX cable
  2099. * lengths decoded from SFP+ module i2c PROMs. These should
  2100. * almost certainly go somewhere else ...
  2101. */
  2102. FW_PORT_MOD_SUB_TYPE_TWINAX_1 = 0x9,
  2103. FW_PORT_MOD_SUB_TYPE_TWINAX_3 = 0xA,
  2104. FW_PORT_MOD_SUB_TYPE_TWINAX_5 = 0xB,
  2105. FW_PORT_MOD_SUB_TYPE_TWINAX_7 = 0xC,
  2106. };
  2107. /* port stats */
  2108. #define FW_NUM_PORT_STATS 50
  2109. #define FW_NUM_PORT_TX_STATS 23
  2110. #define FW_NUM_PORT_RX_STATS 27
  2111. enum fw_port_stats_tx_index {
  2112. FW_STAT_TX_PORT_BYTES_IX,
  2113. FW_STAT_TX_PORT_FRAMES_IX,
  2114. FW_STAT_TX_PORT_BCAST_IX,
  2115. FW_STAT_TX_PORT_MCAST_IX,
  2116. FW_STAT_TX_PORT_UCAST_IX,
  2117. FW_STAT_TX_PORT_ERROR_IX,
  2118. FW_STAT_TX_PORT_64B_IX,
  2119. FW_STAT_TX_PORT_65B_127B_IX,
  2120. FW_STAT_TX_PORT_128B_255B_IX,
  2121. FW_STAT_TX_PORT_256B_511B_IX,
  2122. FW_STAT_TX_PORT_512B_1023B_IX,
  2123. FW_STAT_TX_PORT_1024B_1518B_IX,
  2124. FW_STAT_TX_PORT_1519B_MAX_IX,
  2125. FW_STAT_TX_PORT_DROP_IX,
  2126. FW_STAT_TX_PORT_PAUSE_IX,
  2127. FW_STAT_TX_PORT_PPP0_IX,
  2128. FW_STAT_TX_PORT_PPP1_IX,
  2129. FW_STAT_TX_PORT_PPP2_IX,
  2130. FW_STAT_TX_PORT_PPP3_IX,
  2131. FW_STAT_TX_PORT_PPP4_IX,
  2132. FW_STAT_TX_PORT_PPP5_IX,
  2133. FW_STAT_TX_PORT_PPP6_IX,
  2134. FW_STAT_TX_PORT_PPP7_IX
  2135. };
  2136. enum fw_port_stat_rx_index {
  2137. FW_STAT_RX_PORT_BYTES_IX,
  2138. FW_STAT_RX_PORT_FRAMES_IX,
  2139. FW_STAT_RX_PORT_BCAST_IX,
  2140. FW_STAT_RX_PORT_MCAST_IX,
  2141. FW_STAT_RX_PORT_UCAST_IX,
  2142. FW_STAT_RX_PORT_MTU_ERROR_IX,
  2143. FW_STAT_RX_PORT_MTU_CRC_ERROR_IX,
  2144. FW_STAT_RX_PORT_CRC_ERROR_IX,
  2145. FW_STAT_RX_PORT_LEN_ERROR_IX,
  2146. FW_STAT_RX_PORT_SYM_ERROR_IX,
  2147. FW_STAT_RX_PORT_64B_IX,
  2148. FW_STAT_RX_PORT_65B_127B_IX,
  2149. FW_STAT_RX_PORT_128B_255B_IX,
  2150. FW_STAT_RX_PORT_256B_511B_IX,
  2151. FW_STAT_RX_PORT_512B_1023B_IX,
  2152. FW_STAT_RX_PORT_1024B_1518B_IX,
  2153. FW_STAT_RX_PORT_1519B_MAX_IX,
  2154. FW_STAT_RX_PORT_PAUSE_IX,
  2155. FW_STAT_RX_PORT_PPP0_IX,
  2156. FW_STAT_RX_PORT_PPP1_IX,
  2157. FW_STAT_RX_PORT_PPP2_IX,
  2158. FW_STAT_RX_PORT_PPP3_IX,
  2159. FW_STAT_RX_PORT_PPP4_IX,
  2160. FW_STAT_RX_PORT_PPP5_IX,
  2161. FW_STAT_RX_PORT_PPP6_IX,
  2162. FW_STAT_RX_PORT_PPP7_IX,
  2163. FW_STAT_RX_PORT_LESS_64B_IX
  2164. };
  2165. struct fw_port_stats_cmd {
  2166. __be32 op_to_portid;
  2167. __be32 retval_len16;
  2168. union fw_port_stats {
  2169. struct fw_port_stats_ctl {
  2170. u8 nstats_bg_bm;
  2171. u8 tx_ix;
  2172. __be16 r6;
  2173. __be32 r7;
  2174. __be64 stat0;
  2175. __be64 stat1;
  2176. __be64 stat2;
  2177. __be64 stat3;
  2178. __be64 stat4;
  2179. __be64 stat5;
  2180. } ctl;
  2181. struct fw_port_stats_all {
  2182. __be64 tx_bytes;
  2183. __be64 tx_frames;
  2184. __be64 tx_bcast;
  2185. __be64 tx_mcast;
  2186. __be64 tx_ucast;
  2187. __be64 tx_error;
  2188. __be64 tx_64b;
  2189. __be64 tx_65b_127b;
  2190. __be64 tx_128b_255b;
  2191. __be64 tx_256b_511b;
  2192. __be64 tx_512b_1023b;
  2193. __be64 tx_1024b_1518b;
  2194. __be64 tx_1519b_max;
  2195. __be64 tx_drop;
  2196. __be64 tx_pause;
  2197. __be64 tx_ppp0;
  2198. __be64 tx_ppp1;
  2199. __be64 tx_ppp2;
  2200. __be64 tx_ppp3;
  2201. __be64 tx_ppp4;
  2202. __be64 tx_ppp5;
  2203. __be64 tx_ppp6;
  2204. __be64 tx_ppp7;
  2205. __be64 rx_bytes;
  2206. __be64 rx_frames;
  2207. __be64 rx_bcast;
  2208. __be64 rx_mcast;
  2209. __be64 rx_ucast;
  2210. __be64 rx_mtu_error;
  2211. __be64 rx_mtu_crc_error;
  2212. __be64 rx_crc_error;
  2213. __be64 rx_len_error;
  2214. __be64 rx_sym_error;
  2215. __be64 rx_64b;
  2216. __be64 rx_65b_127b;
  2217. __be64 rx_128b_255b;
  2218. __be64 rx_256b_511b;
  2219. __be64 rx_512b_1023b;
  2220. __be64 rx_1024b_1518b;
  2221. __be64 rx_1519b_max;
  2222. __be64 rx_pause;
  2223. __be64 rx_ppp0;
  2224. __be64 rx_ppp1;
  2225. __be64 rx_ppp2;
  2226. __be64 rx_ppp3;
  2227. __be64 rx_ppp4;
  2228. __be64 rx_ppp5;
  2229. __be64 rx_ppp6;
  2230. __be64 rx_ppp7;
  2231. __be64 rx_less_64b;
  2232. __be64 rx_bg_drop;
  2233. __be64 rx_bg_trunc;
  2234. } all;
  2235. } u;
  2236. };
  2237. /* port loopback stats */
  2238. #define FW_NUM_LB_STATS 16
  2239. enum fw_port_lb_stats_index {
  2240. FW_STAT_LB_PORT_BYTES_IX,
  2241. FW_STAT_LB_PORT_FRAMES_IX,
  2242. FW_STAT_LB_PORT_BCAST_IX,
  2243. FW_STAT_LB_PORT_MCAST_IX,
  2244. FW_STAT_LB_PORT_UCAST_IX,
  2245. FW_STAT_LB_PORT_ERROR_IX,
  2246. FW_STAT_LB_PORT_64B_IX,
  2247. FW_STAT_LB_PORT_65B_127B_IX,
  2248. FW_STAT_LB_PORT_128B_255B_IX,
  2249. FW_STAT_LB_PORT_256B_511B_IX,
  2250. FW_STAT_LB_PORT_512B_1023B_IX,
  2251. FW_STAT_LB_PORT_1024B_1518B_IX,
  2252. FW_STAT_LB_PORT_1519B_MAX_IX,
  2253. FW_STAT_LB_PORT_DROP_FRAMES_IX
  2254. };
  2255. struct fw_port_lb_stats_cmd {
  2256. __be32 op_to_lbport;
  2257. __be32 retval_len16;
  2258. union fw_port_lb_stats {
  2259. struct fw_port_lb_stats_ctl {
  2260. u8 nstats_bg_bm;
  2261. u8 ix_pkd;
  2262. __be16 r6;
  2263. __be32 r7;
  2264. __be64 stat0;
  2265. __be64 stat1;
  2266. __be64 stat2;
  2267. __be64 stat3;
  2268. __be64 stat4;
  2269. __be64 stat5;
  2270. } ctl;
  2271. struct fw_port_lb_stats_all {
  2272. __be64 tx_bytes;
  2273. __be64 tx_frames;
  2274. __be64 tx_bcast;
  2275. __be64 tx_mcast;
  2276. __be64 tx_ucast;
  2277. __be64 tx_error;
  2278. __be64 tx_64b;
  2279. __be64 tx_65b_127b;
  2280. __be64 tx_128b_255b;
  2281. __be64 tx_256b_511b;
  2282. __be64 tx_512b_1023b;
  2283. __be64 tx_1024b_1518b;
  2284. __be64 tx_1519b_max;
  2285. __be64 rx_lb_drop;
  2286. __be64 rx_lb_trunc;
  2287. } all;
  2288. } u;
  2289. };
  2290. struct fw_rss_ind_tbl_cmd {
  2291. __be32 op_to_viid;
  2292. __be32 retval_len16;
  2293. __be16 niqid;
  2294. __be16 startidx;
  2295. __be32 r3;
  2296. __be32 iq0_to_iq2;
  2297. __be32 iq3_to_iq5;
  2298. __be32 iq6_to_iq8;
  2299. __be32 iq9_to_iq11;
  2300. __be32 iq12_to_iq14;
  2301. __be32 iq15_to_iq17;
  2302. __be32 iq18_to_iq20;
  2303. __be32 iq21_to_iq23;
  2304. __be32 iq24_to_iq26;
  2305. __be32 iq27_to_iq29;
  2306. __be32 iq30_iq31;
  2307. __be32 r15_lo;
  2308. };
  2309. #define FW_RSS_IND_TBL_CMD_VIID_S 0
  2310. #define FW_RSS_IND_TBL_CMD_VIID_V(x) ((x) << FW_RSS_IND_TBL_CMD_VIID_S)
  2311. #define FW_RSS_IND_TBL_CMD_IQ0_S 20
  2312. #define FW_RSS_IND_TBL_CMD_IQ0_V(x) ((x) << FW_RSS_IND_TBL_CMD_IQ0_S)
  2313. #define FW_RSS_IND_TBL_CMD_IQ1_S 10
  2314. #define FW_RSS_IND_TBL_CMD_IQ1_V(x) ((x) << FW_RSS_IND_TBL_CMD_IQ1_S)
  2315. #define FW_RSS_IND_TBL_CMD_IQ2_S 0
  2316. #define FW_RSS_IND_TBL_CMD_IQ2_V(x) ((x) << FW_RSS_IND_TBL_CMD_IQ2_S)
  2317. struct fw_rss_glb_config_cmd {
  2318. __be32 op_to_write;
  2319. __be32 retval_len16;
  2320. union fw_rss_glb_config {
  2321. struct fw_rss_glb_config_manual {
  2322. __be32 mode_pkd;
  2323. __be32 r3;
  2324. __be64 r4;
  2325. __be64 r5;
  2326. } manual;
  2327. struct fw_rss_glb_config_basicvirtual {
  2328. __be32 mode_pkd;
  2329. __be32 synmapen_to_hashtoeplitz;
  2330. __be64 r8;
  2331. __be64 r9;
  2332. } basicvirtual;
  2333. } u;
  2334. };
  2335. #define FW_RSS_GLB_CONFIG_CMD_MODE_S 28
  2336. #define FW_RSS_GLB_CONFIG_CMD_MODE_M 0xf
  2337. #define FW_RSS_GLB_CONFIG_CMD_MODE_V(x) ((x) << FW_RSS_GLB_CONFIG_CMD_MODE_S)
  2338. #define FW_RSS_GLB_CONFIG_CMD_MODE_G(x) \
  2339. (((x) >> FW_RSS_GLB_CONFIG_CMD_MODE_S) & FW_RSS_GLB_CONFIG_CMD_MODE_M)
  2340. #define FW_RSS_GLB_CONFIG_CMD_MODE_MANUAL 0
  2341. #define FW_RSS_GLB_CONFIG_CMD_MODE_BASICVIRTUAL 1
  2342. #define FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_S 8
  2343. #define FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_V(x) \
  2344. ((x) << FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_S)
  2345. #define FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_F \
  2346. FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_V(1U)
  2347. #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_S 7
  2348. #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_V(x) \
  2349. ((x) << FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_S)
  2350. #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_F \
  2351. FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_V(1U)
  2352. #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_S 6
  2353. #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_V(x) \
  2354. ((x) << FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_S)
  2355. #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_F \
  2356. FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_V(1U)
  2357. #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_S 5
  2358. #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_V(x) \
  2359. ((x) << FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_S)
  2360. #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_F \
  2361. FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_V(1U)
  2362. #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_S 4
  2363. #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_V(x) \
  2364. ((x) << FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_S)
  2365. #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_F \
  2366. FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_V(1U)
  2367. #define FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_S 3
  2368. #define FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_V(x) \
  2369. ((x) << FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_S)
  2370. #define FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_F \
  2371. FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_V(1U)
  2372. #define FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_S 2
  2373. #define FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_V(x) \
  2374. ((x) << FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_S)
  2375. #define FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_F \
  2376. FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_V(1U)
  2377. #define FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_S 1
  2378. #define FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_V(x) \
  2379. ((x) << FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_S)
  2380. #define FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_F \
  2381. FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_V(1U)
  2382. #define FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_S 0
  2383. #define FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_V(x) \
  2384. ((x) << FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_S)
  2385. #define FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_F \
  2386. FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_V(1U)
  2387. struct fw_rss_vi_config_cmd {
  2388. __be32 op_to_viid;
  2389. #define FW_RSS_VI_CONFIG_CMD_VIID(x) ((x) << 0)
  2390. __be32 retval_len16;
  2391. union fw_rss_vi_config {
  2392. struct fw_rss_vi_config_manual {
  2393. __be64 r3;
  2394. __be64 r4;
  2395. __be64 r5;
  2396. } manual;
  2397. struct fw_rss_vi_config_basicvirtual {
  2398. __be32 r6;
  2399. __be32 defaultq_to_udpen;
  2400. __be64 r9;
  2401. __be64 r10;
  2402. } basicvirtual;
  2403. } u;
  2404. };
  2405. #define FW_RSS_VI_CONFIG_CMD_VIID_S 0
  2406. #define FW_RSS_VI_CONFIG_CMD_VIID_V(x) ((x) << FW_RSS_VI_CONFIG_CMD_VIID_S)
  2407. #define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_S 16
  2408. #define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_M 0x3ff
  2409. #define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_V(x) \
  2410. ((x) << FW_RSS_VI_CONFIG_CMD_DEFAULTQ_S)
  2411. #define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_G(x) \
  2412. (((x) >> FW_RSS_VI_CONFIG_CMD_DEFAULTQ_S) & \
  2413. FW_RSS_VI_CONFIG_CMD_DEFAULTQ_M)
  2414. #define FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_S 4
  2415. #define FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_V(x) \
  2416. ((x) << FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_S)
  2417. #define FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_F \
  2418. FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_V(1U)
  2419. #define FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_S 3
  2420. #define FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_V(x) \
  2421. ((x) << FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_S)
  2422. #define FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_F \
  2423. FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_V(1U)
  2424. #define FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_S 2
  2425. #define FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_V(x) \
  2426. ((x) << FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_S)
  2427. #define FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_F \
  2428. FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_V(1U)
  2429. #define FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_S 1
  2430. #define FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_V(x) \
  2431. ((x) << FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_S)
  2432. #define FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_F \
  2433. FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_V(1U)
  2434. #define FW_RSS_VI_CONFIG_CMD_UDPEN_S 0
  2435. #define FW_RSS_VI_CONFIG_CMD_UDPEN_V(x) ((x) << FW_RSS_VI_CONFIG_CMD_UDPEN_S)
  2436. #define FW_RSS_VI_CONFIG_CMD_UDPEN_F FW_RSS_VI_CONFIG_CMD_UDPEN_V(1U)
  2437. struct fw_clip_cmd {
  2438. __be32 op_to_write;
  2439. __be32 alloc_to_len16;
  2440. __be64 ip_hi;
  2441. __be64 ip_lo;
  2442. __be32 r4[2];
  2443. };
  2444. #define FW_CLIP_CMD_ALLOC_S 31
  2445. #define FW_CLIP_CMD_ALLOC_V(x) ((x) << FW_CLIP_CMD_ALLOC_S)
  2446. #define FW_CLIP_CMD_ALLOC_F FW_CLIP_CMD_ALLOC_V(1U)
  2447. #define FW_CLIP_CMD_FREE_S 30
  2448. #define FW_CLIP_CMD_FREE_V(x) ((x) << FW_CLIP_CMD_FREE_S)
  2449. #define FW_CLIP_CMD_FREE_F FW_CLIP_CMD_FREE_V(1U)
  2450. enum fw_error_type {
  2451. FW_ERROR_TYPE_EXCEPTION = 0x0,
  2452. FW_ERROR_TYPE_HWMODULE = 0x1,
  2453. FW_ERROR_TYPE_WR = 0x2,
  2454. FW_ERROR_TYPE_ACL = 0x3,
  2455. };
  2456. struct fw_error_cmd {
  2457. __be32 op_to_type;
  2458. __be32 len16_pkd;
  2459. union fw_error {
  2460. struct fw_error_exception {
  2461. __be32 info[6];
  2462. } exception;
  2463. struct fw_error_hwmodule {
  2464. __be32 regaddr;
  2465. __be32 regval;
  2466. } hwmodule;
  2467. struct fw_error_wr {
  2468. __be16 cidx;
  2469. __be16 pfn_vfn;
  2470. __be32 eqid;
  2471. u8 wrhdr[16];
  2472. } wr;
  2473. struct fw_error_acl {
  2474. __be16 cidx;
  2475. __be16 pfn_vfn;
  2476. __be32 eqid;
  2477. __be16 mv_pkd;
  2478. u8 val[6];
  2479. __be64 r4;
  2480. } acl;
  2481. } u;
  2482. };
  2483. struct fw_debug_cmd {
  2484. __be32 op_type;
  2485. __be32 len16_pkd;
  2486. union fw_debug {
  2487. struct fw_debug_assert {
  2488. __be32 fcid;
  2489. __be32 line;
  2490. __be32 x;
  2491. __be32 y;
  2492. u8 filename_0_7[8];
  2493. u8 filename_8_15[8];
  2494. __be64 r3;
  2495. } assert;
  2496. struct fw_debug_prt {
  2497. __be16 dprtstridx;
  2498. __be16 r3[3];
  2499. __be32 dprtstrparam0;
  2500. __be32 dprtstrparam1;
  2501. __be32 dprtstrparam2;
  2502. __be32 dprtstrparam3;
  2503. } prt;
  2504. } u;
  2505. };
  2506. #define FW_DEBUG_CMD_TYPE_S 0
  2507. #define FW_DEBUG_CMD_TYPE_M 0xff
  2508. #define FW_DEBUG_CMD_TYPE_G(x) \
  2509. (((x) >> FW_DEBUG_CMD_TYPE_S) & FW_DEBUG_CMD_TYPE_M)
  2510. #define PCIE_FW_ERR_S 31
  2511. #define PCIE_FW_ERR_V(x) ((x) << PCIE_FW_ERR_S)
  2512. #define PCIE_FW_ERR_F PCIE_FW_ERR_V(1U)
  2513. #define PCIE_FW_INIT_S 30
  2514. #define PCIE_FW_INIT_V(x) ((x) << PCIE_FW_INIT_S)
  2515. #define PCIE_FW_INIT_F PCIE_FW_INIT_V(1U)
  2516. #define PCIE_FW_HALT_S 29
  2517. #define PCIE_FW_HALT_V(x) ((x) << PCIE_FW_HALT_S)
  2518. #define PCIE_FW_HALT_F PCIE_FW_HALT_V(1U)
  2519. #define PCIE_FW_EVAL_S 24
  2520. #define PCIE_FW_EVAL_M 0x7
  2521. #define PCIE_FW_EVAL_G(x) (((x) >> PCIE_FW_EVAL_S) & PCIE_FW_EVAL_M)
  2522. #define PCIE_FW_MASTER_VLD_S 15
  2523. #define PCIE_FW_MASTER_VLD_V(x) ((x) << PCIE_FW_MASTER_VLD_S)
  2524. #define PCIE_FW_MASTER_VLD_F PCIE_FW_MASTER_VLD_V(1U)
  2525. #define PCIE_FW_MASTER_S 12
  2526. #define PCIE_FW_MASTER_M 0x7
  2527. #define PCIE_FW_MASTER_V(x) ((x) << PCIE_FW_MASTER_S)
  2528. #define PCIE_FW_MASTER_G(x) (((x) >> PCIE_FW_MASTER_S) & PCIE_FW_MASTER_M)
  2529. struct fw_hdr {
  2530. u8 ver;
  2531. u8 chip; /* terminator chip type */
  2532. __be16 len512; /* bin length in units of 512-bytes */
  2533. __be32 fw_ver; /* firmware version */
  2534. __be32 tp_microcode_ver;
  2535. u8 intfver_nic;
  2536. u8 intfver_vnic;
  2537. u8 intfver_ofld;
  2538. u8 intfver_ri;
  2539. u8 intfver_iscsipdu;
  2540. u8 intfver_iscsi;
  2541. u8 intfver_fcoepdu;
  2542. u8 intfver_fcoe;
  2543. __u32 reserved2;
  2544. __u32 reserved3;
  2545. __u32 reserved4;
  2546. __be32 flags;
  2547. __be32 reserved6[23];
  2548. };
  2549. enum fw_hdr_chip {
  2550. FW_HDR_CHIP_T4,
  2551. FW_HDR_CHIP_T5
  2552. };
  2553. #define FW_HDR_FW_VER_MAJOR_S 24
  2554. #define FW_HDR_FW_VER_MAJOR_M 0xff
  2555. #define FW_HDR_FW_VER_MAJOR_V(x) \
  2556. ((x) << FW_HDR_FW_VER_MAJOR_S)
  2557. #define FW_HDR_FW_VER_MAJOR_G(x) \
  2558. (((x) >> FW_HDR_FW_VER_MAJOR_S) & FW_HDR_FW_VER_MAJOR_M)
  2559. #define FW_HDR_FW_VER_MINOR_S 16
  2560. #define FW_HDR_FW_VER_MINOR_M 0xff
  2561. #define FW_HDR_FW_VER_MINOR_V(x) \
  2562. ((x) << FW_HDR_FW_VER_MINOR_S)
  2563. #define FW_HDR_FW_VER_MINOR_G(x) \
  2564. (((x) >> FW_HDR_FW_VER_MINOR_S) & FW_HDR_FW_VER_MINOR_M)
  2565. #define FW_HDR_FW_VER_MICRO_S 8
  2566. #define FW_HDR_FW_VER_MICRO_M 0xff
  2567. #define FW_HDR_FW_VER_MICRO_V(x) \
  2568. ((x) << FW_HDR_FW_VER_MICRO_S)
  2569. #define FW_HDR_FW_VER_MICRO_G(x) \
  2570. (((x) >> FW_HDR_FW_VER_MICRO_S) & FW_HDR_FW_VER_MICRO_M)
  2571. #define FW_HDR_FW_VER_BUILD_S 0
  2572. #define FW_HDR_FW_VER_BUILD_M 0xff
  2573. #define FW_HDR_FW_VER_BUILD_V(x) \
  2574. ((x) << FW_HDR_FW_VER_BUILD_S)
  2575. #define FW_HDR_FW_VER_BUILD_G(x) \
  2576. (((x) >> FW_HDR_FW_VER_BUILD_S) & FW_HDR_FW_VER_BUILD_M)
  2577. enum fw_hdr_intfver {
  2578. FW_HDR_INTFVER_NIC = 0x00,
  2579. FW_HDR_INTFVER_VNIC = 0x00,
  2580. FW_HDR_INTFVER_OFLD = 0x00,
  2581. FW_HDR_INTFVER_RI = 0x00,
  2582. FW_HDR_INTFVER_ISCSIPDU = 0x00,
  2583. FW_HDR_INTFVER_ISCSI = 0x00,
  2584. FW_HDR_INTFVER_FCOEPDU = 0x00,
  2585. FW_HDR_INTFVER_FCOE = 0x00,
  2586. };
  2587. enum fw_hdr_flags {
  2588. FW_HDR_FLAGS_RESET_HALT = 0x00000001,
  2589. };
  2590. /* length of the formatting string */
  2591. #define FW_DEVLOG_FMT_LEN 192
  2592. /* maximum number of the formatting string parameters */
  2593. #define FW_DEVLOG_FMT_PARAMS_NUM 8
  2594. /* priority levels */
  2595. enum fw_devlog_level {
  2596. FW_DEVLOG_LEVEL_EMERG = 0x0,
  2597. FW_DEVLOG_LEVEL_CRIT = 0x1,
  2598. FW_DEVLOG_LEVEL_ERR = 0x2,
  2599. FW_DEVLOG_LEVEL_NOTICE = 0x3,
  2600. FW_DEVLOG_LEVEL_INFO = 0x4,
  2601. FW_DEVLOG_LEVEL_DEBUG = 0x5,
  2602. FW_DEVLOG_LEVEL_MAX = 0x5,
  2603. };
  2604. /* facilities that may send a log message */
  2605. enum fw_devlog_facility {
  2606. FW_DEVLOG_FACILITY_CORE = 0x00,
  2607. FW_DEVLOG_FACILITY_CF = 0x01,
  2608. FW_DEVLOG_FACILITY_SCHED = 0x02,
  2609. FW_DEVLOG_FACILITY_TIMER = 0x04,
  2610. FW_DEVLOG_FACILITY_RES = 0x06,
  2611. FW_DEVLOG_FACILITY_HW = 0x08,
  2612. FW_DEVLOG_FACILITY_FLR = 0x10,
  2613. FW_DEVLOG_FACILITY_DMAQ = 0x12,
  2614. FW_DEVLOG_FACILITY_PHY = 0x14,
  2615. FW_DEVLOG_FACILITY_MAC = 0x16,
  2616. FW_DEVLOG_FACILITY_PORT = 0x18,
  2617. FW_DEVLOG_FACILITY_VI = 0x1A,
  2618. FW_DEVLOG_FACILITY_FILTER = 0x1C,
  2619. FW_DEVLOG_FACILITY_ACL = 0x1E,
  2620. FW_DEVLOG_FACILITY_TM = 0x20,
  2621. FW_DEVLOG_FACILITY_QFC = 0x22,
  2622. FW_DEVLOG_FACILITY_DCB = 0x24,
  2623. FW_DEVLOG_FACILITY_ETH = 0x26,
  2624. FW_DEVLOG_FACILITY_OFLD = 0x28,
  2625. FW_DEVLOG_FACILITY_RI = 0x2A,
  2626. FW_DEVLOG_FACILITY_ISCSI = 0x2C,
  2627. FW_DEVLOG_FACILITY_FCOE = 0x2E,
  2628. FW_DEVLOG_FACILITY_FOISCSI = 0x30,
  2629. FW_DEVLOG_FACILITY_FOFCOE = 0x32,
  2630. FW_DEVLOG_FACILITY_MAX = 0x32,
  2631. };
  2632. /* log message format */
  2633. struct fw_devlog_e {
  2634. __be64 timestamp;
  2635. __be32 seqno;
  2636. __be16 reserved1;
  2637. __u8 level;
  2638. __u8 facility;
  2639. __u8 fmt[FW_DEVLOG_FMT_LEN];
  2640. __be32 params[FW_DEVLOG_FMT_PARAMS_NUM];
  2641. __be32 reserved3[4];
  2642. };
  2643. struct fw_devlog_cmd {
  2644. __be32 op_to_write;
  2645. __be32 retval_len16;
  2646. __u8 level;
  2647. __u8 r2[7];
  2648. __be32 memtype_devlog_memaddr16_devlog;
  2649. __be32 memsize_devlog;
  2650. __be32 r3[2];
  2651. };
  2652. #define FW_DEVLOG_CMD_MEMTYPE_DEVLOG_S 28
  2653. #define FW_DEVLOG_CMD_MEMTYPE_DEVLOG_M 0xf
  2654. #define FW_DEVLOG_CMD_MEMTYPE_DEVLOG_G(x) \
  2655. (((x) >> FW_DEVLOG_CMD_MEMTYPE_DEVLOG_S) & \
  2656. FW_DEVLOG_CMD_MEMTYPE_DEVLOG_M)
  2657. #define FW_DEVLOG_CMD_MEMADDR16_DEVLOG_S 0
  2658. #define FW_DEVLOG_CMD_MEMADDR16_DEVLOG_M 0xfffffff
  2659. #define FW_DEVLOG_CMD_MEMADDR16_DEVLOG_G(x) \
  2660. (((x) >> FW_DEVLOG_CMD_MEMADDR16_DEVLOG_S) & \
  2661. FW_DEVLOG_CMD_MEMADDR16_DEVLOG_M)
  2662. #endif /* _T4FW_INTERFACE_H_ */