t4_hw.h 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. /*
  2. * This file is part of the Chelsio T4 Ethernet driver for Linux.
  3. *
  4. * Copyright (c) 2003-2014 Chelsio Communications, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #ifndef __T4_HW_H
  35. #define __T4_HW_H
  36. #include <linux/types.h>
  37. enum {
  38. NCHAN = 4, /* # of HW channels */
  39. MAX_MTU = 9600, /* max MAC MTU, excluding header + FCS */
  40. EEPROMSIZE = 17408, /* Serial EEPROM physical size */
  41. EEPROMVSIZE = 32768, /* Serial EEPROM virtual address space size */
  42. EEPROMPFSIZE = 1024, /* EEPROM writable area size for PFn, n>0 */
  43. RSS_NENTRIES = 2048, /* # of entries in RSS mapping table */
  44. TCB_SIZE = 128, /* TCB size */
  45. NMTUS = 16, /* size of MTU table */
  46. NCCTRL_WIN = 32, /* # of congestion control windows */
  47. L2T_SIZE = 4096, /* # of L2T entries */
  48. PM_NSTATS = 5, /* # of PM stats */
  49. MBOX_LEN = 64, /* mailbox size in bytes */
  50. TRACE_LEN = 112, /* length of trace data and mask */
  51. FILTER_OPT_LEN = 36, /* filter tuple width for optional components */
  52. NWOL_PAT = 8, /* # of WoL patterns */
  53. WOL_PAT_LEN = 128, /* length of WoL patterns */
  54. };
  55. enum {
  56. CIM_NUM_IBQ = 6, /* # of CIM IBQs */
  57. CIM_NUM_OBQ = 6, /* # of CIM OBQs */
  58. CIM_NUM_OBQ_T5 = 8, /* # of CIM OBQs for T5 adapter */
  59. CIMLA_SIZE = 2048, /* # of 32-bit words in CIM LA */
  60. CIM_IBQ_SIZE = 128, /* # of 128-bit words in a CIM IBQ */
  61. CIM_OBQ_SIZE = 128, /* # of 128-bit words in a CIM OBQ */
  62. TPLA_SIZE = 128, /* # of 64-bit words in TP LA */
  63. ULPRX_LA_SIZE = 512, /* # of 256-bit words in ULP_RX LA */
  64. };
  65. enum {
  66. SF_PAGE_SIZE = 256, /* serial flash page size */
  67. SF_SEC_SIZE = 64 * 1024, /* serial flash sector size */
  68. };
  69. enum { RSP_TYPE_FLBUF, RSP_TYPE_CPL, RSP_TYPE_INTR }; /* response entry types */
  70. enum { MBOX_OWNER_NONE, MBOX_OWNER_FW, MBOX_OWNER_DRV }; /* mailbox owners */
  71. enum {
  72. SGE_MAX_WR_LEN = 512, /* max WR size in bytes */
  73. SGE_NTIMERS = 6, /* # of interrupt holdoff timer values */
  74. SGE_NCOUNTERS = 4, /* # of interrupt packet counter values */
  75. SGE_MAX_IQ_SIZE = 65520,
  76. SGE_TIMER_RSTRT_CNTR = 6, /* restart RX packet threshold counter */
  77. SGE_TIMER_UPD_CIDX = 7, /* update cidx only */
  78. SGE_EQ_IDXSIZE = 64, /* egress queue pidx/cidx unit size */
  79. SGE_INTRDST_PCI = 0, /* interrupt destination is PCI-E */
  80. SGE_INTRDST_IQ = 1, /* destination is an ingress queue */
  81. SGE_UPDATEDEL_NONE = 0, /* ingress queue pidx update delivery */
  82. SGE_UPDATEDEL_INTR = 1, /* interrupt */
  83. SGE_UPDATEDEL_STPG = 2, /* status page */
  84. SGE_UPDATEDEL_BOTH = 3, /* interrupt and status page */
  85. SGE_HOSTFCMODE_NONE = 0, /* egress queue cidx updates */
  86. SGE_HOSTFCMODE_IQ = 1, /* sent to ingress queue */
  87. SGE_HOSTFCMODE_STPG = 2, /* sent to status page */
  88. SGE_HOSTFCMODE_BOTH = 3, /* ingress queue and status page */
  89. SGE_FETCHBURSTMIN_16B = 0,/* egress queue descriptor fetch minimum */
  90. SGE_FETCHBURSTMIN_32B = 1,
  91. SGE_FETCHBURSTMIN_64B = 2,
  92. SGE_FETCHBURSTMIN_128B = 3,
  93. SGE_FETCHBURSTMAX_64B = 0,/* egress queue descriptor fetch maximum */
  94. SGE_FETCHBURSTMAX_128B = 1,
  95. SGE_FETCHBURSTMAX_256B = 2,
  96. SGE_FETCHBURSTMAX_512B = 3,
  97. SGE_CIDXFLUSHTHRESH_1 = 0,/* egress queue cidx flush threshold */
  98. SGE_CIDXFLUSHTHRESH_2 = 1,
  99. SGE_CIDXFLUSHTHRESH_4 = 2,
  100. SGE_CIDXFLUSHTHRESH_8 = 3,
  101. SGE_CIDXFLUSHTHRESH_16 = 4,
  102. SGE_CIDXFLUSHTHRESH_32 = 5,
  103. SGE_CIDXFLUSHTHRESH_64 = 6,
  104. SGE_CIDXFLUSHTHRESH_128 = 7,
  105. SGE_INGPADBOUNDARY_SHIFT = 5,/* ingress queue pad boundary */
  106. };
  107. /* PCI-e memory window access */
  108. enum pcie_memwin {
  109. MEMWIN_NIC = 0,
  110. MEMWIN_RSVD1 = 1,
  111. MEMWIN_RSVD2 = 2,
  112. MEMWIN_RDMA = 3,
  113. MEMWIN_RSVD4 = 4,
  114. MEMWIN_FOISCSI = 5,
  115. MEMWIN_CSIOSTOR = 6,
  116. MEMWIN_RSVD7 = 7,
  117. };
  118. struct sge_qstat { /* data written to SGE queue status entries */
  119. __be32 qid;
  120. __be16 cidx;
  121. __be16 pidx;
  122. };
  123. /*
  124. * Structure for last 128 bits of response descriptors
  125. */
  126. struct rsp_ctrl {
  127. __be32 hdrbuflen_pidx;
  128. __be32 pldbuflen_qid;
  129. union {
  130. u8 type_gen;
  131. __be64 last_flit;
  132. };
  133. };
  134. #define RSPD_NEWBUF 0x80000000U
  135. #define RSPD_LEN(x) (((x) >> 0) & 0x7fffffffU)
  136. #define RSPD_QID(x) RSPD_LEN(x)
  137. #define RSPD_GEN(x) ((x) >> 7)
  138. #define RSPD_TYPE(x) (((x) >> 4) & 3)
  139. #define V_QINTR_CNT_EN 0x0
  140. #define QINTR_CNT_EN 0x1
  141. #define QINTR_TIMER_IDX(x) ((x) << 1)
  142. #define QINTR_TIMER_IDX_GET(x) (((x) >> 1) & 0x7)
  143. /*
  144. * Flash layout.
  145. */
  146. #define FLASH_START(start) ((start) * SF_SEC_SIZE)
  147. #define FLASH_MAX_SIZE(nsecs) ((nsecs) * SF_SEC_SIZE)
  148. enum {
  149. /*
  150. * Various Expansion-ROM boot images, etc.
  151. */
  152. FLASH_EXP_ROM_START_SEC = 0,
  153. FLASH_EXP_ROM_NSECS = 6,
  154. FLASH_EXP_ROM_START = FLASH_START(FLASH_EXP_ROM_START_SEC),
  155. FLASH_EXP_ROM_MAX_SIZE = FLASH_MAX_SIZE(FLASH_EXP_ROM_NSECS),
  156. /*
  157. * iSCSI Boot Firmware Table (iBFT) and other driver-related
  158. * parameters ...
  159. */
  160. FLASH_IBFT_START_SEC = 6,
  161. FLASH_IBFT_NSECS = 1,
  162. FLASH_IBFT_START = FLASH_START(FLASH_IBFT_START_SEC),
  163. FLASH_IBFT_MAX_SIZE = FLASH_MAX_SIZE(FLASH_IBFT_NSECS),
  164. /*
  165. * Boot configuration data.
  166. */
  167. FLASH_BOOTCFG_START_SEC = 7,
  168. FLASH_BOOTCFG_NSECS = 1,
  169. FLASH_BOOTCFG_START = FLASH_START(FLASH_BOOTCFG_START_SEC),
  170. FLASH_BOOTCFG_MAX_SIZE = FLASH_MAX_SIZE(FLASH_BOOTCFG_NSECS),
  171. /*
  172. * Location of firmware image in FLASH.
  173. */
  174. FLASH_FW_START_SEC = 8,
  175. FLASH_FW_NSECS = 16,
  176. FLASH_FW_START = FLASH_START(FLASH_FW_START_SEC),
  177. FLASH_FW_MAX_SIZE = FLASH_MAX_SIZE(FLASH_FW_NSECS),
  178. /*
  179. * iSCSI persistent/crash information.
  180. */
  181. FLASH_ISCSI_CRASH_START_SEC = 29,
  182. FLASH_ISCSI_CRASH_NSECS = 1,
  183. FLASH_ISCSI_CRASH_START = FLASH_START(FLASH_ISCSI_CRASH_START_SEC),
  184. FLASH_ISCSI_CRASH_MAX_SIZE = FLASH_MAX_SIZE(FLASH_ISCSI_CRASH_NSECS),
  185. /*
  186. * FCoE persistent/crash information.
  187. */
  188. FLASH_FCOE_CRASH_START_SEC = 30,
  189. FLASH_FCOE_CRASH_NSECS = 1,
  190. FLASH_FCOE_CRASH_START = FLASH_START(FLASH_FCOE_CRASH_START_SEC),
  191. FLASH_FCOE_CRASH_MAX_SIZE = FLASH_MAX_SIZE(FLASH_FCOE_CRASH_NSECS),
  192. /*
  193. * Location of Firmware Configuration File in FLASH. Since the FPGA
  194. * "FLASH" is smaller we need to store the Configuration File in a
  195. * different location -- which will overlap the end of the firmware
  196. * image if firmware ever gets that large ...
  197. */
  198. FLASH_CFG_START_SEC = 31,
  199. FLASH_CFG_NSECS = 1,
  200. FLASH_CFG_START = FLASH_START(FLASH_CFG_START_SEC),
  201. FLASH_CFG_MAX_SIZE = FLASH_MAX_SIZE(FLASH_CFG_NSECS),
  202. /* We don't support FLASH devices which can't support the full
  203. * standard set of sections which we need for normal
  204. * operations.
  205. */
  206. FLASH_MIN_SIZE = FLASH_CFG_START + FLASH_CFG_MAX_SIZE,
  207. FLASH_FPGA_CFG_START_SEC = 15,
  208. FLASH_FPGA_CFG_START = FLASH_START(FLASH_FPGA_CFG_START_SEC),
  209. /*
  210. * Sectors 32-63 are reserved for FLASH failover.
  211. */
  212. };
  213. #undef FLASH_START
  214. #undef FLASH_MAX_SIZE
  215. #endif /* __T4_HW_H */