gcc-msm8960.c 77 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553
  1. /*
  2. * Copyright (c) 2013-2014, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,gcc-msm8960.h>
  24. #include <dt-bindings/reset/qcom,gcc-msm8960.h>
  25. #include "common.h"
  26. #include "clk-regmap.h"
  27. #include "clk-pll.h"
  28. #include "clk-rcg.h"
  29. #include "clk-branch.h"
  30. #include "reset.h"
  31. static struct clk_pll pll3 = {
  32. .l_reg = 0x3164,
  33. .m_reg = 0x3168,
  34. .n_reg = 0x316c,
  35. .config_reg = 0x3174,
  36. .mode_reg = 0x3160,
  37. .status_reg = 0x3178,
  38. .status_bit = 16,
  39. .clkr.hw.init = &(struct clk_init_data){
  40. .name = "pll3",
  41. .parent_names = (const char *[]){ "pxo" },
  42. .num_parents = 1,
  43. .ops = &clk_pll_ops,
  44. },
  45. };
  46. static struct clk_regmap pll4_vote = {
  47. .enable_reg = 0x34c0,
  48. .enable_mask = BIT(4),
  49. .hw.init = &(struct clk_init_data){
  50. .name = "pll4_vote",
  51. .parent_names = (const char *[]){ "pll4" },
  52. .num_parents = 1,
  53. .ops = &clk_pll_vote_ops,
  54. },
  55. };
  56. static struct clk_pll pll8 = {
  57. .l_reg = 0x3144,
  58. .m_reg = 0x3148,
  59. .n_reg = 0x314c,
  60. .config_reg = 0x3154,
  61. .mode_reg = 0x3140,
  62. .status_reg = 0x3158,
  63. .status_bit = 16,
  64. .clkr.hw.init = &(struct clk_init_data){
  65. .name = "pll8",
  66. .parent_names = (const char *[]){ "pxo" },
  67. .num_parents = 1,
  68. .ops = &clk_pll_ops,
  69. },
  70. };
  71. static struct clk_regmap pll8_vote = {
  72. .enable_reg = 0x34c0,
  73. .enable_mask = BIT(8),
  74. .hw.init = &(struct clk_init_data){
  75. .name = "pll8_vote",
  76. .parent_names = (const char *[]){ "pll8" },
  77. .num_parents = 1,
  78. .ops = &clk_pll_vote_ops,
  79. },
  80. };
  81. static struct clk_pll pll14 = {
  82. .l_reg = 0x31c4,
  83. .m_reg = 0x31c8,
  84. .n_reg = 0x31cc,
  85. .config_reg = 0x31d4,
  86. .mode_reg = 0x31c0,
  87. .status_reg = 0x31d8,
  88. .status_bit = 16,
  89. .clkr.hw.init = &(struct clk_init_data){
  90. .name = "pll14",
  91. .parent_names = (const char *[]){ "pxo" },
  92. .num_parents = 1,
  93. .ops = &clk_pll_ops,
  94. },
  95. };
  96. static struct clk_regmap pll14_vote = {
  97. .enable_reg = 0x34c0,
  98. .enable_mask = BIT(14),
  99. .hw.init = &(struct clk_init_data){
  100. .name = "pll14_vote",
  101. .parent_names = (const char *[]){ "pll14" },
  102. .num_parents = 1,
  103. .ops = &clk_pll_vote_ops,
  104. },
  105. };
  106. #define P_PXO 0
  107. #define P_PLL8 1
  108. #define P_PLL3 2
  109. #define P_CXO 2
  110. static const u8 gcc_pxo_pll8_map[] = {
  111. [P_PXO] = 0,
  112. [P_PLL8] = 3,
  113. };
  114. static const char *gcc_pxo_pll8[] = {
  115. "pxo",
  116. "pll8_vote",
  117. };
  118. static const u8 gcc_pxo_pll8_cxo_map[] = {
  119. [P_PXO] = 0,
  120. [P_PLL8] = 3,
  121. [P_CXO] = 5,
  122. };
  123. static const char *gcc_pxo_pll8_cxo[] = {
  124. "pxo",
  125. "pll8_vote",
  126. "cxo",
  127. };
  128. static const u8 gcc_pxo_pll8_pll3_map[] = {
  129. [P_PXO] = 0,
  130. [P_PLL8] = 3,
  131. [P_PLL3] = 6,
  132. };
  133. static const char *gcc_pxo_pll8_pll3[] = {
  134. "pxo",
  135. "pll8_vote",
  136. "pll3",
  137. };
  138. static struct freq_tbl clk_tbl_gsbi_uart[] = {
  139. { 1843200, P_PLL8, 2, 6, 625 },
  140. { 3686400, P_PLL8, 2, 12, 625 },
  141. { 7372800, P_PLL8, 2, 24, 625 },
  142. { 14745600, P_PLL8, 2, 48, 625 },
  143. { 16000000, P_PLL8, 4, 1, 6 },
  144. { 24000000, P_PLL8, 4, 1, 4 },
  145. { 32000000, P_PLL8, 4, 1, 3 },
  146. { 40000000, P_PLL8, 1, 5, 48 },
  147. { 46400000, P_PLL8, 1, 29, 240 },
  148. { 48000000, P_PLL8, 4, 1, 2 },
  149. { 51200000, P_PLL8, 1, 2, 15 },
  150. { 56000000, P_PLL8, 1, 7, 48 },
  151. { 58982400, P_PLL8, 1, 96, 625 },
  152. { 64000000, P_PLL8, 2, 1, 3 },
  153. { }
  154. };
  155. static struct clk_rcg gsbi1_uart_src = {
  156. .ns_reg = 0x29d4,
  157. .md_reg = 0x29d0,
  158. .mn = {
  159. .mnctr_en_bit = 8,
  160. .mnctr_reset_bit = 7,
  161. .mnctr_mode_shift = 5,
  162. .n_val_shift = 16,
  163. .m_val_shift = 16,
  164. .width = 16,
  165. },
  166. .p = {
  167. .pre_div_shift = 3,
  168. .pre_div_width = 2,
  169. },
  170. .s = {
  171. .src_sel_shift = 0,
  172. .parent_map = gcc_pxo_pll8_map,
  173. },
  174. .freq_tbl = clk_tbl_gsbi_uart,
  175. .clkr = {
  176. .enable_reg = 0x29d4,
  177. .enable_mask = BIT(11),
  178. .hw.init = &(struct clk_init_data){
  179. .name = "gsbi1_uart_src",
  180. .parent_names = gcc_pxo_pll8,
  181. .num_parents = 2,
  182. .ops = &clk_rcg_ops,
  183. .flags = CLK_SET_PARENT_GATE,
  184. },
  185. },
  186. };
  187. static struct clk_branch gsbi1_uart_clk = {
  188. .halt_reg = 0x2fcc,
  189. .halt_bit = 10,
  190. .clkr = {
  191. .enable_reg = 0x29d4,
  192. .enable_mask = BIT(9),
  193. .hw.init = &(struct clk_init_data){
  194. .name = "gsbi1_uart_clk",
  195. .parent_names = (const char *[]){
  196. "gsbi1_uart_src",
  197. },
  198. .num_parents = 1,
  199. .ops = &clk_branch_ops,
  200. .flags = CLK_SET_RATE_PARENT,
  201. },
  202. },
  203. };
  204. static struct clk_rcg gsbi2_uart_src = {
  205. .ns_reg = 0x29f4,
  206. .md_reg = 0x29f0,
  207. .mn = {
  208. .mnctr_en_bit = 8,
  209. .mnctr_reset_bit = 7,
  210. .mnctr_mode_shift = 5,
  211. .n_val_shift = 16,
  212. .m_val_shift = 16,
  213. .width = 16,
  214. },
  215. .p = {
  216. .pre_div_shift = 3,
  217. .pre_div_width = 2,
  218. },
  219. .s = {
  220. .src_sel_shift = 0,
  221. .parent_map = gcc_pxo_pll8_map,
  222. },
  223. .freq_tbl = clk_tbl_gsbi_uart,
  224. .clkr = {
  225. .enable_reg = 0x29f4,
  226. .enable_mask = BIT(11),
  227. .hw.init = &(struct clk_init_data){
  228. .name = "gsbi2_uart_src",
  229. .parent_names = gcc_pxo_pll8,
  230. .num_parents = 2,
  231. .ops = &clk_rcg_ops,
  232. .flags = CLK_SET_PARENT_GATE,
  233. },
  234. },
  235. };
  236. static struct clk_branch gsbi2_uart_clk = {
  237. .halt_reg = 0x2fcc,
  238. .halt_bit = 6,
  239. .clkr = {
  240. .enable_reg = 0x29f4,
  241. .enable_mask = BIT(9),
  242. .hw.init = &(struct clk_init_data){
  243. .name = "gsbi2_uart_clk",
  244. .parent_names = (const char *[]){
  245. "gsbi2_uart_src",
  246. },
  247. .num_parents = 1,
  248. .ops = &clk_branch_ops,
  249. .flags = CLK_SET_RATE_PARENT,
  250. },
  251. },
  252. };
  253. static struct clk_rcg gsbi3_uart_src = {
  254. .ns_reg = 0x2a14,
  255. .md_reg = 0x2a10,
  256. .mn = {
  257. .mnctr_en_bit = 8,
  258. .mnctr_reset_bit = 7,
  259. .mnctr_mode_shift = 5,
  260. .n_val_shift = 16,
  261. .m_val_shift = 16,
  262. .width = 16,
  263. },
  264. .p = {
  265. .pre_div_shift = 3,
  266. .pre_div_width = 2,
  267. },
  268. .s = {
  269. .src_sel_shift = 0,
  270. .parent_map = gcc_pxo_pll8_map,
  271. },
  272. .freq_tbl = clk_tbl_gsbi_uart,
  273. .clkr = {
  274. .enable_reg = 0x2a14,
  275. .enable_mask = BIT(11),
  276. .hw.init = &(struct clk_init_data){
  277. .name = "gsbi3_uart_src",
  278. .parent_names = gcc_pxo_pll8,
  279. .num_parents = 2,
  280. .ops = &clk_rcg_ops,
  281. .flags = CLK_SET_PARENT_GATE,
  282. },
  283. },
  284. };
  285. static struct clk_branch gsbi3_uart_clk = {
  286. .halt_reg = 0x2fcc,
  287. .halt_bit = 2,
  288. .clkr = {
  289. .enable_reg = 0x2a14,
  290. .enable_mask = BIT(9),
  291. .hw.init = &(struct clk_init_data){
  292. .name = "gsbi3_uart_clk",
  293. .parent_names = (const char *[]){
  294. "gsbi3_uart_src",
  295. },
  296. .num_parents = 1,
  297. .ops = &clk_branch_ops,
  298. .flags = CLK_SET_RATE_PARENT,
  299. },
  300. },
  301. };
  302. static struct clk_rcg gsbi4_uart_src = {
  303. .ns_reg = 0x2a34,
  304. .md_reg = 0x2a30,
  305. .mn = {
  306. .mnctr_en_bit = 8,
  307. .mnctr_reset_bit = 7,
  308. .mnctr_mode_shift = 5,
  309. .n_val_shift = 16,
  310. .m_val_shift = 16,
  311. .width = 16,
  312. },
  313. .p = {
  314. .pre_div_shift = 3,
  315. .pre_div_width = 2,
  316. },
  317. .s = {
  318. .src_sel_shift = 0,
  319. .parent_map = gcc_pxo_pll8_map,
  320. },
  321. .freq_tbl = clk_tbl_gsbi_uart,
  322. .clkr = {
  323. .enable_reg = 0x2a34,
  324. .enable_mask = BIT(11),
  325. .hw.init = &(struct clk_init_data){
  326. .name = "gsbi4_uart_src",
  327. .parent_names = gcc_pxo_pll8,
  328. .num_parents = 2,
  329. .ops = &clk_rcg_ops,
  330. .flags = CLK_SET_PARENT_GATE,
  331. },
  332. },
  333. };
  334. static struct clk_branch gsbi4_uart_clk = {
  335. .halt_reg = 0x2fd0,
  336. .halt_bit = 26,
  337. .clkr = {
  338. .enable_reg = 0x2a34,
  339. .enable_mask = BIT(9),
  340. .hw.init = &(struct clk_init_data){
  341. .name = "gsbi4_uart_clk",
  342. .parent_names = (const char *[]){
  343. "gsbi4_uart_src",
  344. },
  345. .num_parents = 1,
  346. .ops = &clk_branch_ops,
  347. .flags = CLK_SET_RATE_PARENT,
  348. },
  349. },
  350. };
  351. static struct clk_rcg gsbi5_uart_src = {
  352. .ns_reg = 0x2a54,
  353. .md_reg = 0x2a50,
  354. .mn = {
  355. .mnctr_en_bit = 8,
  356. .mnctr_reset_bit = 7,
  357. .mnctr_mode_shift = 5,
  358. .n_val_shift = 16,
  359. .m_val_shift = 16,
  360. .width = 16,
  361. },
  362. .p = {
  363. .pre_div_shift = 3,
  364. .pre_div_width = 2,
  365. },
  366. .s = {
  367. .src_sel_shift = 0,
  368. .parent_map = gcc_pxo_pll8_map,
  369. },
  370. .freq_tbl = clk_tbl_gsbi_uart,
  371. .clkr = {
  372. .enable_reg = 0x2a54,
  373. .enable_mask = BIT(11),
  374. .hw.init = &(struct clk_init_data){
  375. .name = "gsbi5_uart_src",
  376. .parent_names = gcc_pxo_pll8,
  377. .num_parents = 2,
  378. .ops = &clk_rcg_ops,
  379. .flags = CLK_SET_PARENT_GATE,
  380. },
  381. },
  382. };
  383. static struct clk_branch gsbi5_uart_clk = {
  384. .halt_reg = 0x2fd0,
  385. .halt_bit = 22,
  386. .clkr = {
  387. .enable_reg = 0x2a54,
  388. .enable_mask = BIT(9),
  389. .hw.init = &(struct clk_init_data){
  390. .name = "gsbi5_uart_clk",
  391. .parent_names = (const char *[]){
  392. "gsbi5_uart_src",
  393. },
  394. .num_parents = 1,
  395. .ops = &clk_branch_ops,
  396. .flags = CLK_SET_RATE_PARENT,
  397. },
  398. },
  399. };
  400. static struct clk_rcg gsbi6_uart_src = {
  401. .ns_reg = 0x2a74,
  402. .md_reg = 0x2a70,
  403. .mn = {
  404. .mnctr_en_bit = 8,
  405. .mnctr_reset_bit = 7,
  406. .mnctr_mode_shift = 5,
  407. .n_val_shift = 16,
  408. .m_val_shift = 16,
  409. .width = 16,
  410. },
  411. .p = {
  412. .pre_div_shift = 3,
  413. .pre_div_width = 2,
  414. },
  415. .s = {
  416. .src_sel_shift = 0,
  417. .parent_map = gcc_pxo_pll8_map,
  418. },
  419. .freq_tbl = clk_tbl_gsbi_uart,
  420. .clkr = {
  421. .enable_reg = 0x2a74,
  422. .enable_mask = BIT(11),
  423. .hw.init = &(struct clk_init_data){
  424. .name = "gsbi6_uart_src",
  425. .parent_names = gcc_pxo_pll8,
  426. .num_parents = 2,
  427. .ops = &clk_rcg_ops,
  428. .flags = CLK_SET_PARENT_GATE,
  429. },
  430. },
  431. };
  432. static struct clk_branch gsbi6_uart_clk = {
  433. .halt_reg = 0x2fd0,
  434. .halt_bit = 18,
  435. .clkr = {
  436. .enable_reg = 0x2a74,
  437. .enable_mask = BIT(9),
  438. .hw.init = &(struct clk_init_data){
  439. .name = "gsbi6_uart_clk",
  440. .parent_names = (const char *[]){
  441. "gsbi6_uart_src",
  442. },
  443. .num_parents = 1,
  444. .ops = &clk_branch_ops,
  445. .flags = CLK_SET_RATE_PARENT,
  446. },
  447. },
  448. };
  449. static struct clk_rcg gsbi7_uart_src = {
  450. .ns_reg = 0x2a94,
  451. .md_reg = 0x2a90,
  452. .mn = {
  453. .mnctr_en_bit = 8,
  454. .mnctr_reset_bit = 7,
  455. .mnctr_mode_shift = 5,
  456. .n_val_shift = 16,
  457. .m_val_shift = 16,
  458. .width = 16,
  459. },
  460. .p = {
  461. .pre_div_shift = 3,
  462. .pre_div_width = 2,
  463. },
  464. .s = {
  465. .src_sel_shift = 0,
  466. .parent_map = gcc_pxo_pll8_map,
  467. },
  468. .freq_tbl = clk_tbl_gsbi_uart,
  469. .clkr = {
  470. .enable_reg = 0x2a94,
  471. .enable_mask = BIT(11),
  472. .hw.init = &(struct clk_init_data){
  473. .name = "gsbi7_uart_src",
  474. .parent_names = gcc_pxo_pll8,
  475. .num_parents = 2,
  476. .ops = &clk_rcg_ops,
  477. .flags = CLK_SET_PARENT_GATE,
  478. },
  479. },
  480. };
  481. static struct clk_branch gsbi7_uart_clk = {
  482. .halt_reg = 0x2fd0,
  483. .halt_bit = 14,
  484. .clkr = {
  485. .enable_reg = 0x2a94,
  486. .enable_mask = BIT(9),
  487. .hw.init = &(struct clk_init_data){
  488. .name = "gsbi7_uart_clk",
  489. .parent_names = (const char *[]){
  490. "gsbi7_uart_src",
  491. },
  492. .num_parents = 1,
  493. .ops = &clk_branch_ops,
  494. .flags = CLK_SET_RATE_PARENT,
  495. },
  496. },
  497. };
  498. static struct clk_rcg gsbi8_uart_src = {
  499. .ns_reg = 0x2ab4,
  500. .md_reg = 0x2ab0,
  501. .mn = {
  502. .mnctr_en_bit = 8,
  503. .mnctr_reset_bit = 7,
  504. .mnctr_mode_shift = 5,
  505. .n_val_shift = 16,
  506. .m_val_shift = 16,
  507. .width = 16,
  508. },
  509. .p = {
  510. .pre_div_shift = 3,
  511. .pre_div_width = 2,
  512. },
  513. .s = {
  514. .src_sel_shift = 0,
  515. .parent_map = gcc_pxo_pll8_map,
  516. },
  517. .freq_tbl = clk_tbl_gsbi_uart,
  518. .clkr = {
  519. .enable_reg = 0x2ab4,
  520. .enable_mask = BIT(11),
  521. .hw.init = &(struct clk_init_data){
  522. .name = "gsbi8_uart_src",
  523. .parent_names = gcc_pxo_pll8,
  524. .num_parents = 2,
  525. .ops = &clk_rcg_ops,
  526. .flags = CLK_SET_PARENT_GATE,
  527. },
  528. },
  529. };
  530. static struct clk_branch gsbi8_uart_clk = {
  531. .halt_reg = 0x2fd0,
  532. .halt_bit = 10,
  533. .clkr = {
  534. .enable_reg = 0x2ab4,
  535. .enable_mask = BIT(9),
  536. .hw.init = &(struct clk_init_data){
  537. .name = "gsbi8_uart_clk",
  538. .parent_names = (const char *[]){ "gsbi8_uart_src" },
  539. .num_parents = 1,
  540. .ops = &clk_branch_ops,
  541. .flags = CLK_SET_RATE_PARENT,
  542. },
  543. },
  544. };
  545. static struct clk_rcg gsbi9_uart_src = {
  546. .ns_reg = 0x2ad4,
  547. .md_reg = 0x2ad0,
  548. .mn = {
  549. .mnctr_en_bit = 8,
  550. .mnctr_reset_bit = 7,
  551. .mnctr_mode_shift = 5,
  552. .n_val_shift = 16,
  553. .m_val_shift = 16,
  554. .width = 16,
  555. },
  556. .p = {
  557. .pre_div_shift = 3,
  558. .pre_div_width = 2,
  559. },
  560. .s = {
  561. .src_sel_shift = 0,
  562. .parent_map = gcc_pxo_pll8_map,
  563. },
  564. .freq_tbl = clk_tbl_gsbi_uart,
  565. .clkr = {
  566. .enable_reg = 0x2ad4,
  567. .enable_mask = BIT(11),
  568. .hw.init = &(struct clk_init_data){
  569. .name = "gsbi9_uart_src",
  570. .parent_names = gcc_pxo_pll8,
  571. .num_parents = 2,
  572. .ops = &clk_rcg_ops,
  573. .flags = CLK_SET_PARENT_GATE,
  574. },
  575. },
  576. };
  577. static struct clk_branch gsbi9_uart_clk = {
  578. .halt_reg = 0x2fd0,
  579. .halt_bit = 6,
  580. .clkr = {
  581. .enable_reg = 0x2ad4,
  582. .enable_mask = BIT(9),
  583. .hw.init = &(struct clk_init_data){
  584. .name = "gsbi9_uart_clk",
  585. .parent_names = (const char *[]){ "gsbi9_uart_src" },
  586. .num_parents = 1,
  587. .ops = &clk_branch_ops,
  588. .flags = CLK_SET_RATE_PARENT,
  589. },
  590. },
  591. };
  592. static struct clk_rcg gsbi10_uart_src = {
  593. .ns_reg = 0x2af4,
  594. .md_reg = 0x2af0,
  595. .mn = {
  596. .mnctr_en_bit = 8,
  597. .mnctr_reset_bit = 7,
  598. .mnctr_mode_shift = 5,
  599. .n_val_shift = 16,
  600. .m_val_shift = 16,
  601. .width = 16,
  602. },
  603. .p = {
  604. .pre_div_shift = 3,
  605. .pre_div_width = 2,
  606. },
  607. .s = {
  608. .src_sel_shift = 0,
  609. .parent_map = gcc_pxo_pll8_map,
  610. },
  611. .freq_tbl = clk_tbl_gsbi_uart,
  612. .clkr = {
  613. .enable_reg = 0x2af4,
  614. .enable_mask = BIT(11),
  615. .hw.init = &(struct clk_init_data){
  616. .name = "gsbi10_uart_src",
  617. .parent_names = gcc_pxo_pll8,
  618. .num_parents = 2,
  619. .ops = &clk_rcg_ops,
  620. .flags = CLK_SET_PARENT_GATE,
  621. },
  622. },
  623. };
  624. static struct clk_branch gsbi10_uart_clk = {
  625. .halt_reg = 0x2fd0,
  626. .halt_bit = 2,
  627. .clkr = {
  628. .enable_reg = 0x2af4,
  629. .enable_mask = BIT(9),
  630. .hw.init = &(struct clk_init_data){
  631. .name = "gsbi10_uart_clk",
  632. .parent_names = (const char *[]){ "gsbi10_uart_src" },
  633. .num_parents = 1,
  634. .ops = &clk_branch_ops,
  635. .flags = CLK_SET_RATE_PARENT,
  636. },
  637. },
  638. };
  639. static struct clk_rcg gsbi11_uart_src = {
  640. .ns_reg = 0x2b14,
  641. .md_reg = 0x2b10,
  642. .mn = {
  643. .mnctr_en_bit = 8,
  644. .mnctr_reset_bit = 7,
  645. .mnctr_mode_shift = 5,
  646. .n_val_shift = 16,
  647. .m_val_shift = 16,
  648. .width = 16,
  649. },
  650. .p = {
  651. .pre_div_shift = 3,
  652. .pre_div_width = 2,
  653. },
  654. .s = {
  655. .src_sel_shift = 0,
  656. .parent_map = gcc_pxo_pll8_map,
  657. },
  658. .freq_tbl = clk_tbl_gsbi_uart,
  659. .clkr = {
  660. .enable_reg = 0x2b14,
  661. .enable_mask = BIT(11),
  662. .hw.init = &(struct clk_init_data){
  663. .name = "gsbi11_uart_src",
  664. .parent_names = gcc_pxo_pll8,
  665. .num_parents = 2,
  666. .ops = &clk_rcg_ops,
  667. .flags = CLK_SET_PARENT_GATE,
  668. },
  669. },
  670. };
  671. static struct clk_branch gsbi11_uart_clk = {
  672. .halt_reg = 0x2fd4,
  673. .halt_bit = 17,
  674. .clkr = {
  675. .enable_reg = 0x2b14,
  676. .enable_mask = BIT(9),
  677. .hw.init = &(struct clk_init_data){
  678. .name = "gsbi11_uart_clk",
  679. .parent_names = (const char *[]){ "gsbi11_uart_src" },
  680. .num_parents = 1,
  681. .ops = &clk_branch_ops,
  682. .flags = CLK_SET_RATE_PARENT,
  683. },
  684. },
  685. };
  686. static struct clk_rcg gsbi12_uart_src = {
  687. .ns_reg = 0x2b34,
  688. .md_reg = 0x2b30,
  689. .mn = {
  690. .mnctr_en_bit = 8,
  691. .mnctr_reset_bit = 7,
  692. .mnctr_mode_shift = 5,
  693. .n_val_shift = 16,
  694. .m_val_shift = 16,
  695. .width = 16,
  696. },
  697. .p = {
  698. .pre_div_shift = 3,
  699. .pre_div_width = 2,
  700. },
  701. .s = {
  702. .src_sel_shift = 0,
  703. .parent_map = gcc_pxo_pll8_map,
  704. },
  705. .freq_tbl = clk_tbl_gsbi_uart,
  706. .clkr = {
  707. .enable_reg = 0x2b34,
  708. .enable_mask = BIT(11),
  709. .hw.init = &(struct clk_init_data){
  710. .name = "gsbi12_uart_src",
  711. .parent_names = gcc_pxo_pll8,
  712. .num_parents = 2,
  713. .ops = &clk_rcg_ops,
  714. .flags = CLK_SET_PARENT_GATE,
  715. },
  716. },
  717. };
  718. static struct clk_branch gsbi12_uart_clk = {
  719. .halt_reg = 0x2fd4,
  720. .halt_bit = 13,
  721. .clkr = {
  722. .enable_reg = 0x2b34,
  723. .enable_mask = BIT(9),
  724. .hw.init = &(struct clk_init_data){
  725. .name = "gsbi12_uart_clk",
  726. .parent_names = (const char *[]){ "gsbi12_uart_src" },
  727. .num_parents = 1,
  728. .ops = &clk_branch_ops,
  729. .flags = CLK_SET_RATE_PARENT,
  730. },
  731. },
  732. };
  733. static struct freq_tbl clk_tbl_gsbi_qup[] = {
  734. { 1100000, P_PXO, 1, 2, 49 },
  735. { 5400000, P_PXO, 1, 1, 5 },
  736. { 10800000, P_PXO, 1, 2, 5 },
  737. { 15060000, P_PLL8, 1, 2, 51 },
  738. { 24000000, P_PLL8, 4, 1, 4 },
  739. { 25600000, P_PLL8, 1, 1, 15 },
  740. { 27000000, P_PXO, 1, 0, 0 },
  741. { 48000000, P_PLL8, 4, 1, 2 },
  742. { 51200000, P_PLL8, 1, 2, 15 },
  743. { }
  744. };
  745. static struct clk_rcg gsbi1_qup_src = {
  746. .ns_reg = 0x29cc,
  747. .md_reg = 0x29c8,
  748. .mn = {
  749. .mnctr_en_bit = 8,
  750. .mnctr_reset_bit = 7,
  751. .mnctr_mode_shift = 5,
  752. .n_val_shift = 16,
  753. .m_val_shift = 16,
  754. .width = 8,
  755. },
  756. .p = {
  757. .pre_div_shift = 3,
  758. .pre_div_width = 2,
  759. },
  760. .s = {
  761. .src_sel_shift = 0,
  762. .parent_map = gcc_pxo_pll8_map,
  763. },
  764. .freq_tbl = clk_tbl_gsbi_qup,
  765. .clkr = {
  766. .enable_reg = 0x29cc,
  767. .enable_mask = BIT(11),
  768. .hw.init = &(struct clk_init_data){
  769. .name = "gsbi1_qup_src",
  770. .parent_names = gcc_pxo_pll8,
  771. .num_parents = 2,
  772. .ops = &clk_rcg_ops,
  773. .flags = CLK_SET_PARENT_GATE,
  774. },
  775. },
  776. };
  777. static struct clk_branch gsbi1_qup_clk = {
  778. .halt_reg = 0x2fcc,
  779. .halt_bit = 9,
  780. .clkr = {
  781. .enable_reg = 0x29cc,
  782. .enable_mask = BIT(9),
  783. .hw.init = &(struct clk_init_data){
  784. .name = "gsbi1_qup_clk",
  785. .parent_names = (const char *[]){ "gsbi1_qup_src" },
  786. .num_parents = 1,
  787. .ops = &clk_branch_ops,
  788. .flags = CLK_SET_RATE_PARENT,
  789. },
  790. },
  791. };
  792. static struct clk_rcg gsbi2_qup_src = {
  793. .ns_reg = 0x29ec,
  794. .md_reg = 0x29e8,
  795. .mn = {
  796. .mnctr_en_bit = 8,
  797. .mnctr_reset_bit = 7,
  798. .mnctr_mode_shift = 5,
  799. .n_val_shift = 16,
  800. .m_val_shift = 16,
  801. .width = 8,
  802. },
  803. .p = {
  804. .pre_div_shift = 3,
  805. .pre_div_width = 2,
  806. },
  807. .s = {
  808. .src_sel_shift = 0,
  809. .parent_map = gcc_pxo_pll8_map,
  810. },
  811. .freq_tbl = clk_tbl_gsbi_qup,
  812. .clkr = {
  813. .enable_reg = 0x29ec,
  814. .enable_mask = BIT(11),
  815. .hw.init = &(struct clk_init_data){
  816. .name = "gsbi2_qup_src",
  817. .parent_names = gcc_pxo_pll8,
  818. .num_parents = 2,
  819. .ops = &clk_rcg_ops,
  820. .flags = CLK_SET_PARENT_GATE,
  821. },
  822. },
  823. };
  824. static struct clk_branch gsbi2_qup_clk = {
  825. .halt_reg = 0x2fcc,
  826. .halt_bit = 4,
  827. .clkr = {
  828. .enable_reg = 0x29ec,
  829. .enable_mask = BIT(9),
  830. .hw.init = &(struct clk_init_data){
  831. .name = "gsbi2_qup_clk",
  832. .parent_names = (const char *[]){ "gsbi2_qup_src" },
  833. .num_parents = 1,
  834. .ops = &clk_branch_ops,
  835. .flags = CLK_SET_RATE_PARENT,
  836. },
  837. },
  838. };
  839. static struct clk_rcg gsbi3_qup_src = {
  840. .ns_reg = 0x2a0c,
  841. .md_reg = 0x2a08,
  842. .mn = {
  843. .mnctr_en_bit = 8,
  844. .mnctr_reset_bit = 7,
  845. .mnctr_mode_shift = 5,
  846. .n_val_shift = 16,
  847. .m_val_shift = 16,
  848. .width = 8,
  849. },
  850. .p = {
  851. .pre_div_shift = 3,
  852. .pre_div_width = 2,
  853. },
  854. .s = {
  855. .src_sel_shift = 0,
  856. .parent_map = gcc_pxo_pll8_map,
  857. },
  858. .freq_tbl = clk_tbl_gsbi_qup,
  859. .clkr = {
  860. .enable_reg = 0x2a0c,
  861. .enable_mask = BIT(11),
  862. .hw.init = &(struct clk_init_data){
  863. .name = "gsbi3_qup_src",
  864. .parent_names = gcc_pxo_pll8,
  865. .num_parents = 2,
  866. .ops = &clk_rcg_ops,
  867. .flags = CLK_SET_PARENT_GATE,
  868. },
  869. },
  870. };
  871. static struct clk_branch gsbi3_qup_clk = {
  872. .halt_reg = 0x2fcc,
  873. .halt_bit = 0,
  874. .clkr = {
  875. .enable_reg = 0x2a0c,
  876. .enable_mask = BIT(9),
  877. .hw.init = &(struct clk_init_data){
  878. .name = "gsbi3_qup_clk",
  879. .parent_names = (const char *[]){ "gsbi3_qup_src" },
  880. .num_parents = 1,
  881. .ops = &clk_branch_ops,
  882. .flags = CLK_SET_RATE_PARENT,
  883. },
  884. },
  885. };
  886. static struct clk_rcg gsbi4_qup_src = {
  887. .ns_reg = 0x2a2c,
  888. .md_reg = 0x2a28,
  889. .mn = {
  890. .mnctr_en_bit = 8,
  891. .mnctr_reset_bit = 7,
  892. .mnctr_mode_shift = 5,
  893. .n_val_shift = 16,
  894. .m_val_shift = 16,
  895. .width = 8,
  896. },
  897. .p = {
  898. .pre_div_shift = 3,
  899. .pre_div_width = 2,
  900. },
  901. .s = {
  902. .src_sel_shift = 0,
  903. .parent_map = gcc_pxo_pll8_map,
  904. },
  905. .freq_tbl = clk_tbl_gsbi_qup,
  906. .clkr = {
  907. .enable_reg = 0x2a2c,
  908. .enable_mask = BIT(11),
  909. .hw.init = &(struct clk_init_data){
  910. .name = "gsbi4_qup_src",
  911. .parent_names = gcc_pxo_pll8,
  912. .num_parents = 2,
  913. .ops = &clk_rcg_ops,
  914. .flags = CLK_SET_PARENT_GATE,
  915. },
  916. },
  917. };
  918. static struct clk_branch gsbi4_qup_clk = {
  919. .halt_reg = 0x2fd0,
  920. .halt_bit = 24,
  921. .clkr = {
  922. .enable_reg = 0x2a2c,
  923. .enable_mask = BIT(9),
  924. .hw.init = &(struct clk_init_data){
  925. .name = "gsbi4_qup_clk",
  926. .parent_names = (const char *[]){ "gsbi4_qup_src" },
  927. .num_parents = 1,
  928. .ops = &clk_branch_ops,
  929. .flags = CLK_SET_RATE_PARENT,
  930. },
  931. },
  932. };
  933. static struct clk_rcg gsbi5_qup_src = {
  934. .ns_reg = 0x2a4c,
  935. .md_reg = 0x2a48,
  936. .mn = {
  937. .mnctr_en_bit = 8,
  938. .mnctr_reset_bit = 7,
  939. .mnctr_mode_shift = 5,
  940. .n_val_shift = 16,
  941. .m_val_shift = 16,
  942. .width = 8,
  943. },
  944. .p = {
  945. .pre_div_shift = 3,
  946. .pre_div_width = 2,
  947. },
  948. .s = {
  949. .src_sel_shift = 0,
  950. .parent_map = gcc_pxo_pll8_map,
  951. },
  952. .freq_tbl = clk_tbl_gsbi_qup,
  953. .clkr = {
  954. .enable_reg = 0x2a4c,
  955. .enable_mask = BIT(11),
  956. .hw.init = &(struct clk_init_data){
  957. .name = "gsbi5_qup_src",
  958. .parent_names = gcc_pxo_pll8,
  959. .num_parents = 2,
  960. .ops = &clk_rcg_ops,
  961. .flags = CLK_SET_PARENT_GATE,
  962. },
  963. },
  964. };
  965. static struct clk_branch gsbi5_qup_clk = {
  966. .halt_reg = 0x2fd0,
  967. .halt_bit = 20,
  968. .clkr = {
  969. .enable_reg = 0x2a4c,
  970. .enable_mask = BIT(9),
  971. .hw.init = &(struct clk_init_data){
  972. .name = "gsbi5_qup_clk",
  973. .parent_names = (const char *[]){ "gsbi5_qup_src" },
  974. .num_parents = 1,
  975. .ops = &clk_branch_ops,
  976. .flags = CLK_SET_RATE_PARENT,
  977. },
  978. },
  979. };
  980. static struct clk_rcg gsbi6_qup_src = {
  981. .ns_reg = 0x2a6c,
  982. .md_reg = 0x2a68,
  983. .mn = {
  984. .mnctr_en_bit = 8,
  985. .mnctr_reset_bit = 7,
  986. .mnctr_mode_shift = 5,
  987. .n_val_shift = 16,
  988. .m_val_shift = 16,
  989. .width = 8,
  990. },
  991. .p = {
  992. .pre_div_shift = 3,
  993. .pre_div_width = 2,
  994. },
  995. .s = {
  996. .src_sel_shift = 0,
  997. .parent_map = gcc_pxo_pll8_map,
  998. },
  999. .freq_tbl = clk_tbl_gsbi_qup,
  1000. .clkr = {
  1001. .enable_reg = 0x2a6c,
  1002. .enable_mask = BIT(11),
  1003. .hw.init = &(struct clk_init_data){
  1004. .name = "gsbi6_qup_src",
  1005. .parent_names = gcc_pxo_pll8,
  1006. .num_parents = 2,
  1007. .ops = &clk_rcg_ops,
  1008. .flags = CLK_SET_PARENT_GATE,
  1009. },
  1010. },
  1011. };
  1012. static struct clk_branch gsbi6_qup_clk = {
  1013. .halt_reg = 0x2fd0,
  1014. .halt_bit = 16,
  1015. .clkr = {
  1016. .enable_reg = 0x2a6c,
  1017. .enable_mask = BIT(9),
  1018. .hw.init = &(struct clk_init_data){
  1019. .name = "gsbi6_qup_clk",
  1020. .parent_names = (const char *[]){ "gsbi6_qup_src" },
  1021. .num_parents = 1,
  1022. .ops = &clk_branch_ops,
  1023. .flags = CLK_SET_RATE_PARENT,
  1024. },
  1025. },
  1026. };
  1027. static struct clk_rcg gsbi7_qup_src = {
  1028. .ns_reg = 0x2a8c,
  1029. .md_reg = 0x2a88,
  1030. .mn = {
  1031. .mnctr_en_bit = 8,
  1032. .mnctr_reset_bit = 7,
  1033. .mnctr_mode_shift = 5,
  1034. .n_val_shift = 16,
  1035. .m_val_shift = 16,
  1036. .width = 8,
  1037. },
  1038. .p = {
  1039. .pre_div_shift = 3,
  1040. .pre_div_width = 2,
  1041. },
  1042. .s = {
  1043. .src_sel_shift = 0,
  1044. .parent_map = gcc_pxo_pll8_map,
  1045. },
  1046. .freq_tbl = clk_tbl_gsbi_qup,
  1047. .clkr = {
  1048. .enable_reg = 0x2a8c,
  1049. .enable_mask = BIT(11),
  1050. .hw.init = &(struct clk_init_data){
  1051. .name = "gsbi7_qup_src",
  1052. .parent_names = gcc_pxo_pll8,
  1053. .num_parents = 2,
  1054. .ops = &clk_rcg_ops,
  1055. .flags = CLK_SET_PARENT_GATE,
  1056. },
  1057. },
  1058. };
  1059. static struct clk_branch gsbi7_qup_clk = {
  1060. .halt_reg = 0x2fd0,
  1061. .halt_bit = 12,
  1062. .clkr = {
  1063. .enable_reg = 0x2a8c,
  1064. .enable_mask = BIT(9),
  1065. .hw.init = &(struct clk_init_data){
  1066. .name = "gsbi7_qup_clk",
  1067. .parent_names = (const char *[]){ "gsbi7_qup_src" },
  1068. .num_parents = 1,
  1069. .ops = &clk_branch_ops,
  1070. .flags = CLK_SET_RATE_PARENT,
  1071. },
  1072. },
  1073. };
  1074. static struct clk_rcg gsbi8_qup_src = {
  1075. .ns_reg = 0x2aac,
  1076. .md_reg = 0x2aa8,
  1077. .mn = {
  1078. .mnctr_en_bit = 8,
  1079. .mnctr_reset_bit = 7,
  1080. .mnctr_mode_shift = 5,
  1081. .n_val_shift = 16,
  1082. .m_val_shift = 16,
  1083. .width = 8,
  1084. },
  1085. .p = {
  1086. .pre_div_shift = 3,
  1087. .pre_div_width = 2,
  1088. },
  1089. .s = {
  1090. .src_sel_shift = 0,
  1091. .parent_map = gcc_pxo_pll8_map,
  1092. },
  1093. .freq_tbl = clk_tbl_gsbi_qup,
  1094. .clkr = {
  1095. .enable_reg = 0x2aac,
  1096. .enable_mask = BIT(11),
  1097. .hw.init = &(struct clk_init_data){
  1098. .name = "gsbi8_qup_src",
  1099. .parent_names = gcc_pxo_pll8,
  1100. .num_parents = 2,
  1101. .ops = &clk_rcg_ops,
  1102. .flags = CLK_SET_PARENT_GATE,
  1103. },
  1104. },
  1105. };
  1106. static struct clk_branch gsbi8_qup_clk = {
  1107. .halt_reg = 0x2fd0,
  1108. .halt_bit = 8,
  1109. .clkr = {
  1110. .enable_reg = 0x2aac,
  1111. .enable_mask = BIT(9),
  1112. .hw.init = &(struct clk_init_data){
  1113. .name = "gsbi8_qup_clk",
  1114. .parent_names = (const char *[]){ "gsbi8_qup_src" },
  1115. .num_parents = 1,
  1116. .ops = &clk_branch_ops,
  1117. .flags = CLK_SET_RATE_PARENT,
  1118. },
  1119. },
  1120. };
  1121. static struct clk_rcg gsbi9_qup_src = {
  1122. .ns_reg = 0x2acc,
  1123. .md_reg = 0x2ac8,
  1124. .mn = {
  1125. .mnctr_en_bit = 8,
  1126. .mnctr_reset_bit = 7,
  1127. .mnctr_mode_shift = 5,
  1128. .n_val_shift = 16,
  1129. .m_val_shift = 16,
  1130. .width = 8,
  1131. },
  1132. .p = {
  1133. .pre_div_shift = 3,
  1134. .pre_div_width = 2,
  1135. },
  1136. .s = {
  1137. .src_sel_shift = 0,
  1138. .parent_map = gcc_pxo_pll8_map,
  1139. },
  1140. .freq_tbl = clk_tbl_gsbi_qup,
  1141. .clkr = {
  1142. .enable_reg = 0x2acc,
  1143. .enable_mask = BIT(11),
  1144. .hw.init = &(struct clk_init_data){
  1145. .name = "gsbi9_qup_src",
  1146. .parent_names = gcc_pxo_pll8,
  1147. .num_parents = 2,
  1148. .ops = &clk_rcg_ops,
  1149. .flags = CLK_SET_PARENT_GATE,
  1150. },
  1151. },
  1152. };
  1153. static struct clk_branch gsbi9_qup_clk = {
  1154. .halt_reg = 0x2fd0,
  1155. .halt_bit = 4,
  1156. .clkr = {
  1157. .enable_reg = 0x2acc,
  1158. .enable_mask = BIT(9),
  1159. .hw.init = &(struct clk_init_data){
  1160. .name = "gsbi9_qup_clk",
  1161. .parent_names = (const char *[]){ "gsbi9_qup_src" },
  1162. .num_parents = 1,
  1163. .ops = &clk_branch_ops,
  1164. .flags = CLK_SET_RATE_PARENT,
  1165. },
  1166. },
  1167. };
  1168. static struct clk_rcg gsbi10_qup_src = {
  1169. .ns_reg = 0x2aec,
  1170. .md_reg = 0x2ae8,
  1171. .mn = {
  1172. .mnctr_en_bit = 8,
  1173. .mnctr_reset_bit = 7,
  1174. .mnctr_mode_shift = 5,
  1175. .n_val_shift = 16,
  1176. .m_val_shift = 16,
  1177. .width = 8,
  1178. },
  1179. .p = {
  1180. .pre_div_shift = 3,
  1181. .pre_div_width = 2,
  1182. },
  1183. .s = {
  1184. .src_sel_shift = 0,
  1185. .parent_map = gcc_pxo_pll8_map,
  1186. },
  1187. .freq_tbl = clk_tbl_gsbi_qup,
  1188. .clkr = {
  1189. .enable_reg = 0x2aec,
  1190. .enable_mask = BIT(11),
  1191. .hw.init = &(struct clk_init_data){
  1192. .name = "gsbi10_qup_src",
  1193. .parent_names = gcc_pxo_pll8,
  1194. .num_parents = 2,
  1195. .ops = &clk_rcg_ops,
  1196. .flags = CLK_SET_PARENT_GATE,
  1197. },
  1198. },
  1199. };
  1200. static struct clk_branch gsbi10_qup_clk = {
  1201. .halt_reg = 0x2fd0,
  1202. .halt_bit = 0,
  1203. .clkr = {
  1204. .enable_reg = 0x2aec,
  1205. .enable_mask = BIT(9),
  1206. .hw.init = &(struct clk_init_data){
  1207. .name = "gsbi10_qup_clk",
  1208. .parent_names = (const char *[]){ "gsbi10_qup_src" },
  1209. .num_parents = 1,
  1210. .ops = &clk_branch_ops,
  1211. .flags = CLK_SET_RATE_PARENT,
  1212. },
  1213. },
  1214. };
  1215. static struct clk_rcg gsbi11_qup_src = {
  1216. .ns_reg = 0x2b0c,
  1217. .md_reg = 0x2b08,
  1218. .mn = {
  1219. .mnctr_en_bit = 8,
  1220. .mnctr_reset_bit = 7,
  1221. .mnctr_mode_shift = 5,
  1222. .n_val_shift = 16,
  1223. .m_val_shift = 16,
  1224. .width = 8,
  1225. },
  1226. .p = {
  1227. .pre_div_shift = 3,
  1228. .pre_div_width = 2,
  1229. },
  1230. .s = {
  1231. .src_sel_shift = 0,
  1232. .parent_map = gcc_pxo_pll8_map,
  1233. },
  1234. .freq_tbl = clk_tbl_gsbi_qup,
  1235. .clkr = {
  1236. .enable_reg = 0x2b0c,
  1237. .enable_mask = BIT(11),
  1238. .hw.init = &(struct clk_init_data){
  1239. .name = "gsbi11_qup_src",
  1240. .parent_names = gcc_pxo_pll8,
  1241. .num_parents = 2,
  1242. .ops = &clk_rcg_ops,
  1243. .flags = CLK_SET_PARENT_GATE,
  1244. },
  1245. },
  1246. };
  1247. static struct clk_branch gsbi11_qup_clk = {
  1248. .halt_reg = 0x2fd4,
  1249. .halt_bit = 15,
  1250. .clkr = {
  1251. .enable_reg = 0x2b0c,
  1252. .enable_mask = BIT(9),
  1253. .hw.init = &(struct clk_init_data){
  1254. .name = "gsbi11_qup_clk",
  1255. .parent_names = (const char *[]){ "gsbi11_qup_src" },
  1256. .num_parents = 1,
  1257. .ops = &clk_branch_ops,
  1258. .flags = CLK_SET_RATE_PARENT,
  1259. },
  1260. },
  1261. };
  1262. static struct clk_rcg gsbi12_qup_src = {
  1263. .ns_reg = 0x2b2c,
  1264. .md_reg = 0x2b28,
  1265. .mn = {
  1266. .mnctr_en_bit = 8,
  1267. .mnctr_reset_bit = 7,
  1268. .mnctr_mode_shift = 5,
  1269. .n_val_shift = 16,
  1270. .m_val_shift = 16,
  1271. .width = 8,
  1272. },
  1273. .p = {
  1274. .pre_div_shift = 3,
  1275. .pre_div_width = 2,
  1276. },
  1277. .s = {
  1278. .src_sel_shift = 0,
  1279. .parent_map = gcc_pxo_pll8_map,
  1280. },
  1281. .freq_tbl = clk_tbl_gsbi_qup,
  1282. .clkr = {
  1283. .enable_reg = 0x2b2c,
  1284. .enable_mask = BIT(11),
  1285. .hw.init = &(struct clk_init_data){
  1286. .name = "gsbi12_qup_src",
  1287. .parent_names = gcc_pxo_pll8,
  1288. .num_parents = 2,
  1289. .ops = &clk_rcg_ops,
  1290. .flags = CLK_SET_PARENT_GATE,
  1291. },
  1292. },
  1293. };
  1294. static struct clk_branch gsbi12_qup_clk = {
  1295. .halt_reg = 0x2fd4,
  1296. .halt_bit = 11,
  1297. .clkr = {
  1298. .enable_reg = 0x2b2c,
  1299. .enable_mask = BIT(9),
  1300. .hw.init = &(struct clk_init_data){
  1301. .name = "gsbi12_qup_clk",
  1302. .parent_names = (const char *[]){ "gsbi12_qup_src" },
  1303. .num_parents = 1,
  1304. .ops = &clk_branch_ops,
  1305. .flags = CLK_SET_RATE_PARENT,
  1306. },
  1307. },
  1308. };
  1309. static const struct freq_tbl clk_tbl_gp[] = {
  1310. { 9600000, P_CXO, 2, 0, 0 },
  1311. { 13500000, P_PXO, 2, 0, 0 },
  1312. { 19200000, P_CXO, 1, 0, 0 },
  1313. { 27000000, P_PXO, 1, 0, 0 },
  1314. { 64000000, P_PLL8, 2, 1, 3 },
  1315. { 76800000, P_PLL8, 1, 1, 5 },
  1316. { 96000000, P_PLL8, 4, 0, 0 },
  1317. { 128000000, P_PLL8, 3, 0, 0 },
  1318. { 192000000, P_PLL8, 2, 0, 0 },
  1319. { }
  1320. };
  1321. static struct clk_rcg gp0_src = {
  1322. .ns_reg = 0x2d24,
  1323. .md_reg = 0x2d00,
  1324. .mn = {
  1325. .mnctr_en_bit = 8,
  1326. .mnctr_reset_bit = 7,
  1327. .mnctr_mode_shift = 5,
  1328. .n_val_shift = 16,
  1329. .m_val_shift = 16,
  1330. .width = 8,
  1331. },
  1332. .p = {
  1333. .pre_div_shift = 3,
  1334. .pre_div_width = 2,
  1335. },
  1336. .s = {
  1337. .src_sel_shift = 0,
  1338. .parent_map = gcc_pxo_pll8_cxo_map,
  1339. },
  1340. .freq_tbl = clk_tbl_gp,
  1341. .clkr = {
  1342. .enable_reg = 0x2d24,
  1343. .enable_mask = BIT(11),
  1344. .hw.init = &(struct clk_init_data){
  1345. .name = "gp0_src",
  1346. .parent_names = gcc_pxo_pll8_cxo,
  1347. .num_parents = 3,
  1348. .ops = &clk_rcg_ops,
  1349. .flags = CLK_SET_PARENT_GATE,
  1350. },
  1351. }
  1352. };
  1353. static struct clk_branch gp0_clk = {
  1354. .halt_reg = 0x2fd8,
  1355. .halt_bit = 7,
  1356. .clkr = {
  1357. .enable_reg = 0x2d24,
  1358. .enable_mask = BIT(9),
  1359. .hw.init = &(struct clk_init_data){
  1360. .name = "gp0_clk",
  1361. .parent_names = (const char *[]){ "gp0_src" },
  1362. .num_parents = 1,
  1363. .ops = &clk_branch_ops,
  1364. .flags = CLK_SET_RATE_PARENT,
  1365. },
  1366. },
  1367. };
  1368. static struct clk_rcg gp1_src = {
  1369. .ns_reg = 0x2d44,
  1370. .md_reg = 0x2d40,
  1371. .mn = {
  1372. .mnctr_en_bit = 8,
  1373. .mnctr_reset_bit = 7,
  1374. .mnctr_mode_shift = 5,
  1375. .n_val_shift = 16,
  1376. .m_val_shift = 16,
  1377. .width = 8,
  1378. },
  1379. .p = {
  1380. .pre_div_shift = 3,
  1381. .pre_div_width = 2,
  1382. },
  1383. .s = {
  1384. .src_sel_shift = 0,
  1385. .parent_map = gcc_pxo_pll8_cxo_map,
  1386. },
  1387. .freq_tbl = clk_tbl_gp,
  1388. .clkr = {
  1389. .enable_reg = 0x2d44,
  1390. .enable_mask = BIT(11),
  1391. .hw.init = &(struct clk_init_data){
  1392. .name = "gp1_src",
  1393. .parent_names = gcc_pxo_pll8_cxo,
  1394. .num_parents = 3,
  1395. .ops = &clk_rcg_ops,
  1396. .flags = CLK_SET_RATE_GATE,
  1397. },
  1398. }
  1399. };
  1400. static struct clk_branch gp1_clk = {
  1401. .halt_reg = 0x2fd8,
  1402. .halt_bit = 6,
  1403. .clkr = {
  1404. .enable_reg = 0x2d44,
  1405. .enable_mask = BIT(9),
  1406. .hw.init = &(struct clk_init_data){
  1407. .name = "gp1_clk",
  1408. .parent_names = (const char *[]){ "gp1_src" },
  1409. .num_parents = 1,
  1410. .ops = &clk_branch_ops,
  1411. .flags = CLK_SET_RATE_PARENT,
  1412. },
  1413. },
  1414. };
  1415. static struct clk_rcg gp2_src = {
  1416. .ns_reg = 0x2d64,
  1417. .md_reg = 0x2d60,
  1418. .mn = {
  1419. .mnctr_en_bit = 8,
  1420. .mnctr_reset_bit = 7,
  1421. .mnctr_mode_shift = 5,
  1422. .n_val_shift = 16,
  1423. .m_val_shift = 16,
  1424. .width = 8,
  1425. },
  1426. .p = {
  1427. .pre_div_shift = 3,
  1428. .pre_div_width = 2,
  1429. },
  1430. .s = {
  1431. .src_sel_shift = 0,
  1432. .parent_map = gcc_pxo_pll8_cxo_map,
  1433. },
  1434. .freq_tbl = clk_tbl_gp,
  1435. .clkr = {
  1436. .enable_reg = 0x2d64,
  1437. .enable_mask = BIT(11),
  1438. .hw.init = &(struct clk_init_data){
  1439. .name = "gp2_src",
  1440. .parent_names = gcc_pxo_pll8_cxo,
  1441. .num_parents = 3,
  1442. .ops = &clk_rcg_ops,
  1443. .flags = CLK_SET_RATE_GATE,
  1444. },
  1445. }
  1446. };
  1447. static struct clk_branch gp2_clk = {
  1448. .halt_reg = 0x2fd8,
  1449. .halt_bit = 5,
  1450. .clkr = {
  1451. .enable_reg = 0x2d64,
  1452. .enable_mask = BIT(9),
  1453. .hw.init = &(struct clk_init_data){
  1454. .name = "gp2_clk",
  1455. .parent_names = (const char *[]){ "gp2_src" },
  1456. .num_parents = 1,
  1457. .ops = &clk_branch_ops,
  1458. .flags = CLK_SET_RATE_PARENT,
  1459. },
  1460. },
  1461. };
  1462. static struct clk_branch pmem_clk = {
  1463. .hwcg_reg = 0x25a0,
  1464. .hwcg_bit = 6,
  1465. .halt_reg = 0x2fc8,
  1466. .halt_bit = 20,
  1467. .clkr = {
  1468. .enable_reg = 0x25a0,
  1469. .enable_mask = BIT(4),
  1470. .hw.init = &(struct clk_init_data){
  1471. .name = "pmem_clk",
  1472. .ops = &clk_branch_ops,
  1473. .flags = CLK_IS_ROOT,
  1474. },
  1475. },
  1476. };
  1477. static struct clk_rcg prng_src = {
  1478. .ns_reg = 0x2e80,
  1479. .p = {
  1480. .pre_div_shift = 3,
  1481. .pre_div_width = 4,
  1482. },
  1483. .s = {
  1484. .src_sel_shift = 0,
  1485. .parent_map = gcc_pxo_pll8_map,
  1486. },
  1487. .clkr = {
  1488. .hw.init = &(struct clk_init_data){
  1489. .name = "prng_src",
  1490. .parent_names = gcc_pxo_pll8,
  1491. .num_parents = 2,
  1492. .ops = &clk_rcg_ops,
  1493. },
  1494. },
  1495. };
  1496. static struct clk_branch prng_clk = {
  1497. .halt_reg = 0x2fd8,
  1498. .halt_check = BRANCH_HALT_VOTED,
  1499. .halt_bit = 10,
  1500. .clkr = {
  1501. .enable_reg = 0x3080,
  1502. .enable_mask = BIT(10),
  1503. .hw.init = &(struct clk_init_data){
  1504. .name = "prng_clk",
  1505. .parent_names = (const char *[]){ "prng_src" },
  1506. .num_parents = 1,
  1507. .ops = &clk_branch_ops,
  1508. },
  1509. },
  1510. };
  1511. static const struct freq_tbl clk_tbl_sdc[] = {
  1512. { 144000, P_PXO, 3, 2, 125 },
  1513. { 400000, P_PLL8, 4, 1, 240 },
  1514. { 16000000, P_PLL8, 4, 1, 6 },
  1515. { 17070000, P_PLL8, 1, 2, 45 },
  1516. { 20210000, P_PLL8, 1, 1, 19 },
  1517. { 24000000, P_PLL8, 4, 1, 4 },
  1518. { 48000000, P_PLL8, 4, 1, 2 },
  1519. { 64000000, P_PLL8, 3, 1, 2 },
  1520. { 96000000, P_PLL8, 4, 0, 0 },
  1521. { 192000000, P_PLL8, 2, 0, 0 },
  1522. { }
  1523. };
  1524. static struct clk_rcg sdc1_src = {
  1525. .ns_reg = 0x282c,
  1526. .md_reg = 0x2828,
  1527. .mn = {
  1528. .mnctr_en_bit = 8,
  1529. .mnctr_reset_bit = 7,
  1530. .mnctr_mode_shift = 5,
  1531. .n_val_shift = 16,
  1532. .m_val_shift = 16,
  1533. .width = 8,
  1534. },
  1535. .p = {
  1536. .pre_div_shift = 3,
  1537. .pre_div_width = 2,
  1538. },
  1539. .s = {
  1540. .src_sel_shift = 0,
  1541. .parent_map = gcc_pxo_pll8_map,
  1542. },
  1543. .freq_tbl = clk_tbl_sdc,
  1544. .clkr = {
  1545. .enable_reg = 0x282c,
  1546. .enable_mask = BIT(11),
  1547. .hw.init = &(struct clk_init_data){
  1548. .name = "sdc1_src",
  1549. .parent_names = gcc_pxo_pll8,
  1550. .num_parents = 2,
  1551. .ops = &clk_rcg_ops,
  1552. .flags = CLK_SET_RATE_GATE,
  1553. },
  1554. }
  1555. };
  1556. static struct clk_branch sdc1_clk = {
  1557. .halt_reg = 0x2fc8,
  1558. .halt_bit = 6,
  1559. .clkr = {
  1560. .enable_reg = 0x282c,
  1561. .enable_mask = BIT(9),
  1562. .hw.init = &(struct clk_init_data){
  1563. .name = "sdc1_clk",
  1564. .parent_names = (const char *[]){ "sdc1_src" },
  1565. .num_parents = 1,
  1566. .ops = &clk_branch_ops,
  1567. .flags = CLK_SET_RATE_PARENT,
  1568. },
  1569. },
  1570. };
  1571. static struct clk_rcg sdc2_src = {
  1572. .ns_reg = 0x284c,
  1573. .md_reg = 0x2848,
  1574. .mn = {
  1575. .mnctr_en_bit = 8,
  1576. .mnctr_reset_bit = 7,
  1577. .mnctr_mode_shift = 5,
  1578. .n_val_shift = 16,
  1579. .m_val_shift = 16,
  1580. .width = 8,
  1581. },
  1582. .p = {
  1583. .pre_div_shift = 3,
  1584. .pre_div_width = 2,
  1585. },
  1586. .s = {
  1587. .src_sel_shift = 0,
  1588. .parent_map = gcc_pxo_pll8_map,
  1589. },
  1590. .freq_tbl = clk_tbl_sdc,
  1591. .clkr = {
  1592. .enable_reg = 0x284c,
  1593. .enable_mask = BIT(11),
  1594. .hw.init = &(struct clk_init_data){
  1595. .name = "sdc2_src",
  1596. .parent_names = gcc_pxo_pll8,
  1597. .num_parents = 2,
  1598. .ops = &clk_rcg_ops,
  1599. .flags = CLK_SET_RATE_GATE,
  1600. },
  1601. }
  1602. };
  1603. static struct clk_branch sdc2_clk = {
  1604. .halt_reg = 0x2fc8,
  1605. .halt_bit = 5,
  1606. .clkr = {
  1607. .enable_reg = 0x284c,
  1608. .enable_mask = BIT(9),
  1609. .hw.init = &(struct clk_init_data){
  1610. .name = "sdc2_clk",
  1611. .parent_names = (const char *[]){ "sdc2_src" },
  1612. .num_parents = 1,
  1613. .ops = &clk_branch_ops,
  1614. .flags = CLK_SET_RATE_PARENT,
  1615. },
  1616. },
  1617. };
  1618. static struct clk_rcg sdc3_src = {
  1619. .ns_reg = 0x286c,
  1620. .md_reg = 0x2868,
  1621. .mn = {
  1622. .mnctr_en_bit = 8,
  1623. .mnctr_reset_bit = 7,
  1624. .mnctr_mode_shift = 5,
  1625. .n_val_shift = 16,
  1626. .m_val_shift = 16,
  1627. .width = 8,
  1628. },
  1629. .p = {
  1630. .pre_div_shift = 3,
  1631. .pre_div_width = 2,
  1632. },
  1633. .s = {
  1634. .src_sel_shift = 0,
  1635. .parent_map = gcc_pxo_pll8_map,
  1636. },
  1637. .freq_tbl = clk_tbl_sdc,
  1638. .clkr = {
  1639. .enable_reg = 0x286c,
  1640. .enable_mask = BIT(11),
  1641. .hw.init = &(struct clk_init_data){
  1642. .name = "sdc3_src",
  1643. .parent_names = gcc_pxo_pll8,
  1644. .num_parents = 2,
  1645. .ops = &clk_rcg_ops,
  1646. .flags = CLK_SET_RATE_GATE,
  1647. },
  1648. }
  1649. };
  1650. static struct clk_branch sdc3_clk = {
  1651. .halt_reg = 0x2fc8,
  1652. .halt_bit = 4,
  1653. .clkr = {
  1654. .enable_reg = 0x286c,
  1655. .enable_mask = BIT(9),
  1656. .hw.init = &(struct clk_init_data){
  1657. .name = "sdc3_clk",
  1658. .parent_names = (const char *[]){ "sdc3_src" },
  1659. .num_parents = 1,
  1660. .ops = &clk_branch_ops,
  1661. .flags = CLK_SET_RATE_PARENT,
  1662. },
  1663. },
  1664. };
  1665. static struct clk_rcg sdc4_src = {
  1666. .ns_reg = 0x288c,
  1667. .md_reg = 0x2888,
  1668. .mn = {
  1669. .mnctr_en_bit = 8,
  1670. .mnctr_reset_bit = 7,
  1671. .mnctr_mode_shift = 5,
  1672. .n_val_shift = 16,
  1673. .m_val_shift = 16,
  1674. .width = 8,
  1675. },
  1676. .p = {
  1677. .pre_div_shift = 3,
  1678. .pre_div_width = 2,
  1679. },
  1680. .s = {
  1681. .src_sel_shift = 0,
  1682. .parent_map = gcc_pxo_pll8_map,
  1683. },
  1684. .freq_tbl = clk_tbl_sdc,
  1685. .clkr = {
  1686. .enable_reg = 0x288c,
  1687. .enable_mask = BIT(11),
  1688. .hw.init = &(struct clk_init_data){
  1689. .name = "sdc4_src",
  1690. .parent_names = gcc_pxo_pll8,
  1691. .num_parents = 2,
  1692. .ops = &clk_rcg_ops,
  1693. .flags = CLK_SET_RATE_GATE,
  1694. },
  1695. }
  1696. };
  1697. static struct clk_branch sdc4_clk = {
  1698. .halt_reg = 0x2fc8,
  1699. .halt_bit = 3,
  1700. .clkr = {
  1701. .enable_reg = 0x288c,
  1702. .enable_mask = BIT(9),
  1703. .hw.init = &(struct clk_init_data){
  1704. .name = "sdc4_clk",
  1705. .parent_names = (const char *[]){ "sdc4_src" },
  1706. .num_parents = 1,
  1707. .ops = &clk_branch_ops,
  1708. .flags = CLK_SET_RATE_PARENT,
  1709. },
  1710. },
  1711. };
  1712. static struct clk_rcg sdc5_src = {
  1713. .ns_reg = 0x28ac,
  1714. .md_reg = 0x28a8,
  1715. .mn = {
  1716. .mnctr_en_bit = 8,
  1717. .mnctr_reset_bit = 7,
  1718. .mnctr_mode_shift = 5,
  1719. .n_val_shift = 16,
  1720. .m_val_shift = 16,
  1721. .width = 8,
  1722. },
  1723. .p = {
  1724. .pre_div_shift = 3,
  1725. .pre_div_width = 2,
  1726. },
  1727. .s = {
  1728. .src_sel_shift = 0,
  1729. .parent_map = gcc_pxo_pll8_map,
  1730. },
  1731. .freq_tbl = clk_tbl_sdc,
  1732. .clkr = {
  1733. .enable_reg = 0x28ac,
  1734. .enable_mask = BIT(11),
  1735. .hw.init = &(struct clk_init_data){
  1736. .name = "sdc5_src",
  1737. .parent_names = gcc_pxo_pll8,
  1738. .num_parents = 2,
  1739. .ops = &clk_rcg_ops,
  1740. .flags = CLK_SET_RATE_GATE,
  1741. },
  1742. }
  1743. };
  1744. static struct clk_branch sdc5_clk = {
  1745. .halt_reg = 0x2fc8,
  1746. .halt_bit = 2,
  1747. .clkr = {
  1748. .enable_reg = 0x28ac,
  1749. .enable_mask = BIT(9),
  1750. .hw.init = &(struct clk_init_data){
  1751. .name = "sdc5_clk",
  1752. .parent_names = (const char *[]){ "sdc5_src" },
  1753. .num_parents = 1,
  1754. .ops = &clk_branch_ops,
  1755. .flags = CLK_SET_RATE_PARENT,
  1756. },
  1757. },
  1758. };
  1759. static const struct freq_tbl clk_tbl_tsif_ref[] = {
  1760. { 105000, P_PXO, 1, 1, 256 },
  1761. { }
  1762. };
  1763. static struct clk_rcg tsif_ref_src = {
  1764. .ns_reg = 0x2710,
  1765. .md_reg = 0x270c,
  1766. .mn = {
  1767. .mnctr_en_bit = 8,
  1768. .mnctr_reset_bit = 7,
  1769. .mnctr_mode_shift = 5,
  1770. .n_val_shift = 16,
  1771. .m_val_shift = 16,
  1772. .width = 16,
  1773. },
  1774. .p = {
  1775. .pre_div_shift = 3,
  1776. .pre_div_width = 2,
  1777. },
  1778. .s = {
  1779. .src_sel_shift = 0,
  1780. .parent_map = gcc_pxo_pll8_map,
  1781. },
  1782. .freq_tbl = clk_tbl_tsif_ref,
  1783. .clkr = {
  1784. .enable_reg = 0x2710,
  1785. .enable_mask = BIT(11),
  1786. .hw.init = &(struct clk_init_data){
  1787. .name = "tsif_ref_src",
  1788. .parent_names = gcc_pxo_pll8,
  1789. .num_parents = 2,
  1790. .ops = &clk_rcg_ops,
  1791. .flags = CLK_SET_RATE_GATE,
  1792. },
  1793. }
  1794. };
  1795. static struct clk_branch tsif_ref_clk = {
  1796. .halt_reg = 0x2fd4,
  1797. .halt_bit = 5,
  1798. .clkr = {
  1799. .enable_reg = 0x2710,
  1800. .enable_mask = BIT(9),
  1801. .hw.init = &(struct clk_init_data){
  1802. .name = "tsif_ref_clk",
  1803. .parent_names = (const char *[]){ "tsif_ref_src" },
  1804. .num_parents = 1,
  1805. .ops = &clk_branch_ops,
  1806. .flags = CLK_SET_RATE_PARENT,
  1807. },
  1808. },
  1809. };
  1810. static const struct freq_tbl clk_tbl_usb[] = {
  1811. { 60000000, P_PLL8, 1, 5, 32 },
  1812. { }
  1813. };
  1814. static struct clk_rcg usb_hs1_xcvr_src = {
  1815. .ns_reg = 0x290c,
  1816. .md_reg = 0x2908,
  1817. .mn = {
  1818. .mnctr_en_bit = 8,
  1819. .mnctr_reset_bit = 7,
  1820. .mnctr_mode_shift = 5,
  1821. .n_val_shift = 16,
  1822. .m_val_shift = 16,
  1823. .width = 8,
  1824. },
  1825. .p = {
  1826. .pre_div_shift = 3,
  1827. .pre_div_width = 2,
  1828. },
  1829. .s = {
  1830. .src_sel_shift = 0,
  1831. .parent_map = gcc_pxo_pll8_map,
  1832. },
  1833. .freq_tbl = clk_tbl_usb,
  1834. .clkr = {
  1835. .enable_reg = 0x290c,
  1836. .enable_mask = BIT(11),
  1837. .hw.init = &(struct clk_init_data){
  1838. .name = "usb_hs1_xcvr_src",
  1839. .parent_names = gcc_pxo_pll8,
  1840. .num_parents = 2,
  1841. .ops = &clk_rcg_ops,
  1842. .flags = CLK_SET_RATE_GATE,
  1843. },
  1844. }
  1845. };
  1846. static struct clk_branch usb_hs1_xcvr_clk = {
  1847. .halt_reg = 0x2fc8,
  1848. .halt_bit = 0,
  1849. .clkr = {
  1850. .enable_reg = 0x290c,
  1851. .enable_mask = BIT(9),
  1852. .hw.init = &(struct clk_init_data){
  1853. .name = "usb_hs1_xcvr_clk",
  1854. .parent_names = (const char *[]){ "usb_hs1_xcvr_src" },
  1855. .num_parents = 1,
  1856. .ops = &clk_branch_ops,
  1857. .flags = CLK_SET_RATE_PARENT,
  1858. },
  1859. },
  1860. };
  1861. static struct clk_rcg usb_hs3_xcvr_src = {
  1862. .ns_reg = 0x370c,
  1863. .md_reg = 0x3708,
  1864. .mn = {
  1865. .mnctr_en_bit = 8,
  1866. .mnctr_reset_bit = 7,
  1867. .mnctr_mode_shift = 5,
  1868. .n_val_shift = 16,
  1869. .m_val_shift = 16,
  1870. .width = 8,
  1871. },
  1872. .p = {
  1873. .pre_div_shift = 3,
  1874. .pre_div_width = 2,
  1875. },
  1876. .s = {
  1877. .src_sel_shift = 0,
  1878. .parent_map = gcc_pxo_pll8_map,
  1879. },
  1880. .freq_tbl = clk_tbl_usb,
  1881. .clkr = {
  1882. .enable_reg = 0x370c,
  1883. .enable_mask = BIT(11),
  1884. .hw.init = &(struct clk_init_data){
  1885. .name = "usb_hs3_xcvr_src",
  1886. .parent_names = gcc_pxo_pll8,
  1887. .num_parents = 2,
  1888. .ops = &clk_rcg_ops,
  1889. .flags = CLK_SET_RATE_GATE,
  1890. },
  1891. }
  1892. };
  1893. static struct clk_branch usb_hs3_xcvr_clk = {
  1894. .halt_reg = 0x2fc8,
  1895. .halt_bit = 30,
  1896. .clkr = {
  1897. .enable_reg = 0x370c,
  1898. .enable_mask = BIT(9),
  1899. .hw.init = &(struct clk_init_data){
  1900. .name = "usb_hs3_xcvr_clk",
  1901. .parent_names = (const char *[]){ "usb_hs3_xcvr_src" },
  1902. .num_parents = 1,
  1903. .ops = &clk_branch_ops,
  1904. .flags = CLK_SET_RATE_PARENT,
  1905. },
  1906. },
  1907. };
  1908. static struct clk_rcg usb_hs4_xcvr_src = {
  1909. .ns_reg = 0x372c,
  1910. .md_reg = 0x3728,
  1911. .mn = {
  1912. .mnctr_en_bit = 8,
  1913. .mnctr_reset_bit = 7,
  1914. .mnctr_mode_shift = 5,
  1915. .n_val_shift = 16,
  1916. .m_val_shift = 16,
  1917. .width = 8,
  1918. },
  1919. .p = {
  1920. .pre_div_shift = 3,
  1921. .pre_div_width = 2,
  1922. },
  1923. .s = {
  1924. .src_sel_shift = 0,
  1925. .parent_map = gcc_pxo_pll8_map,
  1926. },
  1927. .freq_tbl = clk_tbl_usb,
  1928. .clkr = {
  1929. .enable_reg = 0x372c,
  1930. .enable_mask = BIT(11),
  1931. .hw.init = &(struct clk_init_data){
  1932. .name = "usb_hs4_xcvr_src",
  1933. .parent_names = gcc_pxo_pll8,
  1934. .num_parents = 2,
  1935. .ops = &clk_rcg_ops,
  1936. .flags = CLK_SET_RATE_GATE,
  1937. },
  1938. }
  1939. };
  1940. static struct clk_branch usb_hs4_xcvr_clk = {
  1941. .halt_reg = 0x2fc8,
  1942. .halt_bit = 2,
  1943. .clkr = {
  1944. .enable_reg = 0x372c,
  1945. .enable_mask = BIT(9),
  1946. .hw.init = &(struct clk_init_data){
  1947. .name = "usb_hs4_xcvr_clk",
  1948. .parent_names = (const char *[]){ "usb_hs4_xcvr_src" },
  1949. .num_parents = 1,
  1950. .ops = &clk_branch_ops,
  1951. .flags = CLK_SET_RATE_PARENT,
  1952. },
  1953. },
  1954. };
  1955. static struct clk_rcg usb_hsic_xcvr_fs_src = {
  1956. .ns_reg = 0x2928,
  1957. .md_reg = 0x2924,
  1958. .mn = {
  1959. .mnctr_en_bit = 8,
  1960. .mnctr_reset_bit = 7,
  1961. .mnctr_mode_shift = 5,
  1962. .n_val_shift = 16,
  1963. .m_val_shift = 16,
  1964. .width = 8,
  1965. },
  1966. .p = {
  1967. .pre_div_shift = 3,
  1968. .pre_div_width = 2,
  1969. },
  1970. .s = {
  1971. .src_sel_shift = 0,
  1972. .parent_map = gcc_pxo_pll8_map,
  1973. },
  1974. .freq_tbl = clk_tbl_usb,
  1975. .clkr = {
  1976. .enable_reg = 0x2928,
  1977. .enable_mask = BIT(11),
  1978. .hw.init = &(struct clk_init_data){
  1979. .name = "usb_hsic_xcvr_fs_src",
  1980. .parent_names = gcc_pxo_pll8,
  1981. .num_parents = 2,
  1982. .ops = &clk_rcg_ops,
  1983. .flags = CLK_SET_RATE_GATE,
  1984. },
  1985. }
  1986. };
  1987. static const char *usb_hsic_xcvr_fs_src_p[] = { "usb_hsic_xcvr_fs_src" };
  1988. static struct clk_branch usb_hsic_xcvr_fs_clk = {
  1989. .halt_reg = 0x2fc8,
  1990. .halt_bit = 2,
  1991. .clkr = {
  1992. .enable_reg = 0x2928,
  1993. .enable_mask = BIT(9),
  1994. .hw.init = &(struct clk_init_data){
  1995. .name = "usb_hsic_xcvr_fs_clk",
  1996. .parent_names = usb_hsic_xcvr_fs_src_p,
  1997. .num_parents = 1,
  1998. .ops = &clk_branch_ops,
  1999. .flags = CLK_SET_RATE_PARENT,
  2000. },
  2001. },
  2002. };
  2003. static struct clk_branch usb_hsic_system_clk = {
  2004. .halt_reg = 0x2fcc,
  2005. .halt_bit = 24,
  2006. .clkr = {
  2007. .enable_reg = 0x292c,
  2008. .enable_mask = BIT(4),
  2009. .hw.init = &(struct clk_init_data){
  2010. .parent_names = usb_hsic_xcvr_fs_src_p,
  2011. .num_parents = 1,
  2012. .name = "usb_hsic_system_clk",
  2013. .ops = &clk_branch_ops,
  2014. .flags = CLK_SET_RATE_PARENT,
  2015. },
  2016. },
  2017. };
  2018. static struct clk_branch usb_hsic_hsic_clk = {
  2019. .halt_reg = 0x2fcc,
  2020. .halt_bit = 19,
  2021. .clkr = {
  2022. .enable_reg = 0x2b44,
  2023. .enable_mask = BIT(0),
  2024. .hw.init = &(struct clk_init_data){
  2025. .parent_names = (const char *[]){ "pll14_vote" },
  2026. .num_parents = 1,
  2027. .name = "usb_hsic_hsic_clk",
  2028. .ops = &clk_branch_ops,
  2029. },
  2030. },
  2031. };
  2032. static struct clk_branch usb_hsic_hsio_cal_clk = {
  2033. .halt_reg = 0x2fcc,
  2034. .halt_bit = 23,
  2035. .clkr = {
  2036. .enable_reg = 0x2b48,
  2037. .enable_mask = BIT(0),
  2038. .hw.init = &(struct clk_init_data){
  2039. .name = "usb_hsic_hsio_cal_clk",
  2040. .ops = &clk_branch_ops,
  2041. .flags = CLK_IS_ROOT,
  2042. },
  2043. },
  2044. };
  2045. static struct clk_rcg usb_fs1_xcvr_fs_src = {
  2046. .ns_reg = 0x2968,
  2047. .md_reg = 0x2964,
  2048. .mn = {
  2049. .mnctr_en_bit = 8,
  2050. .mnctr_reset_bit = 7,
  2051. .mnctr_mode_shift = 5,
  2052. .n_val_shift = 16,
  2053. .m_val_shift = 16,
  2054. .width = 8,
  2055. },
  2056. .p = {
  2057. .pre_div_shift = 3,
  2058. .pre_div_width = 2,
  2059. },
  2060. .s = {
  2061. .src_sel_shift = 0,
  2062. .parent_map = gcc_pxo_pll8_map,
  2063. },
  2064. .freq_tbl = clk_tbl_usb,
  2065. .clkr = {
  2066. .enable_reg = 0x2968,
  2067. .enable_mask = BIT(11),
  2068. .hw.init = &(struct clk_init_data){
  2069. .name = "usb_fs1_xcvr_fs_src",
  2070. .parent_names = gcc_pxo_pll8,
  2071. .num_parents = 2,
  2072. .ops = &clk_rcg_ops,
  2073. .flags = CLK_SET_RATE_GATE,
  2074. },
  2075. }
  2076. };
  2077. static const char *usb_fs1_xcvr_fs_src_p[] = { "usb_fs1_xcvr_fs_src" };
  2078. static struct clk_branch usb_fs1_xcvr_fs_clk = {
  2079. .halt_reg = 0x2fcc,
  2080. .halt_bit = 15,
  2081. .clkr = {
  2082. .enable_reg = 0x2968,
  2083. .enable_mask = BIT(9),
  2084. .hw.init = &(struct clk_init_data){
  2085. .name = "usb_fs1_xcvr_fs_clk",
  2086. .parent_names = usb_fs1_xcvr_fs_src_p,
  2087. .num_parents = 1,
  2088. .ops = &clk_branch_ops,
  2089. .flags = CLK_SET_RATE_PARENT,
  2090. },
  2091. },
  2092. };
  2093. static struct clk_branch usb_fs1_system_clk = {
  2094. .halt_reg = 0x2fcc,
  2095. .halt_bit = 16,
  2096. .clkr = {
  2097. .enable_reg = 0x296c,
  2098. .enable_mask = BIT(4),
  2099. .hw.init = &(struct clk_init_data){
  2100. .parent_names = usb_fs1_xcvr_fs_src_p,
  2101. .num_parents = 1,
  2102. .name = "usb_fs1_system_clk",
  2103. .ops = &clk_branch_ops,
  2104. .flags = CLK_SET_RATE_PARENT,
  2105. },
  2106. },
  2107. };
  2108. static struct clk_rcg usb_fs2_xcvr_fs_src = {
  2109. .ns_reg = 0x2988,
  2110. .md_reg = 0x2984,
  2111. .mn = {
  2112. .mnctr_en_bit = 8,
  2113. .mnctr_reset_bit = 7,
  2114. .mnctr_mode_shift = 5,
  2115. .n_val_shift = 16,
  2116. .m_val_shift = 16,
  2117. .width = 8,
  2118. },
  2119. .p = {
  2120. .pre_div_shift = 3,
  2121. .pre_div_width = 2,
  2122. },
  2123. .s = {
  2124. .src_sel_shift = 0,
  2125. .parent_map = gcc_pxo_pll8_map,
  2126. },
  2127. .freq_tbl = clk_tbl_usb,
  2128. .clkr = {
  2129. .enable_reg = 0x2988,
  2130. .enable_mask = BIT(11),
  2131. .hw.init = &(struct clk_init_data){
  2132. .name = "usb_fs2_xcvr_fs_src",
  2133. .parent_names = gcc_pxo_pll8,
  2134. .num_parents = 2,
  2135. .ops = &clk_rcg_ops,
  2136. .flags = CLK_SET_RATE_GATE,
  2137. },
  2138. }
  2139. };
  2140. static const char *usb_fs2_xcvr_fs_src_p[] = { "usb_fs2_xcvr_fs_src" };
  2141. static struct clk_branch usb_fs2_xcvr_fs_clk = {
  2142. .halt_reg = 0x2fcc,
  2143. .halt_bit = 12,
  2144. .clkr = {
  2145. .enable_reg = 0x2988,
  2146. .enable_mask = BIT(9),
  2147. .hw.init = &(struct clk_init_data){
  2148. .name = "usb_fs2_xcvr_fs_clk",
  2149. .parent_names = usb_fs2_xcvr_fs_src_p,
  2150. .num_parents = 1,
  2151. .ops = &clk_branch_ops,
  2152. .flags = CLK_SET_RATE_PARENT,
  2153. },
  2154. },
  2155. };
  2156. static struct clk_branch usb_fs2_system_clk = {
  2157. .halt_reg = 0x2fcc,
  2158. .halt_bit = 13,
  2159. .clkr = {
  2160. .enable_reg = 0x298c,
  2161. .enable_mask = BIT(4),
  2162. .hw.init = &(struct clk_init_data){
  2163. .name = "usb_fs2_system_clk",
  2164. .parent_names = usb_fs2_xcvr_fs_src_p,
  2165. .num_parents = 1,
  2166. .ops = &clk_branch_ops,
  2167. .flags = CLK_SET_RATE_PARENT,
  2168. },
  2169. },
  2170. };
  2171. static struct clk_branch ce1_core_clk = {
  2172. .hwcg_reg = 0x2724,
  2173. .hwcg_bit = 6,
  2174. .halt_reg = 0x2fd4,
  2175. .halt_bit = 27,
  2176. .clkr = {
  2177. .enable_reg = 0x2724,
  2178. .enable_mask = BIT(4),
  2179. .hw.init = &(struct clk_init_data){
  2180. .name = "ce1_core_clk",
  2181. .ops = &clk_branch_ops,
  2182. .flags = CLK_IS_ROOT,
  2183. },
  2184. },
  2185. };
  2186. static struct clk_branch ce1_h_clk = {
  2187. .halt_reg = 0x2fd4,
  2188. .halt_bit = 1,
  2189. .clkr = {
  2190. .enable_reg = 0x2720,
  2191. .enable_mask = BIT(4),
  2192. .hw.init = &(struct clk_init_data){
  2193. .name = "ce1_h_clk",
  2194. .ops = &clk_branch_ops,
  2195. .flags = CLK_IS_ROOT,
  2196. },
  2197. },
  2198. };
  2199. static struct clk_branch dma_bam_h_clk = {
  2200. .hwcg_reg = 0x25c0,
  2201. .hwcg_bit = 6,
  2202. .halt_reg = 0x2fc8,
  2203. .halt_bit = 12,
  2204. .clkr = {
  2205. .enable_reg = 0x25c0,
  2206. .enable_mask = BIT(4),
  2207. .hw.init = &(struct clk_init_data){
  2208. .name = "dma_bam_h_clk",
  2209. .ops = &clk_branch_ops,
  2210. .flags = CLK_IS_ROOT,
  2211. },
  2212. },
  2213. };
  2214. static struct clk_branch gsbi1_h_clk = {
  2215. .hwcg_reg = 0x29c0,
  2216. .hwcg_bit = 6,
  2217. .halt_reg = 0x2fcc,
  2218. .halt_bit = 11,
  2219. .clkr = {
  2220. .enable_reg = 0x29c0,
  2221. .enable_mask = BIT(4),
  2222. .hw.init = &(struct clk_init_data){
  2223. .name = "gsbi1_h_clk",
  2224. .ops = &clk_branch_ops,
  2225. .flags = CLK_IS_ROOT,
  2226. },
  2227. },
  2228. };
  2229. static struct clk_branch gsbi2_h_clk = {
  2230. .hwcg_reg = 0x29e0,
  2231. .hwcg_bit = 6,
  2232. .halt_reg = 0x2fcc,
  2233. .halt_bit = 7,
  2234. .clkr = {
  2235. .enable_reg = 0x29e0,
  2236. .enable_mask = BIT(4),
  2237. .hw.init = &(struct clk_init_data){
  2238. .name = "gsbi2_h_clk",
  2239. .ops = &clk_branch_ops,
  2240. .flags = CLK_IS_ROOT,
  2241. },
  2242. },
  2243. };
  2244. static struct clk_branch gsbi3_h_clk = {
  2245. .hwcg_reg = 0x2a00,
  2246. .hwcg_bit = 6,
  2247. .halt_reg = 0x2fcc,
  2248. .halt_bit = 3,
  2249. .clkr = {
  2250. .enable_reg = 0x2a00,
  2251. .enable_mask = BIT(4),
  2252. .hw.init = &(struct clk_init_data){
  2253. .name = "gsbi3_h_clk",
  2254. .ops = &clk_branch_ops,
  2255. .flags = CLK_IS_ROOT,
  2256. },
  2257. },
  2258. };
  2259. static struct clk_branch gsbi4_h_clk = {
  2260. .hwcg_reg = 0x2a20,
  2261. .hwcg_bit = 6,
  2262. .halt_reg = 0x2fd0,
  2263. .halt_bit = 27,
  2264. .clkr = {
  2265. .enable_reg = 0x2a20,
  2266. .enable_mask = BIT(4),
  2267. .hw.init = &(struct clk_init_data){
  2268. .name = "gsbi4_h_clk",
  2269. .ops = &clk_branch_ops,
  2270. .flags = CLK_IS_ROOT,
  2271. },
  2272. },
  2273. };
  2274. static struct clk_branch gsbi5_h_clk = {
  2275. .hwcg_reg = 0x2a40,
  2276. .hwcg_bit = 6,
  2277. .halt_reg = 0x2fd0,
  2278. .halt_bit = 23,
  2279. .clkr = {
  2280. .enable_reg = 0x2a40,
  2281. .enable_mask = BIT(4),
  2282. .hw.init = &(struct clk_init_data){
  2283. .name = "gsbi5_h_clk",
  2284. .ops = &clk_branch_ops,
  2285. .flags = CLK_IS_ROOT,
  2286. },
  2287. },
  2288. };
  2289. static struct clk_branch gsbi6_h_clk = {
  2290. .hwcg_reg = 0x2a60,
  2291. .hwcg_bit = 6,
  2292. .halt_reg = 0x2fd0,
  2293. .halt_bit = 19,
  2294. .clkr = {
  2295. .enable_reg = 0x2a60,
  2296. .enable_mask = BIT(4),
  2297. .hw.init = &(struct clk_init_data){
  2298. .name = "gsbi6_h_clk",
  2299. .ops = &clk_branch_ops,
  2300. .flags = CLK_IS_ROOT,
  2301. },
  2302. },
  2303. };
  2304. static struct clk_branch gsbi7_h_clk = {
  2305. .hwcg_reg = 0x2a80,
  2306. .hwcg_bit = 6,
  2307. .halt_reg = 0x2fd0,
  2308. .halt_bit = 15,
  2309. .clkr = {
  2310. .enable_reg = 0x2a80,
  2311. .enable_mask = BIT(4),
  2312. .hw.init = &(struct clk_init_data){
  2313. .name = "gsbi7_h_clk",
  2314. .ops = &clk_branch_ops,
  2315. .flags = CLK_IS_ROOT,
  2316. },
  2317. },
  2318. };
  2319. static struct clk_branch gsbi8_h_clk = {
  2320. .hwcg_reg = 0x2aa0,
  2321. .hwcg_bit = 6,
  2322. .halt_reg = 0x2fd0,
  2323. .halt_bit = 11,
  2324. .clkr = {
  2325. .enable_reg = 0x2aa0,
  2326. .enable_mask = BIT(4),
  2327. .hw.init = &(struct clk_init_data){
  2328. .name = "gsbi8_h_clk",
  2329. .ops = &clk_branch_ops,
  2330. .flags = CLK_IS_ROOT,
  2331. },
  2332. },
  2333. };
  2334. static struct clk_branch gsbi9_h_clk = {
  2335. .hwcg_reg = 0x2ac0,
  2336. .hwcg_bit = 6,
  2337. .halt_reg = 0x2fd0,
  2338. .halt_bit = 7,
  2339. .clkr = {
  2340. .enable_reg = 0x2ac0,
  2341. .enable_mask = BIT(4),
  2342. .hw.init = &(struct clk_init_data){
  2343. .name = "gsbi9_h_clk",
  2344. .ops = &clk_branch_ops,
  2345. .flags = CLK_IS_ROOT,
  2346. },
  2347. },
  2348. };
  2349. static struct clk_branch gsbi10_h_clk = {
  2350. .hwcg_reg = 0x2ae0,
  2351. .hwcg_bit = 6,
  2352. .halt_reg = 0x2fd0,
  2353. .halt_bit = 3,
  2354. .clkr = {
  2355. .enable_reg = 0x2ae0,
  2356. .enable_mask = BIT(4),
  2357. .hw.init = &(struct clk_init_data){
  2358. .name = "gsbi10_h_clk",
  2359. .ops = &clk_branch_ops,
  2360. .flags = CLK_IS_ROOT,
  2361. },
  2362. },
  2363. };
  2364. static struct clk_branch gsbi11_h_clk = {
  2365. .hwcg_reg = 0x2b00,
  2366. .hwcg_bit = 6,
  2367. .halt_reg = 0x2fd4,
  2368. .halt_bit = 18,
  2369. .clkr = {
  2370. .enable_reg = 0x2b00,
  2371. .enable_mask = BIT(4),
  2372. .hw.init = &(struct clk_init_data){
  2373. .name = "gsbi11_h_clk",
  2374. .ops = &clk_branch_ops,
  2375. .flags = CLK_IS_ROOT,
  2376. },
  2377. },
  2378. };
  2379. static struct clk_branch gsbi12_h_clk = {
  2380. .hwcg_reg = 0x2b20,
  2381. .hwcg_bit = 6,
  2382. .halt_reg = 0x2fd4,
  2383. .halt_bit = 14,
  2384. .clkr = {
  2385. .enable_reg = 0x2b20,
  2386. .enable_mask = BIT(4),
  2387. .hw.init = &(struct clk_init_data){
  2388. .name = "gsbi12_h_clk",
  2389. .ops = &clk_branch_ops,
  2390. .flags = CLK_IS_ROOT,
  2391. },
  2392. },
  2393. };
  2394. static struct clk_branch tsif_h_clk = {
  2395. .hwcg_reg = 0x2700,
  2396. .hwcg_bit = 6,
  2397. .halt_reg = 0x2fd4,
  2398. .halt_bit = 7,
  2399. .clkr = {
  2400. .enable_reg = 0x2700,
  2401. .enable_mask = BIT(4),
  2402. .hw.init = &(struct clk_init_data){
  2403. .name = "tsif_h_clk",
  2404. .ops = &clk_branch_ops,
  2405. .flags = CLK_IS_ROOT,
  2406. },
  2407. },
  2408. };
  2409. static struct clk_branch usb_fs1_h_clk = {
  2410. .halt_reg = 0x2fcc,
  2411. .halt_bit = 17,
  2412. .clkr = {
  2413. .enable_reg = 0x2960,
  2414. .enable_mask = BIT(4),
  2415. .hw.init = &(struct clk_init_data){
  2416. .name = "usb_fs1_h_clk",
  2417. .ops = &clk_branch_ops,
  2418. .flags = CLK_IS_ROOT,
  2419. },
  2420. },
  2421. };
  2422. static struct clk_branch usb_fs2_h_clk = {
  2423. .halt_reg = 0x2fcc,
  2424. .halt_bit = 14,
  2425. .clkr = {
  2426. .enable_reg = 0x2980,
  2427. .enable_mask = BIT(4),
  2428. .hw.init = &(struct clk_init_data){
  2429. .name = "usb_fs2_h_clk",
  2430. .ops = &clk_branch_ops,
  2431. .flags = CLK_IS_ROOT,
  2432. },
  2433. },
  2434. };
  2435. static struct clk_branch usb_hs1_h_clk = {
  2436. .hwcg_reg = 0x2900,
  2437. .hwcg_bit = 6,
  2438. .halt_reg = 0x2fc8,
  2439. .halt_bit = 1,
  2440. .clkr = {
  2441. .enable_reg = 0x2900,
  2442. .enable_mask = BIT(4),
  2443. .hw.init = &(struct clk_init_data){
  2444. .name = "usb_hs1_h_clk",
  2445. .ops = &clk_branch_ops,
  2446. .flags = CLK_IS_ROOT,
  2447. },
  2448. },
  2449. };
  2450. static struct clk_branch usb_hs3_h_clk = {
  2451. .halt_reg = 0x2fc8,
  2452. .halt_bit = 31,
  2453. .clkr = {
  2454. .enable_reg = 0x3700,
  2455. .enable_mask = BIT(4),
  2456. .hw.init = &(struct clk_init_data){
  2457. .name = "usb_hs3_h_clk",
  2458. .ops = &clk_branch_ops,
  2459. .flags = CLK_IS_ROOT,
  2460. },
  2461. },
  2462. };
  2463. static struct clk_branch usb_hs4_h_clk = {
  2464. .halt_reg = 0x2fc8,
  2465. .halt_bit = 7,
  2466. .clkr = {
  2467. .enable_reg = 0x3720,
  2468. .enable_mask = BIT(4),
  2469. .hw.init = &(struct clk_init_data){
  2470. .name = "usb_hs4_h_clk",
  2471. .ops = &clk_branch_ops,
  2472. .flags = CLK_IS_ROOT,
  2473. },
  2474. },
  2475. };
  2476. static struct clk_branch usb_hsic_h_clk = {
  2477. .halt_reg = 0x2fcc,
  2478. .halt_bit = 28,
  2479. .clkr = {
  2480. .enable_reg = 0x2920,
  2481. .enable_mask = BIT(4),
  2482. .hw.init = &(struct clk_init_data){
  2483. .name = "usb_hsic_h_clk",
  2484. .ops = &clk_branch_ops,
  2485. .flags = CLK_IS_ROOT,
  2486. },
  2487. },
  2488. };
  2489. static struct clk_branch sdc1_h_clk = {
  2490. .hwcg_reg = 0x2820,
  2491. .hwcg_bit = 6,
  2492. .halt_reg = 0x2fc8,
  2493. .halt_bit = 11,
  2494. .clkr = {
  2495. .enable_reg = 0x2820,
  2496. .enable_mask = BIT(4),
  2497. .hw.init = &(struct clk_init_data){
  2498. .name = "sdc1_h_clk",
  2499. .ops = &clk_branch_ops,
  2500. .flags = CLK_IS_ROOT,
  2501. },
  2502. },
  2503. };
  2504. static struct clk_branch sdc2_h_clk = {
  2505. .hwcg_reg = 0x2840,
  2506. .hwcg_bit = 6,
  2507. .halt_reg = 0x2fc8,
  2508. .halt_bit = 10,
  2509. .clkr = {
  2510. .enable_reg = 0x2840,
  2511. .enable_mask = BIT(4),
  2512. .hw.init = &(struct clk_init_data){
  2513. .name = "sdc2_h_clk",
  2514. .ops = &clk_branch_ops,
  2515. .flags = CLK_IS_ROOT,
  2516. },
  2517. },
  2518. };
  2519. static struct clk_branch sdc3_h_clk = {
  2520. .hwcg_reg = 0x2860,
  2521. .hwcg_bit = 6,
  2522. .halt_reg = 0x2fc8,
  2523. .halt_bit = 9,
  2524. .clkr = {
  2525. .enable_reg = 0x2860,
  2526. .enable_mask = BIT(4),
  2527. .hw.init = &(struct clk_init_data){
  2528. .name = "sdc3_h_clk",
  2529. .ops = &clk_branch_ops,
  2530. .flags = CLK_IS_ROOT,
  2531. },
  2532. },
  2533. };
  2534. static struct clk_branch sdc4_h_clk = {
  2535. .hwcg_reg = 0x2880,
  2536. .hwcg_bit = 6,
  2537. .halt_reg = 0x2fc8,
  2538. .halt_bit = 8,
  2539. .clkr = {
  2540. .enable_reg = 0x2880,
  2541. .enable_mask = BIT(4),
  2542. .hw.init = &(struct clk_init_data){
  2543. .name = "sdc4_h_clk",
  2544. .ops = &clk_branch_ops,
  2545. .flags = CLK_IS_ROOT,
  2546. },
  2547. },
  2548. };
  2549. static struct clk_branch sdc5_h_clk = {
  2550. .hwcg_reg = 0x28a0,
  2551. .hwcg_bit = 6,
  2552. .halt_reg = 0x2fc8,
  2553. .halt_bit = 7,
  2554. .clkr = {
  2555. .enable_reg = 0x28a0,
  2556. .enable_mask = BIT(4),
  2557. .hw.init = &(struct clk_init_data){
  2558. .name = "sdc5_h_clk",
  2559. .ops = &clk_branch_ops,
  2560. .flags = CLK_IS_ROOT,
  2561. },
  2562. },
  2563. };
  2564. static struct clk_branch adm0_clk = {
  2565. .halt_reg = 0x2fdc,
  2566. .halt_check = BRANCH_HALT_VOTED,
  2567. .halt_bit = 14,
  2568. .clkr = {
  2569. .enable_reg = 0x3080,
  2570. .enable_mask = BIT(2),
  2571. .hw.init = &(struct clk_init_data){
  2572. .name = "adm0_clk",
  2573. .ops = &clk_branch_ops,
  2574. .flags = CLK_IS_ROOT,
  2575. },
  2576. },
  2577. };
  2578. static struct clk_branch adm0_pbus_clk = {
  2579. .hwcg_reg = 0x2208,
  2580. .hwcg_bit = 6,
  2581. .halt_reg = 0x2fdc,
  2582. .halt_check = BRANCH_HALT_VOTED,
  2583. .halt_bit = 13,
  2584. .clkr = {
  2585. .enable_reg = 0x3080,
  2586. .enable_mask = BIT(3),
  2587. .hw.init = &(struct clk_init_data){
  2588. .name = "adm0_pbus_clk",
  2589. .ops = &clk_branch_ops,
  2590. .flags = CLK_IS_ROOT,
  2591. },
  2592. },
  2593. };
  2594. static struct freq_tbl clk_tbl_ce3[] = {
  2595. { 48000000, P_PLL8, 8 },
  2596. { 100000000, P_PLL3, 12 },
  2597. { 120000000, P_PLL3, 10 },
  2598. { }
  2599. };
  2600. static struct clk_rcg ce3_src = {
  2601. .ns_reg = 0x36c0,
  2602. .p = {
  2603. .pre_div_shift = 3,
  2604. .pre_div_width = 4,
  2605. },
  2606. .s = {
  2607. .src_sel_shift = 0,
  2608. .parent_map = gcc_pxo_pll8_pll3_map,
  2609. },
  2610. .freq_tbl = clk_tbl_ce3,
  2611. .clkr = {
  2612. .enable_reg = 0x2c08,
  2613. .enable_mask = BIT(7),
  2614. .hw.init = &(struct clk_init_data){
  2615. .name = "ce3_src",
  2616. .parent_names = gcc_pxo_pll8_pll3,
  2617. .num_parents = 3,
  2618. .ops = &clk_rcg_ops,
  2619. .flags = CLK_SET_RATE_GATE,
  2620. },
  2621. },
  2622. };
  2623. static struct clk_branch ce3_core_clk = {
  2624. .halt_reg = 0x2fdc,
  2625. .halt_bit = 5,
  2626. .clkr = {
  2627. .enable_reg = 0x36c4,
  2628. .enable_mask = BIT(4),
  2629. .hw.init = &(struct clk_init_data){
  2630. .name = "ce3_core_clk",
  2631. .parent_names = (const char *[]){ "ce3_src" },
  2632. .num_parents = 1,
  2633. .ops = &clk_branch_ops,
  2634. .flags = CLK_SET_RATE_PARENT,
  2635. },
  2636. },
  2637. };
  2638. static struct clk_branch ce3_h_clk = {
  2639. .halt_reg = 0x2fc4,
  2640. .halt_bit = 16,
  2641. .clkr = {
  2642. .enable_reg = 0x36c4,
  2643. .enable_mask = BIT(4),
  2644. .hw.init = &(struct clk_init_data){
  2645. .name = "ce3_h_clk",
  2646. .parent_names = (const char *[]){ "ce3_src" },
  2647. .num_parents = 1,
  2648. .ops = &clk_branch_ops,
  2649. .flags = CLK_SET_RATE_PARENT,
  2650. },
  2651. },
  2652. };
  2653. static const struct freq_tbl clk_tbl_sata_ref[] = {
  2654. { 48000000, P_PLL8, 8, 0, 0 },
  2655. { 100000000, P_PLL3, 12, 0, 0 },
  2656. { }
  2657. };
  2658. static struct clk_rcg sata_clk_src = {
  2659. .ns_reg = 0x2c08,
  2660. .p = {
  2661. .pre_div_shift = 3,
  2662. .pre_div_width = 4,
  2663. },
  2664. .s = {
  2665. .src_sel_shift = 0,
  2666. .parent_map = gcc_pxo_pll8_pll3_map,
  2667. },
  2668. .freq_tbl = clk_tbl_sata_ref,
  2669. .clkr = {
  2670. .enable_reg = 0x2c08,
  2671. .enable_mask = BIT(7),
  2672. .hw.init = &(struct clk_init_data){
  2673. .name = "sata_clk_src",
  2674. .parent_names = gcc_pxo_pll8_pll3,
  2675. .num_parents = 3,
  2676. .ops = &clk_rcg_ops,
  2677. .flags = CLK_SET_RATE_GATE,
  2678. },
  2679. },
  2680. };
  2681. static struct clk_branch sata_rxoob_clk = {
  2682. .halt_reg = 0x2fdc,
  2683. .halt_bit = 26,
  2684. .clkr = {
  2685. .enable_reg = 0x2c0c,
  2686. .enable_mask = BIT(4),
  2687. .hw.init = &(struct clk_init_data){
  2688. .name = "sata_rxoob_clk",
  2689. .parent_names = (const char *[]){ "sata_clk_src" },
  2690. .num_parents = 1,
  2691. .ops = &clk_branch_ops,
  2692. .flags = CLK_SET_RATE_PARENT,
  2693. },
  2694. },
  2695. };
  2696. static struct clk_branch sata_pmalive_clk = {
  2697. .halt_reg = 0x2fdc,
  2698. .halt_bit = 25,
  2699. .clkr = {
  2700. .enable_reg = 0x2c10,
  2701. .enable_mask = BIT(4),
  2702. .hw.init = &(struct clk_init_data){
  2703. .name = "sata_pmalive_clk",
  2704. .parent_names = (const char *[]){ "sata_clk_src" },
  2705. .num_parents = 1,
  2706. .ops = &clk_branch_ops,
  2707. .flags = CLK_SET_RATE_PARENT,
  2708. },
  2709. },
  2710. };
  2711. static struct clk_branch sata_phy_ref_clk = {
  2712. .halt_reg = 0x2fdc,
  2713. .halt_bit = 24,
  2714. .clkr = {
  2715. .enable_reg = 0x2c14,
  2716. .enable_mask = BIT(4),
  2717. .hw.init = &(struct clk_init_data){
  2718. .name = "sata_phy_ref_clk",
  2719. .parent_names = (const char *[]){ "pxo" },
  2720. .num_parents = 1,
  2721. .ops = &clk_branch_ops,
  2722. },
  2723. },
  2724. };
  2725. static struct clk_branch sata_a_clk = {
  2726. .halt_reg = 0x2fc0,
  2727. .halt_bit = 12,
  2728. .clkr = {
  2729. .enable_reg = 0x2c20,
  2730. .enable_mask = BIT(4),
  2731. .hw.init = &(struct clk_init_data){
  2732. .name = "sata_a_clk",
  2733. .ops = &clk_branch_ops,
  2734. .flags = CLK_IS_ROOT,
  2735. },
  2736. },
  2737. };
  2738. static struct clk_branch sata_h_clk = {
  2739. .halt_reg = 0x2fdc,
  2740. .halt_bit = 27,
  2741. .clkr = {
  2742. .enable_reg = 0x2c00,
  2743. .enable_mask = BIT(4),
  2744. .hw.init = &(struct clk_init_data){
  2745. .name = "sata_h_clk",
  2746. .ops = &clk_branch_ops,
  2747. .flags = CLK_IS_ROOT,
  2748. },
  2749. },
  2750. };
  2751. static struct clk_branch sfab_sata_s_h_clk = {
  2752. .halt_reg = 0x2fc4,
  2753. .halt_bit = 14,
  2754. .clkr = {
  2755. .enable_reg = 0x2480,
  2756. .enable_mask = BIT(4),
  2757. .hw.init = &(struct clk_init_data){
  2758. .name = "sfab_sata_s_h_clk",
  2759. .ops = &clk_branch_ops,
  2760. .flags = CLK_IS_ROOT,
  2761. },
  2762. },
  2763. };
  2764. static struct clk_branch sata_phy_cfg_clk = {
  2765. .halt_reg = 0x2fcc,
  2766. .halt_bit = 12,
  2767. .clkr = {
  2768. .enable_reg = 0x2c40,
  2769. .enable_mask = BIT(4),
  2770. .hw.init = &(struct clk_init_data){
  2771. .name = "sata_phy_cfg_clk",
  2772. .ops = &clk_branch_ops,
  2773. .flags = CLK_IS_ROOT,
  2774. },
  2775. },
  2776. };
  2777. static struct clk_branch pcie_phy_ref_clk = {
  2778. .halt_reg = 0x2fdc,
  2779. .halt_bit = 29,
  2780. .clkr = {
  2781. .enable_reg = 0x22d0,
  2782. .enable_mask = BIT(4),
  2783. .hw.init = &(struct clk_init_data){
  2784. .name = "pcie_phy_ref_clk",
  2785. .ops = &clk_branch_ops,
  2786. .flags = CLK_IS_ROOT,
  2787. },
  2788. },
  2789. };
  2790. static struct clk_branch pcie_h_clk = {
  2791. .halt_reg = 0x2fd4,
  2792. .halt_bit = 8,
  2793. .clkr = {
  2794. .enable_reg = 0x22cc,
  2795. .enable_mask = BIT(4),
  2796. .hw.init = &(struct clk_init_data){
  2797. .name = "pcie_h_clk",
  2798. .ops = &clk_branch_ops,
  2799. .flags = CLK_IS_ROOT,
  2800. },
  2801. },
  2802. };
  2803. static struct clk_branch pcie_a_clk = {
  2804. .halt_reg = 0x2fc0,
  2805. .halt_bit = 13,
  2806. .clkr = {
  2807. .enable_reg = 0x22c0,
  2808. .enable_mask = BIT(4),
  2809. .hw.init = &(struct clk_init_data){
  2810. .name = "pcie_a_clk",
  2811. .ops = &clk_branch_ops,
  2812. .flags = CLK_IS_ROOT,
  2813. },
  2814. },
  2815. };
  2816. static struct clk_branch pmic_arb0_h_clk = {
  2817. .halt_reg = 0x2fd8,
  2818. .halt_check = BRANCH_HALT_VOTED,
  2819. .halt_bit = 22,
  2820. .clkr = {
  2821. .enable_reg = 0x3080,
  2822. .enable_mask = BIT(8),
  2823. .hw.init = &(struct clk_init_data){
  2824. .name = "pmic_arb0_h_clk",
  2825. .ops = &clk_branch_ops,
  2826. .flags = CLK_IS_ROOT,
  2827. },
  2828. },
  2829. };
  2830. static struct clk_branch pmic_arb1_h_clk = {
  2831. .halt_reg = 0x2fd8,
  2832. .halt_check = BRANCH_HALT_VOTED,
  2833. .halt_bit = 21,
  2834. .clkr = {
  2835. .enable_reg = 0x3080,
  2836. .enable_mask = BIT(9),
  2837. .hw.init = &(struct clk_init_data){
  2838. .name = "pmic_arb1_h_clk",
  2839. .ops = &clk_branch_ops,
  2840. .flags = CLK_IS_ROOT,
  2841. },
  2842. },
  2843. };
  2844. static struct clk_branch pmic_ssbi2_clk = {
  2845. .halt_reg = 0x2fd8,
  2846. .halt_check = BRANCH_HALT_VOTED,
  2847. .halt_bit = 23,
  2848. .clkr = {
  2849. .enable_reg = 0x3080,
  2850. .enable_mask = BIT(7),
  2851. .hw.init = &(struct clk_init_data){
  2852. .name = "pmic_ssbi2_clk",
  2853. .ops = &clk_branch_ops,
  2854. .flags = CLK_IS_ROOT,
  2855. },
  2856. },
  2857. };
  2858. static struct clk_branch rpm_msg_ram_h_clk = {
  2859. .hwcg_reg = 0x27e0,
  2860. .hwcg_bit = 6,
  2861. .halt_reg = 0x2fd8,
  2862. .halt_check = BRANCH_HALT_VOTED,
  2863. .halt_bit = 12,
  2864. .clkr = {
  2865. .enable_reg = 0x3080,
  2866. .enable_mask = BIT(6),
  2867. .hw.init = &(struct clk_init_data){
  2868. .name = "rpm_msg_ram_h_clk",
  2869. .ops = &clk_branch_ops,
  2870. .flags = CLK_IS_ROOT,
  2871. },
  2872. },
  2873. };
  2874. static struct clk_regmap *gcc_msm8960_clks[] = {
  2875. [PLL3] = &pll3.clkr,
  2876. [PLL4_VOTE] = &pll4_vote,
  2877. [PLL8] = &pll8.clkr,
  2878. [PLL8_VOTE] = &pll8_vote,
  2879. [PLL14] = &pll14.clkr,
  2880. [PLL14_VOTE] = &pll14_vote,
  2881. [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
  2882. [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
  2883. [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
  2884. [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
  2885. [GSBI3_UART_SRC] = &gsbi3_uart_src.clkr,
  2886. [GSBI3_UART_CLK] = &gsbi3_uart_clk.clkr,
  2887. [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
  2888. [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
  2889. [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
  2890. [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
  2891. [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
  2892. [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
  2893. [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
  2894. [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
  2895. [GSBI8_UART_SRC] = &gsbi8_uart_src.clkr,
  2896. [GSBI8_UART_CLK] = &gsbi8_uart_clk.clkr,
  2897. [GSBI9_UART_SRC] = &gsbi9_uart_src.clkr,
  2898. [GSBI9_UART_CLK] = &gsbi9_uart_clk.clkr,
  2899. [GSBI10_UART_SRC] = &gsbi10_uart_src.clkr,
  2900. [GSBI10_UART_CLK] = &gsbi10_uart_clk.clkr,
  2901. [GSBI11_UART_SRC] = &gsbi11_uart_src.clkr,
  2902. [GSBI11_UART_CLK] = &gsbi11_uart_clk.clkr,
  2903. [GSBI12_UART_SRC] = &gsbi12_uart_src.clkr,
  2904. [GSBI12_UART_CLK] = &gsbi12_uart_clk.clkr,
  2905. [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
  2906. [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
  2907. [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
  2908. [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
  2909. [GSBI3_QUP_SRC] = &gsbi3_qup_src.clkr,
  2910. [GSBI3_QUP_CLK] = &gsbi3_qup_clk.clkr,
  2911. [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
  2912. [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
  2913. [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
  2914. [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
  2915. [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
  2916. [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
  2917. [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
  2918. [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
  2919. [GSBI8_QUP_SRC] = &gsbi8_qup_src.clkr,
  2920. [GSBI8_QUP_CLK] = &gsbi8_qup_clk.clkr,
  2921. [GSBI9_QUP_SRC] = &gsbi9_qup_src.clkr,
  2922. [GSBI9_QUP_CLK] = &gsbi9_qup_clk.clkr,
  2923. [GSBI10_QUP_SRC] = &gsbi10_qup_src.clkr,
  2924. [GSBI10_QUP_CLK] = &gsbi10_qup_clk.clkr,
  2925. [GSBI11_QUP_SRC] = &gsbi11_qup_src.clkr,
  2926. [GSBI11_QUP_CLK] = &gsbi11_qup_clk.clkr,
  2927. [GSBI12_QUP_SRC] = &gsbi12_qup_src.clkr,
  2928. [GSBI12_QUP_CLK] = &gsbi12_qup_clk.clkr,
  2929. [GP0_SRC] = &gp0_src.clkr,
  2930. [GP0_CLK] = &gp0_clk.clkr,
  2931. [GP1_SRC] = &gp1_src.clkr,
  2932. [GP1_CLK] = &gp1_clk.clkr,
  2933. [GP2_SRC] = &gp2_src.clkr,
  2934. [GP2_CLK] = &gp2_clk.clkr,
  2935. [PMEM_A_CLK] = &pmem_clk.clkr,
  2936. [PRNG_SRC] = &prng_src.clkr,
  2937. [PRNG_CLK] = &prng_clk.clkr,
  2938. [SDC1_SRC] = &sdc1_src.clkr,
  2939. [SDC1_CLK] = &sdc1_clk.clkr,
  2940. [SDC2_SRC] = &sdc2_src.clkr,
  2941. [SDC2_CLK] = &sdc2_clk.clkr,
  2942. [SDC3_SRC] = &sdc3_src.clkr,
  2943. [SDC3_CLK] = &sdc3_clk.clkr,
  2944. [SDC4_SRC] = &sdc4_src.clkr,
  2945. [SDC4_CLK] = &sdc4_clk.clkr,
  2946. [SDC5_SRC] = &sdc5_src.clkr,
  2947. [SDC5_CLK] = &sdc5_clk.clkr,
  2948. [TSIF_REF_SRC] = &tsif_ref_src.clkr,
  2949. [TSIF_REF_CLK] = &tsif_ref_clk.clkr,
  2950. [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_src.clkr,
  2951. [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
  2952. [USB_HSIC_XCVR_FS_SRC] = &usb_hsic_xcvr_fs_src.clkr,
  2953. [USB_HSIC_XCVR_FS_CLK] = &usb_hsic_xcvr_fs_clk.clkr,
  2954. [USB_HSIC_SYSTEM_CLK] = &usb_hsic_system_clk.clkr,
  2955. [USB_HSIC_HSIC_CLK] = &usb_hsic_hsic_clk.clkr,
  2956. [USB_HSIC_HSIO_CAL_CLK] = &usb_hsic_hsio_cal_clk.clkr,
  2957. [USB_FS1_XCVR_FS_SRC] = &usb_fs1_xcvr_fs_src.clkr,
  2958. [USB_FS1_XCVR_FS_CLK] = &usb_fs1_xcvr_fs_clk.clkr,
  2959. [USB_FS1_SYSTEM_CLK] = &usb_fs1_system_clk.clkr,
  2960. [USB_FS2_XCVR_FS_SRC] = &usb_fs2_xcvr_fs_src.clkr,
  2961. [USB_FS2_XCVR_FS_CLK] = &usb_fs2_xcvr_fs_clk.clkr,
  2962. [USB_FS2_SYSTEM_CLK] = &usb_fs2_system_clk.clkr,
  2963. [CE1_CORE_CLK] = &ce1_core_clk.clkr,
  2964. [CE1_H_CLK] = &ce1_h_clk.clkr,
  2965. [DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr,
  2966. [GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
  2967. [GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
  2968. [GSBI3_H_CLK] = &gsbi3_h_clk.clkr,
  2969. [GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
  2970. [GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
  2971. [GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
  2972. [GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
  2973. [GSBI8_H_CLK] = &gsbi8_h_clk.clkr,
  2974. [GSBI9_H_CLK] = &gsbi9_h_clk.clkr,
  2975. [GSBI10_H_CLK] = &gsbi10_h_clk.clkr,
  2976. [GSBI11_H_CLK] = &gsbi11_h_clk.clkr,
  2977. [GSBI12_H_CLK] = &gsbi12_h_clk.clkr,
  2978. [TSIF_H_CLK] = &tsif_h_clk.clkr,
  2979. [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
  2980. [USB_FS2_H_CLK] = &usb_fs2_h_clk.clkr,
  2981. [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
  2982. [USB_HSIC_H_CLK] = &usb_hsic_h_clk.clkr,
  2983. [SDC1_H_CLK] = &sdc1_h_clk.clkr,
  2984. [SDC2_H_CLK] = &sdc2_h_clk.clkr,
  2985. [SDC3_H_CLK] = &sdc3_h_clk.clkr,
  2986. [SDC4_H_CLK] = &sdc4_h_clk.clkr,
  2987. [SDC5_H_CLK] = &sdc5_h_clk.clkr,
  2988. [ADM0_CLK] = &adm0_clk.clkr,
  2989. [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
  2990. [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
  2991. [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
  2992. [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
  2993. [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
  2994. };
  2995. static const struct qcom_reset_map gcc_msm8960_resets[] = {
  2996. [SFAB_MSS_Q6_SW_RESET] = { 0x2040, 7 },
  2997. [SFAB_MSS_Q6_FW_RESET] = { 0x2044, 7 },
  2998. [QDSS_STM_RESET] = { 0x2060, 6 },
  2999. [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
  3000. [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
  3001. [AFAB_SMPSS_M0_RESET] = { 0x20b8 },
  3002. [AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 },
  3003. [AFAB_EBI1_CH1_RESET] = { 0x20c4, 7},
  3004. [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
  3005. [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
  3006. [SFAB_ADM0_M2_RESET] = { 0x21e8, 7 },
  3007. [ADM0_C2_RESET] = { 0x220c, 4},
  3008. [ADM0_C1_RESET] = { 0x220c, 3},
  3009. [ADM0_C0_RESET] = { 0x220c, 2},
  3010. [ADM0_PBUS_RESET] = { 0x220c, 1 },
  3011. [ADM0_RESET] = { 0x220c },
  3012. [QDSS_CLKS_SW_RESET] = { 0x2260, 5 },
  3013. [QDSS_POR_RESET] = { 0x2260, 4 },
  3014. [QDSS_TSCTR_RESET] = { 0x2260, 3 },
  3015. [QDSS_HRESET_RESET] = { 0x2260, 2 },
  3016. [QDSS_AXI_RESET] = { 0x2260, 1 },
  3017. [QDSS_DBG_RESET] = { 0x2260 },
  3018. [PCIE_A_RESET] = { 0x22c0, 7 },
  3019. [PCIE_AUX_RESET] = { 0x22c8, 7 },
  3020. [PCIE_H_RESET] = { 0x22d0, 7 },
  3021. [SFAB_PCIE_M_RESET] = { 0x22d4, 1 },
  3022. [SFAB_PCIE_S_RESET] = { 0x22d4 },
  3023. [SFAB_MSS_M_RESET] = { 0x2340, 7 },
  3024. [SFAB_USB3_M_RESET] = { 0x2360, 7 },
  3025. [SFAB_RIVA_M_RESET] = { 0x2380, 7 },
  3026. [SFAB_LPASS_RESET] = { 0x23a0, 7 },
  3027. [SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
  3028. [AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
  3029. [AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
  3030. [SFAB_SATA_S_RESET] = { 0x2480, 7 },
  3031. [SFAB_DFAB_M_RESET] = { 0x2500, 7 },
  3032. [DFAB_SFAB_M_RESET] = { 0x2520, 7 },
  3033. [DFAB_SWAY0_RESET] = { 0x2540, 7 },
  3034. [DFAB_SWAY1_RESET] = { 0x2544, 7 },
  3035. [DFAB_ARB0_RESET] = { 0x2560, 7 },
  3036. [DFAB_ARB1_RESET] = { 0x2564, 7 },
  3037. [PPSS_PROC_RESET] = { 0x2594, 1 },
  3038. [PPSS_RESET] = { 0x2594},
  3039. [DMA_BAM_RESET] = { 0x25c0, 7 },
  3040. [SPS_TIC_H_RESET] = { 0x2600, 7 },
  3041. [SLIMBUS_H_RESET] = { 0x2620, 7 },
  3042. [SFAB_CFPB_M_RESET] = { 0x2680, 7 },
  3043. [SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
  3044. [TSIF_H_RESET] = { 0x2700, 7 },
  3045. [CE1_H_RESET] = { 0x2720, 7 },
  3046. [CE1_CORE_RESET] = { 0x2724, 7 },
  3047. [CE1_SLEEP_RESET] = { 0x2728, 7 },
  3048. [CE2_H_RESET] = { 0x2740, 7 },
  3049. [CE2_CORE_RESET] = { 0x2744, 7 },
  3050. [SFAB_SFPB_M_RESET] = { 0x2780, 7 },
  3051. [SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
  3052. [RPM_PROC_RESET] = { 0x27c0, 7 },
  3053. [PMIC_SSBI2_RESET] = { 0x280c, 12 },
  3054. [SDC1_RESET] = { 0x2830 },
  3055. [SDC2_RESET] = { 0x2850 },
  3056. [SDC3_RESET] = { 0x2870 },
  3057. [SDC4_RESET] = { 0x2890 },
  3058. [SDC5_RESET] = { 0x28b0 },
  3059. [DFAB_A2_RESET] = { 0x28c0, 7 },
  3060. [USB_HS1_RESET] = { 0x2910 },
  3061. [USB_HSIC_RESET] = { 0x2934 },
  3062. [USB_FS1_XCVR_RESET] = { 0x2974, 1 },
  3063. [USB_FS1_RESET] = { 0x2974 },
  3064. [USB_FS2_XCVR_RESET] = { 0x2994, 1 },
  3065. [USB_FS2_RESET] = { 0x2994 },
  3066. [GSBI1_RESET] = { 0x29dc },
  3067. [GSBI2_RESET] = { 0x29fc },
  3068. [GSBI3_RESET] = { 0x2a1c },
  3069. [GSBI4_RESET] = { 0x2a3c },
  3070. [GSBI5_RESET] = { 0x2a5c },
  3071. [GSBI6_RESET] = { 0x2a7c },
  3072. [GSBI7_RESET] = { 0x2a9c },
  3073. [GSBI8_RESET] = { 0x2abc },
  3074. [GSBI9_RESET] = { 0x2adc },
  3075. [GSBI10_RESET] = { 0x2afc },
  3076. [GSBI11_RESET] = { 0x2b1c },
  3077. [GSBI12_RESET] = { 0x2b3c },
  3078. [SPDM_RESET] = { 0x2b6c },
  3079. [TLMM_H_RESET] = { 0x2ba0, 7 },
  3080. [SFAB_MSS_S_RESET] = { 0x2c00, 7 },
  3081. [MSS_SLP_RESET] = { 0x2c60, 7 },
  3082. [MSS_Q6SW_JTAG_RESET] = { 0x2c68, 7 },
  3083. [MSS_Q6FW_JTAG_RESET] = { 0x2c6c, 7 },
  3084. [MSS_RESET] = { 0x2c64 },
  3085. [SATA_H_RESET] = { 0x2c80, 7 },
  3086. [SATA_RXOOB_RESE] = { 0x2c8c, 7 },
  3087. [SATA_PMALIVE_RESET] = { 0x2c90, 7 },
  3088. [SATA_SFAB_M_RESET] = { 0x2c98, 7 },
  3089. [TSSC_RESET] = { 0x2ca0, 7 },
  3090. [PDM_RESET] = { 0x2cc0, 12 },
  3091. [MPM_H_RESET] = { 0x2da0, 7 },
  3092. [MPM_RESET] = { 0x2da4 },
  3093. [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
  3094. [PRNG_RESET] = { 0x2e80, 12 },
  3095. [RIVA_RESET] = { 0x35e0 },
  3096. };
  3097. static struct clk_regmap *gcc_apq8064_clks[] = {
  3098. [PLL3] = &pll3.clkr,
  3099. [PLL4_VOTE] = &pll4_vote,
  3100. [PLL8] = &pll8.clkr,
  3101. [PLL8_VOTE] = &pll8_vote,
  3102. [PLL14] = &pll14.clkr,
  3103. [PLL14_VOTE] = &pll14_vote,
  3104. [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
  3105. [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
  3106. [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
  3107. [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
  3108. [GSBI3_UART_SRC] = &gsbi3_uart_src.clkr,
  3109. [GSBI3_UART_CLK] = &gsbi3_uart_clk.clkr,
  3110. [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
  3111. [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
  3112. [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
  3113. [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
  3114. [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
  3115. [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
  3116. [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
  3117. [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
  3118. [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
  3119. [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
  3120. [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
  3121. [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
  3122. [GSBI3_QUP_SRC] = &gsbi3_qup_src.clkr,
  3123. [GSBI3_QUP_CLK] = &gsbi3_qup_clk.clkr,
  3124. [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
  3125. [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
  3126. [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
  3127. [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
  3128. [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
  3129. [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
  3130. [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
  3131. [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
  3132. [GP0_SRC] = &gp0_src.clkr,
  3133. [GP0_CLK] = &gp0_clk.clkr,
  3134. [GP1_SRC] = &gp1_src.clkr,
  3135. [GP1_CLK] = &gp1_clk.clkr,
  3136. [GP2_SRC] = &gp2_src.clkr,
  3137. [GP2_CLK] = &gp2_clk.clkr,
  3138. [PMEM_A_CLK] = &pmem_clk.clkr,
  3139. [PRNG_SRC] = &prng_src.clkr,
  3140. [PRNG_CLK] = &prng_clk.clkr,
  3141. [SDC1_SRC] = &sdc1_src.clkr,
  3142. [SDC1_CLK] = &sdc1_clk.clkr,
  3143. [SDC2_SRC] = &sdc2_src.clkr,
  3144. [SDC2_CLK] = &sdc2_clk.clkr,
  3145. [SDC3_SRC] = &sdc3_src.clkr,
  3146. [SDC3_CLK] = &sdc3_clk.clkr,
  3147. [SDC4_SRC] = &sdc4_src.clkr,
  3148. [SDC4_CLK] = &sdc4_clk.clkr,
  3149. [TSIF_REF_SRC] = &tsif_ref_src.clkr,
  3150. [TSIF_REF_CLK] = &tsif_ref_clk.clkr,
  3151. [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_src.clkr,
  3152. [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
  3153. [USB_HS3_XCVR_SRC] = &usb_hs3_xcvr_src.clkr,
  3154. [USB_HS3_XCVR_CLK] = &usb_hs3_xcvr_clk.clkr,
  3155. [USB_HS4_XCVR_SRC] = &usb_hs4_xcvr_src.clkr,
  3156. [USB_HS4_XCVR_CLK] = &usb_hs4_xcvr_clk.clkr,
  3157. [USB_HSIC_XCVR_FS_SRC] = &usb_hsic_xcvr_fs_src.clkr,
  3158. [USB_HSIC_XCVR_FS_CLK] = &usb_hsic_xcvr_fs_clk.clkr,
  3159. [USB_HSIC_SYSTEM_CLK] = &usb_hsic_system_clk.clkr,
  3160. [USB_HSIC_HSIC_CLK] = &usb_hsic_hsic_clk.clkr,
  3161. [USB_HSIC_HSIO_CAL_CLK] = &usb_hsic_hsio_cal_clk.clkr,
  3162. [USB_FS1_XCVR_FS_SRC] = &usb_fs1_xcvr_fs_src.clkr,
  3163. [USB_FS1_XCVR_FS_CLK] = &usb_fs1_xcvr_fs_clk.clkr,
  3164. [USB_FS1_SYSTEM_CLK] = &usb_fs1_system_clk.clkr,
  3165. [SATA_H_CLK] = &sata_h_clk.clkr,
  3166. [SATA_CLK_SRC] = &sata_clk_src.clkr,
  3167. [SATA_RXOOB_CLK] = &sata_rxoob_clk.clkr,
  3168. [SATA_PMALIVE_CLK] = &sata_pmalive_clk.clkr,
  3169. [SATA_PHY_REF_CLK] = &sata_phy_ref_clk.clkr,
  3170. [SATA_PHY_CFG_CLK] = &sata_phy_cfg_clk.clkr,
  3171. [SATA_A_CLK] = &sata_a_clk.clkr,
  3172. [SFAB_SATA_S_H_CLK] = &sfab_sata_s_h_clk.clkr,
  3173. [CE3_SRC] = &ce3_src.clkr,
  3174. [CE3_CORE_CLK] = &ce3_core_clk.clkr,
  3175. [CE3_H_CLK] = &ce3_h_clk.clkr,
  3176. [DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr,
  3177. [GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
  3178. [GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
  3179. [GSBI3_H_CLK] = &gsbi3_h_clk.clkr,
  3180. [GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
  3181. [GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
  3182. [GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
  3183. [GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
  3184. [TSIF_H_CLK] = &tsif_h_clk.clkr,
  3185. [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
  3186. [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
  3187. [USB_HSIC_H_CLK] = &usb_hsic_h_clk.clkr,
  3188. [USB_HS3_H_CLK] = &usb_hs3_h_clk.clkr,
  3189. [USB_HS4_H_CLK] = &usb_hs4_h_clk.clkr,
  3190. [SDC1_H_CLK] = &sdc1_h_clk.clkr,
  3191. [SDC2_H_CLK] = &sdc2_h_clk.clkr,
  3192. [SDC3_H_CLK] = &sdc3_h_clk.clkr,
  3193. [SDC4_H_CLK] = &sdc4_h_clk.clkr,
  3194. [ADM0_CLK] = &adm0_clk.clkr,
  3195. [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
  3196. [PCIE_A_CLK] = &pcie_a_clk.clkr,
  3197. [PCIE_PHY_REF_CLK] = &pcie_phy_ref_clk.clkr,
  3198. [PCIE_H_CLK] = &pcie_h_clk.clkr,
  3199. [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
  3200. [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
  3201. [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
  3202. [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
  3203. };
  3204. static const struct qcom_reset_map gcc_apq8064_resets[] = {
  3205. [QDSS_STM_RESET] = { 0x2060, 6 },
  3206. [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
  3207. [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
  3208. [AFAB_SMPSS_M0_RESET] = { 0x20b8 },
  3209. [AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 },
  3210. [AFAB_EBI1_CH1_RESET] = { 0x20c4, 7},
  3211. [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
  3212. [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
  3213. [SFAB_ADM0_M2_RESET] = { 0x21e8, 7 },
  3214. [ADM0_C2_RESET] = { 0x220c, 4},
  3215. [ADM0_C1_RESET] = { 0x220c, 3},
  3216. [ADM0_C0_RESET] = { 0x220c, 2},
  3217. [ADM0_PBUS_RESET] = { 0x220c, 1 },
  3218. [ADM0_RESET] = { 0x220c },
  3219. [QDSS_CLKS_SW_RESET] = { 0x2260, 5 },
  3220. [QDSS_POR_RESET] = { 0x2260, 4 },
  3221. [QDSS_TSCTR_RESET] = { 0x2260, 3 },
  3222. [QDSS_HRESET_RESET] = { 0x2260, 2 },
  3223. [QDSS_AXI_RESET] = { 0x2260, 1 },
  3224. [QDSS_DBG_RESET] = { 0x2260 },
  3225. [SFAB_PCIE_M_RESET] = { 0x22d8, 1 },
  3226. [SFAB_PCIE_S_RESET] = { 0x22d8 },
  3227. [PCIE_EXT_PCI_RESET] = { 0x22dc, 6 },
  3228. [PCIE_PHY_RESET] = { 0x22dc, 5 },
  3229. [PCIE_PCI_RESET] = { 0x22dc, 4 },
  3230. [PCIE_POR_RESET] = { 0x22dc, 3 },
  3231. [PCIE_HCLK_RESET] = { 0x22dc, 2 },
  3232. [PCIE_ACLK_RESET] = { 0x22dc },
  3233. [SFAB_USB3_M_RESET] = { 0x2360, 7 },
  3234. [SFAB_RIVA_M_RESET] = { 0x2380, 7 },
  3235. [SFAB_LPASS_RESET] = { 0x23a0, 7 },
  3236. [SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
  3237. [AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
  3238. [AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
  3239. [SFAB_SATA_S_RESET] = { 0x2480, 7 },
  3240. [SFAB_DFAB_M_RESET] = { 0x2500, 7 },
  3241. [DFAB_SFAB_M_RESET] = { 0x2520, 7 },
  3242. [DFAB_SWAY0_RESET] = { 0x2540, 7 },
  3243. [DFAB_SWAY1_RESET] = { 0x2544, 7 },
  3244. [DFAB_ARB0_RESET] = { 0x2560, 7 },
  3245. [DFAB_ARB1_RESET] = { 0x2564, 7 },
  3246. [PPSS_PROC_RESET] = { 0x2594, 1 },
  3247. [PPSS_RESET] = { 0x2594},
  3248. [DMA_BAM_RESET] = { 0x25c0, 7 },
  3249. [SPS_TIC_H_RESET] = { 0x2600, 7 },
  3250. [SFAB_CFPB_M_RESET] = { 0x2680, 7 },
  3251. [SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
  3252. [TSIF_H_RESET] = { 0x2700, 7 },
  3253. [CE1_H_RESET] = { 0x2720, 7 },
  3254. [CE1_CORE_RESET] = { 0x2724, 7 },
  3255. [CE1_SLEEP_RESET] = { 0x2728, 7 },
  3256. [CE2_H_RESET] = { 0x2740, 7 },
  3257. [CE2_CORE_RESET] = { 0x2744, 7 },
  3258. [SFAB_SFPB_M_RESET] = { 0x2780, 7 },
  3259. [SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
  3260. [RPM_PROC_RESET] = { 0x27c0, 7 },
  3261. [PMIC_SSBI2_RESET] = { 0x280c, 12 },
  3262. [SDC1_RESET] = { 0x2830 },
  3263. [SDC2_RESET] = { 0x2850 },
  3264. [SDC3_RESET] = { 0x2870 },
  3265. [SDC4_RESET] = { 0x2890 },
  3266. [USB_HS1_RESET] = { 0x2910 },
  3267. [USB_HSIC_RESET] = { 0x2934 },
  3268. [USB_FS1_XCVR_RESET] = { 0x2974, 1 },
  3269. [USB_FS1_RESET] = { 0x2974 },
  3270. [GSBI1_RESET] = { 0x29dc },
  3271. [GSBI2_RESET] = { 0x29fc },
  3272. [GSBI3_RESET] = { 0x2a1c },
  3273. [GSBI4_RESET] = { 0x2a3c },
  3274. [GSBI5_RESET] = { 0x2a5c },
  3275. [GSBI6_RESET] = { 0x2a7c },
  3276. [GSBI7_RESET] = { 0x2a9c },
  3277. [SPDM_RESET] = { 0x2b6c },
  3278. [TLMM_H_RESET] = { 0x2ba0, 7 },
  3279. [SATA_SFAB_M_RESET] = { 0x2c18 },
  3280. [SATA_RESET] = { 0x2c1c },
  3281. [GSS_SLP_RESET] = { 0x2c60, 7 },
  3282. [GSS_RESET] = { 0x2c64 },
  3283. [TSSC_RESET] = { 0x2ca0, 7 },
  3284. [PDM_RESET] = { 0x2cc0, 12 },
  3285. [MPM_H_RESET] = { 0x2da0, 7 },
  3286. [MPM_RESET] = { 0x2da4 },
  3287. [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
  3288. [PRNG_RESET] = { 0x2e80, 12 },
  3289. [RIVA_RESET] = { 0x35e0 },
  3290. [CE3_H_RESET] = { 0x36c4, 7 },
  3291. [SFAB_CE3_M_RESET] = { 0x36c8, 1 },
  3292. [SFAB_CE3_S_RESET] = { 0x36c8 },
  3293. [CE3_RESET] = { 0x36cc, 7 },
  3294. [CE3_SLEEP_RESET] = { 0x36d0, 7 },
  3295. [USB_HS3_RESET] = { 0x3710 },
  3296. [USB_HS4_RESET] = { 0x3730 },
  3297. };
  3298. static const struct regmap_config gcc_msm8960_regmap_config = {
  3299. .reg_bits = 32,
  3300. .reg_stride = 4,
  3301. .val_bits = 32,
  3302. .max_register = 0x3660,
  3303. .fast_io = true,
  3304. };
  3305. static const struct regmap_config gcc_apq8064_regmap_config = {
  3306. .reg_bits = 32,
  3307. .reg_stride = 4,
  3308. .val_bits = 32,
  3309. .max_register = 0x3880,
  3310. .fast_io = true,
  3311. };
  3312. static const struct qcom_cc_desc gcc_msm8960_desc = {
  3313. .config = &gcc_msm8960_regmap_config,
  3314. .clks = gcc_msm8960_clks,
  3315. .num_clks = ARRAY_SIZE(gcc_msm8960_clks),
  3316. .resets = gcc_msm8960_resets,
  3317. .num_resets = ARRAY_SIZE(gcc_msm8960_resets),
  3318. };
  3319. static const struct qcom_cc_desc gcc_apq8064_desc = {
  3320. .config = &gcc_apq8064_regmap_config,
  3321. .clks = gcc_apq8064_clks,
  3322. .num_clks = ARRAY_SIZE(gcc_apq8064_clks),
  3323. .resets = gcc_apq8064_resets,
  3324. .num_resets = ARRAY_SIZE(gcc_apq8064_resets),
  3325. };
  3326. static const struct of_device_id gcc_msm8960_match_table[] = {
  3327. { .compatible = "qcom,gcc-msm8960", .data = &gcc_msm8960_desc },
  3328. { .compatible = "qcom,gcc-apq8064", .data = &gcc_apq8064_desc },
  3329. { }
  3330. };
  3331. MODULE_DEVICE_TABLE(of, gcc_msm8960_match_table);
  3332. static int gcc_msm8960_probe(struct platform_device *pdev)
  3333. {
  3334. struct clk *clk;
  3335. struct device *dev = &pdev->dev;
  3336. const struct of_device_id *match;
  3337. match = of_match_device(gcc_msm8960_match_table, &pdev->dev);
  3338. if (!match)
  3339. return -EINVAL;
  3340. /* Temporary until RPM clocks supported */
  3341. clk = clk_register_fixed_rate(dev, "cxo", NULL, CLK_IS_ROOT, 19200000);
  3342. if (IS_ERR(clk))
  3343. return PTR_ERR(clk);
  3344. clk = clk_register_fixed_rate(dev, "pxo", NULL, CLK_IS_ROOT, 27000000);
  3345. if (IS_ERR(clk))
  3346. return PTR_ERR(clk);
  3347. return qcom_cc_probe(pdev, match->data);
  3348. }
  3349. static int gcc_msm8960_remove(struct platform_device *pdev)
  3350. {
  3351. qcom_cc_remove(pdev);
  3352. return 0;
  3353. }
  3354. static struct platform_driver gcc_msm8960_driver = {
  3355. .probe = gcc_msm8960_probe,
  3356. .remove = gcc_msm8960_remove,
  3357. .driver = {
  3358. .name = "gcc-msm8960",
  3359. .of_match_table = gcc_msm8960_match_table,
  3360. },
  3361. };
  3362. static int __init gcc_msm8960_init(void)
  3363. {
  3364. return platform_driver_register(&gcc_msm8960_driver);
  3365. }
  3366. core_initcall(gcc_msm8960_init);
  3367. static void __exit gcc_msm8960_exit(void)
  3368. {
  3369. platform_driver_unregister(&gcc_msm8960_driver);
  3370. }
  3371. module_exit(gcc_msm8960_exit);
  3372. MODULE_DESCRIPTION("QCOM GCC MSM8960 Driver");
  3373. MODULE_LICENSE("GPL v2");
  3374. MODULE_ALIAS("platform:gcc-msm8960");