clk-rcg2.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560
  1. /*
  2. * Copyright (c) 2013, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/bug.h>
  17. #include <linux/export.h>
  18. #include <linux/clk-provider.h>
  19. #include <linux/delay.h>
  20. #include <linux/regmap.h>
  21. #include <linux/math64.h>
  22. #include <asm/div64.h>
  23. #include "clk-rcg.h"
  24. #include "common.h"
  25. #define CMD_REG 0x0
  26. #define CMD_UPDATE BIT(0)
  27. #define CMD_ROOT_EN BIT(1)
  28. #define CMD_DIRTY_CFG BIT(4)
  29. #define CMD_DIRTY_N BIT(5)
  30. #define CMD_DIRTY_M BIT(6)
  31. #define CMD_DIRTY_D BIT(7)
  32. #define CMD_ROOT_OFF BIT(31)
  33. #define CFG_REG 0x4
  34. #define CFG_SRC_DIV_SHIFT 0
  35. #define CFG_SRC_SEL_SHIFT 8
  36. #define CFG_SRC_SEL_MASK (0x7 << CFG_SRC_SEL_SHIFT)
  37. #define CFG_MODE_SHIFT 12
  38. #define CFG_MODE_MASK (0x3 << CFG_MODE_SHIFT)
  39. #define CFG_MODE_DUAL_EDGE (0x2 << CFG_MODE_SHIFT)
  40. #define M_REG 0x8
  41. #define N_REG 0xc
  42. #define D_REG 0x10
  43. static int clk_rcg2_is_enabled(struct clk_hw *hw)
  44. {
  45. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  46. u32 cmd;
  47. int ret;
  48. ret = regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CMD_REG, &cmd);
  49. if (ret)
  50. return ret;
  51. return (cmd & CMD_ROOT_OFF) == 0;
  52. }
  53. static u8 clk_rcg2_get_parent(struct clk_hw *hw)
  54. {
  55. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  56. int num_parents = __clk_get_num_parents(hw->clk);
  57. u32 cfg;
  58. int i, ret;
  59. ret = regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG, &cfg);
  60. if (ret)
  61. return ret;
  62. cfg &= CFG_SRC_SEL_MASK;
  63. cfg >>= CFG_SRC_SEL_SHIFT;
  64. for (i = 0; i < num_parents; i++)
  65. if (cfg == rcg->parent_map[i])
  66. return i;
  67. return -EINVAL;
  68. }
  69. static int update_config(struct clk_rcg2 *rcg)
  70. {
  71. int count, ret;
  72. u32 cmd;
  73. struct clk_hw *hw = &rcg->clkr.hw;
  74. const char *name = __clk_get_name(hw->clk);
  75. ret = regmap_update_bits(rcg->clkr.regmap, rcg->cmd_rcgr + CMD_REG,
  76. CMD_UPDATE, CMD_UPDATE);
  77. if (ret)
  78. return ret;
  79. /* Wait for update to take effect */
  80. for (count = 500; count > 0; count--) {
  81. ret = regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CMD_REG, &cmd);
  82. if (ret)
  83. return ret;
  84. if (!(cmd & CMD_UPDATE))
  85. return 0;
  86. udelay(1);
  87. }
  88. WARN(1, "%s: rcg didn't update its configuration.", name);
  89. return 0;
  90. }
  91. static int clk_rcg2_set_parent(struct clk_hw *hw, u8 index)
  92. {
  93. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  94. int ret;
  95. ret = regmap_update_bits(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG,
  96. CFG_SRC_SEL_MASK,
  97. rcg->parent_map[index] << CFG_SRC_SEL_SHIFT);
  98. if (ret)
  99. return ret;
  100. return update_config(rcg);
  101. }
  102. /*
  103. * Calculate m/n:d rate
  104. *
  105. * parent_rate m
  106. * rate = ----------- x ---
  107. * hid_div n
  108. */
  109. static unsigned long
  110. calc_rate(unsigned long rate, u32 m, u32 n, u32 mode, u32 hid_div)
  111. {
  112. if (hid_div) {
  113. rate *= 2;
  114. rate /= hid_div + 1;
  115. }
  116. if (mode) {
  117. u64 tmp = rate;
  118. tmp *= m;
  119. do_div(tmp, n);
  120. rate = tmp;
  121. }
  122. return rate;
  123. }
  124. static unsigned long
  125. clk_rcg2_recalc_rate(struct clk_hw *hw, unsigned long parent_rate)
  126. {
  127. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  128. u32 cfg, hid_div, m = 0, n = 0, mode = 0, mask;
  129. regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG, &cfg);
  130. if (rcg->mnd_width) {
  131. mask = BIT(rcg->mnd_width) - 1;
  132. regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + M_REG, &m);
  133. m &= mask;
  134. regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + N_REG, &n);
  135. n = ~n;
  136. n &= mask;
  137. n += m;
  138. mode = cfg & CFG_MODE_MASK;
  139. mode >>= CFG_MODE_SHIFT;
  140. }
  141. mask = BIT(rcg->hid_width) - 1;
  142. hid_div = cfg >> CFG_SRC_DIV_SHIFT;
  143. hid_div &= mask;
  144. return calc_rate(parent_rate, m, n, mode, hid_div);
  145. }
  146. static long _freq_tbl_determine_rate(struct clk_hw *hw,
  147. const struct freq_tbl *f, unsigned long rate,
  148. unsigned long *p_rate, struct clk_hw **p_hw)
  149. {
  150. unsigned long clk_flags;
  151. struct clk *p;
  152. f = qcom_find_freq(f, rate);
  153. if (!f)
  154. return -EINVAL;
  155. clk_flags = __clk_get_flags(hw->clk);
  156. p = clk_get_parent_by_index(hw->clk, f->src);
  157. if (clk_flags & CLK_SET_RATE_PARENT) {
  158. if (f->pre_div) {
  159. rate /= 2;
  160. rate *= f->pre_div + 1;
  161. }
  162. if (f->n) {
  163. u64 tmp = rate;
  164. tmp = tmp * f->n;
  165. do_div(tmp, f->m);
  166. rate = tmp;
  167. }
  168. } else {
  169. rate = __clk_get_rate(p);
  170. }
  171. *p_hw = __clk_get_hw(p);
  172. *p_rate = rate;
  173. return f->freq;
  174. }
  175. static long clk_rcg2_determine_rate(struct clk_hw *hw, unsigned long rate,
  176. unsigned long min_rate, unsigned long max_rate,
  177. unsigned long *p_rate, struct clk_hw **p)
  178. {
  179. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  180. return _freq_tbl_determine_rate(hw, rcg->freq_tbl, rate, p_rate, p);
  181. }
  182. static int clk_rcg2_configure(struct clk_rcg2 *rcg, const struct freq_tbl *f)
  183. {
  184. u32 cfg, mask;
  185. int ret;
  186. if (rcg->mnd_width && f->n) {
  187. mask = BIT(rcg->mnd_width) - 1;
  188. ret = regmap_update_bits(rcg->clkr.regmap,
  189. rcg->cmd_rcgr + M_REG, mask, f->m);
  190. if (ret)
  191. return ret;
  192. ret = regmap_update_bits(rcg->clkr.regmap,
  193. rcg->cmd_rcgr + N_REG, mask, ~(f->n - f->m));
  194. if (ret)
  195. return ret;
  196. ret = regmap_update_bits(rcg->clkr.regmap,
  197. rcg->cmd_rcgr + D_REG, mask, ~f->n);
  198. if (ret)
  199. return ret;
  200. }
  201. mask = BIT(rcg->hid_width) - 1;
  202. mask |= CFG_SRC_SEL_MASK | CFG_MODE_MASK;
  203. cfg = f->pre_div << CFG_SRC_DIV_SHIFT;
  204. cfg |= rcg->parent_map[f->src] << CFG_SRC_SEL_SHIFT;
  205. if (rcg->mnd_width && f->n)
  206. cfg |= CFG_MODE_DUAL_EDGE;
  207. ret = regmap_update_bits(rcg->clkr.regmap,
  208. rcg->cmd_rcgr + CFG_REG, mask, cfg);
  209. if (ret)
  210. return ret;
  211. return update_config(rcg);
  212. }
  213. static int __clk_rcg2_set_rate(struct clk_hw *hw, unsigned long rate)
  214. {
  215. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  216. const struct freq_tbl *f;
  217. f = qcom_find_freq(rcg->freq_tbl, rate);
  218. if (!f)
  219. return -EINVAL;
  220. return clk_rcg2_configure(rcg, f);
  221. }
  222. static int clk_rcg2_set_rate(struct clk_hw *hw, unsigned long rate,
  223. unsigned long parent_rate)
  224. {
  225. return __clk_rcg2_set_rate(hw, rate);
  226. }
  227. static int clk_rcg2_set_rate_and_parent(struct clk_hw *hw,
  228. unsigned long rate, unsigned long parent_rate, u8 index)
  229. {
  230. return __clk_rcg2_set_rate(hw, rate);
  231. }
  232. const struct clk_ops clk_rcg2_ops = {
  233. .is_enabled = clk_rcg2_is_enabled,
  234. .get_parent = clk_rcg2_get_parent,
  235. .set_parent = clk_rcg2_set_parent,
  236. .recalc_rate = clk_rcg2_recalc_rate,
  237. .determine_rate = clk_rcg2_determine_rate,
  238. .set_rate = clk_rcg2_set_rate,
  239. .set_rate_and_parent = clk_rcg2_set_rate_and_parent,
  240. };
  241. EXPORT_SYMBOL_GPL(clk_rcg2_ops);
  242. struct frac_entry {
  243. int num;
  244. int den;
  245. };
  246. static const struct frac_entry frac_table_675m[] = { /* link rate of 270M */
  247. { 52, 295 }, /* 119 M */
  248. { 11, 57 }, /* 130.25 M */
  249. { 63, 307 }, /* 138.50 M */
  250. { 11, 50 }, /* 148.50 M */
  251. { 47, 206 }, /* 154 M */
  252. { 31, 100 }, /* 205.25 M */
  253. { 107, 269 }, /* 268.50 M */
  254. { },
  255. };
  256. static struct frac_entry frac_table_810m[] = { /* Link rate of 162M */
  257. { 31, 211 }, /* 119 M */
  258. { 32, 199 }, /* 130.25 M */
  259. { 63, 307 }, /* 138.50 M */
  260. { 11, 60 }, /* 148.50 M */
  261. { 50, 263 }, /* 154 M */
  262. { 31, 120 }, /* 205.25 M */
  263. { 119, 359 }, /* 268.50 M */
  264. { },
  265. };
  266. static int clk_edp_pixel_set_rate(struct clk_hw *hw, unsigned long rate,
  267. unsigned long parent_rate)
  268. {
  269. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  270. struct freq_tbl f = *rcg->freq_tbl;
  271. const struct frac_entry *frac;
  272. int delta = 100000;
  273. s64 src_rate = parent_rate;
  274. s64 request;
  275. u32 mask = BIT(rcg->hid_width) - 1;
  276. u32 hid_div;
  277. if (src_rate == 810000000)
  278. frac = frac_table_810m;
  279. else
  280. frac = frac_table_675m;
  281. for (; frac->num; frac++) {
  282. request = rate;
  283. request *= frac->den;
  284. request = div_s64(request, frac->num);
  285. if ((src_rate < (request - delta)) ||
  286. (src_rate > (request + delta)))
  287. continue;
  288. regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG,
  289. &hid_div);
  290. f.pre_div = hid_div;
  291. f.pre_div >>= CFG_SRC_DIV_SHIFT;
  292. f.pre_div &= mask;
  293. f.m = frac->num;
  294. f.n = frac->den;
  295. return clk_rcg2_configure(rcg, &f);
  296. }
  297. return -EINVAL;
  298. }
  299. static int clk_edp_pixel_set_rate_and_parent(struct clk_hw *hw,
  300. unsigned long rate, unsigned long parent_rate, u8 index)
  301. {
  302. /* Parent index is set statically in frequency table */
  303. return clk_edp_pixel_set_rate(hw, rate, parent_rate);
  304. }
  305. static long clk_edp_pixel_determine_rate(struct clk_hw *hw, unsigned long rate,
  306. unsigned long min_rate,
  307. unsigned long max_rate,
  308. unsigned long *p_rate, struct clk_hw **p)
  309. {
  310. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  311. const struct freq_tbl *f = rcg->freq_tbl;
  312. const struct frac_entry *frac;
  313. int delta = 100000;
  314. s64 src_rate = *p_rate;
  315. s64 request;
  316. u32 mask = BIT(rcg->hid_width) - 1;
  317. u32 hid_div;
  318. /* Force the correct parent */
  319. *p = __clk_get_hw(clk_get_parent_by_index(hw->clk, f->src));
  320. if (src_rate == 810000000)
  321. frac = frac_table_810m;
  322. else
  323. frac = frac_table_675m;
  324. for (; frac->num; frac++) {
  325. request = rate;
  326. request *= frac->den;
  327. request = div_s64(request, frac->num);
  328. if ((src_rate < (request - delta)) ||
  329. (src_rate > (request + delta)))
  330. continue;
  331. regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG,
  332. &hid_div);
  333. hid_div >>= CFG_SRC_DIV_SHIFT;
  334. hid_div &= mask;
  335. return calc_rate(src_rate, frac->num, frac->den, !!frac->den,
  336. hid_div);
  337. }
  338. return -EINVAL;
  339. }
  340. const struct clk_ops clk_edp_pixel_ops = {
  341. .is_enabled = clk_rcg2_is_enabled,
  342. .get_parent = clk_rcg2_get_parent,
  343. .set_parent = clk_rcg2_set_parent,
  344. .recalc_rate = clk_rcg2_recalc_rate,
  345. .set_rate = clk_edp_pixel_set_rate,
  346. .set_rate_and_parent = clk_edp_pixel_set_rate_and_parent,
  347. .determine_rate = clk_edp_pixel_determine_rate,
  348. };
  349. EXPORT_SYMBOL_GPL(clk_edp_pixel_ops);
  350. static long clk_byte_determine_rate(struct clk_hw *hw, unsigned long rate,
  351. unsigned long min_rate, unsigned long max_rate,
  352. unsigned long *p_rate, struct clk_hw **p_hw)
  353. {
  354. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  355. const struct freq_tbl *f = rcg->freq_tbl;
  356. unsigned long parent_rate, div;
  357. u32 mask = BIT(rcg->hid_width) - 1;
  358. struct clk *p;
  359. if (rate == 0)
  360. return -EINVAL;
  361. p = clk_get_parent_by_index(hw->clk, f->src);
  362. *p_hw = __clk_get_hw(p);
  363. *p_rate = parent_rate = __clk_round_rate(p, rate);
  364. div = DIV_ROUND_UP((2 * parent_rate), rate) - 1;
  365. div = min_t(u32, div, mask);
  366. return calc_rate(parent_rate, 0, 0, 0, div);
  367. }
  368. static int clk_byte_set_rate(struct clk_hw *hw, unsigned long rate,
  369. unsigned long parent_rate)
  370. {
  371. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  372. struct freq_tbl f = *rcg->freq_tbl;
  373. unsigned long div;
  374. u32 mask = BIT(rcg->hid_width) - 1;
  375. div = DIV_ROUND_UP((2 * parent_rate), rate) - 1;
  376. div = min_t(u32, div, mask);
  377. f.pre_div = div;
  378. return clk_rcg2_configure(rcg, &f);
  379. }
  380. static int clk_byte_set_rate_and_parent(struct clk_hw *hw,
  381. unsigned long rate, unsigned long parent_rate, u8 index)
  382. {
  383. /* Parent index is set statically in frequency table */
  384. return clk_byte_set_rate(hw, rate, parent_rate);
  385. }
  386. const struct clk_ops clk_byte_ops = {
  387. .is_enabled = clk_rcg2_is_enabled,
  388. .get_parent = clk_rcg2_get_parent,
  389. .set_parent = clk_rcg2_set_parent,
  390. .recalc_rate = clk_rcg2_recalc_rate,
  391. .set_rate = clk_byte_set_rate,
  392. .set_rate_and_parent = clk_byte_set_rate_and_parent,
  393. .determine_rate = clk_byte_determine_rate,
  394. };
  395. EXPORT_SYMBOL_GPL(clk_byte_ops);
  396. static const struct frac_entry frac_table_pixel[] = {
  397. { 3, 8 },
  398. { 2, 9 },
  399. { 4, 9 },
  400. { 1, 1 },
  401. { }
  402. };
  403. static long clk_pixel_determine_rate(struct clk_hw *hw, unsigned long rate,
  404. unsigned long min_rate,
  405. unsigned long max_rate,
  406. unsigned long *p_rate, struct clk_hw **p)
  407. {
  408. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  409. unsigned long request, src_rate;
  410. int delta = 100000;
  411. const struct freq_tbl *f = rcg->freq_tbl;
  412. const struct frac_entry *frac = frac_table_pixel;
  413. struct clk *parent = clk_get_parent_by_index(hw->clk, f->src);
  414. *p = __clk_get_hw(parent);
  415. for (; frac->num; frac++) {
  416. request = (rate * frac->den) / frac->num;
  417. src_rate = __clk_round_rate(parent, request);
  418. if ((src_rate < (request - delta)) ||
  419. (src_rate > (request + delta)))
  420. continue;
  421. *p_rate = src_rate;
  422. return (src_rate * frac->num) / frac->den;
  423. }
  424. return -EINVAL;
  425. }
  426. static int clk_pixel_set_rate(struct clk_hw *hw, unsigned long rate,
  427. unsigned long parent_rate)
  428. {
  429. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  430. struct freq_tbl f = *rcg->freq_tbl;
  431. const struct frac_entry *frac = frac_table_pixel;
  432. unsigned long request, src_rate;
  433. int delta = 100000;
  434. u32 mask = BIT(rcg->hid_width) - 1;
  435. u32 hid_div;
  436. struct clk *parent = clk_get_parent_by_index(hw->clk, f.src);
  437. for (; frac->num; frac++) {
  438. request = (rate * frac->den) / frac->num;
  439. src_rate = __clk_round_rate(parent, request);
  440. if ((src_rate < (request - delta)) ||
  441. (src_rate > (request + delta)))
  442. continue;
  443. regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG,
  444. &hid_div);
  445. f.pre_div = hid_div;
  446. f.pre_div >>= CFG_SRC_DIV_SHIFT;
  447. f.pre_div &= mask;
  448. f.m = frac->num;
  449. f.n = frac->den;
  450. return clk_rcg2_configure(rcg, &f);
  451. }
  452. return -EINVAL;
  453. }
  454. static int clk_pixel_set_rate_and_parent(struct clk_hw *hw, unsigned long rate,
  455. unsigned long parent_rate, u8 index)
  456. {
  457. /* Parent index is set statically in frequency table */
  458. return clk_pixel_set_rate(hw, rate, parent_rate);
  459. }
  460. const struct clk_ops clk_pixel_ops = {
  461. .is_enabled = clk_rcg2_is_enabled,
  462. .get_parent = clk_rcg2_get_parent,
  463. .set_parent = clk_rcg2_set_parent,
  464. .recalc_rate = clk_rcg2_recalc_rate,
  465. .set_rate = clk_pixel_set_rate,
  466. .set_rate_and_parent = clk_pixel_set_rate_and_parent,
  467. .determine_rate = clk_pixel_determine_rate,
  468. };
  469. EXPORT_SYMBOL_GPL(clk_pixel_ops);