gmc_v9_0.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "amdgpu.h"
  25. #include "gmc_v9_0.h"
  26. #include "vega10/soc15ip.h"
  27. #include "vega10/HDP/hdp_4_0_offset.h"
  28. #include "vega10/HDP/hdp_4_0_sh_mask.h"
  29. #include "vega10/GC/gc_9_0_sh_mask.h"
  30. #include "vega10/vega10_enum.h"
  31. #include "soc15_common.h"
  32. #include "nbio_v6_1.h"
  33. #include "nbio_v7_0.h"
  34. #include "gfxhub_v1_0.h"
  35. #include "mmhub_v1_0.h"
  36. #define mmDF_CS_AON0_DramBaseAddress0 0x0044
  37. #define mmDF_CS_AON0_DramBaseAddress0_BASE_IDX 0
  38. //DF_CS_AON0_DramBaseAddress0
  39. #define DF_CS_AON0_DramBaseAddress0__AddrRngVal__SHIFT 0x0
  40. #define DF_CS_AON0_DramBaseAddress0__LgcyMmioHoleEn__SHIFT 0x1
  41. #define DF_CS_AON0_DramBaseAddress0__IntLvNumChan__SHIFT 0x4
  42. #define DF_CS_AON0_DramBaseAddress0__IntLvAddrSel__SHIFT 0x8
  43. #define DF_CS_AON0_DramBaseAddress0__DramBaseAddr__SHIFT 0xc
  44. #define DF_CS_AON0_DramBaseAddress0__AddrRngVal_MASK 0x00000001L
  45. #define DF_CS_AON0_DramBaseAddress0__LgcyMmioHoleEn_MASK 0x00000002L
  46. #define DF_CS_AON0_DramBaseAddress0__IntLvNumChan_MASK 0x000000F0L
  47. #define DF_CS_AON0_DramBaseAddress0__IntLvAddrSel_MASK 0x00000700L
  48. #define DF_CS_AON0_DramBaseAddress0__DramBaseAddr_MASK 0xFFFFF000L
  49. /* XXX Move this macro to VEGA10 header file, which is like vid.h for VI.*/
  50. #define AMDGPU_NUM_OF_VMIDS 8
  51. static const u32 golden_settings_vega10_hdp[] =
  52. {
  53. 0xf64, 0x0fffffff, 0x00000000,
  54. 0xf65, 0x0fffffff, 0x00000000,
  55. 0xf66, 0x0fffffff, 0x00000000,
  56. 0xf67, 0x0fffffff, 0x00000000,
  57. 0xf68, 0x0fffffff, 0x00000000,
  58. 0xf6a, 0x0fffffff, 0x00000000,
  59. 0xf6b, 0x0fffffff, 0x00000000,
  60. 0xf6c, 0x0fffffff, 0x00000000,
  61. 0xf6d, 0x0fffffff, 0x00000000,
  62. 0xf6e, 0x0fffffff, 0x00000000,
  63. };
  64. static int gmc_v9_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  65. struct amdgpu_irq_src *src,
  66. unsigned type,
  67. enum amdgpu_interrupt_state state)
  68. {
  69. struct amdgpu_vmhub *hub;
  70. u32 tmp, reg, bits, i;
  71. bits = VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  72. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  73. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  74. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  75. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  76. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  77. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK;
  78. switch (state) {
  79. case AMDGPU_IRQ_STATE_DISABLE:
  80. /* MM HUB */
  81. hub = &adev->vmhub[AMDGPU_MMHUB];
  82. for (i = 0; i< 16; i++) {
  83. reg = hub->vm_context0_cntl + i;
  84. tmp = RREG32(reg);
  85. tmp &= ~bits;
  86. WREG32(reg, tmp);
  87. }
  88. /* GFX HUB */
  89. hub = &adev->vmhub[AMDGPU_GFXHUB];
  90. for (i = 0; i < 16; i++) {
  91. reg = hub->vm_context0_cntl + i;
  92. tmp = RREG32(reg);
  93. tmp &= ~bits;
  94. WREG32(reg, tmp);
  95. }
  96. break;
  97. case AMDGPU_IRQ_STATE_ENABLE:
  98. /* MM HUB */
  99. hub = &adev->vmhub[AMDGPU_MMHUB];
  100. for (i = 0; i< 16; i++) {
  101. reg = hub->vm_context0_cntl + i;
  102. tmp = RREG32(reg);
  103. tmp |= bits;
  104. WREG32(reg, tmp);
  105. }
  106. /* GFX HUB */
  107. hub = &adev->vmhub[AMDGPU_GFXHUB];
  108. for (i = 0; i < 16; i++) {
  109. reg = hub->vm_context0_cntl + i;
  110. tmp = RREG32(reg);
  111. tmp |= bits;
  112. WREG32(reg, tmp);
  113. }
  114. break;
  115. default:
  116. break;
  117. }
  118. return 0;
  119. }
  120. static int gmc_v9_0_process_interrupt(struct amdgpu_device *adev,
  121. struct amdgpu_irq_src *source,
  122. struct amdgpu_iv_entry *entry)
  123. {
  124. struct amdgpu_vmhub *hub = &adev->vmhub[entry->vm_id_src];
  125. uint32_t status = 0;
  126. u64 addr;
  127. addr = (u64)entry->src_data[0] << 12;
  128. addr |= ((u64)entry->src_data[1] & 0xf) << 44;
  129. if (!amdgpu_sriov_vf(adev)) {
  130. status = RREG32(hub->vm_l2_pro_fault_status);
  131. WREG32_P(hub->vm_l2_pro_fault_cntl, 1, ~1);
  132. }
  133. if (printk_ratelimit()) {
  134. dev_err(adev->dev,
  135. "[%s] VMC page fault (src_id:%u ring:%u vm_id:%u pas_id:%u)\n",
  136. entry->vm_id_src ? "mmhub" : "gfxhub",
  137. entry->src_id, entry->ring_id, entry->vm_id,
  138. entry->pas_id);
  139. dev_err(adev->dev, " at page 0x%016llx from %d\n",
  140. addr, entry->client_id);
  141. if (!amdgpu_sriov_vf(adev))
  142. dev_err(adev->dev,
  143. "VM_L2_PROTECTION_FAULT_STATUS:0x%08X\n",
  144. status);
  145. }
  146. return 0;
  147. }
  148. static const struct amdgpu_irq_src_funcs gmc_v9_0_irq_funcs = {
  149. .set = gmc_v9_0_vm_fault_interrupt_state,
  150. .process = gmc_v9_0_process_interrupt,
  151. };
  152. static void gmc_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  153. {
  154. adev->mc.vm_fault.num_types = 1;
  155. adev->mc.vm_fault.funcs = &gmc_v9_0_irq_funcs;
  156. }
  157. static uint32_t gmc_v9_0_get_invalidate_req(unsigned int vm_id)
  158. {
  159. u32 req = 0;
  160. /* invalidate using legacy mode on vm_id*/
  161. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ,
  162. PER_VMID_INVALIDATE_REQ, 1 << vm_id);
  163. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, FLUSH_TYPE, 0);
  164. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PTES, 1);
  165. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE0, 1);
  166. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE1, 1);
  167. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE2, 1);
  168. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L1_PTES, 1);
  169. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ,
  170. CLEAR_PROTECTION_FAULT_STATUS_ADDR, 0);
  171. return req;
  172. }
  173. /*
  174. * GART
  175. * VMID 0 is the physical GPU addresses as used by the kernel.
  176. * VMIDs 1-15 are used for userspace clients and are handled
  177. * by the amdgpu vm/hsa code.
  178. */
  179. /**
  180. * gmc_v9_0_gart_flush_gpu_tlb - gart tlb flush callback
  181. *
  182. * @adev: amdgpu_device pointer
  183. * @vmid: vm instance to flush
  184. *
  185. * Flush the TLB for the requested page table.
  186. */
  187. static void gmc_v9_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  188. uint32_t vmid)
  189. {
  190. /* Use register 17 for GART */
  191. const unsigned eng = 17;
  192. unsigned i, j;
  193. /* flush hdp cache */
  194. if (adev->flags & AMD_IS_APU)
  195. nbio_v7_0_hdp_flush(adev);
  196. else
  197. nbio_v6_1_hdp_flush(adev);
  198. spin_lock(&adev->mc.invalidate_lock);
  199. for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
  200. struct amdgpu_vmhub *hub = &adev->vmhub[i];
  201. u32 tmp = gmc_v9_0_get_invalidate_req(vmid);
  202. WREG32_NO_KIQ(hub->vm_inv_eng0_req + eng, tmp);
  203. /* Busy wait for ACK.*/
  204. for (j = 0; j < 100; j++) {
  205. tmp = RREG32_NO_KIQ(hub->vm_inv_eng0_ack + eng);
  206. tmp &= 1 << vmid;
  207. if (tmp)
  208. break;
  209. cpu_relax();
  210. }
  211. if (j < 100)
  212. continue;
  213. /* Wait for ACK with a delay.*/
  214. for (j = 0; j < adev->usec_timeout; j++) {
  215. tmp = RREG32_NO_KIQ(hub->vm_inv_eng0_ack + eng);
  216. tmp &= 1 << vmid;
  217. if (tmp)
  218. break;
  219. udelay(1);
  220. }
  221. if (j < adev->usec_timeout)
  222. continue;
  223. DRM_ERROR("Timeout waiting for VM flush ACK!\n");
  224. }
  225. spin_unlock(&adev->mc.invalidate_lock);
  226. }
  227. /**
  228. * gmc_v9_0_gart_set_pte_pde - update the page tables using MMIO
  229. *
  230. * @adev: amdgpu_device pointer
  231. * @cpu_pt_addr: cpu address of the page table
  232. * @gpu_page_idx: entry in the page table to update
  233. * @addr: dst addr to write into pte/pde
  234. * @flags: access flags
  235. *
  236. * Update the page tables using the CPU.
  237. */
  238. static int gmc_v9_0_gart_set_pte_pde(struct amdgpu_device *adev,
  239. void *cpu_pt_addr,
  240. uint32_t gpu_page_idx,
  241. uint64_t addr,
  242. uint64_t flags)
  243. {
  244. void __iomem *ptr = (void *)cpu_pt_addr;
  245. uint64_t value;
  246. /*
  247. * PTE format on VEGA 10:
  248. * 63:59 reserved
  249. * 58:57 mtype
  250. * 56 F
  251. * 55 L
  252. * 54 P
  253. * 53 SW
  254. * 52 T
  255. * 50:48 reserved
  256. * 47:12 4k physical page base address
  257. * 11:7 fragment
  258. * 6 write
  259. * 5 read
  260. * 4 exe
  261. * 3 Z
  262. * 2 snooped
  263. * 1 system
  264. * 0 valid
  265. *
  266. * PDE format on VEGA 10:
  267. * 63:59 block fragment size
  268. * 58:55 reserved
  269. * 54 P
  270. * 53:48 reserved
  271. * 47:6 physical base address of PD or PTE
  272. * 5:3 reserved
  273. * 2 C
  274. * 1 system
  275. * 0 valid
  276. */
  277. /*
  278. * The following is for PTE only. GART does not have PDEs.
  279. */
  280. value = addr & 0x0000FFFFFFFFF000ULL;
  281. value |= flags;
  282. writeq(value, ptr + (gpu_page_idx * 8));
  283. return 0;
  284. }
  285. static uint64_t gmc_v9_0_get_vm_pte_flags(struct amdgpu_device *adev,
  286. uint32_t flags)
  287. {
  288. uint64_t pte_flag = 0;
  289. if (flags & AMDGPU_VM_PAGE_EXECUTABLE)
  290. pte_flag |= AMDGPU_PTE_EXECUTABLE;
  291. if (flags & AMDGPU_VM_PAGE_READABLE)
  292. pte_flag |= AMDGPU_PTE_READABLE;
  293. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  294. pte_flag |= AMDGPU_PTE_WRITEABLE;
  295. switch (flags & AMDGPU_VM_MTYPE_MASK) {
  296. case AMDGPU_VM_MTYPE_DEFAULT:
  297. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_NC);
  298. break;
  299. case AMDGPU_VM_MTYPE_NC:
  300. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_NC);
  301. break;
  302. case AMDGPU_VM_MTYPE_WC:
  303. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_WC);
  304. break;
  305. case AMDGPU_VM_MTYPE_CC:
  306. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_CC);
  307. break;
  308. case AMDGPU_VM_MTYPE_UC:
  309. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_UC);
  310. break;
  311. default:
  312. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_NC);
  313. break;
  314. }
  315. if (flags & AMDGPU_VM_PAGE_PRT)
  316. pte_flag |= AMDGPU_PTE_PRT;
  317. return pte_flag;
  318. }
  319. static u64 gmc_v9_0_get_vm_pde(struct amdgpu_device *adev, u64 addr)
  320. {
  321. addr = adev->vm_manager.vram_base_offset + addr - adev->mc.vram_start;
  322. BUG_ON(addr & 0xFFFF00000000003FULL);
  323. return addr;
  324. }
  325. static const struct amdgpu_gart_funcs gmc_v9_0_gart_funcs = {
  326. .flush_gpu_tlb = gmc_v9_0_gart_flush_gpu_tlb,
  327. .set_pte_pde = gmc_v9_0_gart_set_pte_pde,
  328. .get_invalidate_req = gmc_v9_0_get_invalidate_req,
  329. .get_vm_pte_flags = gmc_v9_0_get_vm_pte_flags,
  330. .get_vm_pde = gmc_v9_0_get_vm_pde
  331. };
  332. static void gmc_v9_0_set_gart_funcs(struct amdgpu_device *adev)
  333. {
  334. if (adev->gart.gart_funcs == NULL)
  335. adev->gart.gart_funcs = &gmc_v9_0_gart_funcs;
  336. }
  337. static int gmc_v9_0_early_init(void *handle)
  338. {
  339. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  340. gmc_v9_0_set_gart_funcs(adev);
  341. gmc_v9_0_set_irq_funcs(adev);
  342. return 0;
  343. }
  344. static int gmc_v9_0_late_init(void *handle)
  345. {
  346. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  347. unsigned vm_inv_eng[AMDGPU_MAX_VMHUBS] = { 3, 3 };
  348. unsigned i;
  349. for(i = 0; i < adev->num_rings; ++i) {
  350. struct amdgpu_ring *ring = adev->rings[i];
  351. unsigned vmhub = ring->funcs->vmhub;
  352. ring->vm_inv_eng = vm_inv_eng[vmhub]++;
  353. dev_info(adev->dev, "ring %u(%s) uses VM inv eng %u on hub %u\n",
  354. ring->idx, ring->name, ring->vm_inv_eng,
  355. ring->funcs->vmhub);
  356. }
  357. /* Engine 17 is used for GART flushes */
  358. for(i = 0; i < AMDGPU_MAX_VMHUBS; ++i)
  359. BUG_ON(vm_inv_eng[i] > 17);
  360. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  361. }
  362. static void gmc_v9_0_vram_gtt_location(struct amdgpu_device *adev,
  363. struct amdgpu_mc *mc)
  364. {
  365. u64 base = 0;
  366. if (!amdgpu_sriov_vf(adev))
  367. base = mmhub_v1_0_get_fb_location(adev);
  368. amdgpu_vram_location(adev, &adev->mc, base);
  369. adev->mc.gtt_base_align = 0;
  370. amdgpu_gtt_location(adev, mc);
  371. /* base offset of vram pages */
  372. if (adev->flags & AMD_IS_APU)
  373. adev->vm_manager.vram_base_offset = gfxhub_v1_0_get_mc_fb_offset(adev);
  374. else
  375. adev->vm_manager.vram_base_offset = 0;
  376. }
  377. /**
  378. * gmc_v9_0_mc_init - initialize the memory controller driver params
  379. *
  380. * @adev: amdgpu_device pointer
  381. *
  382. * Look up the amount of vram, vram width, and decide how to place
  383. * vram and gart within the GPU's physical address space.
  384. * Returns 0 for success.
  385. */
  386. static int gmc_v9_0_mc_init(struct amdgpu_device *adev)
  387. {
  388. u32 tmp;
  389. int chansize, numchan;
  390. /* hbm memory channel size */
  391. chansize = 128;
  392. tmp = RREG32_SOC15(DF, 0, mmDF_CS_AON0_DramBaseAddress0);
  393. tmp &= DF_CS_AON0_DramBaseAddress0__IntLvNumChan_MASK;
  394. tmp >>= DF_CS_AON0_DramBaseAddress0__IntLvNumChan__SHIFT;
  395. switch (tmp) {
  396. case 0:
  397. default:
  398. numchan = 1;
  399. break;
  400. case 1:
  401. numchan = 2;
  402. break;
  403. case 2:
  404. numchan = 0;
  405. break;
  406. case 3:
  407. numchan = 4;
  408. break;
  409. case 4:
  410. numchan = 0;
  411. break;
  412. case 5:
  413. numchan = 8;
  414. break;
  415. case 6:
  416. numchan = 0;
  417. break;
  418. case 7:
  419. numchan = 16;
  420. break;
  421. case 8:
  422. numchan = 2;
  423. break;
  424. }
  425. adev->mc.vram_width = numchan * chansize;
  426. /* Could aper size report 0 ? */
  427. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  428. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  429. /* size in MB on si */
  430. adev->mc.mc_vram_size =
  431. ((adev->flags & AMD_IS_APU) ? nbio_v7_0_get_memsize(adev) :
  432. nbio_v6_1_get_memsize(adev)) * 1024ULL * 1024ULL;
  433. adev->mc.real_vram_size = adev->mc.mc_vram_size;
  434. adev->mc.visible_vram_size = adev->mc.aper_size;
  435. /* In case the PCI BAR is larger than the actual amount of vram */
  436. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  437. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  438. /* unless the user had overridden it, set the gart
  439. * size equal to the 1024 or vram, whichever is larger.
  440. */
  441. if (amdgpu_gart_size == -1)
  442. adev->mc.gtt_size = max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
  443. adev->mc.mc_vram_size);
  444. else
  445. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  446. gmc_v9_0_vram_gtt_location(adev, &adev->mc);
  447. return 0;
  448. }
  449. static int gmc_v9_0_gart_init(struct amdgpu_device *adev)
  450. {
  451. int r;
  452. if (adev->gart.robj) {
  453. WARN(1, "VEGA10 PCIE GART already initialized\n");
  454. return 0;
  455. }
  456. /* Initialize common gart structure */
  457. r = amdgpu_gart_init(adev);
  458. if (r)
  459. return r;
  460. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  461. adev->gart.gart_pte_flags = AMDGPU_PTE_MTYPE(MTYPE_UC) |
  462. AMDGPU_PTE_EXECUTABLE;
  463. return amdgpu_gart_table_vram_alloc(adev);
  464. }
  465. static int gmc_v9_0_sw_init(void *handle)
  466. {
  467. int r;
  468. int dma_bits;
  469. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  470. gfxhub_v1_0_init(adev);
  471. mmhub_v1_0_init(adev);
  472. spin_lock_init(&adev->mc.invalidate_lock);
  473. if (adev->flags & AMD_IS_APU) {
  474. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  475. amdgpu_vm_adjust_size(adev, 64);
  476. } else {
  477. /* XXX Don't know how to get VRAM type yet. */
  478. adev->mc.vram_type = AMDGPU_VRAM_TYPE_HBM;
  479. /*
  480. * To fulfill 4-level page support,
  481. * vm size is 256TB (48bit), maximum size of Vega10,
  482. * block size 512 (9bit)
  483. */
  484. adev->vm_manager.vm_size = 1U << 18;
  485. adev->vm_manager.block_size = 9;
  486. DRM_INFO("vm size is %llu GB, block size is %u-bit\n",
  487. adev->vm_manager.vm_size,
  488. adev->vm_manager.block_size);
  489. }
  490. /* This interrupt is VMC page fault.*/
  491. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_VMC, 0,
  492. &adev->mc.vm_fault);
  493. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_UTCL2, 0,
  494. &adev->mc.vm_fault);
  495. if (r)
  496. return r;
  497. adev->vm_manager.max_pfn = adev->vm_manager.vm_size << 18;
  498. /* Set the internal MC address mask
  499. * This is the max address of the GPU's
  500. * internal address space.
  501. */
  502. adev->mc.mc_mask = 0xffffffffffffULL; /* 48 bit MC */
  503. /*
  504. * It needs to reserve 8M stolen memory for vega10
  505. * TODO: Figure out how to avoid that...
  506. */
  507. adev->mc.stolen_size = 8 * 1024 * 1024;
  508. /* set DMA mask + need_dma32 flags.
  509. * PCIE - can handle 44-bits.
  510. * IGP - can handle 44-bits
  511. * PCI - dma32 for legacy pci gart, 44 bits on vega10
  512. */
  513. adev->need_dma32 = false;
  514. dma_bits = adev->need_dma32 ? 32 : 44;
  515. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  516. if (r) {
  517. adev->need_dma32 = true;
  518. dma_bits = 32;
  519. printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
  520. }
  521. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  522. if (r) {
  523. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  524. printk(KERN_WARNING "amdgpu: No coherent DMA available.\n");
  525. }
  526. r = gmc_v9_0_mc_init(adev);
  527. if (r)
  528. return r;
  529. /* Memory manager */
  530. r = amdgpu_bo_init(adev);
  531. if (r)
  532. return r;
  533. r = gmc_v9_0_gart_init(adev);
  534. if (r)
  535. return r;
  536. /*
  537. * number of VMs
  538. * VMID 0 is reserved for System
  539. * amdgpu graphics/compute will use VMIDs 1-7
  540. * amdkfd will use VMIDs 8-15
  541. */
  542. adev->vm_manager.id_mgr[AMDGPU_GFXHUB].num_ids = AMDGPU_NUM_OF_VMIDS;
  543. adev->vm_manager.id_mgr[AMDGPU_MMHUB].num_ids = AMDGPU_NUM_OF_VMIDS;
  544. /* TODO: fix num_level for APU when updating vm size and block size */
  545. if (adev->flags & AMD_IS_APU)
  546. adev->vm_manager.num_level = 1;
  547. else
  548. adev->vm_manager.num_level = 3;
  549. amdgpu_vm_manager_init(adev);
  550. return 0;
  551. }
  552. /**
  553. * gmc_v8_0_gart_fini - vm fini callback
  554. *
  555. * @adev: amdgpu_device pointer
  556. *
  557. * Tears down the driver GART/VM setup (CIK).
  558. */
  559. static void gmc_v9_0_gart_fini(struct amdgpu_device *adev)
  560. {
  561. amdgpu_gart_table_vram_free(adev);
  562. amdgpu_gart_fini(adev);
  563. }
  564. static int gmc_v9_0_sw_fini(void *handle)
  565. {
  566. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  567. amdgpu_vm_manager_fini(adev);
  568. gmc_v9_0_gart_fini(adev);
  569. amdgpu_gem_force_release(adev);
  570. amdgpu_bo_fini(adev);
  571. return 0;
  572. }
  573. static void gmc_v9_0_init_golden_registers(struct amdgpu_device *adev)
  574. {
  575. switch (adev->asic_type) {
  576. case CHIP_VEGA10:
  577. break;
  578. case CHIP_RAVEN:
  579. break;
  580. default:
  581. break;
  582. }
  583. }
  584. /**
  585. * gmc_v9_0_gart_enable - gart enable
  586. *
  587. * @adev: amdgpu_device pointer
  588. */
  589. static int gmc_v9_0_gart_enable(struct amdgpu_device *adev)
  590. {
  591. int r;
  592. bool value;
  593. u32 tmp;
  594. amdgpu_program_register_sequence(adev,
  595. golden_settings_vega10_hdp,
  596. (const u32)ARRAY_SIZE(golden_settings_vega10_hdp));
  597. if (adev->gart.robj == NULL) {
  598. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  599. return -EINVAL;
  600. }
  601. r = amdgpu_gart_table_vram_pin(adev);
  602. if (r)
  603. return r;
  604. /* After HDP is initialized, flush HDP.*/
  605. if (adev->flags & AMD_IS_APU)
  606. nbio_v7_0_hdp_flush(adev);
  607. else
  608. nbio_v6_1_hdp_flush(adev);
  609. switch (adev->asic_type) {
  610. case CHIP_RAVEN:
  611. mmhub_v1_0_initialize_power_gating(adev);
  612. mmhub_v1_0_update_power_gating(adev, true);
  613. break;
  614. default:
  615. break;
  616. }
  617. r = gfxhub_v1_0_gart_enable(adev);
  618. if (r)
  619. return r;
  620. r = mmhub_v1_0_gart_enable(adev);
  621. if (r)
  622. return r;
  623. tmp = RREG32_SOC15(HDP, 0, mmHDP_MISC_CNTL);
  624. tmp |= HDP_MISC_CNTL__FLUSH_INVALIDATE_CACHE_MASK;
  625. WREG32_SOC15(HDP, 0, mmHDP_MISC_CNTL, tmp);
  626. tmp = RREG32_SOC15(HDP, 0, mmHDP_HOST_PATH_CNTL);
  627. WREG32_SOC15(HDP, 0, mmHDP_HOST_PATH_CNTL, tmp);
  628. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  629. value = false;
  630. else
  631. value = true;
  632. gfxhub_v1_0_set_fault_enable_default(adev, value);
  633. mmhub_v1_0_set_fault_enable_default(adev, value);
  634. gmc_v9_0_gart_flush_gpu_tlb(adev, 0);
  635. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  636. (unsigned)(adev->mc.gtt_size >> 20),
  637. (unsigned long long)adev->gart.table_addr);
  638. adev->gart.ready = true;
  639. return 0;
  640. }
  641. static int gmc_v9_0_hw_init(void *handle)
  642. {
  643. int r;
  644. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  645. /* The sequence of these two function calls matters.*/
  646. gmc_v9_0_init_golden_registers(adev);
  647. r = gmc_v9_0_gart_enable(adev);
  648. return r;
  649. }
  650. /**
  651. * gmc_v9_0_gart_disable - gart disable
  652. *
  653. * @adev: amdgpu_device pointer
  654. *
  655. * This disables all VM page table.
  656. */
  657. static void gmc_v9_0_gart_disable(struct amdgpu_device *adev)
  658. {
  659. gfxhub_v1_0_gart_disable(adev);
  660. mmhub_v1_0_gart_disable(adev);
  661. amdgpu_gart_table_vram_unpin(adev);
  662. }
  663. static int gmc_v9_0_hw_fini(void *handle)
  664. {
  665. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  666. if (amdgpu_sriov_vf(adev)) {
  667. /* full access mode, so don't touch any GMC register */
  668. DRM_DEBUG("For SRIOV client, shouldn't do anything.\n");
  669. return 0;
  670. }
  671. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  672. gmc_v9_0_gart_disable(adev);
  673. return 0;
  674. }
  675. static int gmc_v9_0_suspend(void *handle)
  676. {
  677. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  678. gmc_v9_0_hw_fini(adev);
  679. return 0;
  680. }
  681. static int gmc_v9_0_resume(void *handle)
  682. {
  683. int r;
  684. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  685. r = gmc_v9_0_hw_init(adev);
  686. if (r)
  687. return r;
  688. amdgpu_vm_reset_all_ids(adev);
  689. return 0;
  690. }
  691. static bool gmc_v9_0_is_idle(void *handle)
  692. {
  693. /* MC is always ready in GMC v9.*/
  694. return true;
  695. }
  696. static int gmc_v9_0_wait_for_idle(void *handle)
  697. {
  698. /* There is no need to wait for MC idle in GMC v9.*/
  699. return 0;
  700. }
  701. static int gmc_v9_0_soft_reset(void *handle)
  702. {
  703. /* XXX for emulation.*/
  704. return 0;
  705. }
  706. static int gmc_v9_0_set_clockgating_state(void *handle,
  707. enum amd_clockgating_state state)
  708. {
  709. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  710. return mmhub_v1_0_set_clockgating(adev, state);
  711. }
  712. static void gmc_v9_0_get_clockgating_state(void *handle, u32 *flags)
  713. {
  714. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  715. mmhub_v1_0_get_clockgating(adev, flags);
  716. }
  717. static int gmc_v9_0_set_powergating_state(void *handle,
  718. enum amd_powergating_state state)
  719. {
  720. return 0;
  721. }
  722. const struct amd_ip_funcs gmc_v9_0_ip_funcs = {
  723. .name = "gmc_v9_0",
  724. .early_init = gmc_v9_0_early_init,
  725. .late_init = gmc_v9_0_late_init,
  726. .sw_init = gmc_v9_0_sw_init,
  727. .sw_fini = gmc_v9_0_sw_fini,
  728. .hw_init = gmc_v9_0_hw_init,
  729. .hw_fini = gmc_v9_0_hw_fini,
  730. .suspend = gmc_v9_0_suspend,
  731. .resume = gmc_v9_0_resume,
  732. .is_idle = gmc_v9_0_is_idle,
  733. .wait_for_idle = gmc_v9_0_wait_for_idle,
  734. .soft_reset = gmc_v9_0_soft_reset,
  735. .set_clockgating_state = gmc_v9_0_set_clockgating_state,
  736. .set_powergating_state = gmc_v9_0_set_powergating_state,
  737. .get_clockgating_state = gmc_v9_0_get_clockgating_state,
  738. };
  739. const struct amdgpu_ip_block_version gmc_v9_0_ip_block =
  740. {
  741. .type = AMD_IP_BLOCK_TYPE_GMC,
  742. .major = 9,
  743. .minor = 0,
  744. .rev = 0,
  745. .funcs = &gmc_v9_0_ip_funcs,
  746. };