gmc_v7_0.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "cikd.h"
  27. #include "cik.h"
  28. #include "gmc_v7_0.h"
  29. #include "amdgpu_ucode.h"
  30. #include "bif/bif_4_1_d.h"
  31. #include "bif/bif_4_1_sh_mask.h"
  32. #include "gmc/gmc_7_1_d.h"
  33. #include "gmc/gmc_7_1_sh_mask.h"
  34. #include "oss/oss_2_0_d.h"
  35. #include "oss/oss_2_0_sh_mask.h"
  36. #include "amdgpu_atombios.h"
  37. static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev);
  38. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  39. static int gmc_v7_0_wait_for_idle(void *handle);
  40. MODULE_FIRMWARE("radeon/bonaire_mc.bin");
  41. MODULE_FIRMWARE("radeon/hawaii_mc.bin");
  42. MODULE_FIRMWARE("amdgpu/topaz_mc.bin");
  43. static const u32 golden_settings_iceland_a11[] =
  44. {
  45. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  46. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  47. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  48. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  49. };
  50. static const u32 iceland_mgcg_cgcg_init[] =
  51. {
  52. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  53. };
  54. static void gmc_v7_0_init_golden_registers(struct amdgpu_device *adev)
  55. {
  56. switch (adev->asic_type) {
  57. case CHIP_TOPAZ:
  58. amdgpu_program_register_sequence(adev,
  59. iceland_mgcg_cgcg_init,
  60. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  61. amdgpu_program_register_sequence(adev,
  62. golden_settings_iceland_a11,
  63. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  64. break;
  65. default:
  66. break;
  67. }
  68. }
  69. static void gmc_v7_0_mc_stop(struct amdgpu_device *adev,
  70. struct amdgpu_mode_mc_save *save)
  71. {
  72. u32 blackout;
  73. if (adev->mode_info.num_crtc)
  74. amdgpu_display_stop_mc_access(adev, save);
  75. gmc_v7_0_wait_for_idle((void *)adev);
  76. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  77. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  78. /* Block CPU access */
  79. WREG32(mmBIF_FB_EN, 0);
  80. /* blackout the MC */
  81. blackout = REG_SET_FIELD(blackout,
  82. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  83. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  84. }
  85. /* wait for the MC to settle */
  86. udelay(100);
  87. }
  88. static void gmc_v7_0_mc_resume(struct amdgpu_device *adev,
  89. struct amdgpu_mode_mc_save *save)
  90. {
  91. u32 tmp;
  92. /* unblackout the MC */
  93. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  94. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  95. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  96. /* allow CPU access */
  97. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  98. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  99. WREG32(mmBIF_FB_EN, tmp);
  100. if (adev->mode_info.num_crtc)
  101. amdgpu_display_resume_mc_access(adev, save);
  102. }
  103. /**
  104. * gmc_v7_0_init_microcode - load ucode images from disk
  105. *
  106. * @adev: amdgpu_device pointer
  107. *
  108. * Use the firmware interface to load the ucode images into
  109. * the driver (not loaded into hw).
  110. * Returns 0 on success, error on failure.
  111. */
  112. static int gmc_v7_0_init_microcode(struct amdgpu_device *adev)
  113. {
  114. const char *chip_name;
  115. char fw_name[30];
  116. int err;
  117. DRM_DEBUG("\n");
  118. switch (adev->asic_type) {
  119. case CHIP_BONAIRE:
  120. chip_name = "bonaire";
  121. break;
  122. case CHIP_HAWAII:
  123. chip_name = "hawaii";
  124. break;
  125. case CHIP_TOPAZ:
  126. chip_name = "topaz";
  127. break;
  128. case CHIP_KAVERI:
  129. case CHIP_KABINI:
  130. case CHIP_MULLINS:
  131. return 0;
  132. default: BUG();
  133. }
  134. if (adev->asic_type == CHIP_TOPAZ)
  135. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  136. else
  137. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  138. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  139. if (err)
  140. goto out;
  141. err = amdgpu_ucode_validate(adev->mc.fw);
  142. out:
  143. if (err) {
  144. pr_err("cik_mc: Failed to load firmware \"%s\"\n", fw_name);
  145. release_firmware(adev->mc.fw);
  146. adev->mc.fw = NULL;
  147. }
  148. return err;
  149. }
  150. /**
  151. * gmc_v7_0_mc_load_microcode - load MC ucode into the hw
  152. *
  153. * @adev: amdgpu_device pointer
  154. *
  155. * Load the GDDR MC ucode into the hw (CIK).
  156. * Returns 0 on success, error on failure.
  157. */
  158. static int gmc_v7_0_mc_load_microcode(struct amdgpu_device *adev)
  159. {
  160. const struct mc_firmware_header_v1_0 *hdr;
  161. const __le32 *fw_data = NULL;
  162. const __le32 *io_mc_regs = NULL;
  163. u32 running;
  164. int i, ucode_size, regs_size;
  165. if (!adev->mc.fw)
  166. return -EINVAL;
  167. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  168. amdgpu_ucode_print_mc_hdr(&hdr->header);
  169. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  170. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  171. io_mc_regs = (const __le32 *)
  172. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  173. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  174. fw_data = (const __le32 *)
  175. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  176. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  177. if (running == 0) {
  178. /* reset the engine and set to writable */
  179. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  180. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  181. /* load mc io regs */
  182. for (i = 0; i < regs_size; i++) {
  183. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  184. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  185. }
  186. /* load the MC ucode */
  187. for (i = 0; i < ucode_size; i++)
  188. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  189. /* put the engine back into the active state */
  190. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  191. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  192. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  193. /* wait for training to complete */
  194. for (i = 0; i < adev->usec_timeout; i++) {
  195. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  196. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  197. break;
  198. udelay(1);
  199. }
  200. for (i = 0; i < adev->usec_timeout; i++) {
  201. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  202. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  203. break;
  204. udelay(1);
  205. }
  206. }
  207. return 0;
  208. }
  209. static void gmc_v7_0_vram_gtt_location(struct amdgpu_device *adev,
  210. struct amdgpu_mc *mc)
  211. {
  212. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  213. /* leave room for at least 1024M GTT */
  214. dev_warn(adev->dev, "limiting VRAM\n");
  215. mc->real_vram_size = 0xFFC0000000ULL;
  216. mc->mc_vram_size = 0xFFC0000000ULL;
  217. }
  218. amdgpu_vram_location(adev, &adev->mc, 0);
  219. adev->mc.gtt_base_align = 0;
  220. amdgpu_gtt_location(adev, mc);
  221. }
  222. /**
  223. * gmc_v7_0_mc_program - program the GPU memory controller
  224. *
  225. * @adev: amdgpu_device pointer
  226. *
  227. * Set the location of vram, gart, and AGP in the GPU's
  228. * physical address space (CIK).
  229. */
  230. static void gmc_v7_0_mc_program(struct amdgpu_device *adev)
  231. {
  232. struct amdgpu_mode_mc_save save;
  233. u32 tmp;
  234. int i, j;
  235. /* Initialize HDP */
  236. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  237. WREG32((0xb05 + j), 0x00000000);
  238. WREG32((0xb06 + j), 0x00000000);
  239. WREG32((0xb07 + j), 0x00000000);
  240. WREG32((0xb08 + j), 0x00000000);
  241. WREG32((0xb09 + j), 0x00000000);
  242. }
  243. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  244. if (adev->mode_info.num_crtc)
  245. amdgpu_display_set_vga_render_state(adev, false);
  246. gmc_v7_0_mc_stop(adev, &save);
  247. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  248. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  249. }
  250. /* Update configuration */
  251. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  252. adev->mc.vram_start >> 12);
  253. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  254. adev->mc.vram_end >> 12);
  255. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  256. adev->vram_scratch.gpu_addr >> 12);
  257. tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
  258. tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
  259. WREG32(mmMC_VM_FB_LOCATION, tmp);
  260. /* XXX double check these! */
  261. WREG32(mmHDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
  262. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  263. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  264. WREG32(mmMC_VM_AGP_BASE, 0);
  265. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  266. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  267. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  268. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  269. }
  270. gmc_v7_0_mc_resume(adev, &save);
  271. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  272. tmp = RREG32(mmHDP_MISC_CNTL);
  273. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  274. WREG32(mmHDP_MISC_CNTL, tmp);
  275. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  276. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  277. }
  278. /**
  279. * gmc_v7_0_mc_init - initialize the memory controller driver params
  280. *
  281. * @adev: amdgpu_device pointer
  282. *
  283. * Look up the amount of vram, vram width, and decide how to place
  284. * vram and gart within the GPU's physical address space (CIK).
  285. * Returns 0 for success.
  286. */
  287. static int gmc_v7_0_mc_init(struct amdgpu_device *adev)
  288. {
  289. adev->mc.vram_width = amdgpu_atombios_get_vram_width(adev);
  290. if (!adev->mc.vram_width) {
  291. u32 tmp;
  292. int chansize, numchan;
  293. /* Get VRAM informations */
  294. tmp = RREG32(mmMC_ARB_RAMCFG);
  295. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  296. chansize = 64;
  297. } else {
  298. chansize = 32;
  299. }
  300. tmp = RREG32(mmMC_SHARED_CHMAP);
  301. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  302. case 0:
  303. default:
  304. numchan = 1;
  305. break;
  306. case 1:
  307. numchan = 2;
  308. break;
  309. case 2:
  310. numchan = 4;
  311. break;
  312. case 3:
  313. numchan = 8;
  314. break;
  315. case 4:
  316. numchan = 3;
  317. break;
  318. case 5:
  319. numchan = 6;
  320. break;
  321. case 6:
  322. numchan = 10;
  323. break;
  324. case 7:
  325. numchan = 12;
  326. break;
  327. case 8:
  328. numchan = 16;
  329. break;
  330. }
  331. adev->mc.vram_width = numchan * chansize;
  332. }
  333. /* Could aper size report 0 ? */
  334. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  335. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  336. /* size in MB on si */
  337. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  338. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  339. #ifdef CONFIG_X86_64
  340. if (adev->flags & AMD_IS_APU) {
  341. adev->mc.aper_base = ((u64)RREG32(mmMC_VM_FB_OFFSET)) << 22;
  342. adev->mc.aper_size = adev->mc.real_vram_size;
  343. }
  344. #endif
  345. /* In case the PCI BAR is larger than the actual amount of vram */
  346. adev->mc.visible_vram_size = adev->mc.aper_size;
  347. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  348. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  349. /* unless the user had overridden it, set the gart
  350. * size equal to the 1024 or vram, whichever is larger.
  351. */
  352. if (amdgpu_gart_size == -1)
  353. adev->mc.gtt_size = max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
  354. adev->mc.mc_vram_size);
  355. else
  356. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  357. gmc_v7_0_vram_gtt_location(adev, &adev->mc);
  358. return 0;
  359. }
  360. /*
  361. * GART
  362. * VMID 0 is the physical GPU addresses as used by the kernel.
  363. * VMIDs 1-15 are used for userspace clients and are handled
  364. * by the amdgpu vm/hsa code.
  365. */
  366. /**
  367. * gmc_v7_0_gart_flush_gpu_tlb - gart tlb flush callback
  368. *
  369. * @adev: amdgpu_device pointer
  370. * @vmid: vm instance to flush
  371. *
  372. * Flush the TLB for the requested page table (CIK).
  373. */
  374. static void gmc_v7_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  375. uint32_t vmid)
  376. {
  377. /* flush hdp cache */
  378. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  379. /* bits 0-15 are the VM contexts0-15 */
  380. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  381. }
  382. /**
  383. * gmc_v7_0_gart_set_pte_pde - update the page tables using MMIO
  384. *
  385. * @adev: amdgpu_device pointer
  386. * @cpu_pt_addr: cpu address of the page table
  387. * @gpu_page_idx: entry in the page table to update
  388. * @addr: dst addr to write into pte/pde
  389. * @flags: access flags
  390. *
  391. * Update the page tables using the CPU.
  392. */
  393. static int gmc_v7_0_gart_set_pte_pde(struct amdgpu_device *adev,
  394. void *cpu_pt_addr,
  395. uint32_t gpu_page_idx,
  396. uint64_t addr,
  397. uint64_t flags)
  398. {
  399. void __iomem *ptr = (void *)cpu_pt_addr;
  400. uint64_t value;
  401. value = addr & 0xFFFFFFFFFFFFF000ULL;
  402. value |= flags;
  403. writeq(value, ptr + (gpu_page_idx * 8));
  404. return 0;
  405. }
  406. static uint64_t gmc_v7_0_get_vm_pte_flags(struct amdgpu_device *adev,
  407. uint32_t flags)
  408. {
  409. uint64_t pte_flag = 0;
  410. if (flags & AMDGPU_VM_PAGE_READABLE)
  411. pte_flag |= AMDGPU_PTE_READABLE;
  412. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  413. pte_flag |= AMDGPU_PTE_WRITEABLE;
  414. if (flags & AMDGPU_VM_PAGE_PRT)
  415. pte_flag |= AMDGPU_PTE_PRT;
  416. return pte_flag;
  417. }
  418. static uint64_t gmc_v7_0_get_vm_pde(struct amdgpu_device *adev, uint64_t addr)
  419. {
  420. BUG_ON(addr & 0xFFFFFF0000000FFFULL);
  421. return addr;
  422. }
  423. /**
  424. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  425. *
  426. * @adev: amdgpu_device pointer
  427. * @value: true redirects VM faults to the default page
  428. */
  429. static void gmc_v7_0_set_fault_enable_default(struct amdgpu_device *adev,
  430. bool value)
  431. {
  432. u32 tmp;
  433. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  434. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  435. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  436. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  437. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  438. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  439. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  440. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  441. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  442. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  443. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  444. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  445. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  446. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  447. }
  448. /**
  449. * gmc_v7_0_set_prt - set PRT VM fault
  450. *
  451. * @adev: amdgpu_device pointer
  452. * @enable: enable/disable VM fault handling for PRT
  453. */
  454. static void gmc_v7_0_set_prt(struct amdgpu_device *adev, bool enable)
  455. {
  456. uint32_t tmp;
  457. if (enable && !adev->mc.prt_warning) {
  458. dev_warn(adev->dev, "Disabling VM faults because of PRT request!\n");
  459. adev->mc.prt_warning = true;
  460. }
  461. tmp = RREG32(mmVM_PRT_CNTL);
  462. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  463. CB_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  464. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  465. CB_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  466. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  467. TC_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  468. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  469. TC_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  470. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  471. L2_CACHE_STORE_INVALID_ENTRIES, enable);
  472. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  473. L1_TLB_STORE_INVALID_ENTRIES, enable);
  474. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  475. MASK_PDE0_FAULT, enable);
  476. WREG32(mmVM_PRT_CNTL, tmp);
  477. if (enable) {
  478. uint32_t low = AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT;
  479. uint32_t high = adev->vm_manager.max_pfn;
  480. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, low);
  481. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, low);
  482. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, low);
  483. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, low);
  484. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, high);
  485. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, high);
  486. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, high);
  487. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, high);
  488. } else {
  489. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, 0xfffffff);
  490. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, 0xfffffff);
  491. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, 0xfffffff);
  492. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, 0xfffffff);
  493. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, 0x0);
  494. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, 0x0);
  495. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, 0x0);
  496. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, 0x0);
  497. }
  498. }
  499. /**
  500. * gmc_v7_0_gart_enable - gart enable
  501. *
  502. * @adev: amdgpu_device pointer
  503. *
  504. * This sets up the TLBs, programs the page tables for VMID0,
  505. * sets up the hw for VMIDs 1-15 which are allocated on
  506. * demand, and sets up the global locations for the LDS, GDS,
  507. * and GPUVM for FSA64 clients (CIK).
  508. * Returns 0 for success, errors for failure.
  509. */
  510. static int gmc_v7_0_gart_enable(struct amdgpu_device *adev)
  511. {
  512. int r, i;
  513. u32 tmp;
  514. if (adev->gart.robj == NULL) {
  515. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  516. return -EINVAL;
  517. }
  518. r = amdgpu_gart_table_vram_pin(adev);
  519. if (r)
  520. return r;
  521. /* Setup TLB control */
  522. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  523. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  524. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  525. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  526. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  527. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  528. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  529. /* Setup L2 cache */
  530. tmp = RREG32(mmVM_L2_CNTL);
  531. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  532. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  533. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  534. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  535. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  536. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  537. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  538. WREG32(mmVM_L2_CNTL, tmp);
  539. tmp = REG_SET_FIELD(0, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  540. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  541. WREG32(mmVM_L2_CNTL2, tmp);
  542. tmp = RREG32(mmVM_L2_CNTL3);
  543. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  544. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 4);
  545. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, 4);
  546. WREG32(mmVM_L2_CNTL3, tmp);
  547. /* setup context0 */
  548. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gtt_start >> 12);
  549. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gtt_end >> 12);
  550. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  551. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  552. (u32)(adev->dummy_page.addr >> 12));
  553. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  554. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  555. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  556. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  557. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  558. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  559. WREG32(0x575, 0);
  560. WREG32(0x576, 0);
  561. WREG32(0x577, 0);
  562. /* empty context1-15 */
  563. /* FIXME start with 4G, once using 2 level pt switch to full
  564. * vm size space
  565. */
  566. /* set vm size, must be a multiple of 4 */
  567. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  568. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  569. for (i = 1; i < 16; i++) {
  570. if (i < 8)
  571. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  572. adev->gart.table_addr >> 12);
  573. else
  574. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  575. adev->gart.table_addr >> 12);
  576. }
  577. /* enable context1-15 */
  578. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  579. (u32)(adev->dummy_page.addr >> 12));
  580. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  581. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  582. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  583. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  584. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  585. adev->vm_manager.block_size - 9);
  586. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  587. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  588. gmc_v7_0_set_fault_enable_default(adev, false);
  589. else
  590. gmc_v7_0_set_fault_enable_default(adev, true);
  591. if (adev->asic_type == CHIP_KAVERI) {
  592. tmp = RREG32(mmCHUB_CONTROL);
  593. tmp &= ~BYPASS_VM;
  594. WREG32(mmCHUB_CONTROL, tmp);
  595. }
  596. gmc_v7_0_gart_flush_gpu_tlb(adev, 0);
  597. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  598. (unsigned)(adev->mc.gtt_size >> 20),
  599. (unsigned long long)adev->gart.table_addr);
  600. adev->gart.ready = true;
  601. return 0;
  602. }
  603. static int gmc_v7_0_gart_init(struct amdgpu_device *adev)
  604. {
  605. int r;
  606. if (adev->gart.robj) {
  607. WARN(1, "R600 PCIE GART already initialized\n");
  608. return 0;
  609. }
  610. /* Initialize common gart structure */
  611. r = amdgpu_gart_init(adev);
  612. if (r)
  613. return r;
  614. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  615. adev->gart.gart_pte_flags = 0;
  616. return amdgpu_gart_table_vram_alloc(adev);
  617. }
  618. /**
  619. * gmc_v7_0_gart_disable - gart disable
  620. *
  621. * @adev: amdgpu_device pointer
  622. *
  623. * This disables all VM page table (CIK).
  624. */
  625. static void gmc_v7_0_gart_disable(struct amdgpu_device *adev)
  626. {
  627. u32 tmp;
  628. /* Disable all tables */
  629. WREG32(mmVM_CONTEXT0_CNTL, 0);
  630. WREG32(mmVM_CONTEXT1_CNTL, 0);
  631. /* Setup TLB control */
  632. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  633. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  634. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  635. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  636. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  637. /* Setup L2 cache */
  638. tmp = RREG32(mmVM_L2_CNTL);
  639. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  640. WREG32(mmVM_L2_CNTL, tmp);
  641. WREG32(mmVM_L2_CNTL2, 0);
  642. amdgpu_gart_table_vram_unpin(adev);
  643. }
  644. /**
  645. * gmc_v7_0_gart_fini - vm fini callback
  646. *
  647. * @adev: amdgpu_device pointer
  648. *
  649. * Tears down the driver GART/VM setup (CIK).
  650. */
  651. static void gmc_v7_0_gart_fini(struct amdgpu_device *adev)
  652. {
  653. amdgpu_gart_table_vram_free(adev);
  654. amdgpu_gart_fini(adev);
  655. }
  656. /**
  657. * gmc_v7_0_vm_decode_fault - print human readable fault info
  658. *
  659. * @adev: amdgpu_device pointer
  660. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  661. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  662. *
  663. * Print human readable fault information (CIK).
  664. */
  665. static void gmc_v7_0_vm_decode_fault(struct amdgpu_device *adev,
  666. u32 status, u32 addr, u32 mc_client)
  667. {
  668. u32 mc_id;
  669. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  670. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  671. PROTECTIONS);
  672. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  673. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  674. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  675. MEMORY_CLIENT_ID);
  676. dev_err(adev->dev, "VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  677. protections, vmid, addr,
  678. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  679. MEMORY_CLIENT_RW) ?
  680. "write" : "read", block, mc_client, mc_id);
  681. }
  682. static const u32 mc_cg_registers[] = {
  683. mmMC_HUB_MISC_HUB_CG,
  684. mmMC_HUB_MISC_SIP_CG,
  685. mmMC_HUB_MISC_VM_CG,
  686. mmMC_XPB_CLK_GAT,
  687. mmATC_MISC_CG,
  688. mmMC_CITF_MISC_WR_CG,
  689. mmMC_CITF_MISC_RD_CG,
  690. mmMC_CITF_MISC_VM_CG,
  691. mmVM_L2_CG,
  692. };
  693. static const u32 mc_cg_ls_en[] = {
  694. MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK,
  695. MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK,
  696. MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  697. MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK,
  698. ATC_MISC_CG__MEM_LS_ENABLE_MASK,
  699. MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK,
  700. MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK,
  701. MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  702. VM_L2_CG__MEM_LS_ENABLE_MASK,
  703. };
  704. static const u32 mc_cg_en[] = {
  705. MC_HUB_MISC_HUB_CG__ENABLE_MASK,
  706. MC_HUB_MISC_SIP_CG__ENABLE_MASK,
  707. MC_HUB_MISC_VM_CG__ENABLE_MASK,
  708. MC_XPB_CLK_GAT__ENABLE_MASK,
  709. ATC_MISC_CG__ENABLE_MASK,
  710. MC_CITF_MISC_WR_CG__ENABLE_MASK,
  711. MC_CITF_MISC_RD_CG__ENABLE_MASK,
  712. MC_CITF_MISC_VM_CG__ENABLE_MASK,
  713. VM_L2_CG__ENABLE_MASK,
  714. };
  715. static void gmc_v7_0_enable_mc_ls(struct amdgpu_device *adev,
  716. bool enable)
  717. {
  718. int i;
  719. u32 orig, data;
  720. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  721. orig = data = RREG32(mc_cg_registers[i]);
  722. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS))
  723. data |= mc_cg_ls_en[i];
  724. else
  725. data &= ~mc_cg_ls_en[i];
  726. if (data != orig)
  727. WREG32(mc_cg_registers[i], data);
  728. }
  729. }
  730. static void gmc_v7_0_enable_mc_mgcg(struct amdgpu_device *adev,
  731. bool enable)
  732. {
  733. int i;
  734. u32 orig, data;
  735. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  736. orig = data = RREG32(mc_cg_registers[i]);
  737. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG))
  738. data |= mc_cg_en[i];
  739. else
  740. data &= ~mc_cg_en[i];
  741. if (data != orig)
  742. WREG32(mc_cg_registers[i], data);
  743. }
  744. }
  745. static void gmc_v7_0_enable_bif_mgls(struct amdgpu_device *adev,
  746. bool enable)
  747. {
  748. u32 orig, data;
  749. orig = data = RREG32_PCIE(ixPCIE_CNTL2);
  750. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS)) {
  751. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 1);
  752. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 1);
  753. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 1);
  754. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 1);
  755. } else {
  756. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 0);
  757. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 0);
  758. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 0);
  759. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 0);
  760. }
  761. if (orig != data)
  762. WREG32_PCIE(ixPCIE_CNTL2, data);
  763. }
  764. static void gmc_v7_0_enable_hdp_mgcg(struct amdgpu_device *adev,
  765. bool enable)
  766. {
  767. u32 orig, data;
  768. orig = data = RREG32(mmHDP_HOST_PATH_CNTL);
  769. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  770. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 0);
  771. else
  772. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 1);
  773. if (orig != data)
  774. WREG32(mmHDP_HOST_PATH_CNTL, data);
  775. }
  776. static void gmc_v7_0_enable_hdp_ls(struct amdgpu_device *adev,
  777. bool enable)
  778. {
  779. u32 orig, data;
  780. orig = data = RREG32(mmHDP_MEM_POWER_LS);
  781. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  782. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 1);
  783. else
  784. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 0);
  785. if (orig != data)
  786. WREG32(mmHDP_MEM_POWER_LS, data);
  787. }
  788. static int gmc_v7_0_convert_vram_type(int mc_seq_vram_type)
  789. {
  790. switch (mc_seq_vram_type) {
  791. case MC_SEQ_MISC0__MT__GDDR1:
  792. return AMDGPU_VRAM_TYPE_GDDR1;
  793. case MC_SEQ_MISC0__MT__DDR2:
  794. return AMDGPU_VRAM_TYPE_DDR2;
  795. case MC_SEQ_MISC0__MT__GDDR3:
  796. return AMDGPU_VRAM_TYPE_GDDR3;
  797. case MC_SEQ_MISC0__MT__GDDR4:
  798. return AMDGPU_VRAM_TYPE_GDDR4;
  799. case MC_SEQ_MISC0__MT__GDDR5:
  800. return AMDGPU_VRAM_TYPE_GDDR5;
  801. case MC_SEQ_MISC0__MT__HBM:
  802. return AMDGPU_VRAM_TYPE_HBM;
  803. case MC_SEQ_MISC0__MT__DDR3:
  804. return AMDGPU_VRAM_TYPE_DDR3;
  805. default:
  806. return AMDGPU_VRAM_TYPE_UNKNOWN;
  807. }
  808. }
  809. static int gmc_v7_0_early_init(void *handle)
  810. {
  811. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  812. gmc_v7_0_set_gart_funcs(adev);
  813. gmc_v7_0_set_irq_funcs(adev);
  814. adev->mc.shared_aperture_start = 0x2000000000000000ULL;
  815. adev->mc.shared_aperture_end =
  816. adev->mc.shared_aperture_start + (4ULL << 30) - 1;
  817. adev->mc.private_aperture_start =
  818. adev->mc.shared_aperture_end + 1;
  819. adev->mc.private_aperture_end =
  820. adev->mc.private_aperture_start + (4ULL << 30) - 1;
  821. return 0;
  822. }
  823. static int gmc_v7_0_late_init(void *handle)
  824. {
  825. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  826. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  827. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  828. else
  829. return 0;
  830. }
  831. static int gmc_v7_0_sw_init(void *handle)
  832. {
  833. int r;
  834. int dma_bits;
  835. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  836. if (adev->flags & AMD_IS_APU) {
  837. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  838. } else {
  839. u32 tmp = RREG32(mmMC_SEQ_MISC0);
  840. tmp &= MC_SEQ_MISC0__MT__MASK;
  841. adev->mc.vram_type = gmc_v7_0_convert_vram_type(tmp);
  842. }
  843. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 146, &adev->mc.vm_fault);
  844. if (r)
  845. return r;
  846. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 147, &adev->mc.vm_fault);
  847. if (r)
  848. return r;
  849. /* Adjust VM size here.
  850. * Currently set to 4GB ((1 << 20) 4k pages).
  851. * Max GPUVM size for cayman and SI is 40 bits.
  852. */
  853. amdgpu_vm_adjust_size(adev, 64);
  854. adev->vm_manager.max_pfn = adev->vm_manager.vm_size << 18;
  855. /* Set the internal MC address mask
  856. * This is the max address of the GPU's
  857. * internal address space.
  858. */
  859. adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  860. adev->mc.stolen_size = 256 * 1024;
  861. /* set DMA mask + need_dma32 flags.
  862. * PCIE - can handle 40-bits.
  863. * IGP - can handle 40-bits
  864. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  865. */
  866. adev->need_dma32 = false;
  867. dma_bits = adev->need_dma32 ? 32 : 40;
  868. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  869. if (r) {
  870. adev->need_dma32 = true;
  871. dma_bits = 32;
  872. pr_warn("amdgpu: No suitable DMA available\n");
  873. }
  874. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  875. if (r) {
  876. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  877. pr_warn("amdgpu: No coherent DMA available\n");
  878. }
  879. r = gmc_v7_0_init_microcode(adev);
  880. if (r) {
  881. DRM_ERROR("Failed to load mc firmware!\n");
  882. return r;
  883. }
  884. r = gmc_v7_0_mc_init(adev);
  885. if (r)
  886. return r;
  887. /* Memory manager */
  888. r = amdgpu_bo_init(adev);
  889. if (r)
  890. return r;
  891. r = gmc_v7_0_gart_init(adev);
  892. if (r)
  893. return r;
  894. /*
  895. * number of VMs
  896. * VMID 0 is reserved for System
  897. * amdgpu graphics/compute will use VMIDs 1-7
  898. * amdkfd will use VMIDs 8-15
  899. */
  900. adev->vm_manager.id_mgr[0].num_ids = AMDGPU_NUM_OF_VMIDS;
  901. adev->vm_manager.num_level = 1;
  902. amdgpu_vm_manager_init(adev);
  903. /* base offset of vram pages */
  904. if (adev->flags & AMD_IS_APU) {
  905. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  906. tmp <<= 22;
  907. adev->vm_manager.vram_base_offset = tmp;
  908. } else {
  909. adev->vm_manager.vram_base_offset = 0;
  910. }
  911. return 0;
  912. }
  913. static int gmc_v7_0_sw_fini(void *handle)
  914. {
  915. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  916. amdgpu_vm_manager_fini(adev);
  917. gmc_v7_0_gart_fini(adev);
  918. amdgpu_gem_force_release(adev);
  919. amdgpu_bo_fini(adev);
  920. return 0;
  921. }
  922. static int gmc_v7_0_hw_init(void *handle)
  923. {
  924. int r;
  925. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  926. gmc_v7_0_init_golden_registers(adev);
  927. gmc_v7_0_mc_program(adev);
  928. if (!(adev->flags & AMD_IS_APU)) {
  929. r = gmc_v7_0_mc_load_microcode(adev);
  930. if (r) {
  931. DRM_ERROR("Failed to load MC firmware!\n");
  932. return r;
  933. }
  934. }
  935. r = gmc_v7_0_gart_enable(adev);
  936. if (r)
  937. return r;
  938. return r;
  939. }
  940. static int gmc_v7_0_hw_fini(void *handle)
  941. {
  942. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  943. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  944. gmc_v7_0_gart_disable(adev);
  945. return 0;
  946. }
  947. static int gmc_v7_0_suspend(void *handle)
  948. {
  949. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  950. gmc_v7_0_hw_fini(adev);
  951. return 0;
  952. }
  953. static int gmc_v7_0_resume(void *handle)
  954. {
  955. int r;
  956. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  957. r = gmc_v7_0_hw_init(adev);
  958. if (r)
  959. return r;
  960. amdgpu_vm_reset_all_ids(adev);
  961. return 0;
  962. }
  963. static bool gmc_v7_0_is_idle(void *handle)
  964. {
  965. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  966. u32 tmp = RREG32(mmSRBM_STATUS);
  967. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  968. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  969. return false;
  970. return true;
  971. }
  972. static int gmc_v7_0_wait_for_idle(void *handle)
  973. {
  974. unsigned i;
  975. u32 tmp;
  976. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  977. for (i = 0; i < adev->usec_timeout; i++) {
  978. /* read MC_STATUS */
  979. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  980. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  981. SRBM_STATUS__MCC_BUSY_MASK |
  982. SRBM_STATUS__MCD_BUSY_MASK |
  983. SRBM_STATUS__VMC_BUSY_MASK);
  984. if (!tmp)
  985. return 0;
  986. udelay(1);
  987. }
  988. return -ETIMEDOUT;
  989. }
  990. static int gmc_v7_0_soft_reset(void *handle)
  991. {
  992. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  993. struct amdgpu_mode_mc_save save;
  994. u32 srbm_soft_reset = 0;
  995. u32 tmp = RREG32(mmSRBM_STATUS);
  996. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  997. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  998. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  999. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1000. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  1001. if (!(adev->flags & AMD_IS_APU))
  1002. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1003. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  1004. }
  1005. if (srbm_soft_reset) {
  1006. gmc_v7_0_mc_stop(adev, &save);
  1007. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  1008. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  1009. }
  1010. tmp = RREG32(mmSRBM_SOFT_RESET);
  1011. tmp |= srbm_soft_reset;
  1012. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1013. WREG32(mmSRBM_SOFT_RESET, tmp);
  1014. tmp = RREG32(mmSRBM_SOFT_RESET);
  1015. udelay(50);
  1016. tmp &= ~srbm_soft_reset;
  1017. WREG32(mmSRBM_SOFT_RESET, tmp);
  1018. tmp = RREG32(mmSRBM_SOFT_RESET);
  1019. /* Wait a little for things to settle down */
  1020. udelay(50);
  1021. gmc_v7_0_mc_resume(adev, &save);
  1022. udelay(50);
  1023. }
  1024. return 0;
  1025. }
  1026. static int gmc_v7_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1027. struct amdgpu_irq_src *src,
  1028. unsigned type,
  1029. enum amdgpu_interrupt_state state)
  1030. {
  1031. u32 tmp;
  1032. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1033. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1034. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1035. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1036. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1037. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1038. switch (state) {
  1039. case AMDGPU_IRQ_STATE_DISABLE:
  1040. /* system context */
  1041. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1042. tmp &= ~bits;
  1043. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1044. /* VMs */
  1045. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1046. tmp &= ~bits;
  1047. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1048. break;
  1049. case AMDGPU_IRQ_STATE_ENABLE:
  1050. /* system context */
  1051. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1052. tmp |= bits;
  1053. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1054. /* VMs */
  1055. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1056. tmp |= bits;
  1057. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1058. break;
  1059. default:
  1060. break;
  1061. }
  1062. return 0;
  1063. }
  1064. static int gmc_v7_0_process_interrupt(struct amdgpu_device *adev,
  1065. struct amdgpu_irq_src *source,
  1066. struct amdgpu_iv_entry *entry)
  1067. {
  1068. u32 addr, status, mc_client;
  1069. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1070. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1071. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1072. /* reset addr and status */
  1073. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1074. if (!addr && !status)
  1075. return 0;
  1076. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1077. gmc_v7_0_set_fault_enable_default(adev, false);
  1078. if (printk_ratelimit()) {
  1079. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1080. entry->src_id, entry->src_data[0]);
  1081. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1082. addr);
  1083. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1084. status);
  1085. gmc_v7_0_vm_decode_fault(adev, status, addr, mc_client);
  1086. }
  1087. return 0;
  1088. }
  1089. static int gmc_v7_0_set_clockgating_state(void *handle,
  1090. enum amd_clockgating_state state)
  1091. {
  1092. bool gate = false;
  1093. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1094. if (state == AMD_CG_STATE_GATE)
  1095. gate = true;
  1096. if (!(adev->flags & AMD_IS_APU)) {
  1097. gmc_v7_0_enable_mc_mgcg(adev, gate);
  1098. gmc_v7_0_enable_mc_ls(adev, gate);
  1099. }
  1100. gmc_v7_0_enable_bif_mgls(adev, gate);
  1101. gmc_v7_0_enable_hdp_mgcg(adev, gate);
  1102. gmc_v7_0_enable_hdp_ls(adev, gate);
  1103. return 0;
  1104. }
  1105. static int gmc_v7_0_set_powergating_state(void *handle,
  1106. enum amd_powergating_state state)
  1107. {
  1108. return 0;
  1109. }
  1110. static const struct amd_ip_funcs gmc_v7_0_ip_funcs = {
  1111. .name = "gmc_v7_0",
  1112. .early_init = gmc_v7_0_early_init,
  1113. .late_init = gmc_v7_0_late_init,
  1114. .sw_init = gmc_v7_0_sw_init,
  1115. .sw_fini = gmc_v7_0_sw_fini,
  1116. .hw_init = gmc_v7_0_hw_init,
  1117. .hw_fini = gmc_v7_0_hw_fini,
  1118. .suspend = gmc_v7_0_suspend,
  1119. .resume = gmc_v7_0_resume,
  1120. .is_idle = gmc_v7_0_is_idle,
  1121. .wait_for_idle = gmc_v7_0_wait_for_idle,
  1122. .soft_reset = gmc_v7_0_soft_reset,
  1123. .set_clockgating_state = gmc_v7_0_set_clockgating_state,
  1124. .set_powergating_state = gmc_v7_0_set_powergating_state,
  1125. };
  1126. static const struct amdgpu_gart_funcs gmc_v7_0_gart_funcs = {
  1127. .flush_gpu_tlb = gmc_v7_0_gart_flush_gpu_tlb,
  1128. .set_pte_pde = gmc_v7_0_gart_set_pte_pde,
  1129. .set_prt = gmc_v7_0_set_prt,
  1130. .get_vm_pte_flags = gmc_v7_0_get_vm_pte_flags,
  1131. .get_vm_pde = gmc_v7_0_get_vm_pde
  1132. };
  1133. static const struct amdgpu_irq_src_funcs gmc_v7_0_irq_funcs = {
  1134. .set = gmc_v7_0_vm_fault_interrupt_state,
  1135. .process = gmc_v7_0_process_interrupt,
  1136. };
  1137. static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev)
  1138. {
  1139. if (adev->gart.gart_funcs == NULL)
  1140. adev->gart.gart_funcs = &gmc_v7_0_gart_funcs;
  1141. }
  1142. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  1143. {
  1144. adev->mc.vm_fault.num_types = 1;
  1145. adev->mc.vm_fault.funcs = &gmc_v7_0_irq_funcs;
  1146. }
  1147. const struct amdgpu_ip_block_version gmc_v7_0_ip_block =
  1148. {
  1149. .type = AMD_IP_BLOCK_TYPE_GMC,
  1150. .major = 7,
  1151. .minor = 0,
  1152. .rev = 0,
  1153. .funcs = &gmc_v7_0_ip_funcs,
  1154. };
  1155. const struct amdgpu_ip_block_version gmc_v7_4_ip_block =
  1156. {
  1157. .type = AMD_IP_BLOCK_TYPE_GMC,
  1158. .major = 7,
  1159. .minor = 4,
  1160. .rev = 0,
  1161. .funcs = &gmc_v7_0_ip_funcs,
  1162. };