gfx_v6_0.c 111 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_ih.h"
  26. #include "amdgpu_gfx.h"
  27. #include "amdgpu_ucode.h"
  28. #include "clearstate_si.h"
  29. #include "bif/bif_3_0_d.h"
  30. #include "bif/bif_3_0_sh_mask.h"
  31. #include "oss/oss_1_0_d.h"
  32. #include "oss/oss_1_0_sh_mask.h"
  33. #include "gca/gfx_6_0_d.h"
  34. #include "gca/gfx_6_0_sh_mask.h"
  35. #include "gmc/gmc_6_0_d.h"
  36. #include "gmc/gmc_6_0_sh_mask.h"
  37. #include "dce/dce_6_0_d.h"
  38. #include "dce/dce_6_0_sh_mask.h"
  39. #include "gca/gfx_7_2_enum.h"
  40. #include "si_enums.h"
  41. static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev);
  42. static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev);
  44. MODULE_FIRMWARE("radeon/tahiti_pfp.bin");
  45. MODULE_FIRMWARE("radeon/tahiti_me.bin");
  46. MODULE_FIRMWARE("radeon/tahiti_ce.bin");
  47. MODULE_FIRMWARE("radeon/tahiti_rlc.bin");
  48. MODULE_FIRMWARE("radeon/pitcairn_pfp.bin");
  49. MODULE_FIRMWARE("radeon/pitcairn_me.bin");
  50. MODULE_FIRMWARE("radeon/pitcairn_ce.bin");
  51. MODULE_FIRMWARE("radeon/pitcairn_rlc.bin");
  52. MODULE_FIRMWARE("radeon/verde_pfp.bin");
  53. MODULE_FIRMWARE("radeon/verde_me.bin");
  54. MODULE_FIRMWARE("radeon/verde_ce.bin");
  55. MODULE_FIRMWARE("radeon/verde_rlc.bin");
  56. MODULE_FIRMWARE("radeon/oland_pfp.bin");
  57. MODULE_FIRMWARE("radeon/oland_me.bin");
  58. MODULE_FIRMWARE("radeon/oland_ce.bin");
  59. MODULE_FIRMWARE("radeon/oland_rlc.bin");
  60. MODULE_FIRMWARE("radeon/hainan_pfp.bin");
  61. MODULE_FIRMWARE("radeon/hainan_me.bin");
  62. MODULE_FIRMWARE("radeon/hainan_ce.bin");
  63. MODULE_FIRMWARE("radeon/hainan_rlc.bin");
  64. static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev);
  65. static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev, volatile u32 *buffer);
  66. //static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev);
  67. static void gfx_v6_0_init_pg(struct amdgpu_device *adev);
  68. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  69. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  70. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  71. #define MICRO_TILE_MODE(x) ((x) << 0)
  72. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  73. #define BANK_WIDTH(x) ((x) << 14)
  74. #define BANK_HEIGHT(x) ((x) << 16)
  75. #define MACRO_TILE_ASPECT(x) ((x) << 18)
  76. #define NUM_BANKS(x) ((x) << 20)
  77. static const u32 verde_rlc_save_restore_register_list[] =
  78. {
  79. (0x8000 << 16) | (0x98f4 >> 2),
  80. 0x00000000,
  81. (0x8040 << 16) | (0x98f4 >> 2),
  82. 0x00000000,
  83. (0x8000 << 16) | (0xe80 >> 2),
  84. 0x00000000,
  85. (0x8040 << 16) | (0xe80 >> 2),
  86. 0x00000000,
  87. (0x8000 << 16) | (0x89bc >> 2),
  88. 0x00000000,
  89. (0x8040 << 16) | (0x89bc >> 2),
  90. 0x00000000,
  91. (0x8000 << 16) | (0x8c1c >> 2),
  92. 0x00000000,
  93. (0x8040 << 16) | (0x8c1c >> 2),
  94. 0x00000000,
  95. (0x9c00 << 16) | (0x98f0 >> 2),
  96. 0x00000000,
  97. (0x9c00 << 16) | (0xe7c >> 2),
  98. 0x00000000,
  99. (0x8000 << 16) | (0x9148 >> 2),
  100. 0x00000000,
  101. (0x8040 << 16) | (0x9148 >> 2),
  102. 0x00000000,
  103. (0x9c00 << 16) | (0x9150 >> 2),
  104. 0x00000000,
  105. (0x9c00 << 16) | (0x897c >> 2),
  106. 0x00000000,
  107. (0x9c00 << 16) | (0x8d8c >> 2),
  108. 0x00000000,
  109. (0x9c00 << 16) | (0xac54 >> 2),
  110. 0X00000000,
  111. 0x3,
  112. (0x9c00 << 16) | (0x98f8 >> 2),
  113. 0x00000000,
  114. (0x9c00 << 16) | (0x9910 >> 2),
  115. 0x00000000,
  116. (0x9c00 << 16) | (0x9914 >> 2),
  117. 0x00000000,
  118. (0x9c00 << 16) | (0x9918 >> 2),
  119. 0x00000000,
  120. (0x9c00 << 16) | (0x991c >> 2),
  121. 0x00000000,
  122. (0x9c00 << 16) | (0x9920 >> 2),
  123. 0x00000000,
  124. (0x9c00 << 16) | (0x9924 >> 2),
  125. 0x00000000,
  126. (0x9c00 << 16) | (0x9928 >> 2),
  127. 0x00000000,
  128. (0x9c00 << 16) | (0x992c >> 2),
  129. 0x00000000,
  130. (0x9c00 << 16) | (0x9930 >> 2),
  131. 0x00000000,
  132. (0x9c00 << 16) | (0x9934 >> 2),
  133. 0x00000000,
  134. (0x9c00 << 16) | (0x9938 >> 2),
  135. 0x00000000,
  136. (0x9c00 << 16) | (0x993c >> 2),
  137. 0x00000000,
  138. (0x9c00 << 16) | (0x9940 >> 2),
  139. 0x00000000,
  140. (0x9c00 << 16) | (0x9944 >> 2),
  141. 0x00000000,
  142. (0x9c00 << 16) | (0x9948 >> 2),
  143. 0x00000000,
  144. (0x9c00 << 16) | (0x994c >> 2),
  145. 0x00000000,
  146. (0x9c00 << 16) | (0x9950 >> 2),
  147. 0x00000000,
  148. (0x9c00 << 16) | (0x9954 >> 2),
  149. 0x00000000,
  150. (0x9c00 << 16) | (0x9958 >> 2),
  151. 0x00000000,
  152. (0x9c00 << 16) | (0x995c >> 2),
  153. 0x00000000,
  154. (0x9c00 << 16) | (0x9960 >> 2),
  155. 0x00000000,
  156. (0x9c00 << 16) | (0x9964 >> 2),
  157. 0x00000000,
  158. (0x9c00 << 16) | (0x9968 >> 2),
  159. 0x00000000,
  160. (0x9c00 << 16) | (0x996c >> 2),
  161. 0x00000000,
  162. (0x9c00 << 16) | (0x9970 >> 2),
  163. 0x00000000,
  164. (0x9c00 << 16) | (0x9974 >> 2),
  165. 0x00000000,
  166. (0x9c00 << 16) | (0x9978 >> 2),
  167. 0x00000000,
  168. (0x9c00 << 16) | (0x997c >> 2),
  169. 0x00000000,
  170. (0x9c00 << 16) | (0x9980 >> 2),
  171. 0x00000000,
  172. (0x9c00 << 16) | (0x9984 >> 2),
  173. 0x00000000,
  174. (0x9c00 << 16) | (0x9988 >> 2),
  175. 0x00000000,
  176. (0x9c00 << 16) | (0x998c >> 2),
  177. 0x00000000,
  178. (0x9c00 << 16) | (0x8c00 >> 2),
  179. 0x00000000,
  180. (0x9c00 << 16) | (0x8c14 >> 2),
  181. 0x00000000,
  182. (0x9c00 << 16) | (0x8c04 >> 2),
  183. 0x00000000,
  184. (0x9c00 << 16) | (0x8c08 >> 2),
  185. 0x00000000,
  186. (0x8000 << 16) | (0x9b7c >> 2),
  187. 0x00000000,
  188. (0x8040 << 16) | (0x9b7c >> 2),
  189. 0x00000000,
  190. (0x8000 << 16) | (0xe84 >> 2),
  191. 0x00000000,
  192. (0x8040 << 16) | (0xe84 >> 2),
  193. 0x00000000,
  194. (0x8000 << 16) | (0x89c0 >> 2),
  195. 0x00000000,
  196. (0x8040 << 16) | (0x89c0 >> 2),
  197. 0x00000000,
  198. (0x8000 << 16) | (0x914c >> 2),
  199. 0x00000000,
  200. (0x8040 << 16) | (0x914c >> 2),
  201. 0x00000000,
  202. (0x8000 << 16) | (0x8c20 >> 2),
  203. 0x00000000,
  204. (0x8040 << 16) | (0x8c20 >> 2),
  205. 0x00000000,
  206. (0x8000 << 16) | (0x9354 >> 2),
  207. 0x00000000,
  208. (0x8040 << 16) | (0x9354 >> 2),
  209. 0x00000000,
  210. (0x9c00 << 16) | (0x9060 >> 2),
  211. 0x00000000,
  212. (0x9c00 << 16) | (0x9364 >> 2),
  213. 0x00000000,
  214. (0x9c00 << 16) | (0x9100 >> 2),
  215. 0x00000000,
  216. (0x9c00 << 16) | (0x913c >> 2),
  217. 0x00000000,
  218. (0x8000 << 16) | (0x90e0 >> 2),
  219. 0x00000000,
  220. (0x8000 << 16) | (0x90e4 >> 2),
  221. 0x00000000,
  222. (0x8000 << 16) | (0x90e8 >> 2),
  223. 0x00000000,
  224. (0x8040 << 16) | (0x90e0 >> 2),
  225. 0x00000000,
  226. (0x8040 << 16) | (0x90e4 >> 2),
  227. 0x00000000,
  228. (0x8040 << 16) | (0x90e8 >> 2),
  229. 0x00000000,
  230. (0x9c00 << 16) | (0x8bcc >> 2),
  231. 0x00000000,
  232. (0x9c00 << 16) | (0x8b24 >> 2),
  233. 0x00000000,
  234. (0x9c00 << 16) | (0x88c4 >> 2),
  235. 0x00000000,
  236. (0x9c00 << 16) | (0x8e50 >> 2),
  237. 0x00000000,
  238. (0x9c00 << 16) | (0x8c0c >> 2),
  239. 0x00000000,
  240. (0x9c00 << 16) | (0x8e58 >> 2),
  241. 0x00000000,
  242. (0x9c00 << 16) | (0x8e5c >> 2),
  243. 0x00000000,
  244. (0x9c00 << 16) | (0x9508 >> 2),
  245. 0x00000000,
  246. (0x9c00 << 16) | (0x950c >> 2),
  247. 0x00000000,
  248. (0x9c00 << 16) | (0x9494 >> 2),
  249. 0x00000000,
  250. (0x9c00 << 16) | (0xac0c >> 2),
  251. 0x00000000,
  252. (0x9c00 << 16) | (0xac10 >> 2),
  253. 0x00000000,
  254. (0x9c00 << 16) | (0xac14 >> 2),
  255. 0x00000000,
  256. (0x9c00 << 16) | (0xae00 >> 2),
  257. 0x00000000,
  258. (0x9c00 << 16) | (0xac08 >> 2),
  259. 0x00000000,
  260. (0x9c00 << 16) | (0x88d4 >> 2),
  261. 0x00000000,
  262. (0x9c00 << 16) | (0x88c8 >> 2),
  263. 0x00000000,
  264. (0x9c00 << 16) | (0x88cc >> 2),
  265. 0x00000000,
  266. (0x9c00 << 16) | (0x89b0 >> 2),
  267. 0x00000000,
  268. (0x9c00 << 16) | (0x8b10 >> 2),
  269. 0x00000000,
  270. (0x9c00 << 16) | (0x8a14 >> 2),
  271. 0x00000000,
  272. (0x9c00 << 16) | (0x9830 >> 2),
  273. 0x00000000,
  274. (0x9c00 << 16) | (0x9834 >> 2),
  275. 0x00000000,
  276. (0x9c00 << 16) | (0x9838 >> 2),
  277. 0x00000000,
  278. (0x9c00 << 16) | (0x9a10 >> 2),
  279. 0x00000000,
  280. (0x8000 << 16) | (0x9870 >> 2),
  281. 0x00000000,
  282. (0x8000 << 16) | (0x9874 >> 2),
  283. 0x00000000,
  284. (0x8001 << 16) | (0x9870 >> 2),
  285. 0x00000000,
  286. (0x8001 << 16) | (0x9874 >> 2),
  287. 0x00000000,
  288. (0x8040 << 16) | (0x9870 >> 2),
  289. 0x00000000,
  290. (0x8040 << 16) | (0x9874 >> 2),
  291. 0x00000000,
  292. (0x8041 << 16) | (0x9870 >> 2),
  293. 0x00000000,
  294. (0x8041 << 16) | (0x9874 >> 2),
  295. 0x00000000,
  296. 0x00000000
  297. };
  298. static int gfx_v6_0_init_microcode(struct amdgpu_device *adev)
  299. {
  300. const char *chip_name;
  301. char fw_name[30];
  302. int err;
  303. const struct gfx_firmware_header_v1_0 *cp_hdr;
  304. const struct rlc_firmware_header_v1_0 *rlc_hdr;
  305. DRM_DEBUG("\n");
  306. switch (adev->asic_type) {
  307. case CHIP_TAHITI:
  308. chip_name = "tahiti";
  309. break;
  310. case CHIP_PITCAIRN:
  311. chip_name = "pitcairn";
  312. break;
  313. case CHIP_VERDE:
  314. chip_name = "verde";
  315. break;
  316. case CHIP_OLAND:
  317. chip_name = "oland";
  318. break;
  319. case CHIP_HAINAN:
  320. chip_name = "hainan";
  321. break;
  322. default: BUG();
  323. }
  324. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  325. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  326. if (err)
  327. goto out;
  328. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  329. if (err)
  330. goto out;
  331. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  332. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  333. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  334. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  335. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  336. if (err)
  337. goto out;
  338. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  339. if (err)
  340. goto out;
  341. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  342. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  343. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  344. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  345. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  346. if (err)
  347. goto out;
  348. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  349. if (err)
  350. goto out;
  351. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  352. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  353. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  354. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  355. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  356. if (err)
  357. goto out;
  358. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  359. rlc_hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  360. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  361. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  362. out:
  363. if (err) {
  364. pr_err("gfx6: Failed to load firmware \"%s\"\n", fw_name);
  365. release_firmware(adev->gfx.pfp_fw);
  366. adev->gfx.pfp_fw = NULL;
  367. release_firmware(adev->gfx.me_fw);
  368. adev->gfx.me_fw = NULL;
  369. release_firmware(adev->gfx.ce_fw);
  370. adev->gfx.ce_fw = NULL;
  371. release_firmware(adev->gfx.rlc_fw);
  372. adev->gfx.rlc_fw = NULL;
  373. }
  374. return err;
  375. }
  376. static void gfx_v6_0_tiling_mode_table_init(struct amdgpu_device *adev)
  377. {
  378. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  379. u32 reg_offset, split_equal_to_row_size, *tilemode;
  380. memset(adev->gfx.config.tile_mode_array, 0, sizeof(adev->gfx.config.tile_mode_array));
  381. tilemode = adev->gfx.config.tile_mode_array;
  382. switch (adev->gfx.config.mem_row_size_in_kb) {
  383. case 1:
  384. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  385. break;
  386. case 2:
  387. default:
  388. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  389. break;
  390. case 4:
  391. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  392. break;
  393. }
  394. if (adev->asic_type == CHIP_VERDE) {
  395. tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  396. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  397. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  398. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  399. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  400. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  401. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  402. NUM_BANKS(ADDR_SURF_16_BANK);
  403. tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  404. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  405. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  406. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  407. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  408. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  409. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  410. NUM_BANKS(ADDR_SURF_16_BANK);
  411. tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  412. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  413. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  414. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  415. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  416. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  417. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  418. NUM_BANKS(ADDR_SURF_16_BANK);
  419. tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  420. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  421. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  422. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  423. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  424. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  425. NUM_BANKS(ADDR_SURF_8_BANK) |
  426. TILE_SPLIT(split_equal_to_row_size);
  427. tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  428. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  429. PIPE_CONFIG(ADDR_SURF_P4_8x16);
  430. tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  431. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  432. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  433. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  434. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  435. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  436. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  437. NUM_BANKS(ADDR_SURF_4_BANK);
  438. tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  439. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  440. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  441. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  442. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  443. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  444. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  445. NUM_BANKS(ADDR_SURF_4_BANK);
  446. tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  447. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  448. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  449. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  450. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  451. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  452. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  453. NUM_BANKS(ADDR_SURF_2_BANK);
  454. tilemode[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
  455. tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  456. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  457. PIPE_CONFIG(ADDR_SURF_P4_8x16);
  458. tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  459. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  460. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  461. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  462. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  463. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  464. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  465. NUM_BANKS(ADDR_SURF_16_BANK);
  466. tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  467. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  468. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  469. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  470. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  471. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  472. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  473. NUM_BANKS(ADDR_SURF_16_BANK);
  474. tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  475. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  476. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  477. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  478. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  479. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  480. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  481. NUM_BANKS(ADDR_SURF_16_BANK);
  482. tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  483. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  484. PIPE_CONFIG(ADDR_SURF_P4_8x16);
  485. tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  486. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  487. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  488. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  489. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  490. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  491. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  492. NUM_BANKS(ADDR_SURF_16_BANK);
  493. tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  494. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  495. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  496. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  497. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  498. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  499. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  500. NUM_BANKS(ADDR_SURF_16_BANK);
  501. tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  502. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  503. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  504. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  505. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  506. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  507. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  508. NUM_BANKS(ADDR_SURF_16_BANK);
  509. tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  510. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  511. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  512. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  513. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  514. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  515. NUM_BANKS(ADDR_SURF_16_BANK) |
  516. TILE_SPLIT(split_equal_to_row_size);
  517. tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  518. ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  519. PIPE_CONFIG(ADDR_SURF_P4_8x16);
  520. tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  521. ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  522. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  523. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  524. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  525. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  526. NUM_BANKS(ADDR_SURF_16_BANK) |
  527. TILE_SPLIT(split_equal_to_row_size);
  528. tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  529. ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  530. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  531. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  532. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  533. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  534. NUM_BANKS(ADDR_SURF_16_BANK) |
  535. TILE_SPLIT(split_equal_to_row_size);
  536. tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  537. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  538. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  539. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  540. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  541. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  542. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  543. NUM_BANKS(ADDR_SURF_8_BANK);
  544. tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  545. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  546. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  547. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  548. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  549. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  550. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  551. NUM_BANKS(ADDR_SURF_8_BANK);
  552. tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  553. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  554. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  555. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  556. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  557. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  558. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  559. NUM_BANKS(ADDR_SURF_4_BANK);
  560. tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  561. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  562. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  563. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  564. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  565. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  566. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  567. NUM_BANKS(ADDR_SURF_4_BANK);
  568. tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  569. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  570. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  571. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  572. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  573. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  574. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  575. NUM_BANKS(ADDR_SURF_2_BANK);
  576. tilemode[26] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  577. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  578. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  579. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  580. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  581. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  582. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  583. NUM_BANKS(ADDR_SURF_2_BANK);
  584. tilemode[27] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  585. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  586. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  587. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  588. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  589. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  590. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  591. NUM_BANKS(ADDR_SURF_2_BANK);
  592. tilemode[28] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  593. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  594. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  595. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  596. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  597. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  598. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  599. NUM_BANKS(ADDR_SURF_2_BANK);
  600. tilemode[29] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  601. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  602. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  603. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  604. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  605. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  606. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  607. NUM_BANKS(ADDR_SURF_2_BANK);
  608. tilemode[30] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  609. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  610. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  611. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  612. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  613. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  614. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  615. NUM_BANKS(ADDR_SURF_2_BANK);
  616. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  617. WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
  618. } else if (adev->asic_type == CHIP_OLAND || adev->asic_type == CHIP_HAINAN) {
  619. tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  620. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  621. PIPE_CONFIG(ADDR_SURF_P2) |
  622. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  623. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  624. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  625. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  626. NUM_BANKS(ADDR_SURF_16_BANK);
  627. tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  628. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  629. PIPE_CONFIG(ADDR_SURF_P2) |
  630. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  631. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  632. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  633. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  634. NUM_BANKS(ADDR_SURF_16_BANK);
  635. tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  636. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  637. PIPE_CONFIG(ADDR_SURF_P2) |
  638. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  639. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  640. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  641. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  642. NUM_BANKS(ADDR_SURF_16_BANK);
  643. tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  644. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  645. PIPE_CONFIG(ADDR_SURF_P2) |
  646. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  647. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  648. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  649. NUM_BANKS(ADDR_SURF_8_BANK) |
  650. TILE_SPLIT(split_equal_to_row_size);
  651. tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  652. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  653. PIPE_CONFIG(ADDR_SURF_P2);
  654. tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  655. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  656. PIPE_CONFIG(ADDR_SURF_P2) |
  657. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  658. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  659. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  660. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  661. NUM_BANKS(ADDR_SURF_8_BANK);
  662. tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  663. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  664. PIPE_CONFIG(ADDR_SURF_P2) |
  665. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  666. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  667. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  668. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  669. NUM_BANKS(ADDR_SURF_8_BANK);
  670. tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  671. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  672. PIPE_CONFIG(ADDR_SURF_P2) |
  673. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  674. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  675. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  676. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  677. NUM_BANKS(ADDR_SURF_4_BANK);
  678. tilemode[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
  679. tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  680. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  681. PIPE_CONFIG(ADDR_SURF_P2);
  682. tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  683. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  684. PIPE_CONFIG(ADDR_SURF_P2) |
  685. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  686. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  687. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  688. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  689. NUM_BANKS(ADDR_SURF_16_BANK);
  690. tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  691. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  692. PIPE_CONFIG(ADDR_SURF_P2) |
  693. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  694. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  695. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  696. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  697. NUM_BANKS(ADDR_SURF_16_BANK);
  698. tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  699. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  700. PIPE_CONFIG(ADDR_SURF_P2) |
  701. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  702. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  703. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  704. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  705. NUM_BANKS(ADDR_SURF_16_BANK);
  706. tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  707. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  708. PIPE_CONFIG(ADDR_SURF_P2);
  709. tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  710. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  711. PIPE_CONFIG(ADDR_SURF_P2) |
  712. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  713. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  714. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  715. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  716. NUM_BANKS(ADDR_SURF_16_BANK);
  717. tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  718. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  719. PIPE_CONFIG(ADDR_SURF_P2) |
  720. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  721. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  722. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  723. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  724. NUM_BANKS(ADDR_SURF_16_BANK);
  725. tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  726. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  727. PIPE_CONFIG(ADDR_SURF_P2) |
  728. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  729. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  730. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  731. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  732. NUM_BANKS(ADDR_SURF_16_BANK);
  733. tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  734. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  735. PIPE_CONFIG(ADDR_SURF_P2) |
  736. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  737. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  738. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  739. NUM_BANKS(ADDR_SURF_16_BANK) |
  740. TILE_SPLIT(split_equal_to_row_size);
  741. tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  742. ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  743. PIPE_CONFIG(ADDR_SURF_P2);
  744. tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  745. ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  746. PIPE_CONFIG(ADDR_SURF_P2) |
  747. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  748. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  749. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  750. NUM_BANKS(ADDR_SURF_16_BANK) |
  751. TILE_SPLIT(split_equal_to_row_size);
  752. tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  753. ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  754. PIPE_CONFIG(ADDR_SURF_P2) |
  755. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  756. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  757. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  758. NUM_BANKS(ADDR_SURF_16_BANK) |
  759. TILE_SPLIT(split_equal_to_row_size);
  760. tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  761. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  762. PIPE_CONFIG(ADDR_SURF_P2) |
  763. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  764. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  765. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  766. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  767. NUM_BANKS(ADDR_SURF_8_BANK);
  768. tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  769. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  770. PIPE_CONFIG(ADDR_SURF_P2) |
  771. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  772. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  773. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  774. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  775. NUM_BANKS(ADDR_SURF_8_BANK);
  776. tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  777. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  778. PIPE_CONFIG(ADDR_SURF_P2) |
  779. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  780. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  781. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  782. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  783. NUM_BANKS(ADDR_SURF_8_BANK);
  784. tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  785. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  786. PIPE_CONFIG(ADDR_SURF_P2) |
  787. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  788. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  789. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  790. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  791. NUM_BANKS(ADDR_SURF_8_BANK);
  792. tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  793. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  794. PIPE_CONFIG(ADDR_SURF_P2) |
  795. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  796. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  797. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  798. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  799. NUM_BANKS(ADDR_SURF_4_BANK);
  800. tilemode[26] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  801. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  802. PIPE_CONFIG(ADDR_SURF_P2) |
  803. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  804. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  805. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  806. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  807. NUM_BANKS(ADDR_SURF_4_BANK);
  808. tilemode[27] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  809. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  810. PIPE_CONFIG(ADDR_SURF_P2) |
  811. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  812. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  813. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  814. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  815. NUM_BANKS(ADDR_SURF_4_BANK);
  816. tilemode[28] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  817. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  818. PIPE_CONFIG(ADDR_SURF_P2) |
  819. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  820. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  821. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  822. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  823. NUM_BANKS(ADDR_SURF_4_BANK);
  824. tilemode[29] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  825. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  826. PIPE_CONFIG(ADDR_SURF_P2) |
  827. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  828. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  829. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  830. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  831. NUM_BANKS(ADDR_SURF_4_BANK);
  832. tilemode[30] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  833. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  834. PIPE_CONFIG(ADDR_SURF_P2) |
  835. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  836. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  837. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  838. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  839. NUM_BANKS(ADDR_SURF_4_BANK);
  840. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  841. WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
  842. } else if ((adev->asic_type == CHIP_TAHITI) || (adev->asic_type == CHIP_PITCAIRN)) {
  843. tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  844. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  845. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  846. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  847. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  848. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  849. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  850. NUM_BANKS(ADDR_SURF_16_BANK);
  851. tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  852. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  853. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  854. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  855. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  856. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  857. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  858. NUM_BANKS(ADDR_SURF_16_BANK);
  859. tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  860. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  861. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  862. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  863. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  864. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  865. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  866. NUM_BANKS(ADDR_SURF_16_BANK);
  867. tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  868. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  869. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  870. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  871. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  872. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  873. NUM_BANKS(ADDR_SURF_4_BANK) |
  874. TILE_SPLIT(split_equal_to_row_size);
  875. tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  876. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  877. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
  878. tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  879. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  880. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  881. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  882. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  883. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  884. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  885. NUM_BANKS(ADDR_SURF_2_BANK);
  886. tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  887. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  888. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  889. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  890. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  891. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  892. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  893. NUM_BANKS(ADDR_SURF_2_BANK);
  894. tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  895. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  896. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  897. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  898. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  899. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  900. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  901. NUM_BANKS(ADDR_SURF_2_BANK);
  902. tilemode[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
  903. tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  904. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  905. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
  906. tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  907. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  908. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  909. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  910. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  911. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  912. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  913. NUM_BANKS(ADDR_SURF_16_BANK);
  914. tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  915. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  916. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  917. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  918. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  919. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  920. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  921. NUM_BANKS(ADDR_SURF_16_BANK);
  922. tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  923. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  924. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  925. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  926. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  927. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  928. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  929. NUM_BANKS(ADDR_SURF_16_BANK);
  930. tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  931. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  932. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
  933. tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  934. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  935. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  936. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  937. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  938. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  939. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  940. NUM_BANKS(ADDR_SURF_16_BANK);
  941. tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  942. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  943. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  944. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  945. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  946. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  947. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  948. NUM_BANKS(ADDR_SURF_16_BANK);
  949. tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  950. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  951. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  952. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  953. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  954. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  955. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  956. NUM_BANKS(ADDR_SURF_16_BANK);
  957. tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  958. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  959. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  960. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  961. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  962. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  963. NUM_BANKS(ADDR_SURF_16_BANK) |
  964. TILE_SPLIT(split_equal_to_row_size);
  965. tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  966. ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  967. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
  968. tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  969. ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  970. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  971. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  972. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  973. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  974. NUM_BANKS(ADDR_SURF_16_BANK) |
  975. TILE_SPLIT(split_equal_to_row_size);
  976. tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  977. ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  978. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  979. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  980. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  981. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  982. NUM_BANKS(ADDR_SURF_16_BANK) |
  983. TILE_SPLIT(split_equal_to_row_size);
  984. tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  985. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  986. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  987. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  988. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  989. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  990. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  991. NUM_BANKS(ADDR_SURF_4_BANK);
  992. tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  993. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  994. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  995. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  996. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  997. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  998. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  999. NUM_BANKS(ADDR_SURF_4_BANK);
  1000. tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1001. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1002. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1003. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1004. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1005. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1006. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1007. NUM_BANKS(ADDR_SURF_2_BANK);
  1008. tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1009. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1010. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1011. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1012. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1013. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1014. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1015. NUM_BANKS(ADDR_SURF_2_BANK);
  1016. tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1017. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1018. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1019. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1020. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1021. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1022. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1023. NUM_BANKS(ADDR_SURF_2_BANK);
  1024. tilemode[26] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1025. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1026. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1027. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1028. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1029. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1030. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1031. NUM_BANKS(ADDR_SURF_2_BANK);
  1032. tilemode[27] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1033. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1034. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1035. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1036. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1037. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1038. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1039. NUM_BANKS(ADDR_SURF_2_BANK);
  1040. tilemode[28] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1041. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1042. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1043. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1044. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1045. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1046. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1047. NUM_BANKS(ADDR_SURF_2_BANK);
  1048. tilemode[29] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1049. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1050. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1051. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1052. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1053. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1054. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1055. NUM_BANKS(ADDR_SURF_2_BANK);
  1056. tilemode[30] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1057. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1058. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1059. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1060. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1061. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1062. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1063. NUM_BANKS(ADDR_SURF_2_BANK);
  1064. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1065. WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
  1066. } else {
  1067. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  1068. }
  1069. }
  1070. static void gfx_v6_0_select_se_sh(struct amdgpu_device *adev, u32 se_num,
  1071. u32 sh_num, u32 instance)
  1072. {
  1073. u32 data;
  1074. if (instance == 0xffffffff)
  1075. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1076. else
  1077. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1078. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1079. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1080. GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK;
  1081. else if (se_num == 0xffffffff)
  1082. data |= GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK |
  1083. (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT);
  1084. else if (sh_num == 0xffffffff)
  1085. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1086. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1087. else
  1088. data |= (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT) |
  1089. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1090. WREG32(mmGRBM_GFX_INDEX, data);
  1091. }
  1092. static u32 gfx_v6_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1093. {
  1094. u32 data, mask;
  1095. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  1096. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1097. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  1098. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se/
  1099. adev->gfx.config.max_sh_per_se);
  1100. return ~data & mask;
  1101. }
  1102. static void gfx_v6_0_raster_config(struct amdgpu_device *adev, u32 *rconf)
  1103. {
  1104. switch (adev->asic_type) {
  1105. case CHIP_TAHITI:
  1106. case CHIP_PITCAIRN:
  1107. *rconf |=
  1108. (2 << PA_SC_RASTER_CONFIG__RB_XSEL2__SHIFT) |
  1109. (1 << PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT) |
  1110. (2 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT) |
  1111. (1 << PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT) |
  1112. (2 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT) |
  1113. (2 << PA_SC_RASTER_CONFIG__SE_XSEL__SHIFT) |
  1114. (2 << PA_SC_RASTER_CONFIG__SE_YSEL__SHIFT);
  1115. break;
  1116. case CHIP_VERDE:
  1117. *rconf |=
  1118. (1 << PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT) |
  1119. (2 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT) |
  1120. (1 << PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT);
  1121. break;
  1122. case CHIP_OLAND:
  1123. *rconf |= (1 << PA_SC_RASTER_CONFIG__RB_YSEL__SHIFT);
  1124. break;
  1125. case CHIP_HAINAN:
  1126. *rconf |= 0x0;
  1127. break;
  1128. default:
  1129. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  1130. break;
  1131. }
  1132. }
  1133. static void gfx_v6_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  1134. u32 raster_config, unsigned rb_mask,
  1135. unsigned num_rb)
  1136. {
  1137. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  1138. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  1139. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  1140. unsigned rb_per_se = num_rb / num_se;
  1141. unsigned se_mask[4];
  1142. unsigned se;
  1143. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  1144. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  1145. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  1146. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  1147. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  1148. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  1149. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  1150. for (se = 0; se < num_se; se++) {
  1151. unsigned raster_config_se = raster_config;
  1152. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  1153. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  1154. int idx = (se / 2) * 2;
  1155. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  1156. raster_config_se &= ~PA_SC_RASTER_CONFIG__SE_MAP_MASK;
  1157. if (!se_mask[idx])
  1158. raster_config_se |= RASTER_CONFIG_SE_MAP_3 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT;
  1159. else
  1160. raster_config_se |= RASTER_CONFIG_SE_MAP_0 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT;
  1161. }
  1162. pkr0_mask &= rb_mask;
  1163. pkr1_mask &= rb_mask;
  1164. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  1165. raster_config_se &= ~PA_SC_RASTER_CONFIG__PKR_MAP_MASK;
  1166. if (!pkr0_mask)
  1167. raster_config_se |= RASTER_CONFIG_PKR_MAP_3 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT;
  1168. else
  1169. raster_config_se |= RASTER_CONFIG_PKR_MAP_0 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT;
  1170. }
  1171. if (rb_per_se >= 2) {
  1172. unsigned rb0_mask = 1 << (se * rb_per_se);
  1173. unsigned rb1_mask = rb0_mask << 1;
  1174. rb0_mask &= rb_mask;
  1175. rb1_mask &= rb_mask;
  1176. if (!rb0_mask || !rb1_mask) {
  1177. raster_config_se &= ~PA_SC_RASTER_CONFIG__RB_MAP_PKR0_MASK;
  1178. if (!rb0_mask)
  1179. raster_config_se |=
  1180. RASTER_CONFIG_RB_MAP_3 << PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT;
  1181. else
  1182. raster_config_se |=
  1183. RASTER_CONFIG_RB_MAP_0 << PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT;
  1184. }
  1185. if (rb_per_se > 2) {
  1186. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  1187. rb1_mask = rb0_mask << 1;
  1188. rb0_mask &= rb_mask;
  1189. rb1_mask &= rb_mask;
  1190. if (!rb0_mask || !rb1_mask) {
  1191. raster_config_se &= ~PA_SC_RASTER_CONFIG__RB_MAP_PKR1_MASK;
  1192. if (!rb0_mask)
  1193. raster_config_se |=
  1194. RASTER_CONFIG_RB_MAP_3 << PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT;
  1195. else
  1196. raster_config_se |=
  1197. RASTER_CONFIG_RB_MAP_0 << PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT;
  1198. }
  1199. }
  1200. }
  1201. /* GRBM_GFX_INDEX has a different offset on SI */
  1202. gfx_v6_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  1203. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  1204. }
  1205. /* GRBM_GFX_INDEX has a different offset on SI */
  1206. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1207. }
  1208. static void gfx_v6_0_setup_rb(struct amdgpu_device *adev)
  1209. {
  1210. int i, j;
  1211. u32 data;
  1212. u32 raster_config = 0;
  1213. u32 active_rbs = 0;
  1214. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1215. adev->gfx.config.max_sh_per_se;
  1216. unsigned num_rb_pipes;
  1217. mutex_lock(&adev->grbm_idx_mutex);
  1218. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1219. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1220. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  1221. data = gfx_v6_0_get_rb_active_bitmap(adev);
  1222. active_rbs |= data <<
  1223. ((i * adev->gfx.config.max_sh_per_se + j) *
  1224. rb_bitmap_width_per_sh);
  1225. }
  1226. }
  1227. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1228. adev->gfx.config.backend_enable_mask = active_rbs;
  1229. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1230. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  1231. adev->gfx.config.max_shader_engines, 16);
  1232. gfx_v6_0_raster_config(adev, &raster_config);
  1233. if (!adev->gfx.config.backend_enable_mask ||
  1234. adev->gfx.config.num_rbs >= num_rb_pipes)
  1235. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  1236. else
  1237. gfx_v6_0_write_harvested_raster_configs(adev, raster_config,
  1238. adev->gfx.config.backend_enable_mask,
  1239. num_rb_pipes);
  1240. /* cache the values for userspace */
  1241. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1242. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1243. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  1244. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  1245. RREG32(mmCC_RB_BACKEND_DISABLE);
  1246. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  1247. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1248. adev->gfx.config.rb_config[i][j].raster_config =
  1249. RREG32(mmPA_SC_RASTER_CONFIG);
  1250. }
  1251. }
  1252. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1253. mutex_unlock(&adev->grbm_idx_mutex);
  1254. }
  1255. static void gfx_v6_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  1256. u32 bitmap)
  1257. {
  1258. u32 data;
  1259. if (!bitmap)
  1260. return;
  1261. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  1262. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  1263. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  1264. }
  1265. static u32 gfx_v6_0_get_cu_enabled(struct amdgpu_device *adev)
  1266. {
  1267. u32 data, mask;
  1268. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  1269. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  1270. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  1271. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  1272. }
  1273. static void gfx_v6_0_setup_spi(struct amdgpu_device *adev)
  1274. {
  1275. int i, j, k;
  1276. u32 data, mask;
  1277. u32 active_cu = 0;
  1278. mutex_lock(&adev->grbm_idx_mutex);
  1279. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1280. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1281. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  1282. data = RREG32(mmSPI_STATIC_THREAD_MGMT_3);
  1283. active_cu = gfx_v6_0_get_cu_enabled(adev);
  1284. mask = 1;
  1285. for (k = 0; k < 16; k++) {
  1286. mask <<= k;
  1287. if (active_cu & mask) {
  1288. data &= ~mask;
  1289. WREG32(mmSPI_STATIC_THREAD_MGMT_3, data);
  1290. break;
  1291. }
  1292. }
  1293. }
  1294. }
  1295. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1296. mutex_unlock(&adev->grbm_idx_mutex);
  1297. }
  1298. static void gfx_v6_0_config_init(struct amdgpu_device *adev)
  1299. {
  1300. adev->gfx.config.double_offchip_lds_buf = 0;
  1301. }
  1302. static void gfx_v6_0_gpu_init(struct amdgpu_device *adev)
  1303. {
  1304. u32 gb_addr_config = 0;
  1305. u32 mc_shared_chmap, mc_arb_ramcfg;
  1306. u32 sx_debug_1;
  1307. u32 hdp_host_path_cntl;
  1308. u32 tmp;
  1309. switch (adev->asic_type) {
  1310. case CHIP_TAHITI:
  1311. adev->gfx.config.max_shader_engines = 2;
  1312. adev->gfx.config.max_tile_pipes = 12;
  1313. adev->gfx.config.max_cu_per_sh = 8;
  1314. adev->gfx.config.max_sh_per_se = 2;
  1315. adev->gfx.config.max_backends_per_se = 4;
  1316. adev->gfx.config.max_texture_channel_caches = 12;
  1317. adev->gfx.config.max_gprs = 256;
  1318. adev->gfx.config.max_gs_threads = 32;
  1319. adev->gfx.config.max_hw_contexts = 8;
  1320. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1321. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1322. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1323. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1324. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1325. break;
  1326. case CHIP_PITCAIRN:
  1327. adev->gfx.config.max_shader_engines = 2;
  1328. adev->gfx.config.max_tile_pipes = 8;
  1329. adev->gfx.config.max_cu_per_sh = 5;
  1330. adev->gfx.config.max_sh_per_se = 2;
  1331. adev->gfx.config.max_backends_per_se = 4;
  1332. adev->gfx.config.max_texture_channel_caches = 8;
  1333. adev->gfx.config.max_gprs = 256;
  1334. adev->gfx.config.max_gs_threads = 32;
  1335. adev->gfx.config.max_hw_contexts = 8;
  1336. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1337. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1338. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1339. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1340. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1341. break;
  1342. case CHIP_VERDE:
  1343. adev->gfx.config.max_shader_engines = 1;
  1344. adev->gfx.config.max_tile_pipes = 4;
  1345. adev->gfx.config.max_cu_per_sh = 5;
  1346. adev->gfx.config.max_sh_per_se = 2;
  1347. adev->gfx.config.max_backends_per_se = 4;
  1348. adev->gfx.config.max_texture_channel_caches = 4;
  1349. adev->gfx.config.max_gprs = 256;
  1350. adev->gfx.config.max_gs_threads = 32;
  1351. adev->gfx.config.max_hw_contexts = 8;
  1352. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1353. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1354. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1355. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1356. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1357. break;
  1358. case CHIP_OLAND:
  1359. adev->gfx.config.max_shader_engines = 1;
  1360. adev->gfx.config.max_tile_pipes = 4;
  1361. adev->gfx.config.max_cu_per_sh = 6;
  1362. adev->gfx.config.max_sh_per_se = 1;
  1363. adev->gfx.config.max_backends_per_se = 2;
  1364. adev->gfx.config.max_texture_channel_caches = 4;
  1365. adev->gfx.config.max_gprs = 256;
  1366. adev->gfx.config.max_gs_threads = 16;
  1367. adev->gfx.config.max_hw_contexts = 8;
  1368. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1369. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1370. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1371. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1372. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1373. break;
  1374. case CHIP_HAINAN:
  1375. adev->gfx.config.max_shader_engines = 1;
  1376. adev->gfx.config.max_tile_pipes = 4;
  1377. adev->gfx.config.max_cu_per_sh = 5;
  1378. adev->gfx.config.max_sh_per_se = 1;
  1379. adev->gfx.config.max_backends_per_se = 1;
  1380. adev->gfx.config.max_texture_channel_caches = 2;
  1381. adev->gfx.config.max_gprs = 256;
  1382. adev->gfx.config.max_gs_threads = 16;
  1383. adev->gfx.config.max_hw_contexts = 8;
  1384. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1385. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1386. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1387. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1388. gb_addr_config = HAINAN_GB_ADDR_CONFIG_GOLDEN;
  1389. break;
  1390. default:
  1391. BUG();
  1392. break;
  1393. }
  1394. WREG32(mmGRBM_CNTL, (0xff << GRBM_CNTL__READ_TIMEOUT__SHIFT));
  1395. WREG32(mmSRBM_INT_CNTL, 1);
  1396. WREG32(mmSRBM_INT_ACK, 1);
  1397. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  1398. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1399. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1400. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1401. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1402. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1403. tmp = (mc_arb_ramcfg & MC_ARB_RAMCFG__NOOFCOLS_MASK) >> MC_ARB_RAMCFG__NOOFCOLS__SHIFT;
  1404. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1405. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1406. adev->gfx.config.mem_row_size_in_kb = 4;
  1407. adev->gfx.config.shader_engine_tile_size = 32;
  1408. adev->gfx.config.num_gpus = 1;
  1409. adev->gfx.config.multi_gpu_tile_size = 64;
  1410. gb_addr_config &= ~GB_ADDR_CONFIG__ROW_SIZE_MASK;
  1411. switch (adev->gfx.config.mem_row_size_in_kb) {
  1412. case 1:
  1413. default:
  1414. gb_addr_config |= 0 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
  1415. break;
  1416. case 2:
  1417. gb_addr_config |= 1 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
  1418. break;
  1419. case 4:
  1420. gb_addr_config |= 2 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
  1421. break;
  1422. }
  1423. gb_addr_config &= ~GB_ADDR_CONFIG__NUM_SHADER_ENGINES_MASK;
  1424. if (adev->gfx.config.max_shader_engines == 2)
  1425. gb_addr_config |= 1 << GB_ADDR_CONFIG__NUM_SHADER_ENGINES__SHIFT;
  1426. adev->gfx.config.gb_addr_config = gb_addr_config;
  1427. WREG32(mmGB_ADDR_CONFIG, gb_addr_config);
  1428. WREG32(mmDMIF_ADDR_CONFIG, gb_addr_config);
  1429. WREG32(mmDMIF_ADDR_CALC, gb_addr_config);
  1430. WREG32(mmHDP_ADDR_CONFIG, gb_addr_config);
  1431. WREG32(mmDMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  1432. WREG32(mmDMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  1433. #if 0
  1434. if (adev->has_uvd) {
  1435. WREG32(mmUVD_UDEC_ADDR_CONFIG, gb_addr_config);
  1436. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  1437. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  1438. }
  1439. #endif
  1440. gfx_v6_0_tiling_mode_table_init(adev);
  1441. gfx_v6_0_setup_rb(adev);
  1442. gfx_v6_0_setup_spi(adev);
  1443. gfx_v6_0_get_cu_info(adev);
  1444. gfx_v6_0_config_init(adev);
  1445. WREG32(mmCP_QUEUE_THRESHOLDS, ((0x16 << CP_QUEUE_THRESHOLDS__ROQ_IB1_START__SHIFT) |
  1446. (0x2b << CP_QUEUE_THRESHOLDS__ROQ_IB2_START__SHIFT)));
  1447. WREG32(mmCP_MEQ_THRESHOLDS, (0x30 << CP_MEQ_THRESHOLDS__MEQ1_START__SHIFT) |
  1448. (0x60 << CP_MEQ_THRESHOLDS__MEQ2_START__SHIFT));
  1449. sx_debug_1 = RREG32(mmSX_DEBUG_1);
  1450. WREG32(mmSX_DEBUG_1, sx_debug_1);
  1451. WREG32(mmSPI_CONFIG_CNTL_1, (4 << SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT));
  1452. WREG32(mmPA_SC_FIFO_SIZE, ((adev->gfx.config.sc_prim_fifo_size_frontend << PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1453. (adev->gfx.config.sc_prim_fifo_size_backend << PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1454. (adev->gfx.config.sc_hiz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1455. (adev->gfx.config.sc_earlyz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT)));
  1456. WREG32(mmVGT_NUM_INSTANCES, 1);
  1457. WREG32(mmCP_PERFMON_CNTL, 0);
  1458. WREG32(mmSQ_CONFIG, 0);
  1459. WREG32(mmPA_SC_FORCE_EOV_MAX_CNTS, ((4095 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT__SHIFT) |
  1460. (255 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT__SHIFT)));
  1461. WREG32(mmVGT_CACHE_INVALIDATION,
  1462. (VC_AND_TC << VGT_CACHE_INVALIDATION__CACHE_INVALIDATION__SHIFT) |
  1463. (ES_AND_GS_AUTO << VGT_CACHE_INVALIDATION__AUTO_INVLD_EN__SHIFT));
  1464. WREG32(mmVGT_GS_VERTEX_REUSE, 16);
  1465. WREG32(mmPA_SC_LINE_STIPPLE_STATE, 0);
  1466. WREG32(mmCB_PERFCOUNTER0_SELECT0, 0);
  1467. WREG32(mmCB_PERFCOUNTER0_SELECT1, 0);
  1468. WREG32(mmCB_PERFCOUNTER1_SELECT0, 0);
  1469. WREG32(mmCB_PERFCOUNTER1_SELECT1, 0);
  1470. WREG32(mmCB_PERFCOUNTER2_SELECT0, 0);
  1471. WREG32(mmCB_PERFCOUNTER2_SELECT1, 0);
  1472. WREG32(mmCB_PERFCOUNTER3_SELECT0, 0);
  1473. WREG32(mmCB_PERFCOUNTER3_SELECT1, 0);
  1474. hdp_host_path_cntl = RREG32(mmHDP_HOST_PATH_CNTL);
  1475. WREG32(mmHDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1476. WREG32(mmPA_CL_ENHANCE, PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA_MASK |
  1477. (3 << PA_CL_ENHANCE__NUM_CLIP_SEQ__SHIFT));
  1478. udelay(50);
  1479. }
  1480. static void gfx_v6_0_scratch_init(struct amdgpu_device *adev)
  1481. {
  1482. adev->gfx.scratch.num_reg = 7;
  1483. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  1484. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  1485. }
  1486. static int gfx_v6_0_ring_test_ring(struct amdgpu_ring *ring)
  1487. {
  1488. struct amdgpu_device *adev = ring->adev;
  1489. uint32_t scratch;
  1490. uint32_t tmp = 0;
  1491. unsigned i;
  1492. int r;
  1493. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1494. if (r) {
  1495. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  1496. return r;
  1497. }
  1498. WREG32(scratch, 0xCAFEDEAD);
  1499. r = amdgpu_ring_alloc(ring, 3);
  1500. if (r) {
  1501. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n", ring->idx, r);
  1502. amdgpu_gfx_scratch_free(adev, scratch);
  1503. return r;
  1504. }
  1505. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1506. amdgpu_ring_write(ring, (scratch - PACKET3_SET_CONFIG_REG_START));
  1507. amdgpu_ring_write(ring, 0xDEADBEEF);
  1508. amdgpu_ring_commit(ring);
  1509. for (i = 0; i < adev->usec_timeout; i++) {
  1510. tmp = RREG32(scratch);
  1511. if (tmp == 0xDEADBEEF)
  1512. break;
  1513. DRM_UDELAY(1);
  1514. }
  1515. if (i < adev->usec_timeout) {
  1516. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  1517. } else {
  1518. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  1519. ring->idx, scratch, tmp);
  1520. r = -EINVAL;
  1521. }
  1522. amdgpu_gfx_scratch_free(adev, scratch);
  1523. return r;
  1524. }
  1525. static void gfx_v6_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  1526. {
  1527. /* flush hdp cache */
  1528. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1529. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1530. WRITE_DATA_DST_SEL(0)));
  1531. amdgpu_ring_write(ring, mmHDP_MEM_COHERENCY_FLUSH_CNTL);
  1532. amdgpu_ring_write(ring, 0);
  1533. amdgpu_ring_write(ring, 0x1);
  1534. }
  1535. static void gfx_v6_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  1536. {
  1537. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  1538. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  1539. EVENT_INDEX(0));
  1540. }
  1541. /**
  1542. * gfx_v6_0_ring_emit_hdp_invalidate - emit an hdp invalidate on the cp
  1543. *
  1544. * @adev: amdgpu_device pointer
  1545. * @ridx: amdgpu ring index
  1546. *
  1547. * Emits an hdp invalidate on the cp.
  1548. */
  1549. static void gfx_v6_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  1550. {
  1551. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1552. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1553. WRITE_DATA_DST_SEL(0)));
  1554. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  1555. amdgpu_ring_write(ring, 0);
  1556. amdgpu_ring_write(ring, 0x1);
  1557. }
  1558. static void gfx_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  1559. u64 seq, unsigned flags)
  1560. {
  1561. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  1562. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  1563. /* flush read cache over gart */
  1564. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1565. amdgpu_ring_write(ring, (mmCP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START));
  1566. amdgpu_ring_write(ring, 0);
  1567. amdgpu_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1568. amdgpu_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1569. PACKET3_TC_ACTION_ENA |
  1570. PACKET3_SH_KCACHE_ACTION_ENA |
  1571. PACKET3_SH_ICACHE_ACTION_ENA);
  1572. amdgpu_ring_write(ring, 0xFFFFFFFF);
  1573. amdgpu_ring_write(ring, 0);
  1574. amdgpu_ring_write(ring, 10); /* poll interval */
  1575. /* EVENT_WRITE_EOP - flush caches, send int */
  1576. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1577. amdgpu_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
  1578. amdgpu_ring_write(ring, addr & 0xfffffffc);
  1579. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  1580. ((write64bit ? 2 : 1) << CP_EOP_DONE_DATA_CNTL__DATA_SEL__SHIFT) |
  1581. ((int_sel ? 2 : 0) << CP_EOP_DONE_DATA_CNTL__INT_SEL__SHIFT));
  1582. amdgpu_ring_write(ring, lower_32_bits(seq));
  1583. amdgpu_ring_write(ring, upper_32_bits(seq));
  1584. }
  1585. static void gfx_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
  1586. struct amdgpu_ib *ib,
  1587. unsigned vm_id, bool ctx_switch)
  1588. {
  1589. u32 header, control = 0;
  1590. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  1591. if (ctx_switch) {
  1592. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1593. amdgpu_ring_write(ring, 0);
  1594. }
  1595. if (ib->flags & AMDGPU_IB_FLAG_CE)
  1596. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  1597. else
  1598. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1599. control |= ib->length_dw | (vm_id << 24);
  1600. amdgpu_ring_write(ring, header);
  1601. amdgpu_ring_write(ring,
  1602. #ifdef __BIG_ENDIAN
  1603. (2 << 0) |
  1604. #endif
  1605. (ib->gpu_addr & 0xFFFFFFFC));
  1606. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1607. amdgpu_ring_write(ring, control);
  1608. }
  1609. /**
  1610. * gfx_v6_0_ring_test_ib - basic ring IB test
  1611. *
  1612. * @ring: amdgpu_ring structure holding ring information
  1613. *
  1614. * Allocate an IB and execute it on the gfx ring (SI).
  1615. * Provides a basic gfx ring test to verify that IBs are working.
  1616. * Returns 0 on success, error on failure.
  1617. */
  1618. static int gfx_v6_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  1619. {
  1620. struct amdgpu_device *adev = ring->adev;
  1621. struct amdgpu_ib ib;
  1622. struct dma_fence *f = NULL;
  1623. uint32_t scratch;
  1624. uint32_t tmp = 0;
  1625. long r;
  1626. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1627. if (r) {
  1628. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  1629. return r;
  1630. }
  1631. WREG32(scratch, 0xCAFEDEAD);
  1632. memset(&ib, 0, sizeof(ib));
  1633. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  1634. if (r) {
  1635. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  1636. goto err1;
  1637. }
  1638. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  1639. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_START));
  1640. ib.ptr[2] = 0xDEADBEEF;
  1641. ib.length_dw = 3;
  1642. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1643. if (r)
  1644. goto err2;
  1645. r = dma_fence_wait_timeout(f, false, timeout);
  1646. if (r == 0) {
  1647. DRM_ERROR("amdgpu: IB test timed out\n");
  1648. r = -ETIMEDOUT;
  1649. goto err2;
  1650. } else if (r < 0) {
  1651. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  1652. goto err2;
  1653. }
  1654. tmp = RREG32(scratch);
  1655. if (tmp == 0xDEADBEEF) {
  1656. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  1657. r = 0;
  1658. } else {
  1659. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  1660. scratch, tmp);
  1661. r = -EINVAL;
  1662. }
  1663. err2:
  1664. amdgpu_ib_free(adev, &ib, NULL);
  1665. dma_fence_put(f);
  1666. err1:
  1667. amdgpu_gfx_scratch_free(adev, scratch);
  1668. return r;
  1669. }
  1670. static void gfx_v6_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1671. {
  1672. int i;
  1673. if (enable) {
  1674. WREG32(mmCP_ME_CNTL, 0);
  1675. } else {
  1676. WREG32(mmCP_ME_CNTL, (CP_ME_CNTL__ME_HALT_MASK |
  1677. CP_ME_CNTL__PFP_HALT_MASK |
  1678. CP_ME_CNTL__CE_HALT_MASK));
  1679. WREG32(mmSCRATCH_UMSK, 0);
  1680. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1681. adev->gfx.gfx_ring[i].ready = false;
  1682. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1683. adev->gfx.compute_ring[i].ready = false;
  1684. }
  1685. udelay(50);
  1686. }
  1687. static int gfx_v6_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1688. {
  1689. unsigned i;
  1690. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1691. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1692. const struct gfx_firmware_header_v1_0 *me_hdr;
  1693. const __le32 *fw_data;
  1694. u32 fw_size;
  1695. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1696. return -EINVAL;
  1697. gfx_v6_0_cp_gfx_enable(adev, false);
  1698. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1699. ce_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1700. me_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1701. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1702. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1703. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1704. /* PFP */
  1705. fw_data = (const __le32 *)
  1706. (adev->gfx.pfp_fw->data + le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1707. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1708. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  1709. for (i = 0; i < fw_size; i++)
  1710. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1711. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  1712. /* CE */
  1713. fw_data = (const __le32 *)
  1714. (adev->gfx.ce_fw->data + le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1715. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1716. WREG32(mmCP_CE_UCODE_ADDR, 0);
  1717. for (i = 0; i < fw_size; i++)
  1718. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1719. WREG32(mmCP_CE_UCODE_ADDR, 0);
  1720. /* ME */
  1721. fw_data = (const __be32 *)
  1722. (adev->gfx.me_fw->data + le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1723. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1724. WREG32(mmCP_ME_RAM_WADDR, 0);
  1725. for (i = 0; i < fw_size; i++)
  1726. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1727. WREG32(mmCP_ME_RAM_WADDR, 0);
  1728. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  1729. WREG32(mmCP_CE_UCODE_ADDR, 0);
  1730. WREG32(mmCP_ME_RAM_WADDR, 0);
  1731. WREG32(mmCP_ME_RAM_RADDR, 0);
  1732. return 0;
  1733. }
  1734. static int gfx_v6_0_cp_gfx_start(struct amdgpu_device *adev)
  1735. {
  1736. const struct cs_section_def *sect = NULL;
  1737. const struct cs_extent_def *ext = NULL;
  1738. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1739. int r, i;
  1740. r = amdgpu_ring_alloc(ring, 7 + 4);
  1741. if (r) {
  1742. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1743. return r;
  1744. }
  1745. amdgpu_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1746. amdgpu_ring_write(ring, 0x1);
  1747. amdgpu_ring_write(ring, 0x0);
  1748. amdgpu_ring_write(ring, adev->gfx.config.max_hw_contexts - 1);
  1749. amdgpu_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1750. amdgpu_ring_write(ring, 0);
  1751. amdgpu_ring_write(ring, 0);
  1752. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1753. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1754. amdgpu_ring_write(ring, 0xc000);
  1755. amdgpu_ring_write(ring, 0xe000);
  1756. amdgpu_ring_commit(ring);
  1757. gfx_v6_0_cp_gfx_enable(adev, true);
  1758. r = amdgpu_ring_alloc(ring, gfx_v6_0_get_csb_size(adev) + 10);
  1759. if (r) {
  1760. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1761. return r;
  1762. }
  1763. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1764. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1765. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1766. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1767. if (sect->id == SECT_CONTEXT) {
  1768. amdgpu_ring_write(ring,
  1769. PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1770. amdgpu_ring_write(ring, ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1771. for (i = 0; i < ext->reg_count; i++)
  1772. amdgpu_ring_write(ring, ext->extent[i]);
  1773. }
  1774. }
  1775. }
  1776. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1777. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1778. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1779. amdgpu_ring_write(ring, 0);
  1780. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1781. amdgpu_ring_write(ring, 0x00000316);
  1782. amdgpu_ring_write(ring, 0x0000000e);
  1783. amdgpu_ring_write(ring, 0x00000010);
  1784. amdgpu_ring_commit(ring);
  1785. return 0;
  1786. }
  1787. static int gfx_v6_0_cp_gfx_resume(struct amdgpu_device *adev)
  1788. {
  1789. struct amdgpu_ring *ring;
  1790. u32 tmp;
  1791. u32 rb_bufsz;
  1792. int r;
  1793. u64 rptr_addr;
  1794. WREG32(mmCP_SEM_WAIT_TIMER, 0x0);
  1795. WREG32(mmCP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1796. /* Set the write pointer delay */
  1797. WREG32(mmCP_RB_WPTR_DELAY, 0);
  1798. WREG32(mmCP_DEBUG, 0);
  1799. WREG32(mmSCRATCH_ADDR, 0);
  1800. /* ring 0 - compute and gfx */
  1801. /* Set ring buffer size */
  1802. ring = &adev->gfx.gfx_ring[0];
  1803. rb_bufsz = order_base_2(ring->ring_size / 8);
  1804. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1805. #ifdef __BIG_ENDIAN
  1806. tmp |= BUF_SWAP_32BIT;
  1807. #endif
  1808. WREG32(mmCP_RB0_CNTL, tmp);
  1809. /* Initialize the ring buffer's read and write pointers */
  1810. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  1811. ring->wptr = 0;
  1812. WREG32(mmCP_RB0_WPTR, ring->wptr);
  1813. /* set the wb address whether it's enabled or not */
  1814. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1815. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1816. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  1817. WREG32(mmSCRATCH_UMSK, 0);
  1818. mdelay(1);
  1819. WREG32(mmCP_RB0_CNTL, tmp);
  1820. WREG32(mmCP_RB0_BASE, ring->gpu_addr >> 8);
  1821. /* start the rings */
  1822. gfx_v6_0_cp_gfx_start(adev);
  1823. ring->ready = true;
  1824. r = amdgpu_ring_test_ring(ring);
  1825. if (r) {
  1826. ring->ready = false;
  1827. return r;
  1828. }
  1829. return 0;
  1830. }
  1831. static u64 gfx_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
  1832. {
  1833. return ring->adev->wb.wb[ring->rptr_offs];
  1834. }
  1835. static u64 gfx_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
  1836. {
  1837. struct amdgpu_device *adev = ring->adev;
  1838. if (ring == &adev->gfx.gfx_ring[0])
  1839. return RREG32(mmCP_RB0_WPTR);
  1840. else if (ring == &adev->gfx.compute_ring[0])
  1841. return RREG32(mmCP_RB1_WPTR);
  1842. else if (ring == &adev->gfx.compute_ring[1])
  1843. return RREG32(mmCP_RB2_WPTR);
  1844. else
  1845. BUG();
  1846. }
  1847. static void gfx_v6_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  1848. {
  1849. struct amdgpu_device *adev = ring->adev;
  1850. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  1851. (void)RREG32(mmCP_RB0_WPTR);
  1852. }
  1853. static void gfx_v6_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  1854. {
  1855. struct amdgpu_device *adev = ring->adev;
  1856. if (ring == &adev->gfx.compute_ring[0]) {
  1857. WREG32(mmCP_RB1_WPTR, lower_32_bits(ring->wptr));
  1858. (void)RREG32(mmCP_RB1_WPTR);
  1859. } else if (ring == &adev->gfx.compute_ring[1]) {
  1860. WREG32(mmCP_RB2_WPTR, lower_32_bits(ring->wptr));
  1861. (void)RREG32(mmCP_RB2_WPTR);
  1862. } else {
  1863. BUG();
  1864. }
  1865. }
  1866. static int gfx_v6_0_cp_compute_resume(struct amdgpu_device *adev)
  1867. {
  1868. struct amdgpu_ring *ring;
  1869. u32 tmp;
  1870. u32 rb_bufsz;
  1871. int i, r;
  1872. u64 rptr_addr;
  1873. /* ring1 - compute only */
  1874. /* Set ring buffer size */
  1875. ring = &adev->gfx.compute_ring[0];
  1876. rb_bufsz = order_base_2(ring->ring_size / 8);
  1877. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1878. #ifdef __BIG_ENDIAN
  1879. tmp |= BUF_SWAP_32BIT;
  1880. #endif
  1881. WREG32(mmCP_RB1_CNTL, tmp);
  1882. WREG32(mmCP_RB1_CNTL, tmp | CP_RB1_CNTL__RB_RPTR_WR_ENA_MASK);
  1883. ring->wptr = 0;
  1884. WREG32(mmCP_RB1_WPTR, ring->wptr);
  1885. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1886. WREG32(mmCP_RB1_RPTR_ADDR, lower_32_bits(rptr_addr));
  1887. WREG32(mmCP_RB1_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  1888. mdelay(1);
  1889. WREG32(mmCP_RB1_CNTL, tmp);
  1890. WREG32(mmCP_RB1_BASE, ring->gpu_addr >> 8);
  1891. ring = &adev->gfx.compute_ring[1];
  1892. rb_bufsz = order_base_2(ring->ring_size / 8);
  1893. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1894. #ifdef __BIG_ENDIAN
  1895. tmp |= BUF_SWAP_32BIT;
  1896. #endif
  1897. WREG32(mmCP_RB2_CNTL, tmp);
  1898. WREG32(mmCP_RB2_CNTL, tmp | CP_RB2_CNTL__RB_RPTR_WR_ENA_MASK);
  1899. ring->wptr = 0;
  1900. WREG32(mmCP_RB2_WPTR, ring->wptr);
  1901. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1902. WREG32(mmCP_RB2_RPTR_ADDR, lower_32_bits(rptr_addr));
  1903. WREG32(mmCP_RB2_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  1904. mdelay(1);
  1905. WREG32(mmCP_RB2_CNTL, tmp);
  1906. WREG32(mmCP_RB2_BASE, ring->gpu_addr >> 8);
  1907. adev->gfx.compute_ring[0].ready = false;
  1908. adev->gfx.compute_ring[1].ready = false;
  1909. for (i = 0; i < 2; i++) {
  1910. r = amdgpu_ring_test_ring(&adev->gfx.compute_ring[i]);
  1911. if (r)
  1912. return r;
  1913. adev->gfx.compute_ring[i].ready = true;
  1914. }
  1915. return 0;
  1916. }
  1917. static void gfx_v6_0_cp_enable(struct amdgpu_device *adev, bool enable)
  1918. {
  1919. gfx_v6_0_cp_gfx_enable(adev, enable);
  1920. }
  1921. static int gfx_v6_0_cp_load_microcode(struct amdgpu_device *adev)
  1922. {
  1923. return gfx_v6_0_cp_gfx_load_microcode(adev);
  1924. }
  1925. static void gfx_v6_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1926. bool enable)
  1927. {
  1928. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  1929. u32 mask;
  1930. int i;
  1931. if (enable)
  1932. tmp |= (CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK |
  1933. CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK);
  1934. else
  1935. tmp &= ~(CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK |
  1936. CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK);
  1937. WREG32(mmCP_INT_CNTL_RING0, tmp);
  1938. if (!enable) {
  1939. /* read a gfx register */
  1940. tmp = RREG32(mmDB_DEPTH_INFO);
  1941. mask = RLC_BUSY_STATUS | GFX_POWER_STATUS | GFX_CLOCK_STATUS | GFX_LS_STATUS;
  1942. for (i = 0; i < adev->usec_timeout; i++) {
  1943. if ((RREG32(mmRLC_STAT) & mask) == (GFX_CLOCK_STATUS | GFX_POWER_STATUS))
  1944. break;
  1945. udelay(1);
  1946. }
  1947. }
  1948. }
  1949. static int gfx_v6_0_cp_resume(struct amdgpu_device *adev)
  1950. {
  1951. int r;
  1952. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  1953. r = gfx_v6_0_cp_load_microcode(adev);
  1954. if (r)
  1955. return r;
  1956. r = gfx_v6_0_cp_gfx_resume(adev);
  1957. if (r)
  1958. return r;
  1959. r = gfx_v6_0_cp_compute_resume(adev);
  1960. if (r)
  1961. return r;
  1962. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  1963. return 0;
  1964. }
  1965. static void gfx_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  1966. {
  1967. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  1968. uint32_t seq = ring->fence_drv.sync_seq;
  1969. uint64_t addr = ring->fence_drv.gpu_addr;
  1970. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  1971. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  1972. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  1973. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  1974. amdgpu_ring_write(ring, addr & 0xfffffffc);
  1975. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  1976. amdgpu_ring_write(ring, seq);
  1977. amdgpu_ring_write(ring, 0xffffffff);
  1978. amdgpu_ring_write(ring, 4); /* poll interval */
  1979. if (usepfp) {
  1980. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  1981. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1982. amdgpu_ring_write(ring, 0);
  1983. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1984. amdgpu_ring_write(ring, 0);
  1985. }
  1986. }
  1987. static void gfx_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  1988. unsigned vm_id, uint64_t pd_addr)
  1989. {
  1990. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  1991. /* write new base address */
  1992. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1993. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1994. WRITE_DATA_DST_SEL(0)));
  1995. if (vm_id < 8) {
  1996. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id ));
  1997. } else {
  1998. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + (vm_id - 8)));
  1999. }
  2000. amdgpu_ring_write(ring, 0);
  2001. amdgpu_ring_write(ring, pd_addr >> 12);
  2002. /* bits 0-15 are the VM contexts0-15 */
  2003. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2004. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  2005. WRITE_DATA_DST_SEL(0)));
  2006. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  2007. amdgpu_ring_write(ring, 0);
  2008. amdgpu_ring_write(ring, 1 << vm_id);
  2009. /* wait for the invalidate to complete */
  2010. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  2011. amdgpu_ring_write(ring, (WAIT_REG_MEM_FUNCTION(0) | /* always */
  2012. WAIT_REG_MEM_ENGINE(0))); /* me */
  2013. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  2014. amdgpu_ring_write(ring, 0);
  2015. amdgpu_ring_write(ring, 0); /* ref */
  2016. amdgpu_ring_write(ring, 0); /* mask */
  2017. amdgpu_ring_write(ring, 0x20); /* poll interval */
  2018. if (usepfp) {
  2019. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2020. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2021. amdgpu_ring_write(ring, 0x0);
  2022. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  2023. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2024. amdgpu_ring_write(ring, 0);
  2025. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2026. amdgpu_ring_write(ring, 0);
  2027. }
  2028. }
  2029. static void gfx_v6_0_rlc_fini(struct amdgpu_device *adev)
  2030. {
  2031. int r;
  2032. if (adev->gfx.rlc.save_restore_obj) {
  2033. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, true);
  2034. if (unlikely(r != 0))
  2035. dev_warn(adev->dev, "(%d) reserve RLC sr bo failed\n", r);
  2036. amdgpu_bo_unpin(adev->gfx.rlc.save_restore_obj);
  2037. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  2038. amdgpu_bo_unref(&adev->gfx.rlc.save_restore_obj);
  2039. adev->gfx.rlc.save_restore_obj = NULL;
  2040. }
  2041. if (adev->gfx.rlc.clear_state_obj) {
  2042. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, true);
  2043. if (unlikely(r != 0))
  2044. dev_warn(adev->dev, "(%d) reserve RLC c bo failed\n", r);
  2045. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  2046. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  2047. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  2048. adev->gfx.rlc.clear_state_obj = NULL;
  2049. }
  2050. if (adev->gfx.rlc.cp_table_obj) {
  2051. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, true);
  2052. if (unlikely(r != 0))
  2053. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  2054. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  2055. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  2056. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  2057. adev->gfx.rlc.cp_table_obj = NULL;
  2058. }
  2059. }
  2060. static int gfx_v6_0_rlc_init(struct amdgpu_device *adev)
  2061. {
  2062. const u32 *src_ptr;
  2063. volatile u32 *dst_ptr;
  2064. u32 dws, i;
  2065. u64 reg_list_mc_addr;
  2066. const struct cs_section_def *cs_data;
  2067. int r;
  2068. adev->gfx.rlc.reg_list = verde_rlc_save_restore_register_list;
  2069. adev->gfx.rlc.reg_list_size =
  2070. (u32)ARRAY_SIZE(verde_rlc_save_restore_register_list);
  2071. adev->gfx.rlc.cs_data = si_cs_data;
  2072. src_ptr = adev->gfx.rlc.reg_list;
  2073. dws = adev->gfx.rlc.reg_list_size;
  2074. cs_data = adev->gfx.rlc.cs_data;
  2075. if (src_ptr) {
  2076. /* save restore block */
  2077. if (adev->gfx.rlc.save_restore_obj == NULL) {
  2078. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  2079. AMDGPU_GEM_DOMAIN_VRAM,
  2080. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  2081. NULL, NULL,
  2082. &adev->gfx.rlc.save_restore_obj);
  2083. if (r) {
  2084. dev_warn(adev->dev, "(%d) create RLC sr bo failed\n", r);
  2085. return r;
  2086. }
  2087. }
  2088. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  2089. if (unlikely(r != 0)) {
  2090. gfx_v6_0_rlc_fini(adev);
  2091. return r;
  2092. }
  2093. r = amdgpu_bo_pin(adev->gfx.rlc.save_restore_obj, AMDGPU_GEM_DOMAIN_VRAM,
  2094. &adev->gfx.rlc.save_restore_gpu_addr);
  2095. if (r) {
  2096. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  2097. dev_warn(adev->dev, "(%d) pin RLC sr bo failed\n", r);
  2098. gfx_v6_0_rlc_fini(adev);
  2099. return r;
  2100. }
  2101. r = amdgpu_bo_kmap(adev->gfx.rlc.save_restore_obj, (void **)&adev->gfx.rlc.sr_ptr);
  2102. if (r) {
  2103. dev_warn(adev->dev, "(%d) map RLC sr bo failed\n", r);
  2104. gfx_v6_0_rlc_fini(adev);
  2105. return r;
  2106. }
  2107. /* write the sr buffer */
  2108. dst_ptr = adev->gfx.rlc.sr_ptr;
  2109. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  2110. dst_ptr[i] = cpu_to_le32(src_ptr[i]);
  2111. amdgpu_bo_kunmap(adev->gfx.rlc.save_restore_obj);
  2112. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  2113. }
  2114. if (cs_data) {
  2115. /* clear state block */
  2116. adev->gfx.rlc.clear_state_size = gfx_v6_0_get_csb_size(adev);
  2117. dws = adev->gfx.rlc.clear_state_size + (256 / 4);
  2118. if (adev->gfx.rlc.clear_state_obj == NULL) {
  2119. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  2120. AMDGPU_GEM_DOMAIN_VRAM,
  2121. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  2122. NULL, NULL,
  2123. &adev->gfx.rlc.clear_state_obj);
  2124. if (r) {
  2125. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  2126. gfx_v6_0_rlc_fini(adev);
  2127. return r;
  2128. }
  2129. }
  2130. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  2131. if (unlikely(r != 0)) {
  2132. gfx_v6_0_rlc_fini(adev);
  2133. return r;
  2134. }
  2135. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  2136. &adev->gfx.rlc.clear_state_gpu_addr);
  2137. if (r) {
  2138. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  2139. dev_warn(adev->dev, "(%d) pin RLC c bo failed\n", r);
  2140. gfx_v6_0_rlc_fini(adev);
  2141. return r;
  2142. }
  2143. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  2144. if (r) {
  2145. dev_warn(adev->dev, "(%d) map RLC c bo failed\n", r);
  2146. gfx_v6_0_rlc_fini(adev);
  2147. return r;
  2148. }
  2149. /* set up the cs buffer */
  2150. dst_ptr = adev->gfx.rlc.cs_ptr;
  2151. reg_list_mc_addr = adev->gfx.rlc.clear_state_gpu_addr + 256;
  2152. dst_ptr[0] = cpu_to_le32(upper_32_bits(reg_list_mc_addr));
  2153. dst_ptr[1] = cpu_to_le32(lower_32_bits(reg_list_mc_addr));
  2154. dst_ptr[2] = cpu_to_le32(adev->gfx.rlc.clear_state_size);
  2155. gfx_v6_0_get_csb_buffer(adev, &dst_ptr[(256/4)]);
  2156. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  2157. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  2158. }
  2159. return 0;
  2160. }
  2161. static void gfx_v6_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  2162. {
  2163. WREG32_FIELD(RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
  2164. if (!enable) {
  2165. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2166. WREG32(mmSPI_LB_CU_MASK, 0x00ff);
  2167. }
  2168. }
  2169. static void gfx_v6_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  2170. {
  2171. int i;
  2172. for (i = 0; i < adev->usec_timeout; i++) {
  2173. if (RREG32(mmRLC_SERDES_MASTER_BUSY_0) == 0)
  2174. break;
  2175. udelay(1);
  2176. }
  2177. for (i = 0; i < adev->usec_timeout; i++) {
  2178. if (RREG32(mmRLC_SERDES_MASTER_BUSY_1) == 0)
  2179. break;
  2180. udelay(1);
  2181. }
  2182. }
  2183. static void gfx_v6_0_update_rlc(struct amdgpu_device *adev, u32 rlc)
  2184. {
  2185. u32 tmp;
  2186. tmp = RREG32(mmRLC_CNTL);
  2187. if (tmp != rlc)
  2188. WREG32(mmRLC_CNTL, rlc);
  2189. }
  2190. static u32 gfx_v6_0_halt_rlc(struct amdgpu_device *adev)
  2191. {
  2192. u32 data, orig;
  2193. orig = data = RREG32(mmRLC_CNTL);
  2194. if (data & RLC_CNTL__RLC_ENABLE_F32_MASK) {
  2195. data &= ~RLC_CNTL__RLC_ENABLE_F32_MASK;
  2196. WREG32(mmRLC_CNTL, data);
  2197. gfx_v6_0_wait_for_rlc_serdes(adev);
  2198. }
  2199. return orig;
  2200. }
  2201. static void gfx_v6_0_rlc_stop(struct amdgpu_device *adev)
  2202. {
  2203. WREG32(mmRLC_CNTL, 0);
  2204. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2205. gfx_v6_0_wait_for_rlc_serdes(adev);
  2206. }
  2207. static void gfx_v6_0_rlc_start(struct amdgpu_device *adev)
  2208. {
  2209. WREG32(mmRLC_CNTL, RLC_CNTL__RLC_ENABLE_F32_MASK);
  2210. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2211. udelay(50);
  2212. }
  2213. static void gfx_v6_0_rlc_reset(struct amdgpu_device *adev)
  2214. {
  2215. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2216. udelay(50);
  2217. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  2218. udelay(50);
  2219. }
  2220. static bool gfx_v6_0_lbpw_supported(struct amdgpu_device *adev)
  2221. {
  2222. u32 tmp;
  2223. /* Enable LBPW only for DDR3 */
  2224. tmp = RREG32(mmMC_SEQ_MISC0);
  2225. if ((tmp & 0xF0000000) == 0xB0000000)
  2226. return true;
  2227. return false;
  2228. }
  2229. static void gfx_v6_0_init_cg(struct amdgpu_device *adev)
  2230. {
  2231. }
  2232. static int gfx_v6_0_rlc_resume(struct amdgpu_device *adev)
  2233. {
  2234. u32 i;
  2235. const struct rlc_firmware_header_v1_0 *hdr;
  2236. const __le32 *fw_data;
  2237. u32 fw_size;
  2238. if (!adev->gfx.rlc_fw)
  2239. return -EINVAL;
  2240. gfx_v6_0_rlc_stop(adev);
  2241. gfx_v6_0_rlc_reset(adev);
  2242. gfx_v6_0_init_pg(adev);
  2243. gfx_v6_0_init_cg(adev);
  2244. WREG32(mmRLC_RL_BASE, 0);
  2245. WREG32(mmRLC_RL_SIZE, 0);
  2246. WREG32(mmRLC_LB_CNTL, 0);
  2247. WREG32(mmRLC_LB_CNTR_MAX, 0xffffffff);
  2248. WREG32(mmRLC_LB_CNTR_INIT, 0);
  2249. WREG32(mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  2250. WREG32(mmRLC_MC_CNTL, 0);
  2251. WREG32(mmRLC_UCODE_CNTL, 0);
  2252. hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  2253. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  2254. fw_data = (const __le32 *)
  2255. (adev->gfx.rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2256. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  2257. for (i = 0; i < fw_size; i++) {
  2258. WREG32(mmRLC_UCODE_ADDR, i);
  2259. WREG32(mmRLC_UCODE_DATA, le32_to_cpup(fw_data++));
  2260. }
  2261. WREG32(mmRLC_UCODE_ADDR, 0);
  2262. gfx_v6_0_enable_lbpw(adev, gfx_v6_0_lbpw_supported(adev));
  2263. gfx_v6_0_rlc_start(adev);
  2264. return 0;
  2265. }
  2266. static void gfx_v6_0_enable_cgcg(struct amdgpu_device *adev, bool enable)
  2267. {
  2268. u32 data, orig, tmp;
  2269. orig = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  2270. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2271. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2272. WREG32(mmRLC_GCPM_GENERAL_3, 0x00000080);
  2273. tmp = gfx_v6_0_halt_rlc(adev);
  2274. WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2275. WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2276. WREG32(mmRLC_SERDES_WR_CTRL, 0x00b000ff);
  2277. gfx_v6_0_wait_for_rlc_serdes(adev);
  2278. gfx_v6_0_update_rlc(adev, tmp);
  2279. WREG32(mmRLC_SERDES_WR_CTRL, 0x007000ff);
  2280. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2281. } else {
  2282. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2283. RREG32(mmCB_CGTT_SCLK_CTRL);
  2284. RREG32(mmCB_CGTT_SCLK_CTRL);
  2285. RREG32(mmCB_CGTT_SCLK_CTRL);
  2286. RREG32(mmCB_CGTT_SCLK_CTRL);
  2287. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2288. }
  2289. if (orig != data)
  2290. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  2291. }
  2292. static void gfx_v6_0_enable_mgcg(struct amdgpu_device *adev, bool enable)
  2293. {
  2294. u32 data, orig, tmp = 0;
  2295. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2296. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  2297. data = 0x96940200;
  2298. if (orig != data)
  2299. WREG32(mmCGTS_SM_CTRL_REG, data);
  2300. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2301. orig = data = RREG32(mmCP_MEM_SLP_CNTL);
  2302. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2303. if (orig != data)
  2304. WREG32(mmCP_MEM_SLP_CNTL, data);
  2305. }
  2306. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  2307. data &= 0xffffffc0;
  2308. if (orig != data)
  2309. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  2310. tmp = gfx_v6_0_halt_rlc(adev);
  2311. WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2312. WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2313. WREG32(mmRLC_SERDES_WR_CTRL, 0x00d000ff);
  2314. gfx_v6_0_update_rlc(adev, tmp);
  2315. } else {
  2316. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  2317. data |= 0x00000003;
  2318. if (orig != data)
  2319. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  2320. data = RREG32(mmCP_MEM_SLP_CNTL);
  2321. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2322. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2323. WREG32(mmCP_MEM_SLP_CNTL, data);
  2324. }
  2325. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  2326. data |= CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK | CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  2327. if (orig != data)
  2328. WREG32(mmCGTS_SM_CTRL_REG, data);
  2329. tmp = gfx_v6_0_halt_rlc(adev);
  2330. WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2331. WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2332. WREG32(mmRLC_SERDES_WR_CTRL, 0x00e000ff);
  2333. gfx_v6_0_update_rlc(adev, tmp);
  2334. }
  2335. }
  2336. /*
  2337. static void gfx_v6_0_update_cg(struct amdgpu_device *adev,
  2338. bool enable)
  2339. {
  2340. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2341. if (enable) {
  2342. gfx_v6_0_enable_mgcg(adev, true);
  2343. gfx_v6_0_enable_cgcg(adev, true);
  2344. } else {
  2345. gfx_v6_0_enable_cgcg(adev, false);
  2346. gfx_v6_0_enable_mgcg(adev, false);
  2347. }
  2348. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2349. }
  2350. */
  2351. static void gfx_v6_0_enable_sclk_slowdown_on_pu(struct amdgpu_device *adev,
  2352. bool enable)
  2353. {
  2354. }
  2355. static void gfx_v6_0_enable_sclk_slowdown_on_pd(struct amdgpu_device *adev,
  2356. bool enable)
  2357. {
  2358. }
  2359. static void gfx_v6_0_enable_cp_pg(struct amdgpu_device *adev, bool enable)
  2360. {
  2361. u32 data, orig;
  2362. orig = data = RREG32(mmRLC_PG_CNTL);
  2363. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_CP))
  2364. data &= ~0x8000;
  2365. else
  2366. data |= 0x8000;
  2367. if (orig != data)
  2368. WREG32(mmRLC_PG_CNTL, data);
  2369. }
  2370. static void gfx_v6_0_enable_gds_pg(struct amdgpu_device *adev, bool enable)
  2371. {
  2372. }
  2373. /*
  2374. static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev)
  2375. {
  2376. const __le32 *fw_data;
  2377. volatile u32 *dst_ptr;
  2378. int me, i, max_me = 4;
  2379. u32 bo_offset = 0;
  2380. u32 table_offset, table_size;
  2381. if (adev->asic_type == CHIP_KAVERI)
  2382. max_me = 5;
  2383. if (adev->gfx.rlc.cp_table_ptr == NULL)
  2384. return;
  2385. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  2386. for (me = 0; me < max_me; me++) {
  2387. if (me == 0) {
  2388. const struct gfx_firmware_header_v1_0 *hdr =
  2389. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  2390. fw_data = (const __le32 *)
  2391. (adev->gfx.ce_fw->data +
  2392. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2393. table_offset = le32_to_cpu(hdr->jt_offset);
  2394. table_size = le32_to_cpu(hdr->jt_size);
  2395. } else if (me == 1) {
  2396. const struct gfx_firmware_header_v1_0 *hdr =
  2397. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  2398. fw_data = (const __le32 *)
  2399. (adev->gfx.pfp_fw->data +
  2400. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2401. table_offset = le32_to_cpu(hdr->jt_offset);
  2402. table_size = le32_to_cpu(hdr->jt_size);
  2403. } else if (me == 2) {
  2404. const struct gfx_firmware_header_v1_0 *hdr =
  2405. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  2406. fw_data = (const __le32 *)
  2407. (adev->gfx.me_fw->data +
  2408. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2409. table_offset = le32_to_cpu(hdr->jt_offset);
  2410. table_size = le32_to_cpu(hdr->jt_size);
  2411. } else if (me == 3) {
  2412. const struct gfx_firmware_header_v1_0 *hdr =
  2413. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2414. fw_data = (const __le32 *)
  2415. (adev->gfx.mec_fw->data +
  2416. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2417. table_offset = le32_to_cpu(hdr->jt_offset);
  2418. table_size = le32_to_cpu(hdr->jt_size);
  2419. } else {
  2420. const struct gfx_firmware_header_v1_0 *hdr =
  2421. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2422. fw_data = (const __le32 *)
  2423. (adev->gfx.mec2_fw->data +
  2424. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2425. table_offset = le32_to_cpu(hdr->jt_offset);
  2426. table_size = le32_to_cpu(hdr->jt_size);
  2427. }
  2428. for (i = 0; i < table_size; i ++) {
  2429. dst_ptr[bo_offset + i] =
  2430. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  2431. }
  2432. bo_offset += table_size;
  2433. }
  2434. }
  2435. */
  2436. static void gfx_v6_0_enable_gfx_cgpg(struct amdgpu_device *adev,
  2437. bool enable)
  2438. {
  2439. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) {
  2440. WREG32(mmRLC_TTOP_D, RLC_PUD(0x10) | RLC_PDD(0x10) | RLC_TTPD(0x10) | RLC_MSD(0x10));
  2441. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, 1);
  2442. WREG32_FIELD(RLC_AUTO_PG_CTRL, AUTO_PG_EN, 1);
  2443. } else {
  2444. WREG32_FIELD(RLC_AUTO_PG_CTRL, AUTO_PG_EN, 0);
  2445. (void)RREG32(mmDB_RENDER_CONTROL);
  2446. }
  2447. }
  2448. static void gfx_v6_0_init_ao_cu_mask(struct amdgpu_device *adev)
  2449. {
  2450. u32 tmp;
  2451. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  2452. tmp = RREG32(mmRLC_MAX_PG_CU);
  2453. tmp &= ~RLC_MAX_PG_CU__MAX_POWERED_UP_CU_MASK;
  2454. tmp |= (adev->gfx.cu_info.number << RLC_MAX_PG_CU__MAX_POWERED_UP_CU__SHIFT);
  2455. WREG32(mmRLC_MAX_PG_CU, tmp);
  2456. }
  2457. static void gfx_v6_0_enable_gfx_static_mgpg(struct amdgpu_device *adev,
  2458. bool enable)
  2459. {
  2460. u32 data, orig;
  2461. orig = data = RREG32(mmRLC_PG_CNTL);
  2462. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG))
  2463. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  2464. else
  2465. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  2466. if (orig != data)
  2467. WREG32(mmRLC_PG_CNTL, data);
  2468. }
  2469. static void gfx_v6_0_enable_gfx_dynamic_mgpg(struct amdgpu_device *adev,
  2470. bool enable)
  2471. {
  2472. u32 data, orig;
  2473. orig = data = RREG32(mmRLC_PG_CNTL);
  2474. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG))
  2475. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  2476. else
  2477. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  2478. if (orig != data)
  2479. WREG32(mmRLC_PG_CNTL, data);
  2480. }
  2481. static void gfx_v6_0_init_gfx_cgpg(struct amdgpu_device *adev)
  2482. {
  2483. u32 tmp;
  2484. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2485. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_SRC, 1);
  2486. WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2487. tmp = RREG32(mmRLC_AUTO_PG_CTRL);
  2488. tmp &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  2489. tmp |= (0x700 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  2490. tmp &= ~RLC_AUTO_PG_CTRL__PG_AFTER_GRBM_REG_SAVE_THRESHOLD_MASK;
  2491. WREG32(mmRLC_AUTO_PG_CTRL, tmp);
  2492. }
  2493. static void gfx_v6_0_update_gfx_pg(struct amdgpu_device *adev, bool enable)
  2494. {
  2495. gfx_v6_0_enable_gfx_cgpg(adev, enable);
  2496. gfx_v6_0_enable_gfx_static_mgpg(adev, enable);
  2497. gfx_v6_0_enable_gfx_dynamic_mgpg(adev, enable);
  2498. }
  2499. static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev)
  2500. {
  2501. u32 count = 0;
  2502. const struct cs_section_def *sect = NULL;
  2503. const struct cs_extent_def *ext = NULL;
  2504. if (adev->gfx.rlc.cs_data == NULL)
  2505. return 0;
  2506. /* begin clear state */
  2507. count += 2;
  2508. /* context control state */
  2509. count += 3;
  2510. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2511. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2512. if (sect->id == SECT_CONTEXT)
  2513. count += 2 + ext->reg_count;
  2514. else
  2515. return 0;
  2516. }
  2517. }
  2518. /* pa_sc_raster_config */
  2519. count += 3;
  2520. /* end clear state */
  2521. count += 2;
  2522. /* clear state */
  2523. count += 2;
  2524. return count;
  2525. }
  2526. static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev,
  2527. volatile u32 *buffer)
  2528. {
  2529. u32 count = 0, i;
  2530. const struct cs_section_def *sect = NULL;
  2531. const struct cs_extent_def *ext = NULL;
  2532. if (adev->gfx.rlc.cs_data == NULL)
  2533. return;
  2534. if (buffer == NULL)
  2535. return;
  2536. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2537. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2538. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2539. buffer[count++] = cpu_to_le32(0x80000000);
  2540. buffer[count++] = cpu_to_le32(0x80000000);
  2541. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2542. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2543. if (sect->id == SECT_CONTEXT) {
  2544. buffer[count++] =
  2545. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  2546. buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
  2547. for (i = 0; i < ext->reg_count; i++)
  2548. buffer[count++] = cpu_to_le32(ext->extent[i]);
  2549. } else {
  2550. return;
  2551. }
  2552. }
  2553. }
  2554. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  2555. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2556. switch (adev->asic_type) {
  2557. case CHIP_TAHITI:
  2558. case CHIP_PITCAIRN:
  2559. buffer[count++] = cpu_to_le32(0x2a00126a);
  2560. break;
  2561. case CHIP_VERDE:
  2562. buffer[count++] = cpu_to_le32(0x0000124a);
  2563. break;
  2564. case CHIP_OLAND:
  2565. buffer[count++] = cpu_to_le32(0x00000082);
  2566. break;
  2567. case CHIP_HAINAN:
  2568. buffer[count++] = cpu_to_le32(0x00000000);
  2569. break;
  2570. default:
  2571. buffer[count++] = cpu_to_le32(0x00000000);
  2572. break;
  2573. }
  2574. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2575. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  2576. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  2577. buffer[count++] = cpu_to_le32(0);
  2578. }
  2579. static void gfx_v6_0_init_pg(struct amdgpu_device *adev)
  2580. {
  2581. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2582. AMD_PG_SUPPORT_GFX_SMG |
  2583. AMD_PG_SUPPORT_GFX_DMG |
  2584. AMD_PG_SUPPORT_CP |
  2585. AMD_PG_SUPPORT_GDS |
  2586. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2587. gfx_v6_0_enable_sclk_slowdown_on_pu(adev, true);
  2588. gfx_v6_0_enable_sclk_slowdown_on_pd(adev, true);
  2589. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  2590. gfx_v6_0_init_gfx_cgpg(adev);
  2591. gfx_v6_0_enable_cp_pg(adev, true);
  2592. gfx_v6_0_enable_gds_pg(adev, true);
  2593. } else {
  2594. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2595. WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2596. }
  2597. gfx_v6_0_init_ao_cu_mask(adev);
  2598. gfx_v6_0_update_gfx_pg(adev, true);
  2599. } else {
  2600. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2601. WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2602. }
  2603. }
  2604. static void gfx_v6_0_fini_pg(struct amdgpu_device *adev)
  2605. {
  2606. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2607. AMD_PG_SUPPORT_GFX_SMG |
  2608. AMD_PG_SUPPORT_GFX_DMG |
  2609. AMD_PG_SUPPORT_CP |
  2610. AMD_PG_SUPPORT_GDS |
  2611. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2612. gfx_v6_0_update_gfx_pg(adev, false);
  2613. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  2614. gfx_v6_0_enable_cp_pg(adev, false);
  2615. gfx_v6_0_enable_gds_pg(adev, false);
  2616. }
  2617. }
  2618. }
  2619. static uint64_t gfx_v6_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2620. {
  2621. uint64_t clock;
  2622. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2623. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2624. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  2625. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2626. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2627. return clock;
  2628. }
  2629. static void gfx_v6_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  2630. {
  2631. if (flags & AMDGPU_HAVE_CTX_SWITCH)
  2632. gfx_v6_0_ring_emit_vgt_flush(ring);
  2633. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2634. amdgpu_ring_write(ring, 0x80000000);
  2635. amdgpu_ring_write(ring, 0);
  2636. }
  2637. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  2638. {
  2639. WREG32(mmSQ_IND_INDEX,
  2640. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  2641. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  2642. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  2643. (SQ_IND_INDEX__FORCE_READ_MASK));
  2644. return RREG32(mmSQ_IND_DATA);
  2645. }
  2646. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  2647. uint32_t wave, uint32_t thread,
  2648. uint32_t regno, uint32_t num, uint32_t *out)
  2649. {
  2650. WREG32(mmSQ_IND_INDEX,
  2651. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  2652. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  2653. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  2654. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  2655. (SQ_IND_INDEX__FORCE_READ_MASK) |
  2656. (SQ_IND_INDEX__AUTO_INCR_MASK));
  2657. while (num--)
  2658. *(out++) = RREG32(mmSQ_IND_DATA);
  2659. }
  2660. static void gfx_v6_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  2661. {
  2662. /* type 0 wave data */
  2663. dst[(*no_fields)++] = 0;
  2664. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  2665. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  2666. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  2667. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  2668. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  2669. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  2670. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  2671. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  2672. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  2673. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  2674. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  2675. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  2676. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  2677. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  2678. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  2679. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  2680. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  2681. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  2682. }
  2683. static void gfx_v6_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  2684. uint32_t wave, uint32_t start,
  2685. uint32_t size, uint32_t *dst)
  2686. {
  2687. wave_read_regs(
  2688. adev, simd, wave, 0,
  2689. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  2690. }
  2691. static const struct amdgpu_gfx_funcs gfx_v6_0_gfx_funcs = {
  2692. .get_gpu_clock_counter = &gfx_v6_0_get_gpu_clock_counter,
  2693. .select_se_sh = &gfx_v6_0_select_se_sh,
  2694. .read_wave_data = &gfx_v6_0_read_wave_data,
  2695. .read_wave_sgprs = &gfx_v6_0_read_wave_sgprs,
  2696. };
  2697. static int gfx_v6_0_early_init(void *handle)
  2698. {
  2699. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2700. adev->gfx.num_gfx_rings = GFX6_NUM_GFX_RINGS;
  2701. adev->gfx.num_compute_rings = GFX6_NUM_COMPUTE_RINGS;
  2702. adev->gfx.funcs = &gfx_v6_0_gfx_funcs;
  2703. gfx_v6_0_set_ring_funcs(adev);
  2704. gfx_v6_0_set_irq_funcs(adev);
  2705. return 0;
  2706. }
  2707. static int gfx_v6_0_sw_init(void *handle)
  2708. {
  2709. struct amdgpu_ring *ring;
  2710. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2711. int i, r;
  2712. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  2713. if (r)
  2714. return r;
  2715. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184, &adev->gfx.priv_reg_irq);
  2716. if (r)
  2717. return r;
  2718. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185, &adev->gfx.priv_inst_irq);
  2719. if (r)
  2720. return r;
  2721. gfx_v6_0_scratch_init(adev);
  2722. r = gfx_v6_0_init_microcode(adev);
  2723. if (r) {
  2724. DRM_ERROR("Failed to load gfx firmware!\n");
  2725. return r;
  2726. }
  2727. r = gfx_v6_0_rlc_init(adev);
  2728. if (r) {
  2729. DRM_ERROR("Failed to init rlc BOs!\n");
  2730. return r;
  2731. }
  2732. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  2733. ring = &adev->gfx.gfx_ring[i];
  2734. ring->ring_obj = NULL;
  2735. sprintf(ring->name, "gfx");
  2736. r = amdgpu_ring_init(adev, ring, 1024,
  2737. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  2738. if (r)
  2739. return r;
  2740. }
  2741. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2742. unsigned irq_type;
  2743. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  2744. DRM_ERROR("Too many (%d) compute rings!\n", i);
  2745. break;
  2746. }
  2747. ring = &adev->gfx.compute_ring[i];
  2748. ring->ring_obj = NULL;
  2749. ring->use_doorbell = false;
  2750. ring->doorbell_index = 0;
  2751. ring->me = 1;
  2752. ring->pipe = i;
  2753. ring->queue = i;
  2754. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  2755. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  2756. r = amdgpu_ring_init(adev, ring, 1024,
  2757. &adev->gfx.eop_irq, irq_type);
  2758. if (r)
  2759. return r;
  2760. }
  2761. return r;
  2762. }
  2763. static int gfx_v6_0_sw_fini(void *handle)
  2764. {
  2765. int i;
  2766. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2767. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2768. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  2769. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2770. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  2771. gfx_v6_0_rlc_fini(adev);
  2772. return 0;
  2773. }
  2774. static int gfx_v6_0_hw_init(void *handle)
  2775. {
  2776. int r;
  2777. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2778. gfx_v6_0_gpu_init(adev);
  2779. r = gfx_v6_0_rlc_resume(adev);
  2780. if (r)
  2781. return r;
  2782. r = gfx_v6_0_cp_resume(adev);
  2783. if (r)
  2784. return r;
  2785. adev->gfx.ce_ram_size = 0x8000;
  2786. return r;
  2787. }
  2788. static int gfx_v6_0_hw_fini(void *handle)
  2789. {
  2790. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2791. gfx_v6_0_cp_enable(adev, false);
  2792. gfx_v6_0_rlc_stop(adev);
  2793. gfx_v6_0_fini_pg(adev);
  2794. return 0;
  2795. }
  2796. static int gfx_v6_0_suspend(void *handle)
  2797. {
  2798. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2799. return gfx_v6_0_hw_fini(adev);
  2800. }
  2801. static int gfx_v6_0_resume(void *handle)
  2802. {
  2803. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2804. return gfx_v6_0_hw_init(adev);
  2805. }
  2806. static bool gfx_v6_0_is_idle(void *handle)
  2807. {
  2808. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2809. if (RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK)
  2810. return false;
  2811. else
  2812. return true;
  2813. }
  2814. static int gfx_v6_0_wait_for_idle(void *handle)
  2815. {
  2816. unsigned i;
  2817. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2818. for (i = 0; i < adev->usec_timeout; i++) {
  2819. if (gfx_v6_0_is_idle(handle))
  2820. return 0;
  2821. udelay(1);
  2822. }
  2823. return -ETIMEDOUT;
  2824. }
  2825. static int gfx_v6_0_soft_reset(void *handle)
  2826. {
  2827. return 0;
  2828. }
  2829. static void gfx_v6_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  2830. enum amdgpu_interrupt_state state)
  2831. {
  2832. u32 cp_int_cntl;
  2833. switch (state) {
  2834. case AMDGPU_IRQ_STATE_DISABLE:
  2835. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2836. cp_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  2837. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2838. break;
  2839. case AMDGPU_IRQ_STATE_ENABLE:
  2840. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2841. cp_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  2842. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2843. break;
  2844. default:
  2845. break;
  2846. }
  2847. }
  2848. static void gfx_v6_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  2849. int ring,
  2850. enum amdgpu_interrupt_state state)
  2851. {
  2852. u32 cp_int_cntl;
  2853. switch (state){
  2854. case AMDGPU_IRQ_STATE_DISABLE:
  2855. if (ring == 0) {
  2856. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING1);
  2857. cp_int_cntl &= ~CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK;
  2858. WREG32(mmCP_INT_CNTL_RING1, cp_int_cntl);
  2859. break;
  2860. } else {
  2861. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING2);
  2862. cp_int_cntl &= ~CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK;
  2863. WREG32(mmCP_INT_CNTL_RING2, cp_int_cntl);
  2864. break;
  2865. }
  2866. case AMDGPU_IRQ_STATE_ENABLE:
  2867. if (ring == 0) {
  2868. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING1);
  2869. cp_int_cntl |= CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK;
  2870. WREG32(mmCP_INT_CNTL_RING1, cp_int_cntl);
  2871. break;
  2872. } else {
  2873. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING2);
  2874. cp_int_cntl |= CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK;
  2875. WREG32(mmCP_INT_CNTL_RING2, cp_int_cntl);
  2876. break;
  2877. }
  2878. default:
  2879. BUG();
  2880. break;
  2881. }
  2882. }
  2883. static int gfx_v6_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  2884. struct amdgpu_irq_src *src,
  2885. unsigned type,
  2886. enum amdgpu_interrupt_state state)
  2887. {
  2888. u32 cp_int_cntl;
  2889. switch (state) {
  2890. case AMDGPU_IRQ_STATE_DISABLE:
  2891. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2892. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  2893. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2894. break;
  2895. case AMDGPU_IRQ_STATE_ENABLE:
  2896. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2897. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  2898. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2899. break;
  2900. default:
  2901. break;
  2902. }
  2903. return 0;
  2904. }
  2905. static int gfx_v6_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  2906. struct amdgpu_irq_src *src,
  2907. unsigned type,
  2908. enum amdgpu_interrupt_state state)
  2909. {
  2910. u32 cp_int_cntl;
  2911. switch (state) {
  2912. case AMDGPU_IRQ_STATE_DISABLE:
  2913. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2914. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  2915. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2916. break;
  2917. case AMDGPU_IRQ_STATE_ENABLE:
  2918. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2919. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  2920. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2921. break;
  2922. default:
  2923. break;
  2924. }
  2925. return 0;
  2926. }
  2927. static int gfx_v6_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  2928. struct amdgpu_irq_src *src,
  2929. unsigned type,
  2930. enum amdgpu_interrupt_state state)
  2931. {
  2932. switch (type) {
  2933. case AMDGPU_CP_IRQ_GFX_EOP:
  2934. gfx_v6_0_set_gfx_eop_interrupt_state(adev, state);
  2935. break;
  2936. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  2937. gfx_v6_0_set_compute_eop_interrupt_state(adev, 0, state);
  2938. break;
  2939. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  2940. gfx_v6_0_set_compute_eop_interrupt_state(adev, 1, state);
  2941. break;
  2942. default:
  2943. break;
  2944. }
  2945. return 0;
  2946. }
  2947. static int gfx_v6_0_eop_irq(struct amdgpu_device *adev,
  2948. struct amdgpu_irq_src *source,
  2949. struct amdgpu_iv_entry *entry)
  2950. {
  2951. switch (entry->ring_id) {
  2952. case 0:
  2953. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  2954. break;
  2955. case 1:
  2956. case 2:
  2957. amdgpu_fence_process(&adev->gfx.compute_ring[entry->ring_id - 1]);
  2958. break;
  2959. default:
  2960. break;
  2961. }
  2962. return 0;
  2963. }
  2964. static int gfx_v6_0_priv_reg_irq(struct amdgpu_device *adev,
  2965. struct amdgpu_irq_src *source,
  2966. struct amdgpu_iv_entry *entry)
  2967. {
  2968. DRM_ERROR("Illegal register access in command stream\n");
  2969. schedule_work(&adev->reset_work);
  2970. return 0;
  2971. }
  2972. static int gfx_v6_0_priv_inst_irq(struct amdgpu_device *adev,
  2973. struct amdgpu_irq_src *source,
  2974. struct amdgpu_iv_entry *entry)
  2975. {
  2976. DRM_ERROR("Illegal instruction in command stream\n");
  2977. schedule_work(&adev->reset_work);
  2978. return 0;
  2979. }
  2980. static int gfx_v6_0_set_clockgating_state(void *handle,
  2981. enum amd_clockgating_state state)
  2982. {
  2983. bool gate = false;
  2984. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2985. if (state == AMD_CG_STATE_GATE)
  2986. gate = true;
  2987. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2988. if (gate) {
  2989. gfx_v6_0_enable_mgcg(adev, true);
  2990. gfx_v6_0_enable_cgcg(adev, true);
  2991. } else {
  2992. gfx_v6_0_enable_cgcg(adev, false);
  2993. gfx_v6_0_enable_mgcg(adev, false);
  2994. }
  2995. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2996. return 0;
  2997. }
  2998. static int gfx_v6_0_set_powergating_state(void *handle,
  2999. enum amd_powergating_state state)
  3000. {
  3001. bool gate = false;
  3002. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3003. if (state == AMD_PG_STATE_GATE)
  3004. gate = true;
  3005. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3006. AMD_PG_SUPPORT_GFX_SMG |
  3007. AMD_PG_SUPPORT_GFX_DMG |
  3008. AMD_PG_SUPPORT_CP |
  3009. AMD_PG_SUPPORT_GDS |
  3010. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3011. gfx_v6_0_update_gfx_pg(adev, gate);
  3012. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  3013. gfx_v6_0_enable_cp_pg(adev, gate);
  3014. gfx_v6_0_enable_gds_pg(adev, gate);
  3015. }
  3016. }
  3017. return 0;
  3018. }
  3019. static const struct amd_ip_funcs gfx_v6_0_ip_funcs = {
  3020. .name = "gfx_v6_0",
  3021. .early_init = gfx_v6_0_early_init,
  3022. .late_init = NULL,
  3023. .sw_init = gfx_v6_0_sw_init,
  3024. .sw_fini = gfx_v6_0_sw_fini,
  3025. .hw_init = gfx_v6_0_hw_init,
  3026. .hw_fini = gfx_v6_0_hw_fini,
  3027. .suspend = gfx_v6_0_suspend,
  3028. .resume = gfx_v6_0_resume,
  3029. .is_idle = gfx_v6_0_is_idle,
  3030. .wait_for_idle = gfx_v6_0_wait_for_idle,
  3031. .soft_reset = gfx_v6_0_soft_reset,
  3032. .set_clockgating_state = gfx_v6_0_set_clockgating_state,
  3033. .set_powergating_state = gfx_v6_0_set_powergating_state,
  3034. };
  3035. static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_gfx = {
  3036. .type = AMDGPU_RING_TYPE_GFX,
  3037. .align_mask = 0xff,
  3038. .nop = 0x80000000,
  3039. .support_64bit_ptrs = false,
  3040. .get_rptr = gfx_v6_0_ring_get_rptr,
  3041. .get_wptr = gfx_v6_0_ring_get_wptr,
  3042. .set_wptr = gfx_v6_0_ring_set_wptr_gfx,
  3043. .emit_frame_size =
  3044. 5 + /* gfx_v6_0_ring_emit_hdp_flush */
  3045. 5 + /* gfx_v6_0_ring_emit_hdp_invalidate */
  3046. 14 + 14 + 14 + /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
  3047. 7 + 4 + /* gfx_v6_0_ring_emit_pipeline_sync */
  3048. 17 + 6 + /* gfx_v6_0_ring_emit_vm_flush */
  3049. 3 + 2, /* gfx_v6_ring_emit_cntxcntl including vgt flush */
  3050. .emit_ib_size = 6, /* gfx_v6_0_ring_emit_ib */
  3051. .emit_ib = gfx_v6_0_ring_emit_ib,
  3052. .emit_fence = gfx_v6_0_ring_emit_fence,
  3053. .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
  3054. .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
  3055. .emit_hdp_flush = gfx_v6_0_ring_emit_hdp_flush,
  3056. .emit_hdp_invalidate = gfx_v6_0_ring_emit_hdp_invalidate,
  3057. .test_ring = gfx_v6_0_ring_test_ring,
  3058. .test_ib = gfx_v6_0_ring_test_ib,
  3059. .insert_nop = amdgpu_ring_insert_nop,
  3060. .emit_cntxcntl = gfx_v6_ring_emit_cntxcntl,
  3061. };
  3062. static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_compute = {
  3063. .type = AMDGPU_RING_TYPE_COMPUTE,
  3064. .align_mask = 0xff,
  3065. .nop = 0x80000000,
  3066. .get_rptr = gfx_v6_0_ring_get_rptr,
  3067. .get_wptr = gfx_v6_0_ring_get_wptr,
  3068. .set_wptr = gfx_v6_0_ring_set_wptr_compute,
  3069. .emit_frame_size =
  3070. 5 + /* gfx_v6_0_ring_emit_hdp_flush */
  3071. 5 + /* gfx_v6_0_ring_emit_hdp_invalidate */
  3072. 7 + /* gfx_v6_0_ring_emit_pipeline_sync */
  3073. 17 + /* gfx_v6_0_ring_emit_vm_flush */
  3074. 14 + 14 + 14, /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
  3075. .emit_ib_size = 6, /* gfx_v6_0_ring_emit_ib */
  3076. .emit_ib = gfx_v6_0_ring_emit_ib,
  3077. .emit_fence = gfx_v6_0_ring_emit_fence,
  3078. .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
  3079. .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
  3080. .emit_hdp_flush = gfx_v6_0_ring_emit_hdp_flush,
  3081. .emit_hdp_invalidate = gfx_v6_0_ring_emit_hdp_invalidate,
  3082. .test_ring = gfx_v6_0_ring_test_ring,
  3083. .test_ib = gfx_v6_0_ring_test_ib,
  3084. .insert_nop = amdgpu_ring_insert_nop,
  3085. };
  3086. static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev)
  3087. {
  3088. int i;
  3089. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3090. adev->gfx.gfx_ring[i].funcs = &gfx_v6_0_ring_funcs_gfx;
  3091. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3092. adev->gfx.compute_ring[i].funcs = &gfx_v6_0_ring_funcs_compute;
  3093. }
  3094. static const struct amdgpu_irq_src_funcs gfx_v6_0_eop_irq_funcs = {
  3095. .set = gfx_v6_0_set_eop_interrupt_state,
  3096. .process = gfx_v6_0_eop_irq,
  3097. };
  3098. static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_reg_irq_funcs = {
  3099. .set = gfx_v6_0_set_priv_reg_fault_state,
  3100. .process = gfx_v6_0_priv_reg_irq,
  3101. };
  3102. static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_inst_irq_funcs = {
  3103. .set = gfx_v6_0_set_priv_inst_fault_state,
  3104. .process = gfx_v6_0_priv_inst_irq,
  3105. };
  3106. static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  3107. {
  3108. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3109. adev->gfx.eop_irq.funcs = &gfx_v6_0_eop_irq_funcs;
  3110. adev->gfx.priv_reg_irq.num_types = 1;
  3111. adev->gfx.priv_reg_irq.funcs = &gfx_v6_0_priv_reg_irq_funcs;
  3112. adev->gfx.priv_inst_irq.num_types = 1;
  3113. adev->gfx.priv_inst_irq.funcs = &gfx_v6_0_priv_inst_irq_funcs;
  3114. }
  3115. static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev)
  3116. {
  3117. int i, j, k, counter, active_cu_number = 0;
  3118. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3119. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  3120. unsigned disable_masks[4 * 2];
  3121. u32 ao_cu_num;
  3122. if (adev->flags & AMD_IS_APU)
  3123. ao_cu_num = 2;
  3124. else
  3125. ao_cu_num = adev->gfx.config.max_cu_per_sh;
  3126. memset(cu_info, 0, sizeof(*cu_info));
  3127. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  3128. mutex_lock(&adev->grbm_idx_mutex);
  3129. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3130. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3131. mask = 1;
  3132. ao_bitmap = 0;
  3133. counter = 0;
  3134. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  3135. if (i < 4 && j < 2)
  3136. gfx_v6_0_set_user_cu_inactive_bitmap(
  3137. adev, disable_masks[i * 2 + j]);
  3138. bitmap = gfx_v6_0_get_cu_enabled(adev);
  3139. cu_info->bitmap[i][j] = bitmap;
  3140. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k++) {
  3141. if (bitmap & mask) {
  3142. if (counter < ao_cu_num)
  3143. ao_bitmap |= mask;
  3144. counter ++;
  3145. }
  3146. mask <<= 1;
  3147. }
  3148. active_cu_number += counter;
  3149. if (i < 2 && j < 2)
  3150. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3151. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  3152. }
  3153. }
  3154. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3155. mutex_unlock(&adev->grbm_idx_mutex);
  3156. cu_info->number = active_cu_number;
  3157. cu_info->ao_cu_mask = ao_cu_mask;
  3158. }
  3159. const struct amdgpu_ip_block_version gfx_v6_0_ip_block =
  3160. {
  3161. .type = AMD_IP_BLOCK_TYPE_GFX,
  3162. .major = 6,
  3163. .minor = 0,
  3164. .rev = 0,
  3165. .funcs = &gfx_v6_0_ip_funcs,
  3166. };