amdgpu_vm.h 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König
  23. */
  24. #ifndef __AMDGPU_VM_H__
  25. #define __AMDGPU_VM_H__
  26. #include <linux/rbtree.h>
  27. #include "gpu_scheduler.h"
  28. #include "amdgpu_sync.h"
  29. #include "amdgpu_ring.h"
  30. struct amdgpu_bo_va;
  31. struct amdgpu_job;
  32. struct amdgpu_bo_list_entry;
  33. /*
  34. * GPUVM handling
  35. */
  36. /* maximum number of VMIDs */
  37. #define AMDGPU_NUM_VM 16
  38. /* Maximum number of PTEs the hardware can write with one command */
  39. #define AMDGPU_VM_MAX_UPDATE_SIZE 0x3FFFF
  40. /* number of entries in page table */
  41. #define AMDGPU_VM_PTE_COUNT(adev) (1 << (adev)->vm_manager.block_size)
  42. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  43. #define AMDGPU_VM_PTB_ALIGN_SIZE 32768
  44. /* LOG2 number of continuous pages for the fragment field */
  45. #define AMDGPU_LOG2_PAGES_PER_FRAG 4
  46. #define AMDGPU_PTE_VALID (1ULL << 0)
  47. #define AMDGPU_PTE_SYSTEM (1ULL << 1)
  48. #define AMDGPU_PTE_SNOOPED (1ULL << 2)
  49. /* VI only */
  50. #define AMDGPU_PTE_EXECUTABLE (1ULL << 4)
  51. #define AMDGPU_PTE_READABLE (1ULL << 5)
  52. #define AMDGPU_PTE_WRITEABLE (1ULL << 6)
  53. #define AMDGPU_PTE_FRAG(x) ((x & 0x1fULL) << 7)
  54. /* TILED for VEGA10, reserved for older ASICs */
  55. #define AMDGPU_PTE_PRT (1ULL << 51)
  56. /* VEGA10 only */
  57. #define AMDGPU_PTE_MTYPE(a) ((uint64_t)a << 57)
  58. #define AMDGPU_PTE_MTYPE_MASK AMDGPU_PTE_MTYPE(3ULL)
  59. /* How to programm VM fault handling */
  60. #define AMDGPU_VM_FAULT_STOP_NEVER 0
  61. #define AMDGPU_VM_FAULT_STOP_FIRST 1
  62. #define AMDGPU_VM_FAULT_STOP_ALWAYS 2
  63. /* max number of VMHUB */
  64. #define AMDGPU_MAX_VMHUBS 2
  65. #define AMDGPU_GFXHUB 0
  66. #define AMDGPU_MMHUB 1
  67. /* hardcode that limit for now */
  68. #define AMDGPU_VA_RESERVED_SIZE (8 << 20)
  69. /* max vmids dedicated for process */
  70. #define AMDGPU_VM_MAX_RESERVED_VMID 1
  71. #define AMDGPU_VM_CONTEXT_GFX 0
  72. #define AMDGPU_VM_CONTEXT_COMPUTE 1
  73. /* See vm_update_mode */
  74. #define AMDGPU_VM_USE_CPU_FOR_GFX (1 << 0)
  75. #define AMDGPU_VM_USE_CPU_FOR_COMPUTE (1 << 1)
  76. struct amdgpu_vm_pt {
  77. struct amdgpu_bo *bo;
  78. uint64_t addr;
  79. /* array of page tables, one for each directory entry */
  80. struct amdgpu_vm_pt *entries;
  81. unsigned last_entry_used;
  82. };
  83. struct amdgpu_vm {
  84. /* tree of virtual addresses mapped */
  85. struct rb_root va;
  86. /* protecting invalidated */
  87. spinlock_t status_lock;
  88. /* BOs moved, but not yet updated in the PT */
  89. struct list_head invalidated;
  90. /* BOs cleared in the PT because of a move */
  91. struct list_head cleared;
  92. /* BO mappings freed, but not yet updated in the PT */
  93. struct list_head freed;
  94. /* contains the page directory */
  95. struct amdgpu_vm_pt root;
  96. struct dma_fence *last_dir_update;
  97. uint64_t last_eviction_counter;
  98. /* protecting freed */
  99. spinlock_t freed_lock;
  100. /* Scheduler entity for page table updates */
  101. struct amd_sched_entity entity;
  102. /* client id */
  103. u64 client_id;
  104. /* dedicated to vm */
  105. struct amdgpu_vm_id *reserved_vmid[AMDGPU_MAX_VMHUBS];
  106. /* each VM will map on CSA */
  107. struct amdgpu_bo_va *csa_bo_va;
  108. /* Flag to indicate if VM tables are updated by CPU or GPU (SDMA) */
  109. bool use_cpu_for_update;
  110. };
  111. struct amdgpu_vm_id {
  112. struct list_head list;
  113. struct amdgpu_sync active;
  114. struct dma_fence *last_flush;
  115. atomic64_t owner;
  116. uint64_t pd_gpu_addr;
  117. /* last flushed PD/PT update */
  118. struct dma_fence *flushed_updates;
  119. uint32_t current_gpu_reset_count;
  120. uint32_t gds_base;
  121. uint32_t gds_size;
  122. uint32_t gws_base;
  123. uint32_t gws_size;
  124. uint32_t oa_base;
  125. uint32_t oa_size;
  126. };
  127. struct amdgpu_vm_id_manager {
  128. struct mutex lock;
  129. unsigned num_ids;
  130. struct list_head ids_lru;
  131. struct amdgpu_vm_id ids[AMDGPU_NUM_VM];
  132. atomic_t reserved_vmid_num;
  133. };
  134. struct amdgpu_vm_manager {
  135. /* Handling of VMIDs */
  136. struct amdgpu_vm_id_manager id_mgr[AMDGPU_MAX_VMHUBS];
  137. /* Handling of VM fences */
  138. u64 fence_context;
  139. unsigned seqno[AMDGPU_MAX_RINGS];
  140. uint64_t max_pfn;
  141. uint32_t num_level;
  142. uint64_t vm_size;
  143. uint32_t block_size;
  144. /* vram base address for page table entry */
  145. u64 vram_base_offset;
  146. /* vm pte handling */
  147. const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
  148. struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS];
  149. unsigned vm_pte_num_rings;
  150. atomic_t vm_pte_next_ring;
  151. /* client id counter */
  152. atomic64_t client_counter;
  153. /* partial resident texture handling */
  154. spinlock_t prt_lock;
  155. atomic_t num_prt_users;
  156. /* controls how VM page tables are updated for Graphics and Compute.
  157. * BIT0[= 0] Graphics updated by SDMA [= 1] by CPU
  158. * BIT1[= 0] Compute updated by SDMA [= 1] by CPU
  159. */
  160. int vm_update_mode;
  161. };
  162. void amdgpu_vm_manager_init(struct amdgpu_device *adev);
  163. void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
  164. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  165. int vm_context);
  166. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  167. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  168. struct list_head *validated,
  169. struct amdgpu_bo_list_entry *entry);
  170. int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  171. int (*callback)(void *p, struct amdgpu_bo *bo),
  172. void *param);
  173. void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
  174. struct amdgpu_vm *vm);
  175. int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
  176. struct amdgpu_vm *vm,
  177. uint64_t saddr, uint64_t size);
  178. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  179. struct amdgpu_sync *sync, struct dma_fence *fence,
  180. struct amdgpu_job *job);
  181. int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job);
  182. void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vmhub,
  183. unsigned vmid);
  184. void amdgpu_vm_reset_all_ids(struct amdgpu_device *adev);
  185. int amdgpu_vm_update_directories(struct amdgpu_device *adev,
  186. struct amdgpu_vm *vm);
  187. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  188. struct amdgpu_vm *vm,
  189. struct dma_fence **fence);
  190. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  191. struct amdgpu_sync *sync);
  192. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  193. struct amdgpu_bo_va *bo_va,
  194. bool clear);
  195. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  196. struct amdgpu_bo *bo);
  197. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  198. struct amdgpu_bo *bo);
  199. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  200. struct amdgpu_vm *vm,
  201. struct amdgpu_bo *bo);
  202. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  203. struct amdgpu_bo_va *bo_va,
  204. uint64_t addr, uint64_t offset,
  205. uint64_t size, uint64_t flags);
  206. int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
  207. struct amdgpu_bo_va *bo_va,
  208. uint64_t addr, uint64_t offset,
  209. uint64_t size, uint64_t flags);
  210. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  211. struct amdgpu_bo_va *bo_va,
  212. uint64_t addr);
  213. int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
  214. struct amdgpu_vm *vm,
  215. uint64_t saddr, uint64_t size);
  216. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  217. struct amdgpu_bo_va *bo_va);
  218. void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint64_t vm_size);
  219. int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  220. bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
  221. struct amdgpu_job *job);
  222. void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev);
  223. #endif