amdgpu_virt.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "amdgpu.h"
  24. #define MAX_KIQ_REG_WAIT 100000
  25. int amdgpu_allocate_static_csa(struct amdgpu_device *adev)
  26. {
  27. int r;
  28. void *ptr;
  29. r = amdgpu_bo_create_kernel(adev, AMDGPU_CSA_SIZE, PAGE_SIZE,
  30. AMDGPU_GEM_DOMAIN_VRAM, &adev->virt.csa_obj,
  31. &adev->virt.csa_vmid0_addr, &ptr);
  32. if (r)
  33. return r;
  34. memset(ptr, 0, AMDGPU_CSA_SIZE);
  35. return 0;
  36. }
  37. /*
  38. * amdgpu_map_static_csa should be called during amdgpu_vm_init
  39. * it maps virtual address "AMDGPU_VA_RESERVED_SIZE - AMDGPU_CSA_SIZE"
  40. * to this VM, and each command submission of GFX should use this virtual
  41. * address within META_DATA init package to support SRIOV gfx preemption.
  42. */
  43. int amdgpu_map_static_csa(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  44. {
  45. int r;
  46. struct amdgpu_bo_va *bo_va;
  47. struct ww_acquire_ctx ticket;
  48. struct list_head list;
  49. struct amdgpu_bo_list_entry pd;
  50. struct ttm_validate_buffer csa_tv;
  51. INIT_LIST_HEAD(&list);
  52. INIT_LIST_HEAD(&csa_tv.head);
  53. csa_tv.bo = &adev->virt.csa_obj->tbo;
  54. csa_tv.shared = true;
  55. list_add(&csa_tv.head, &list);
  56. amdgpu_vm_get_pd_bo(vm, &list, &pd);
  57. r = ttm_eu_reserve_buffers(&ticket, &list, true, NULL);
  58. if (r) {
  59. DRM_ERROR("failed to reserve CSA,PD BOs: err=%d\n", r);
  60. return r;
  61. }
  62. bo_va = amdgpu_vm_bo_add(adev, vm, adev->virt.csa_obj);
  63. if (!bo_va) {
  64. ttm_eu_backoff_reservation(&ticket, &list);
  65. DRM_ERROR("failed to create bo_va for static CSA\n");
  66. return -ENOMEM;
  67. }
  68. r = amdgpu_vm_alloc_pts(adev, bo_va->vm, AMDGPU_CSA_VADDR,
  69. AMDGPU_CSA_SIZE);
  70. if (r) {
  71. DRM_ERROR("failed to allocate pts for static CSA, err=%d\n", r);
  72. amdgpu_vm_bo_rmv(adev, bo_va);
  73. ttm_eu_backoff_reservation(&ticket, &list);
  74. return r;
  75. }
  76. r = amdgpu_vm_bo_map(adev, bo_va, AMDGPU_CSA_VADDR, 0,AMDGPU_CSA_SIZE,
  77. AMDGPU_PTE_READABLE | AMDGPU_PTE_WRITEABLE |
  78. AMDGPU_PTE_EXECUTABLE);
  79. if (r) {
  80. DRM_ERROR("failed to do bo_map on static CSA, err=%d\n", r);
  81. amdgpu_vm_bo_rmv(adev, bo_va);
  82. ttm_eu_backoff_reservation(&ticket, &list);
  83. return r;
  84. }
  85. vm->csa_bo_va = bo_va;
  86. ttm_eu_backoff_reservation(&ticket, &list);
  87. return 0;
  88. }
  89. void amdgpu_virt_init_setting(struct amdgpu_device *adev)
  90. {
  91. /* enable virtual display */
  92. adev->mode_info.num_crtc = 1;
  93. adev->enable_virtual_display = true;
  94. adev->cg_flags = 0;
  95. adev->pg_flags = 0;
  96. mutex_init(&adev->virt.lock_reset);
  97. }
  98. uint32_t amdgpu_virt_kiq_rreg(struct amdgpu_device *adev, uint32_t reg)
  99. {
  100. signed long r;
  101. uint32_t val;
  102. struct dma_fence *f;
  103. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  104. struct amdgpu_ring *ring = &kiq->ring;
  105. BUG_ON(!ring->funcs->emit_rreg);
  106. mutex_lock(&kiq->ring_mutex);
  107. amdgpu_ring_alloc(ring, 32);
  108. amdgpu_ring_emit_rreg(ring, reg);
  109. amdgpu_fence_emit(ring, &f);
  110. amdgpu_ring_commit(ring);
  111. mutex_unlock(&kiq->ring_mutex);
  112. r = dma_fence_wait_timeout(f, false, msecs_to_jiffies(MAX_KIQ_REG_WAIT));
  113. dma_fence_put(f);
  114. if (r < 1) {
  115. DRM_ERROR("wait for kiq fence error: %ld.\n", r);
  116. return ~0;
  117. }
  118. val = adev->wb.wb[adev->virt.reg_val_offs];
  119. return val;
  120. }
  121. void amdgpu_virt_kiq_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  122. {
  123. signed long r;
  124. struct dma_fence *f;
  125. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  126. struct amdgpu_ring *ring = &kiq->ring;
  127. BUG_ON(!ring->funcs->emit_wreg);
  128. mutex_lock(&kiq->ring_mutex);
  129. amdgpu_ring_alloc(ring, 32);
  130. amdgpu_ring_emit_wreg(ring, reg, v);
  131. amdgpu_fence_emit(ring, &f);
  132. amdgpu_ring_commit(ring);
  133. mutex_unlock(&kiq->ring_mutex);
  134. r = dma_fence_wait_timeout(f, false, msecs_to_jiffies(MAX_KIQ_REG_WAIT));
  135. if (r < 1)
  136. DRM_ERROR("wait for kiq fence error: %ld.\n", r);
  137. dma_fence_put(f);
  138. }
  139. /**
  140. * amdgpu_virt_request_full_gpu() - request full gpu access
  141. * @amdgpu: amdgpu device.
  142. * @init: is driver init time.
  143. * When start to init/fini driver, first need to request full gpu access.
  144. * Return: Zero if request success, otherwise will return error.
  145. */
  146. int amdgpu_virt_request_full_gpu(struct amdgpu_device *adev, bool init)
  147. {
  148. struct amdgpu_virt *virt = &adev->virt;
  149. int r;
  150. if (virt->ops && virt->ops->req_full_gpu) {
  151. r = virt->ops->req_full_gpu(adev, init);
  152. if (r)
  153. return r;
  154. adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
  155. }
  156. return 0;
  157. }
  158. /**
  159. * amdgpu_virt_release_full_gpu() - release full gpu access
  160. * @amdgpu: amdgpu device.
  161. * @init: is driver init time.
  162. * When finishing driver init/fini, need to release full gpu access.
  163. * Return: Zero if release success, otherwise will returen error.
  164. */
  165. int amdgpu_virt_release_full_gpu(struct amdgpu_device *adev, bool init)
  166. {
  167. struct amdgpu_virt *virt = &adev->virt;
  168. int r;
  169. if (virt->ops && virt->ops->rel_full_gpu) {
  170. r = virt->ops->rel_full_gpu(adev, init);
  171. if (r)
  172. return r;
  173. adev->virt.caps |= AMDGPU_SRIOV_CAPS_RUNTIME;
  174. }
  175. return 0;
  176. }
  177. /**
  178. * amdgpu_virt_reset_gpu() - reset gpu
  179. * @amdgpu: amdgpu device.
  180. * Send reset command to GPU hypervisor to reset GPU that VM is using
  181. * Return: Zero if reset success, otherwise will return error.
  182. */
  183. int amdgpu_virt_reset_gpu(struct amdgpu_device *adev)
  184. {
  185. struct amdgpu_virt *virt = &adev->virt;
  186. int r;
  187. if (virt->ops && virt->ops->reset_gpu) {
  188. r = virt->ops->reset_gpu(adev);
  189. if (r)
  190. return r;
  191. adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
  192. }
  193. return 0;
  194. }
  195. /**
  196. * amdgpu_virt_alloc_mm_table() - alloc memory for mm table
  197. * @amdgpu: amdgpu device.
  198. * MM table is used by UVD and VCE for its initialization
  199. * Return: Zero if allocate success.
  200. */
  201. int amdgpu_virt_alloc_mm_table(struct amdgpu_device *adev)
  202. {
  203. int r;
  204. if (!amdgpu_sriov_vf(adev) || adev->virt.mm_table.gpu_addr)
  205. return 0;
  206. r = amdgpu_bo_create_kernel(adev, PAGE_SIZE, PAGE_SIZE,
  207. AMDGPU_GEM_DOMAIN_VRAM,
  208. &adev->virt.mm_table.bo,
  209. &adev->virt.mm_table.gpu_addr,
  210. (void *)&adev->virt.mm_table.cpu_addr);
  211. if (r) {
  212. DRM_ERROR("failed to alloc mm table and error = %d.\n", r);
  213. return r;
  214. }
  215. memset((void *)adev->virt.mm_table.cpu_addr, 0, PAGE_SIZE);
  216. DRM_INFO("MM table gpu addr = 0x%llx, cpu addr = %p.\n",
  217. adev->virt.mm_table.gpu_addr,
  218. adev->virt.mm_table.cpu_addr);
  219. return 0;
  220. }
  221. /**
  222. * amdgpu_virt_free_mm_table() - free mm table memory
  223. * @amdgpu: amdgpu device.
  224. * Free MM table memory
  225. */
  226. void amdgpu_virt_free_mm_table(struct amdgpu_device *adev)
  227. {
  228. if (!amdgpu_sriov_vf(adev) || !adev->virt.mm_table.gpu_addr)
  229. return;
  230. amdgpu_bo_free_kernel(&adev->virt.mm_table.bo,
  231. &adev->virt.mm_table.gpu_addr,
  232. (void *)&adev->virt.mm_table.cpu_addr);
  233. adev->virt.mm_table.gpu_addr = 0;
  234. }