amdgpu_ttm.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <drm/ttm/ttm_bo_api.h>
  33. #include <drm/ttm/ttm_bo_driver.h>
  34. #include <drm/ttm/ttm_placement.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <drm/ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/amdgpu_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include <linux/swiotlb.h>
  42. #include <linux/swap.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/debugfs.h>
  45. #include "amdgpu.h"
  46. #include "bif/bif_4_1_d.h"
  47. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  48. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  49. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  50. /*
  51. * Global memory.
  52. */
  53. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  54. {
  55. return ttm_mem_global_init(ref->object);
  56. }
  57. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  58. {
  59. ttm_mem_global_release(ref->object);
  60. }
  61. static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  62. {
  63. struct drm_global_reference *global_ref;
  64. struct amdgpu_ring *ring;
  65. struct amd_sched_rq *rq;
  66. int r;
  67. adev->mman.mem_global_referenced = false;
  68. global_ref = &adev->mman.mem_global_ref;
  69. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  70. global_ref->size = sizeof(struct ttm_mem_global);
  71. global_ref->init = &amdgpu_ttm_mem_global_init;
  72. global_ref->release = &amdgpu_ttm_mem_global_release;
  73. r = drm_global_item_ref(global_ref);
  74. if (r) {
  75. DRM_ERROR("Failed setting up TTM memory accounting "
  76. "subsystem.\n");
  77. goto error_mem;
  78. }
  79. adev->mman.bo_global_ref.mem_glob =
  80. adev->mman.mem_global_ref.object;
  81. global_ref = &adev->mman.bo_global_ref.ref;
  82. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  83. global_ref->size = sizeof(struct ttm_bo_global);
  84. global_ref->init = &ttm_bo_global_init;
  85. global_ref->release = &ttm_bo_global_release;
  86. r = drm_global_item_ref(global_ref);
  87. if (r) {
  88. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  89. goto error_bo;
  90. }
  91. ring = adev->mman.buffer_funcs_ring;
  92. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  93. r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
  94. rq, amdgpu_sched_jobs);
  95. if (r) {
  96. DRM_ERROR("Failed setting up TTM BO move run queue.\n");
  97. goto error_entity;
  98. }
  99. adev->mman.mem_global_referenced = true;
  100. return 0;
  101. error_entity:
  102. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  103. error_bo:
  104. drm_global_item_unref(&adev->mman.mem_global_ref);
  105. error_mem:
  106. return r;
  107. }
  108. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  109. {
  110. if (adev->mman.mem_global_referenced) {
  111. amd_sched_entity_fini(adev->mman.entity.sched,
  112. &adev->mman.entity);
  113. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  114. drm_global_item_unref(&adev->mman.mem_global_ref);
  115. adev->mman.mem_global_referenced = false;
  116. }
  117. }
  118. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  119. {
  120. return 0;
  121. }
  122. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  123. struct ttm_mem_type_manager *man)
  124. {
  125. struct amdgpu_device *adev;
  126. adev = amdgpu_ttm_adev(bdev);
  127. switch (type) {
  128. case TTM_PL_SYSTEM:
  129. /* System memory */
  130. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  131. man->available_caching = TTM_PL_MASK_CACHING;
  132. man->default_caching = TTM_PL_FLAG_CACHED;
  133. break;
  134. case TTM_PL_TT:
  135. man->func = &amdgpu_gtt_mgr_func;
  136. man->gpu_offset = adev->mc.gtt_start;
  137. man->available_caching = TTM_PL_MASK_CACHING;
  138. man->default_caching = TTM_PL_FLAG_CACHED;
  139. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  140. break;
  141. case TTM_PL_VRAM:
  142. /* "On-card" video ram */
  143. man->func = &amdgpu_vram_mgr_func;
  144. man->gpu_offset = adev->mc.vram_start;
  145. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  146. TTM_MEMTYPE_FLAG_MAPPABLE;
  147. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  148. man->default_caching = TTM_PL_FLAG_WC;
  149. break;
  150. case AMDGPU_PL_GDS:
  151. case AMDGPU_PL_GWS:
  152. case AMDGPU_PL_OA:
  153. /* On-chip GDS memory*/
  154. man->func = &ttm_bo_manager_func;
  155. man->gpu_offset = 0;
  156. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  157. man->available_caching = TTM_PL_FLAG_UNCACHED;
  158. man->default_caching = TTM_PL_FLAG_UNCACHED;
  159. break;
  160. default:
  161. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  162. return -EINVAL;
  163. }
  164. return 0;
  165. }
  166. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  167. struct ttm_placement *placement)
  168. {
  169. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  170. struct amdgpu_bo *abo;
  171. static struct ttm_place placements = {
  172. .fpfn = 0,
  173. .lpfn = 0,
  174. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  175. };
  176. unsigned i;
  177. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  178. placement->placement = &placements;
  179. placement->busy_placement = &placements;
  180. placement->num_placement = 1;
  181. placement->num_busy_placement = 1;
  182. return;
  183. }
  184. abo = container_of(bo, struct amdgpu_bo, tbo);
  185. switch (bo->mem.mem_type) {
  186. case TTM_PL_VRAM:
  187. if (adev->mman.buffer_funcs &&
  188. adev->mman.buffer_funcs_ring &&
  189. adev->mman.buffer_funcs_ring->ready == false) {
  190. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  191. } else {
  192. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  193. for (i = 0; i < abo->placement.num_placement; ++i) {
  194. if (!(abo->placements[i].flags &
  195. TTM_PL_FLAG_TT))
  196. continue;
  197. if (abo->placements[i].lpfn)
  198. continue;
  199. /* set an upper limit to force directly
  200. * allocating address space for the BO.
  201. */
  202. abo->placements[i].lpfn =
  203. adev->mc.gtt_size >> PAGE_SHIFT;
  204. }
  205. }
  206. break;
  207. case TTM_PL_TT:
  208. default:
  209. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  210. }
  211. *placement = abo->placement;
  212. }
  213. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  214. {
  215. struct amdgpu_bo *abo = container_of(bo, struct amdgpu_bo, tbo);
  216. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  217. return -EPERM;
  218. return drm_vma_node_verify_access(&abo->gem_base.vma_node,
  219. filp->private_data);
  220. }
  221. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  222. struct ttm_mem_reg *new_mem)
  223. {
  224. struct ttm_mem_reg *old_mem = &bo->mem;
  225. BUG_ON(old_mem->mm_node != NULL);
  226. *old_mem = *new_mem;
  227. new_mem->mm_node = NULL;
  228. }
  229. static int amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
  230. struct drm_mm_node *mm_node,
  231. struct ttm_mem_reg *mem,
  232. uint64_t *addr)
  233. {
  234. int r;
  235. switch (mem->mem_type) {
  236. case TTM_PL_TT:
  237. r = amdgpu_ttm_bind(bo, mem);
  238. if (r)
  239. return r;
  240. case TTM_PL_VRAM:
  241. *addr = mm_node->start << PAGE_SHIFT;
  242. *addr += bo->bdev->man[mem->mem_type].gpu_offset;
  243. break;
  244. default:
  245. DRM_ERROR("Unknown placement %d\n", mem->mem_type);
  246. return -EINVAL;
  247. }
  248. return 0;
  249. }
  250. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  251. bool evict, bool no_wait_gpu,
  252. struct ttm_mem_reg *new_mem,
  253. struct ttm_mem_reg *old_mem)
  254. {
  255. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  256. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  257. struct drm_mm_node *old_mm, *new_mm;
  258. uint64_t old_start, old_size, new_start, new_size;
  259. unsigned long num_pages;
  260. struct dma_fence *fence = NULL;
  261. int r;
  262. BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
  263. if (!ring->ready) {
  264. DRM_ERROR("Trying to move memory with ring turned off.\n");
  265. return -EINVAL;
  266. }
  267. old_mm = old_mem->mm_node;
  268. r = amdgpu_mm_node_addr(bo, old_mm, old_mem, &old_start);
  269. if (r)
  270. return r;
  271. old_size = old_mm->size;
  272. new_mm = new_mem->mm_node;
  273. r = amdgpu_mm_node_addr(bo, new_mm, new_mem, &new_start);
  274. if (r)
  275. return r;
  276. new_size = new_mm->size;
  277. num_pages = new_mem->num_pages;
  278. while (num_pages) {
  279. unsigned long cur_pages = min(old_size, new_size);
  280. struct dma_fence *next;
  281. r = amdgpu_copy_buffer(ring, old_start, new_start,
  282. cur_pages * PAGE_SIZE,
  283. bo->resv, &next, false);
  284. if (r)
  285. goto error;
  286. dma_fence_put(fence);
  287. fence = next;
  288. num_pages -= cur_pages;
  289. if (!num_pages)
  290. break;
  291. old_size -= cur_pages;
  292. if (!old_size) {
  293. r = amdgpu_mm_node_addr(bo, ++old_mm, old_mem,
  294. &old_start);
  295. if (r)
  296. goto error;
  297. old_size = old_mm->size;
  298. } else {
  299. old_start += cur_pages * PAGE_SIZE;
  300. }
  301. new_size -= cur_pages;
  302. if (!new_size) {
  303. r = amdgpu_mm_node_addr(bo, ++new_mm, new_mem,
  304. &new_start);
  305. if (r)
  306. goto error;
  307. new_size = new_mm->size;
  308. } else {
  309. new_start += cur_pages * PAGE_SIZE;
  310. }
  311. }
  312. r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
  313. dma_fence_put(fence);
  314. return r;
  315. error:
  316. if (fence)
  317. dma_fence_wait(fence, false);
  318. dma_fence_put(fence);
  319. return r;
  320. }
  321. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
  322. bool evict, bool interruptible,
  323. bool no_wait_gpu,
  324. struct ttm_mem_reg *new_mem)
  325. {
  326. struct amdgpu_device *adev;
  327. struct ttm_mem_reg *old_mem = &bo->mem;
  328. struct ttm_mem_reg tmp_mem;
  329. struct ttm_place placements;
  330. struct ttm_placement placement;
  331. int r;
  332. adev = amdgpu_ttm_adev(bo->bdev);
  333. tmp_mem = *new_mem;
  334. tmp_mem.mm_node = NULL;
  335. placement.num_placement = 1;
  336. placement.placement = &placements;
  337. placement.num_busy_placement = 1;
  338. placement.busy_placement = &placements;
  339. placements.fpfn = 0;
  340. placements.lpfn = adev->mc.gtt_size >> PAGE_SHIFT;
  341. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  342. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  343. interruptible, no_wait_gpu);
  344. if (unlikely(r)) {
  345. return r;
  346. }
  347. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  348. if (unlikely(r)) {
  349. goto out_cleanup;
  350. }
  351. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  352. if (unlikely(r)) {
  353. goto out_cleanup;
  354. }
  355. r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  356. if (unlikely(r)) {
  357. goto out_cleanup;
  358. }
  359. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
  360. out_cleanup:
  361. ttm_bo_mem_put(bo, &tmp_mem);
  362. return r;
  363. }
  364. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
  365. bool evict, bool interruptible,
  366. bool no_wait_gpu,
  367. struct ttm_mem_reg *new_mem)
  368. {
  369. struct amdgpu_device *adev;
  370. struct ttm_mem_reg *old_mem = &bo->mem;
  371. struct ttm_mem_reg tmp_mem;
  372. struct ttm_placement placement;
  373. struct ttm_place placements;
  374. int r;
  375. adev = amdgpu_ttm_adev(bo->bdev);
  376. tmp_mem = *new_mem;
  377. tmp_mem.mm_node = NULL;
  378. placement.num_placement = 1;
  379. placement.placement = &placements;
  380. placement.num_busy_placement = 1;
  381. placement.busy_placement = &placements;
  382. placements.fpfn = 0;
  383. placements.lpfn = adev->mc.gtt_size >> PAGE_SHIFT;
  384. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  385. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  386. interruptible, no_wait_gpu);
  387. if (unlikely(r)) {
  388. return r;
  389. }
  390. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
  391. if (unlikely(r)) {
  392. goto out_cleanup;
  393. }
  394. r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  395. if (unlikely(r)) {
  396. goto out_cleanup;
  397. }
  398. out_cleanup:
  399. ttm_bo_mem_put(bo, &tmp_mem);
  400. return r;
  401. }
  402. static int amdgpu_bo_move(struct ttm_buffer_object *bo,
  403. bool evict, bool interruptible,
  404. bool no_wait_gpu,
  405. struct ttm_mem_reg *new_mem)
  406. {
  407. struct amdgpu_device *adev;
  408. struct amdgpu_bo *abo;
  409. struct ttm_mem_reg *old_mem = &bo->mem;
  410. int r;
  411. /* Can't move a pinned BO */
  412. abo = container_of(bo, struct amdgpu_bo, tbo);
  413. if (WARN_ON_ONCE(abo->pin_count > 0))
  414. return -EINVAL;
  415. adev = amdgpu_ttm_adev(bo->bdev);
  416. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  417. amdgpu_move_null(bo, new_mem);
  418. return 0;
  419. }
  420. if ((old_mem->mem_type == TTM_PL_TT &&
  421. new_mem->mem_type == TTM_PL_SYSTEM) ||
  422. (old_mem->mem_type == TTM_PL_SYSTEM &&
  423. new_mem->mem_type == TTM_PL_TT)) {
  424. /* bind is enough */
  425. amdgpu_move_null(bo, new_mem);
  426. return 0;
  427. }
  428. if (adev->mman.buffer_funcs == NULL ||
  429. adev->mman.buffer_funcs_ring == NULL ||
  430. !adev->mman.buffer_funcs_ring->ready) {
  431. /* use memcpy */
  432. goto memcpy;
  433. }
  434. if (old_mem->mem_type == TTM_PL_VRAM &&
  435. new_mem->mem_type == TTM_PL_SYSTEM) {
  436. r = amdgpu_move_vram_ram(bo, evict, interruptible,
  437. no_wait_gpu, new_mem);
  438. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  439. new_mem->mem_type == TTM_PL_VRAM) {
  440. r = amdgpu_move_ram_vram(bo, evict, interruptible,
  441. no_wait_gpu, new_mem);
  442. } else {
  443. r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  444. }
  445. if (r) {
  446. memcpy:
  447. r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
  448. if (r) {
  449. return r;
  450. }
  451. }
  452. /* update statistics */
  453. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  454. return 0;
  455. }
  456. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  457. {
  458. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  459. struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
  460. mem->bus.addr = NULL;
  461. mem->bus.offset = 0;
  462. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  463. mem->bus.base = 0;
  464. mem->bus.is_iomem = false;
  465. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  466. return -EINVAL;
  467. switch (mem->mem_type) {
  468. case TTM_PL_SYSTEM:
  469. /* system memory */
  470. return 0;
  471. case TTM_PL_TT:
  472. break;
  473. case TTM_PL_VRAM:
  474. mem->bus.offset = mem->start << PAGE_SHIFT;
  475. /* check if it's visible */
  476. if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
  477. return -EINVAL;
  478. mem->bus.base = adev->mc.aper_base;
  479. mem->bus.is_iomem = true;
  480. break;
  481. default:
  482. return -EINVAL;
  483. }
  484. return 0;
  485. }
  486. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  487. {
  488. }
  489. static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
  490. unsigned long page_offset)
  491. {
  492. struct drm_mm_node *mm = bo->mem.mm_node;
  493. uint64_t size = mm->size;
  494. uint64_t offset = page_offset;
  495. page_offset = do_div(offset, size);
  496. mm += offset;
  497. return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start + page_offset;
  498. }
  499. /*
  500. * TTM backend functions.
  501. */
  502. struct amdgpu_ttm_gup_task_list {
  503. struct list_head list;
  504. struct task_struct *task;
  505. };
  506. struct amdgpu_ttm_tt {
  507. struct ttm_dma_tt ttm;
  508. struct amdgpu_device *adev;
  509. u64 offset;
  510. uint64_t userptr;
  511. struct mm_struct *usermm;
  512. uint32_t userflags;
  513. spinlock_t guptasklock;
  514. struct list_head guptasks;
  515. atomic_t mmu_invalidations;
  516. struct list_head list;
  517. };
  518. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  519. {
  520. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  521. unsigned int flags = 0;
  522. unsigned pinned = 0;
  523. int r;
  524. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  525. flags |= FOLL_WRITE;
  526. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  527. /* check that we only use anonymous memory
  528. to prevent problems with writeback */
  529. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  530. struct vm_area_struct *vma;
  531. vma = find_vma(gtt->usermm, gtt->userptr);
  532. if (!vma || vma->vm_file || vma->vm_end < end)
  533. return -EPERM;
  534. }
  535. do {
  536. unsigned num_pages = ttm->num_pages - pinned;
  537. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  538. struct page **p = pages + pinned;
  539. struct amdgpu_ttm_gup_task_list guptask;
  540. guptask.task = current;
  541. spin_lock(&gtt->guptasklock);
  542. list_add(&guptask.list, &gtt->guptasks);
  543. spin_unlock(&gtt->guptasklock);
  544. r = get_user_pages(userptr, num_pages, flags, p, NULL);
  545. spin_lock(&gtt->guptasklock);
  546. list_del(&guptask.list);
  547. spin_unlock(&gtt->guptasklock);
  548. if (r < 0)
  549. goto release_pages;
  550. pinned += r;
  551. } while (pinned < ttm->num_pages);
  552. return 0;
  553. release_pages:
  554. release_pages(pages, pinned, 0);
  555. return r;
  556. }
  557. /* prepare the sg table with the user pages */
  558. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  559. {
  560. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  561. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  562. unsigned nents;
  563. int r;
  564. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  565. enum dma_data_direction direction = write ?
  566. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  567. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  568. ttm->num_pages << PAGE_SHIFT,
  569. GFP_KERNEL);
  570. if (r)
  571. goto release_sg;
  572. r = -ENOMEM;
  573. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  574. if (nents != ttm->sg->nents)
  575. goto release_sg;
  576. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  577. gtt->ttm.dma_address, ttm->num_pages);
  578. return 0;
  579. release_sg:
  580. kfree(ttm->sg);
  581. return r;
  582. }
  583. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  584. {
  585. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  586. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  587. struct sg_page_iter sg_iter;
  588. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  589. enum dma_data_direction direction = write ?
  590. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  591. /* double check that we don't free the table twice */
  592. if (!ttm->sg->sgl)
  593. return;
  594. /* free the sg table and pages again */
  595. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  596. for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
  597. struct page *page = sg_page_iter_page(&sg_iter);
  598. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  599. set_page_dirty(page);
  600. mark_page_accessed(page);
  601. put_page(page);
  602. }
  603. sg_free_table(ttm->sg);
  604. }
  605. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  606. struct ttm_mem_reg *bo_mem)
  607. {
  608. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  609. int r;
  610. if (gtt->userptr) {
  611. r = amdgpu_ttm_tt_pin_userptr(ttm);
  612. if (r) {
  613. DRM_ERROR("failed to pin userptr\n");
  614. return r;
  615. }
  616. }
  617. if (!ttm->num_pages) {
  618. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  619. ttm->num_pages, bo_mem, ttm);
  620. }
  621. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  622. bo_mem->mem_type == AMDGPU_PL_GWS ||
  623. bo_mem->mem_type == AMDGPU_PL_OA)
  624. return -EINVAL;
  625. return 0;
  626. }
  627. bool amdgpu_ttm_is_bound(struct ttm_tt *ttm)
  628. {
  629. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  630. return gtt && !list_empty(&gtt->list);
  631. }
  632. int amdgpu_ttm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *bo_mem)
  633. {
  634. struct ttm_tt *ttm = bo->ttm;
  635. struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
  636. uint64_t flags;
  637. int r;
  638. if (!ttm || amdgpu_ttm_is_bound(ttm))
  639. return 0;
  640. r = amdgpu_gtt_mgr_alloc(&bo->bdev->man[TTM_PL_TT], bo,
  641. NULL, bo_mem);
  642. if (r) {
  643. DRM_ERROR("Failed to allocate GTT address space (%d)\n", r);
  644. return r;
  645. }
  646. spin_lock(&gtt->adev->gtt_list_lock);
  647. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
  648. gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
  649. r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
  650. ttm->pages, gtt->ttm.dma_address, flags);
  651. if (r) {
  652. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  653. ttm->num_pages, gtt->offset);
  654. goto error_gart_bind;
  655. }
  656. list_add_tail(&gtt->list, &gtt->adev->gtt_list);
  657. error_gart_bind:
  658. spin_unlock(&gtt->adev->gtt_list_lock);
  659. return r;
  660. }
  661. int amdgpu_ttm_recover_gart(struct amdgpu_device *adev)
  662. {
  663. struct amdgpu_ttm_tt *gtt, *tmp;
  664. struct ttm_mem_reg bo_mem;
  665. uint64_t flags;
  666. int r;
  667. bo_mem.mem_type = TTM_PL_TT;
  668. spin_lock(&adev->gtt_list_lock);
  669. list_for_each_entry_safe(gtt, tmp, &adev->gtt_list, list) {
  670. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, &gtt->ttm.ttm, &bo_mem);
  671. r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
  672. gtt->ttm.ttm.pages, gtt->ttm.dma_address,
  673. flags);
  674. if (r) {
  675. spin_unlock(&adev->gtt_list_lock);
  676. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  677. gtt->ttm.ttm.num_pages, gtt->offset);
  678. return r;
  679. }
  680. }
  681. spin_unlock(&adev->gtt_list_lock);
  682. return 0;
  683. }
  684. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  685. {
  686. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  687. int r;
  688. if (gtt->userptr)
  689. amdgpu_ttm_tt_unpin_userptr(ttm);
  690. if (!amdgpu_ttm_is_bound(ttm))
  691. return 0;
  692. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  693. spin_lock(&gtt->adev->gtt_list_lock);
  694. r = amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
  695. if (r) {
  696. DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
  697. gtt->ttm.ttm.num_pages, gtt->offset);
  698. goto error_unbind;
  699. }
  700. list_del_init(&gtt->list);
  701. error_unbind:
  702. spin_unlock(&gtt->adev->gtt_list_lock);
  703. return r;
  704. }
  705. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  706. {
  707. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  708. ttm_dma_tt_fini(&gtt->ttm);
  709. kfree(gtt);
  710. }
  711. static struct ttm_backend_func amdgpu_backend_func = {
  712. .bind = &amdgpu_ttm_backend_bind,
  713. .unbind = &amdgpu_ttm_backend_unbind,
  714. .destroy = &amdgpu_ttm_backend_destroy,
  715. };
  716. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
  717. unsigned long size, uint32_t page_flags,
  718. struct page *dummy_read_page)
  719. {
  720. struct amdgpu_device *adev;
  721. struct amdgpu_ttm_tt *gtt;
  722. adev = amdgpu_ttm_adev(bdev);
  723. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  724. if (gtt == NULL) {
  725. return NULL;
  726. }
  727. gtt->ttm.ttm.func = &amdgpu_backend_func;
  728. gtt->adev = adev;
  729. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  730. kfree(gtt);
  731. return NULL;
  732. }
  733. INIT_LIST_HEAD(&gtt->list);
  734. return &gtt->ttm.ttm;
  735. }
  736. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
  737. {
  738. struct amdgpu_device *adev;
  739. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  740. unsigned i;
  741. int r;
  742. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  743. if (ttm->state != tt_unpopulated)
  744. return 0;
  745. if (gtt && gtt->userptr) {
  746. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  747. if (!ttm->sg)
  748. return -ENOMEM;
  749. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  750. ttm->state = tt_unbound;
  751. return 0;
  752. }
  753. if (slave && ttm->sg) {
  754. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  755. gtt->ttm.dma_address, ttm->num_pages);
  756. ttm->state = tt_unbound;
  757. return 0;
  758. }
  759. adev = amdgpu_ttm_adev(ttm->bdev);
  760. #ifdef CONFIG_SWIOTLB
  761. if (swiotlb_nr_tbl()) {
  762. return ttm_dma_populate(&gtt->ttm, adev->dev);
  763. }
  764. #endif
  765. r = ttm_pool_populate(ttm);
  766. if (r) {
  767. return r;
  768. }
  769. for (i = 0; i < ttm->num_pages; i++) {
  770. gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
  771. 0, PAGE_SIZE,
  772. PCI_DMA_BIDIRECTIONAL);
  773. if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
  774. while (i--) {
  775. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  776. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  777. gtt->ttm.dma_address[i] = 0;
  778. }
  779. ttm_pool_unpopulate(ttm);
  780. return -EFAULT;
  781. }
  782. }
  783. return 0;
  784. }
  785. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  786. {
  787. struct amdgpu_device *adev;
  788. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  789. unsigned i;
  790. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  791. if (gtt && gtt->userptr) {
  792. kfree(ttm->sg);
  793. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  794. return;
  795. }
  796. if (slave)
  797. return;
  798. adev = amdgpu_ttm_adev(ttm->bdev);
  799. #ifdef CONFIG_SWIOTLB
  800. if (swiotlb_nr_tbl()) {
  801. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  802. return;
  803. }
  804. #endif
  805. for (i = 0; i < ttm->num_pages; i++) {
  806. if (gtt->ttm.dma_address[i]) {
  807. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  808. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  809. }
  810. }
  811. ttm_pool_unpopulate(ttm);
  812. }
  813. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  814. uint32_t flags)
  815. {
  816. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  817. if (gtt == NULL)
  818. return -EINVAL;
  819. gtt->userptr = addr;
  820. gtt->usermm = current->mm;
  821. gtt->userflags = flags;
  822. spin_lock_init(&gtt->guptasklock);
  823. INIT_LIST_HEAD(&gtt->guptasks);
  824. atomic_set(&gtt->mmu_invalidations, 0);
  825. return 0;
  826. }
  827. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  828. {
  829. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  830. if (gtt == NULL)
  831. return NULL;
  832. return gtt->usermm;
  833. }
  834. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  835. unsigned long end)
  836. {
  837. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  838. struct amdgpu_ttm_gup_task_list *entry;
  839. unsigned long size;
  840. if (gtt == NULL || !gtt->userptr)
  841. return false;
  842. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  843. if (gtt->userptr > end || gtt->userptr + size <= start)
  844. return false;
  845. spin_lock(&gtt->guptasklock);
  846. list_for_each_entry(entry, &gtt->guptasks, list) {
  847. if (entry->task == current) {
  848. spin_unlock(&gtt->guptasklock);
  849. return false;
  850. }
  851. }
  852. spin_unlock(&gtt->guptasklock);
  853. atomic_inc(&gtt->mmu_invalidations);
  854. return true;
  855. }
  856. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  857. int *last_invalidated)
  858. {
  859. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  860. int prev_invalidated = *last_invalidated;
  861. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  862. return prev_invalidated != *last_invalidated;
  863. }
  864. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  865. {
  866. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  867. if (gtt == NULL)
  868. return false;
  869. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  870. }
  871. uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  872. struct ttm_mem_reg *mem)
  873. {
  874. uint64_t flags = 0;
  875. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  876. flags |= AMDGPU_PTE_VALID;
  877. if (mem && mem->mem_type == TTM_PL_TT) {
  878. flags |= AMDGPU_PTE_SYSTEM;
  879. if (ttm->caching_state == tt_cached)
  880. flags |= AMDGPU_PTE_SNOOPED;
  881. }
  882. flags |= adev->gart.gart_pte_flags;
  883. flags |= AMDGPU_PTE_READABLE;
  884. if (!amdgpu_ttm_tt_is_readonly(ttm))
  885. flags |= AMDGPU_PTE_WRITEABLE;
  886. return flags;
  887. }
  888. static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
  889. const struct ttm_place *place)
  890. {
  891. unsigned long num_pages = bo->mem.num_pages;
  892. struct drm_mm_node *node = bo->mem.mm_node;
  893. if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
  894. return ttm_bo_eviction_valuable(bo, place);
  895. switch (bo->mem.mem_type) {
  896. case TTM_PL_TT:
  897. return true;
  898. case TTM_PL_VRAM:
  899. /* Check each drm MM node individually */
  900. while (num_pages) {
  901. if (place->fpfn < (node->start + node->size) &&
  902. !(place->lpfn && place->lpfn <= node->start))
  903. return true;
  904. num_pages -= node->size;
  905. ++node;
  906. }
  907. break;
  908. default:
  909. break;
  910. }
  911. return ttm_bo_eviction_valuable(bo, place);
  912. }
  913. static struct ttm_bo_driver amdgpu_bo_driver = {
  914. .ttm_tt_create = &amdgpu_ttm_tt_create,
  915. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  916. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  917. .invalidate_caches = &amdgpu_invalidate_caches,
  918. .init_mem_type = &amdgpu_init_mem_type,
  919. .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
  920. .evict_flags = &amdgpu_evict_flags,
  921. .move = &amdgpu_bo_move,
  922. .verify_access = &amdgpu_verify_access,
  923. .move_notify = &amdgpu_bo_move_notify,
  924. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  925. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  926. .io_mem_free = &amdgpu_ttm_io_mem_free,
  927. .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
  928. };
  929. int amdgpu_ttm_init(struct amdgpu_device *adev)
  930. {
  931. int r;
  932. r = amdgpu_ttm_global_init(adev);
  933. if (r) {
  934. return r;
  935. }
  936. /* No others user of address space so set it to 0 */
  937. r = ttm_bo_device_init(&adev->mman.bdev,
  938. adev->mman.bo_global_ref.ref.object,
  939. &amdgpu_bo_driver,
  940. adev->ddev->anon_inode->i_mapping,
  941. DRM_FILE_PAGE_OFFSET,
  942. adev->need_dma32);
  943. if (r) {
  944. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  945. return r;
  946. }
  947. adev->mman.initialized = true;
  948. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  949. adev->mc.real_vram_size >> PAGE_SHIFT);
  950. if (r) {
  951. DRM_ERROR("Failed initializing VRAM heap.\n");
  952. return r;
  953. }
  954. /* Change the size here instead of the init above so only lpfn is affected */
  955. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  956. r = amdgpu_bo_create(adev, adev->mc.stolen_size, PAGE_SIZE, true,
  957. AMDGPU_GEM_DOMAIN_VRAM,
  958. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  959. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  960. NULL, NULL, &adev->stollen_vga_memory);
  961. if (r) {
  962. return r;
  963. }
  964. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  965. if (r)
  966. return r;
  967. r = amdgpu_bo_pin(adev->stollen_vga_memory, AMDGPU_GEM_DOMAIN_VRAM, NULL);
  968. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  969. if (r) {
  970. amdgpu_bo_unref(&adev->stollen_vga_memory);
  971. return r;
  972. }
  973. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  974. (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
  975. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT,
  976. adev->mc.gtt_size >> PAGE_SHIFT);
  977. if (r) {
  978. DRM_ERROR("Failed initializing GTT heap.\n");
  979. return r;
  980. }
  981. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  982. (unsigned)(adev->mc.gtt_size / (1024 * 1024)));
  983. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  984. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  985. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  986. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  987. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  988. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  989. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  990. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  991. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  992. /* GDS Memory */
  993. if (adev->gds.mem.total_size) {
  994. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  995. adev->gds.mem.total_size >> PAGE_SHIFT);
  996. if (r) {
  997. DRM_ERROR("Failed initializing GDS heap.\n");
  998. return r;
  999. }
  1000. }
  1001. /* GWS */
  1002. if (adev->gds.gws.total_size) {
  1003. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  1004. adev->gds.gws.total_size >> PAGE_SHIFT);
  1005. if (r) {
  1006. DRM_ERROR("Failed initializing gws heap.\n");
  1007. return r;
  1008. }
  1009. }
  1010. /* OA */
  1011. if (adev->gds.oa.total_size) {
  1012. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  1013. adev->gds.oa.total_size >> PAGE_SHIFT);
  1014. if (r) {
  1015. DRM_ERROR("Failed initializing oa heap.\n");
  1016. return r;
  1017. }
  1018. }
  1019. r = amdgpu_ttm_debugfs_init(adev);
  1020. if (r) {
  1021. DRM_ERROR("Failed to init debugfs\n");
  1022. return r;
  1023. }
  1024. return 0;
  1025. }
  1026. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  1027. {
  1028. int r;
  1029. if (!adev->mman.initialized)
  1030. return;
  1031. amdgpu_ttm_debugfs_fini(adev);
  1032. if (adev->stollen_vga_memory) {
  1033. r = amdgpu_bo_reserve(adev->stollen_vga_memory, true);
  1034. if (r == 0) {
  1035. amdgpu_bo_unpin(adev->stollen_vga_memory);
  1036. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  1037. }
  1038. amdgpu_bo_unref(&adev->stollen_vga_memory);
  1039. }
  1040. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  1041. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  1042. if (adev->gds.mem.total_size)
  1043. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  1044. if (adev->gds.gws.total_size)
  1045. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  1046. if (adev->gds.oa.total_size)
  1047. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  1048. ttm_bo_device_release(&adev->mman.bdev);
  1049. amdgpu_gart_fini(adev);
  1050. amdgpu_ttm_global_fini(adev);
  1051. adev->mman.initialized = false;
  1052. DRM_INFO("amdgpu: ttm finalized\n");
  1053. }
  1054. /* this should only be called at bootup or when userspace
  1055. * isn't running */
  1056. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
  1057. {
  1058. struct ttm_mem_type_manager *man;
  1059. if (!adev->mman.initialized)
  1060. return;
  1061. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  1062. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  1063. man->size = size >> PAGE_SHIFT;
  1064. }
  1065. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  1066. {
  1067. struct drm_file *file_priv;
  1068. struct amdgpu_device *adev;
  1069. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  1070. return -EINVAL;
  1071. file_priv = filp->private_data;
  1072. adev = file_priv->minor->dev->dev_private;
  1073. if (adev == NULL)
  1074. return -EINVAL;
  1075. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  1076. }
  1077. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  1078. uint64_t src_offset,
  1079. uint64_t dst_offset,
  1080. uint32_t byte_count,
  1081. struct reservation_object *resv,
  1082. struct dma_fence **fence, bool direct_submit)
  1083. {
  1084. struct amdgpu_device *adev = ring->adev;
  1085. struct amdgpu_job *job;
  1086. uint32_t max_bytes;
  1087. unsigned num_loops, num_dw;
  1088. unsigned i;
  1089. int r;
  1090. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  1091. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1092. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  1093. /* for IB padding */
  1094. while (num_dw & 0x7)
  1095. num_dw++;
  1096. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1097. if (r)
  1098. return r;
  1099. if (resv) {
  1100. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1101. AMDGPU_FENCE_OWNER_UNDEFINED);
  1102. if (r) {
  1103. DRM_ERROR("sync failed (%d).\n", r);
  1104. goto error_free;
  1105. }
  1106. }
  1107. for (i = 0; i < num_loops; i++) {
  1108. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1109. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1110. dst_offset, cur_size_in_bytes);
  1111. src_offset += cur_size_in_bytes;
  1112. dst_offset += cur_size_in_bytes;
  1113. byte_count -= cur_size_in_bytes;
  1114. }
  1115. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1116. WARN_ON(job->ibs[0].length_dw > num_dw);
  1117. if (direct_submit) {
  1118. r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
  1119. NULL, fence);
  1120. job->fence = dma_fence_get(*fence);
  1121. if (r)
  1122. DRM_ERROR("Error scheduling IBs (%d)\n", r);
  1123. amdgpu_job_free(job);
  1124. } else {
  1125. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1126. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1127. if (r)
  1128. goto error_free;
  1129. }
  1130. return r;
  1131. error_free:
  1132. amdgpu_job_free(job);
  1133. return r;
  1134. }
  1135. int amdgpu_fill_buffer(struct amdgpu_bo *bo,
  1136. uint32_t src_data,
  1137. struct reservation_object *resv,
  1138. struct dma_fence **fence)
  1139. {
  1140. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  1141. uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
  1142. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1143. struct drm_mm_node *mm_node;
  1144. unsigned long num_pages;
  1145. unsigned int num_loops, num_dw;
  1146. struct amdgpu_job *job;
  1147. int r;
  1148. if (!ring->ready) {
  1149. DRM_ERROR("Trying to clear memory with ring turned off.\n");
  1150. return -EINVAL;
  1151. }
  1152. num_pages = bo->tbo.num_pages;
  1153. mm_node = bo->tbo.mem.mm_node;
  1154. num_loops = 0;
  1155. while (num_pages) {
  1156. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1157. num_loops += DIV_ROUND_UP(byte_count, max_bytes);
  1158. num_pages -= mm_node->size;
  1159. ++mm_node;
  1160. }
  1161. num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
  1162. /* for IB padding */
  1163. num_dw += 64;
  1164. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1165. if (r)
  1166. return r;
  1167. if (resv) {
  1168. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1169. AMDGPU_FENCE_OWNER_UNDEFINED);
  1170. if (r) {
  1171. DRM_ERROR("sync failed (%d).\n", r);
  1172. goto error_free;
  1173. }
  1174. }
  1175. num_pages = bo->tbo.num_pages;
  1176. mm_node = bo->tbo.mem.mm_node;
  1177. while (num_pages) {
  1178. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1179. uint64_t dst_addr;
  1180. r = amdgpu_mm_node_addr(&bo->tbo, mm_node,
  1181. &bo->tbo.mem, &dst_addr);
  1182. if (r)
  1183. return r;
  1184. while (byte_count) {
  1185. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1186. amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
  1187. dst_addr, cur_size_in_bytes);
  1188. dst_addr += cur_size_in_bytes;
  1189. byte_count -= cur_size_in_bytes;
  1190. }
  1191. num_pages -= mm_node->size;
  1192. ++mm_node;
  1193. }
  1194. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1195. WARN_ON(job->ibs[0].length_dw > num_dw);
  1196. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1197. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1198. if (r)
  1199. goto error_free;
  1200. return 0;
  1201. error_free:
  1202. amdgpu_job_free(job);
  1203. return r;
  1204. }
  1205. #if defined(CONFIG_DEBUG_FS)
  1206. extern void amdgpu_gtt_mgr_print(struct seq_file *m, struct ttm_mem_type_manager
  1207. *man);
  1208. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1209. {
  1210. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1211. unsigned ttm_pl = *(int *)node->info_ent->data;
  1212. struct drm_device *dev = node->minor->dev;
  1213. struct amdgpu_device *adev = dev->dev_private;
  1214. struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
  1215. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  1216. struct drm_printer p = drm_seq_file_printer(m);
  1217. spin_lock(&glob->lru_lock);
  1218. drm_mm_print(mm, &p);
  1219. spin_unlock(&glob->lru_lock);
  1220. switch (ttm_pl) {
  1221. case TTM_PL_VRAM:
  1222. seq_printf(m, "man size:%llu pages, ram usage:%lluMB, vis usage:%lluMB\n",
  1223. adev->mman.bdev.man[ttm_pl].size,
  1224. (u64)atomic64_read(&adev->vram_usage) >> 20,
  1225. (u64)atomic64_read(&adev->vram_vis_usage) >> 20);
  1226. break;
  1227. case TTM_PL_TT:
  1228. amdgpu_gtt_mgr_print(m, &adev->mman.bdev.man[TTM_PL_TT]);
  1229. break;
  1230. }
  1231. return 0;
  1232. }
  1233. static int ttm_pl_vram = TTM_PL_VRAM;
  1234. static int ttm_pl_tt = TTM_PL_TT;
  1235. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1236. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  1237. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  1238. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1239. #ifdef CONFIG_SWIOTLB
  1240. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1241. #endif
  1242. };
  1243. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1244. size_t size, loff_t *pos)
  1245. {
  1246. struct amdgpu_device *adev = file_inode(f)->i_private;
  1247. ssize_t result = 0;
  1248. int r;
  1249. if (size & 0x3 || *pos & 0x3)
  1250. return -EINVAL;
  1251. if (*pos >= adev->mc.mc_vram_size)
  1252. return -ENXIO;
  1253. while (size) {
  1254. unsigned long flags;
  1255. uint32_t value;
  1256. if (*pos >= adev->mc.mc_vram_size)
  1257. return result;
  1258. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1259. WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1260. WREG32(mmMM_INDEX_HI, *pos >> 31);
  1261. value = RREG32(mmMM_DATA);
  1262. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1263. r = put_user(value, (uint32_t *)buf);
  1264. if (r)
  1265. return r;
  1266. result += 4;
  1267. buf += 4;
  1268. *pos += 4;
  1269. size -= 4;
  1270. }
  1271. return result;
  1272. }
  1273. static const struct file_operations amdgpu_ttm_vram_fops = {
  1274. .owner = THIS_MODULE,
  1275. .read = amdgpu_ttm_vram_read,
  1276. .llseek = default_llseek
  1277. };
  1278. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1279. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  1280. size_t size, loff_t *pos)
  1281. {
  1282. struct amdgpu_device *adev = file_inode(f)->i_private;
  1283. ssize_t result = 0;
  1284. int r;
  1285. while (size) {
  1286. loff_t p = *pos / PAGE_SIZE;
  1287. unsigned off = *pos & ~PAGE_MASK;
  1288. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  1289. struct page *page;
  1290. void *ptr;
  1291. if (p >= adev->gart.num_cpu_pages)
  1292. return result;
  1293. page = adev->gart.pages[p];
  1294. if (page) {
  1295. ptr = kmap(page);
  1296. ptr += off;
  1297. r = copy_to_user(buf, ptr, cur_size);
  1298. kunmap(adev->gart.pages[p]);
  1299. } else
  1300. r = clear_user(buf, cur_size);
  1301. if (r)
  1302. return -EFAULT;
  1303. result += cur_size;
  1304. buf += cur_size;
  1305. *pos += cur_size;
  1306. size -= cur_size;
  1307. }
  1308. return result;
  1309. }
  1310. static const struct file_operations amdgpu_ttm_gtt_fops = {
  1311. .owner = THIS_MODULE,
  1312. .read = amdgpu_ttm_gtt_read,
  1313. .llseek = default_llseek
  1314. };
  1315. #endif
  1316. #endif
  1317. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  1318. {
  1319. #if defined(CONFIG_DEBUG_FS)
  1320. unsigned count;
  1321. struct drm_minor *minor = adev->ddev->primary;
  1322. struct dentry *ent, *root = minor->debugfs_root;
  1323. ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
  1324. adev, &amdgpu_ttm_vram_fops);
  1325. if (IS_ERR(ent))
  1326. return PTR_ERR(ent);
  1327. i_size_write(ent->d_inode, adev->mc.mc_vram_size);
  1328. adev->mman.vram = ent;
  1329. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1330. ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
  1331. adev, &amdgpu_ttm_gtt_fops);
  1332. if (IS_ERR(ent))
  1333. return PTR_ERR(ent);
  1334. i_size_write(ent->d_inode, adev->mc.gtt_size);
  1335. adev->mman.gtt = ent;
  1336. #endif
  1337. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  1338. #ifdef CONFIG_SWIOTLB
  1339. if (!swiotlb_nr_tbl())
  1340. --count;
  1341. #endif
  1342. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  1343. #else
  1344. return 0;
  1345. #endif
  1346. }
  1347. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  1348. {
  1349. #if defined(CONFIG_DEBUG_FS)
  1350. debugfs_remove(adev->mman.vram);
  1351. adev->mman.vram = NULL;
  1352. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1353. debugfs_remove(adev->mman.gtt);
  1354. adev->mman.gtt = NULL;
  1355. #endif
  1356. #endif
  1357. }