amdgpu_gem.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/ktime.h>
  29. #include <linux/pagemap.h>
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu.h"
  33. void amdgpu_gem_object_free(struct drm_gem_object *gobj)
  34. {
  35. struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
  36. if (robj) {
  37. if (robj->gem_base.import_attach)
  38. drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
  39. amdgpu_mn_unregister(robj);
  40. amdgpu_bo_unref(&robj);
  41. }
  42. }
  43. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  44. int alignment, u32 initial_domain,
  45. u64 flags, bool kernel,
  46. struct drm_gem_object **obj)
  47. {
  48. struct amdgpu_bo *robj;
  49. unsigned long max_size;
  50. int r;
  51. *obj = NULL;
  52. /* At least align on page size */
  53. if (alignment < PAGE_SIZE) {
  54. alignment = PAGE_SIZE;
  55. }
  56. if (!(initial_domain & (AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA))) {
  57. /* Maximum bo size is the unpinned gtt size since we use the gtt to
  58. * handle vram to system pool migrations.
  59. */
  60. max_size = adev->mc.gtt_size - adev->gart_pin_size;
  61. if (size > max_size) {
  62. DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n",
  63. size >> 20, max_size >> 20);
  64. return -ENOMEM;
  65. }
  66. }
  67. retry:
  68. r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain,
  69. flags, NULL, NULL, &robj);
  70. if (r) {
  71. if (r != -ERESTARTSYS) {
  72. if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
  73. initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
  74. goto retry;
  75. }
  76. DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  77. size, initial_domain, alignment, r);
  78. }
  79. return r;
  80. }
  81. *obj = &robj->gem_base;
  82. return 0;
  83. }
  84. void amdgpu_gem_force_release(struct amdgpu_device *adev)
  85. {
  86. struct drm_device *ddev = adev->ddev;
  87. struct drm_file *file;
  88. mutex_lock(&ddev->filelist_mutex);
  89. list_for_each_entry(file, &ddev->filelist, lhead) {
  90. struct drm_gem_object *gobj;
  91. int handle;
  92. WARN_ONCE(1, "Still active user space clients!\n");
  93. spin_lock(&file->table_lock);
  94. idr_for_each_entry(&file->object_idr, gobj, handle) {
  95. WARN_ONCE(1, "And also active allocations!\n");
  96. drm_gem_object_unreference_unlocked(gobj);
  97. }
  98. idr_destroy(&file->object_idr);
  99. spin_unlock(&file->table_lock);
  100. }
  101. mutex_unlock(&ddev->filelist_mutex);
  102. }
  103. /*
  104. * Call from drm_gem_handle_create which appear in both new and open ioctl
  105. * case.
  106. */
  107. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  108. struct drm_file *file_priv)
  109. {
  110. struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
  111. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  112. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  113. struct amdgpu_vm *vm = &fpriv->vm;
  114. struct amdgpu_bo_va *bo_va;
  115. int r;
  116. r = amdgpu_bo_reserve(abo, false);
  117. if (r)
  118. return r;
  119. bo_va = amdgpu_vm_bo_find(vm, abo);
  120. if (!bo_va) {
  121. bo_va = amdgpu_vm_bo_add(adev, vm, abo);
  122. } else {
  123. ++bo_va->ref_count;
  124. }
  125. amdgpu_bo_unreserve(abo);
  126. return 0;
  127. }
  128. static int amdgpu_gem_vm_check(void *param, struct amdgpu_bo *bo)
  129. {
  130. /* if anything is swapped out don't swap it in here,
  131. just abort and wait for the next CS */
  132. if (!amdgpu_bo_gpu_accessible(bo))
  133. return -ERESTARTSYS;
  134. if (bo->shadow && !amdgpu_bo_gpu_accessible(bo->shadow))
  135. return -ERESTARTSYS;
  136. return 0;
  137. }
  138. static bool amdgpu_gem_vm_ready(struct amdgpu_device *adev,
  139. struct amdgpu_vm *vm,
  140. struct list_head *list)
  141. {
  142. struct ttm_validate_buffer *entry;
  143. list_for_each_entry(entry, list, head) {
  144. struct amdgpu_bo *bo =
  145. container_of(entry->bo, struct amdgpu_bo, tbo);
  146. if (amdgpu_gem_vm_check(NULL, bo))
  147. return false;
  148. }
  149. return !amdgpu_vm_validate_pt_bos(adev, vm, amdgpu_gem_vm_check, NULL);
  150. }
  151. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  152. struct drm_file *file_priv)
  153. {
  154. struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
  155. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  156. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  157. struct amdgpu_vm *vm = &fpriv->vm;
  158. struct amdgpu_bo_list_entry vm_pd;
  159. struct list_head list;
  160. struct ttm_validate_buffer tv;
  161. struct ww_acquire_ctx ticket;
  162. struct amdgpu_bo_va *bo_va;
  163. int r;
  164. INIT_LIST_HEAD(&list);
  165. tv.bo = &bo->tbo;
  166. tv.shared = true;
  167. list_add(&tv.head, &list);
  168. amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
  169. r = ttm_eu_reserve_buffers(&ticket, &list, false, NULL);
  170. if (r) {
  171. dev_err(adev->dev, "leaking bo va because "
  172. "we fail to reserve bo (%d)\n", r);
  173. return;
  174. }
  175. bo_va = amdgpu_vm_bo_find(vm, bo);
  176. if (bo_va && --bo_va->ref_count == 0) {
  177. amdgpu_vm_bo_rmv(adev, bo_va);
  178. if (amdgpu_gem_vm_ready(adev, vm, &list)) {
  179. struct dma_fence *fence = NULL;
  180. r = amdgpu_vm_clear_freed(adev, vm, &fence);
  181. if (unlikely(r)) {
  182. dev_err(adev->dev, "failed to clear page "
  183. "tables on GEM object close (%d)\n", r);
  184. }
  185. if (fence) {
  186. amdgpu_bo_fence(bo, fence, true);
  187. dma_fence_put(fence);
  188. }
  189. }
  190. }
  191. ttm_eu_backoff_reservation(&ticket, &list);
  192. }
  193. /*
  194. * GEM ioctls.
  195. */
  196. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  197. struct drm_file *filp)
  198. {
  199. struct amdgpu_device *adev = dev->dev_private;
  200. union drm_amdgpu_gem_create *args = data;
  201. uint64_t size = args->in.bo_size;
  202. struct drm_gem_object *gobj;
  203. uint32_t handle;
  204. bool kernel = false;
  205. int r;
  206. /* reject invalid gem flags */
  207. if (args->in.domain_flags & ~(AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  208. AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  209. AMDGPU_GEM_CREATE_CPU_GTT_USWC |
  210. AMDGPU_GEM_CREATE_VRAM_CLEARED|
  211. AMDGPU_GEM_CREATE_SHADOW |
  212. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS))
  213. return -EINVAL;
  214. /* reject invalid gem domains */
  215. if (args->in.domains & ~(AMDGPU_GEM_DOMAIN_CPU |
  216. AMDGPU_GEM_DOMAIN_GTT |
  217. AMDGPU_GEM_DOMAIN_VRAM |
  218. AMDGPU_GEM_DOMAIN_GDS |
  219. AMDGPU_GEM_DOMAIN_GWS |
  220. AMDGPU_GEM_DOMAIN_OA))
  221. return -EINVAL;
  222. /* create a gem object to contain this object in */
  223. if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
  224. AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
  225. kernel = true;
  226. if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
  227. size = size << AMDGPU_GDS_SHIFT;
  228. else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
  229. size = size << AMDGPU_GWS_SHIFT;
  230. else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
  231. size = size << AMDGPU_OA_SHIFT;
  232. else
  233. return -EINVAL;
  234. }
  235. size = roundup(size, PAGE_SIZE);
  236. r = amdgpu_gem_object_create(adev, size, args->in.alignment,
  237. (u32)(0xffffffff & args->in.domains),
  238. args->in.domain_flags,
  239. kernel, &gobj);
  240. if (r)
  241. return r;
  242. r = drm_gem_handle_create(filp, gobj, &handle);
  243. /* drop reference from allocate - handle holds it now */
  244. drm_gem_object_unreference_unlocked(gobj);
  245. if (r)
  246. return r;
  247. memset(args, 0, sizeof(*args));
  248. args->out.handle = handle;
  249. return 0;
  250. }
  251. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  252. struct drm_file *filp)
  253. {
  254. struct amdgpu_device *adev = dev->dev_private;
  255. struct drm_amdgpu_gem_userptr *args = data;
  256. struct drm_gem_object *gobj;
  257. struct amdgpu_bo *bo;
  258. uint32_t handle;
  259. int r;
  260. if (offset_in_page(args->addr | args->size))
  261. return -EINVAL;
  262. /* reject unknown flag values */
  263. if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
  264. AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
  265. AMDGPU_GEM_USERPTR_REGISTER))
  266. return -EINVAL;
  267. if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
  268. !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
  269. /* if we want to write to it we must install a MMU notifier */
  270. return -EACCES;
  271. }
  272. /* create a gem object to contain this object in */
  273. r = amdgpu_gem_object_create(adev, args->size, 0,
  274. AMDGPU_GEM_DOMAIN_CPU, 0,
  275. 0, &gobj);
  276. if (r)
  277. return r;
  278. bo = gem_to_amdgpu_bo(gobj);
  279. bo->prefered_domains = AMDGPU_GEM_DOMAIN_GTT;
  280. bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
  281. r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  282. if (r)
  283. goto release_object;
  284. if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
  285. r = amdgpu_mn_register(bo, args->addr);
  286. if (r)
  287. goto release_object;
  288. }
  289. if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
  290. down_read(&current->mm->mmap_sem);
  291. r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
  292. bo->tbo.ttm->pages);
  293. if (r)
  294. goto unlock_mmap_sem;
  295. r = amdgpu_bo_reserve(bo, true);
  296. if (r)
  297. goto free_pages;
  298. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
  299. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  300. amdgpu_bo_unreserve(bo);
  301. if (r)
  302. goto free_pages;
  303. up_read(&current->mm->mmap_sem);
  304. }
  305. r = drm_gem_handle_create(filp, gobj, &handle);
  306. /* drop reference from allocate - handle holds it now */
  307. drm_gem_object_unreference_unlocked(gobj);
  308. if (r)
  309. return r;
  310. args->handle = handle;
  311. return 0;
  312. free_pages:
  313. release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages, false);
  314. unlock_mmap_sem:
  315. up_read(&current->mm->mmap_sem);
  316. release_object:
  317. drm_gem_object_unreference_unlocked(gobj);
  318. return r;
  319. }
  320. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  321. struct drm_device *dev,
  322. uint32_t handle, uint64_t *offset_p)
  323. {
  324. struct drm_gem_object *gobj;
  325. struct amdgpu_bo *robj;
  326. gobj = drm_gem_object_lookup(filp, handle);
  327. if (gobj == NULL) {
  328. return -ENOENT;
  329. }
  330. robj = gem_to_amdgpu_bo(gobj);
  331. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
  332. (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
  333. drm_gem_object_unreference_unlocked(gobj);
  334. return -EPERM;
  335. }
  336. *offset_p = amdgpu_bo_mmap_offset(robj);
  337. drm_gem_object_unreference_unlocked(gobj);
  338. return 0;
  339. }
  340. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  341. struct drm_file *filp)
  342. {
  343. union drm_amdgpu_gem_mmap *args = data;
  344. uint32_t handle = args->in.handle;
  345. memset(args, 0, sizeof(*args));
  346. return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
  347. }
  348. /**
  349. * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
  350. *
  351. * @timeout_ns: timeout in ns
  352. *
  353. * Calculate the timeout in jiffies from an absolute timeout in ns.
  354. */
  355. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
  356. {
  357. unsigned long timeout_jiffies;
  358. ktime_t timeout;
  359. /* clamp timeout if it's to large */
  360. if (((int64_t)timeout_ns) < 0)
  361. return MAX_SCHEDULE_TIMEOUT;
  362. timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
  363. if (ktime_to_ns(timeout) < 0)
  364. return 0;
  365. timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
  366. /* clamp timeout to avoid unsigned-> signed overflow */
  367. if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
  368. return MAX_SCHEDULE_TIMEOUT - 1;
  369. return timeout_jiffies;
  370. }
  371. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  372. struct drm_file *filp)
  373. {
  374. union drm_amdgpu_gem_wait_idle *args = data;
  375. struct drm_gem_object *gobj;
  376. struct amdgpu_bo *robj;
  377. uint32_t handle = args->in.handle;
  378. unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
  379. int r = 0;
  380. long ret;
  381. gobj = drm_gem_object_lookup(filp, handle);
  382. if (gobj == NULL) {
  383. return -ENOENT;
  384. }
  385. robj = gem_to_amdgpu_bo(gobj);
  386. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true,
  387. timeout);
  388. /* ret == 0 means not signaled,
  389. * ret > 0 means signaled
  390. * ret < 0 means interrupted before timeout
  391. */
  392. if (ret >= 0) {
  393. memset(args, 0, sizeof(*args));
  394. args->out.status = (ret == 0);
  395. } else
  396. r = ret;
  397. drm_gem_object_unreference_unlocked(gobj);
  398. return r;
  399. }
  400. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  401. struct drm_file *filp)
  402. {
  403. struct drm_amdgpu_gem_metadata *args = data;
  404. struct drm_gem_object *gobj;
  405. struct amdgpu_bo *robj;
  406. int r = -1;
  407. DRM_DEBUG("%d \n", args->handle);
  408. gobj = drm_gem_object_lookup(filp, args->handle);
  409. if (gobj == NULL)
  410. return -ENOENT;
  411. robj = gem_to_amdgpu_bo(gobj);
  412. r = amdgpu_bo_reserve(robj, false);
  413. if (unlikely(r != 0))
  414. goto out;
  415. if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
  416. amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
  417. r = amdgpu_bo_get_metadata(robj, args->data.data,
  418. sizeof(args->data.data),
  419. &args->data.data_size_bytes,
  420. &args->data.flags);
  421. } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
  422. if (args->data.data_size_bytes > sizeof(args->data.data)) {
  423. r = -EINVAL;
  424. goto unreserve;
  425. }
  426. r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
  427. if (!r)
  428. r = amdgpu_bo_set_metadata(robj, args->data.data,
  429. args->data.data_size_bytes,
  430. args->data.flags);
  431. }
  432. unreserve:
  433. amdgpu_bo_unreserve(robj);
  434. out:
  435. drm_gem_object_unreference_unlocked(gobj);
  436. return r;
  437. }
  438. /**
  439. * amdgpu_gem_va_update_vm -update the bo_va in its VM
  440. *
  441. * @adev: amdgpu_device pointer
  442. * @vm: vm to update
  443. * @bo_va: bo_va to update
  444. * @list: validation list
  445. * @operation: map, unmap or clear
  446. *
  447. * Update the bo_va directly after setting its address. Errors are not
  448. * vital here, so they are not reported back to userspace.
  449. */
  450. static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
  451. struct amdgpu_vm *vm,
  452. struct amdgpu_bo_va *bo_va,
  453. struct list_head *list,
  454. uint32_t operation)
  455. {
  456. int r = -ERESTARTSYS;
  457. if (!amdgpu_gem_vm_ready(adev, vm, list))
  458. goto error;
  459. r = amdgpu_vm_update_directories(adev, vm);
  460. if (r)
  461. goto error;
  462. r = amdgpu_vm_clear_freed(adev, vm, NULL);
  463. if (r)
  464. goto error;
  465. if (operation == AMDGPU_VA_OP_MAP ||
  466. operation == AMDGPU_VA_OP_REPLACE)
  467. r = amdgpu_vm_bo_update(adev, bo_va, false);
  468. error:
  469. if (r && r != -ERESTARTSYS)
  470. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  471. }
  472. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  473. struct drm_file *filp)
  474. {
  475. const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE |
  476. AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
  477. AMDGPU_VM_PAGE_EXECUTABLE | AMDGPU_VM_MTYPE_MASK;
  478. const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE |
  479. AMDGPU_VM_PAGE_PRT;
  480. struct drm_amdgpu_gem_va *args = data;
  481. struct drm_gem_object *gobj;
  482. struct amdgpu_device *adev = dev->dev_private;
  483. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  484. struct amdgpu_bo *abo;
  485. struct amdgpu_bo_va *bo_va;
  486. struct amdgpu_bo_list_entry vm_pd;
  487. struct ttm_validate_buffer tv;
  488. struct ww_acquire_ctx ticket;
  489. struct list_head list;
  490. uint64_t va_flags;
  491. int r = 0;
  492. if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
  493. dev_err(&dev->pdev->dev,
  494. "va_address 0x%lX is in reserved area 0x%X\n",
  495. (unsigned long)args->va_address,
  496. AMDGPU_VA_RESERVED_SIZE);
  497. return -EINVAL;
  498. }
  499. if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) {
  500. dev_err(&dev->pdev->dev, "invalid flags combination 0x%08X\n",
  501. args->flags);
  502. return -EINVAL;
  503. }
  504. switch (args->operation) {
  505. case AMDGPU_VA_OP_MAP:
  506. case AMDGPU_VA_OP_UNMAP:
  507. case AMDGPU_VA_OP_CLEAR:
  508. case AMDGPU_VA_OP_REPLACE:
  509. break;
  510. default:
  511. dev_err(&dev->pdev->dev, "unsupported operation %d\n",
  512. args->operation);
  513. return -EINVAL;
  514. }
  515. if ((args->operation == AMDGPU_VA_OP_MAP) ||
  516. (args->operation == AMDGPU_VA_OP_REPLACE)) {
  517. if (amdgpu_kms_vram_lost(adev, fpriv))
  518. return -ENODEV;
  519. }
  520. INIT_LIST_HEAD(&list);
  521. if ((args->operation != AMDGPU_VA_OP_CLEAR) &&
  522. !(args->flags & AMDGPU_VM_PAGE_PRT)) {
  523. gobj = drm_gem_object_lookup(filp, args->handle);
  524. if (gobj == NULL)
  525. return -ENOENT;
  526. abo = gem_to_amdgpu_bo(gobj);
  527. tv.bo = &abo->tbo;
  528. tv.shared = false;
  529. list_add(&tv.head, &list);
  530. } else {
  531. gobj = NULL;
  532. abo = NULL;
  533. }
  534. amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
  535. r = ttm_eu_reserve_buffers(&ticket, &list, true, NULL);
  536. if (r)
  537. goto error_unref;
  538. if (abo) {
  539. bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
  540. if (!bo_va) {
  541. r = -ENOENT;
  542. goto error_backoff;
  543. }
  544. } else if (args->operation != AMDGPU_VA_OP_CLEAR) {
  545. bo_va = fpriv->prt_va;
  546. } else {
  547. bo_va = NULL;
  548. }
  549. switch (args->operation) {
  550. case AMDGPU_VA_OP_MAP:
  551. r = amdgpu_vm_alloc_pts(adev, bo_va->vm, args->va_address,
  552. args->map_size);
  553. if (r)
  554. goto error_backoff;
  555. va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
  556. r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
  557. args->offset_in_bo, args->map_size,
  558. va_flags);
  559. break;
  560. case AMDGPU_VA_OP_UNMAP:
  561. r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
  562. break;
  563. case AMDGPU_VA_OP_CLEAR:
  564. r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm,
  565. args->va_address,
  566. args->map_size);
  567. break;
  568. case AMDGPU_VA_OP_REPLACE:
  569. r = amdgpu_vm_alloc_pts(adev, bo_va->vm, args->va_address,
  570. args->map_size);
  571. if (r)
  572. goto error_backoff;
  573. va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
  574. r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address,
  575. args->offset_in_bo, args->map_size,
  576. va_flags);
  577. break;
  578. default:
  579. break;
  580. }
  581. if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !amdgpu_vm_debug)
  582. amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va, &list,
  583. args->operation);
  584. error_backoff:
  585. ttm_eu_backoff_reservation(&ticket, &list);
  586. error_unref:
  587. drm_gem_object_unreference_unlocked(gobj);
  588. return r;
  589. }
  590. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  591. struct drm_file *filp)
  592. {
  593. struct drm_amdgpu_gem_op *args = data;
  594. struct drm_gem_object *gobj;
  595. struct amdgpu_bo *robj;
  596. int r;
  597. gobj = drm_gem_object_lookup(filp, args->handle);
  598. if (gobj == NULL) {
  599. return -ENOENT;
  600. }
  601. robj = gem_to_amdgpu_bo(gobj);
  602. r = amdgpu_bo_reserve(robj, false);
  603. if (unlikely(r))
  604. goto out;
  605. switch (args->op) {
  606. case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
  607. struct drm_amdgpu_gem_create_in info;
  608. void __user *out = (void __user *)(uintptr_t)args->value;
  609. info.bo_size = robj->gem_base.size;
  610. info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
  611. info.domains = robj->prefered_domains;
  612. info.domain_flags = robj->flags;
  613. amdgpu_bo_unreserve(robj);
  614. if (copy_to_user(out, &info, sizeof(info)))
  615. r = -EFAULT;
  616. break;
  617. }
  618. case AMDGPU_GEM_OP_SET_PLACEMENT:
  619. if (robj->prime_shared_count && (args->value & AMDGPU_GEM_DOMAIN_VRAM)) {
  620. r = -EINVAL;
  621. amdgpu_bo_unreserve(robj);
  622. break;
  623. }
  624. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
  625. r = -EPERM;
  626. amdgpu_bo_unreserve(robj);
  627. break;
  628. }
  629. robj->prefered_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
  630. AMDGPU_GEM_DOMAIN_GTT |
  631. AMDGPU_GEM_DOMAIN_CPU);
  632. robj->allowed_domains = robj->prefered_domains;
  633. if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  634. robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  635. amdgpu_bo_unreserve(robj);
  636. break;
  637. default:
  638. amdgpu_bo_unreserve(robj);
  639. r = -EINVAL;
  640. }
  641. out:
  642. drm_gem_object_unreference_unlocked(gobj);
  643. return r;
  644. }
  645. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  646. struct drm_device *dev,
  647. struct drm_mode_create_dumb *args)
  648. {
  649. struct amdgpu_device *adev = dev->dev_private;
  650. struct drm_gem_object *gobj;
  651. uint32_t handle;
  652. int r;
  653. args->pitch = amdgpu_align_pitch(adev, args->width,
  654. DIV_ROUND_UP(args->bpp, 8), 0);
  655. args->size = (u64)args->pitch * args->height;
  656. args->size = ALIGN(args->size, PAGE_SIZE);
  657. r = amdgpu_gem_object_create(adev, args->size, 0,
  658. AMDGPU_GEM_DOMAIN_VRAM,
  659. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  660. ttm_bo_type_device,
  661. &gobj);
  662. if (r)
  663. return -ENOMEM;
  664. r = drm_gem_handle_create(file_priv, gobj, &handle);
  665. /* drop reference from allocate - handle holds it now */
  666. drm_gem_object_unreference_unlocked(gobj);
  667. if (r) {
  668. return r;
  669. }
  670. args->handle = handle;
  671. return 0;
  672. }
  673. #if defined(CONFIG_DEBUG_FS)
  674. static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
  675. {
  676. struct drm_gem_object *gobj = ptr;
  677. struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
  678. struct seq_file *m = data;
  679. unsigned domain;
  680. const char *placement;
  681. unsigned pin_count;
  682. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  683. switch (domain) {
  684. case AMDGPU_GEM_DOMAIN_VRAM:
  685. placement = "VRAM";
  686. break;
  687. case AMDGPU_GEM_DOMAIN_GTT:
  688. placement = " GTT";
  689. break;
  690. case AMDGPU_GEM_DOMAIN_CPU:
  691. default:
  692. placement = " CPU";
  693. break;
  694. }
  695. seq_printf(m, "\t0x%08x: %12ld byte %s @ 0x%010Lx",
  696. id, amdgpu_bo_size(bo), placement,
  697. amdgpu_bo_gpu_offset(bo));
  698. pin_count = ACCESS_ONCE(bo->pin_count);
  699. if (pin_count)
  700. seq_printf(m, " pin count %d", pin_count);
  701. seq_printf(m, "\n");
  702. return 0;
  703. }
  704. static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
  705. {
  706. struct drm_info_node *node = (struct drm_info_node *)m->private;
  707. struct drm_device *dev = node->minor->dev;
  708. struct drm_file *file;
  709. int r;
  710. r = mutex_lock_interruptible(&dev->filelist_mutex);
  711. if (r)
  712. return r;
  713. list_for_each_entry(file, &dev->filelist, lhead) {
  714. struct task_struct *task;
  715. /*
  716. * Although we have a valid reference on file->pid, that does
  717. * not guarantee that the task_struct who called get_pid() is
  718. * still alive (e.g. get_pid(current) => fork() => exit()).
  719. * Therefore, we need to protect this ->comm access using RCU.
  720. */
  721. rcu_read_lock();
  722. task = pid_task(file->pid, PIDTYPE_PID);
  723. seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
  724. task ? task->comm : "<unknown>");
  725. rcu_read_unlock();
  726. spin_lock(&file->table_lock);
  727. idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
  728. spin_unlock(&file->table_lock);
  729. }
  730. mutex_unlock(&dev->filelist_mutex);
  731. return 0;
  732. }
  733. static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
  734. {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
  735. };
  736. #endif
  737. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev)
  738. {
  739. #if defined(CONFIG_DEBUG_FS)
  740. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
  741. #endif
  742. return 0;
  743. }