amdgpu_fence.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Dave Airlie
  30. */
  31. #include <linux/seq_file.h>
  32. #include <linux/atomic.h>
  33. #include <linux/wait.h>
  34. #include <linux/kref.h>
  35. #include <linux/slab.h>
  36. #include <linux/firmware.h>
  37. #include <drm/drmP.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. /*
  41. * Fences
  42. * Fences mark an event in the GPUs pipeline and are used
  43. * for GPU/CPU synchronization. When the fence is written,
  44. * it is expected that all buffers associated with that fence
  45. * are no longer in use by the associated ring on the GPU and
  46. * that the the relevant GPU caches have been flushed.
  47. */
  48. struct amdgpu_fence {
  49. struct dma_fence base;
  50. /* RB, DMA, etc. */
  51. struct amdgpu_ring *ring;
  52. };
  53. static struct kmem_cache *amdgpu_fence_slab;
  54. int amdgpu_fence_slab_init(void)
  55. {
  56. amdgpu_fence_slab = kmem_cache_create(
  57. "amdgpu_fence", sizeof(struct amdgpu_fence), 0,
  58. SLAB_HWCACHE_ALIGN, NULL);
  59. if (!amdgpu_fence_slab)
  60. return -ENOMEM;
  61. return 0;
  62. }
  63. void amdgpu_fence_slab_fini(void)
  64. {
  65. rcu_barrier();
  66. kmem_cache_destroy(amdgpu_fence_slab);
  67. }
  68. /*
  69. * Cast helper
  70. */
  71. static const struct dma_fence_ops amdgpu_fence_ops;
  72. static inline struct amdgpu_fence *to_amdgpu_fence(struct dma_fence *f)
  73. {
  74. struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
  75. if (__f->base.ops == &amdgpu_fence_ops)
  76. return __f;
  77. return NULL;
  78. }
  79. /**
  80. * amdgpu_fence_write - write a fence value
  81. *
  82. * @ring: ring the fence is associated with
  83. * @seq: sequence number to write
  84. *
  85. * Writes a fence value to memory (all asics).
  86. */
  87. static void amdgpu_fence_write(struct amdgpu_ring *ring, u32 seq)
  88. {
  89. struct amdgpu_fence_driver *drv = &ring->fence_drv;
  90. if (drv->cpu_addr)
  91. *drv->cpu_addr = cpu_to_le32(seq);
  92. }
  93. /**
  94. * amdgpu_fence_read - read a fence value
  95. *
  96. * @ring: ring the fence is associated with
  97. *
  98. * Reads a fence value from memory (all asics).
  99. * Returns the value of the fence read from memory.
  100. */
  101. static u32 amdgpu_fence_read(struct amdgpu_ring *ring)
  102. {
  103. struct amdgpu_fence_driver *drv = &ring->fence_drv;
  104. u32 seq = 0;
  105. if (drv->cpu_addr)
  106. seq = le32_to_cpu(*drv->cpu_addr);
  107. else
  108. seq = atomic_read(&drv->last_seq);
  109. return seq;
  110. }
  111. /**
  112. * amdgpu_fence_emit - emit a fence on the requested ring
  113. *
  114. * @ring: ring the fence is associated with
  115. * @f: resulting fence object
  116. *
  117. * Emits a fence command on the requested ring (all asics).
  118. * Returns 0 on success, -ENOMEM on failure.
  119. */
  120. int amdgpu_fence_emit(struct amdgpu_ring *ring, struct dma_fence **f)
  121. {
  122. struct amdgpu_device *adev = ring->adev;
  123. struct amdgpu_fence *fence;
  124. struct dma_fence *old, **ptr;
  125. uint32_t seq;
  126. fence = kmem_cache_alloc(amdgpu_fence_slab, GFP_KERNEL);
  127. if (fence == NULL)
  128. return -ENOMEM;
  129. seq = ++ring->fence_drv.sync_seq;
  130. fence->ring = ring;
  131. dma_fence_init(&fence->base, &amdgpu_fence_ops,
  132. &ring->fence_drv.lock,
  133. adev->fence_context + ring->idx,
  134. seq);
  135. amdgpu_ring_emit_fence(ring, ring->fence_drv.gpu_addr,
  136. seq, AMDGPU_FENCE_FLAG_INT);
  137. ptr = &ring->fence_drv.fences[seq & ring->fence_drv.num_fences_mask];
  138. /* This function can't be called concurrently anyway, otherwise
  139. * emitting the fence would mess up the hardware ring buffer.
  140. */
  141. old = rcu_dereference_protected(*ptr, 1);
  142. if (old && !dma_fence_is_signaled(old)) {
  143. DRM_INFO("rcu slot is busy\n");
  144. dma_fence_wait(old, false);
  145. }
  146. rcu_assign_pointer(*ptr, dma_fence_get(&fence->base));
  147. *f = &fence->base;
  148. return 0;
  149. }
  150. /**
  151. * amdgpu_fence_schedule_fallback - schedule fallback check
  152. *
  153. * @ring: pointer to struct amdgpu_ring
  154. *
  155. * Start a timer as fallback to our interrupts.
  156. */
  157. static void amdgpu_fence_schedule_fallback(struct amdgpu_ring *ring)
  158. {
  159. mod_timer(&ring->fence_drv.fallback_timer,
  160. jiffies + AMDGPU_FENCE_JIFFIES_TIMEOUT);
  161. }
  162. /**
  163. * amdgpu_fence_process - check for fence activity
  164. *
  165. * @ring: pointer to struct amdgpu_ring
  166. *
  167. * Checks the current fence value and calculates the last
  168. * signalled fence value. Wakes the fence queue if the
  169. * sequence number has increased.
  170. */
  171. void amdgpu_fence_process(struct amdgpu_ring *ring)
  172. {
  173. struct amdgpu_fence_driver *drv = &ring->fence_drv;
  174. uint32_t seq, last_seq;
  175. int r;
  176. do {
  177. last_seq = atomic_read(&ring->fence_drv.last_seq);
  178. seq = amdgpu_fence_read(ring);
  179. } while (atomic_cmpxchg(&drv->last_seq, last_seq, seq) != last_seq);
  180. if (seq != ring->fence_drv.sync_seq)
  181. amdgpu_fence_schedule_fallback(ring);
  182. if (unlikely(seq == last_seq))
  183. return;
  184. last_seq &= drv->num_fences_mask;
  185. seq &= drv->num_fences_mask;
  186. do {
  187. struct dma_fence *fence, **ptr;
  188. ++last_seq;
  189. last_seq &= drv->num_fences_mask;
  190. ptr = &drv->fences[last_seq];
  191. /* There is always exactly one thread signaling this fence slot */
  192. fence = rcu_dereference_protected(*ptr, 1);
  193. RCU_INIT_POINTER(*ptr, NULL);
  194. if (!fence)
  195. continue;
  196. r = dma_fence_signal(fence);
  197. if (!r)
  198. DMA_FENCE_TRACE(fence, "signaled from irq context\n");
  199. else
  200. BUG();
  201. dma_fence_put(fence);
  202. } while (last_seq != seq);
  203. }
  204. /**
  205. * amdgpu_fence_fallback - fallback for hardware interrupts
  206. *
  207. * @work: delayed work item
  208. *
  209. * Checks for fence activity.
  210. */
  211. static void amdgpu_fence_fallback(unsigned long arg)
  212. {
  213. struct amdgpu_ring *ring = (void *)arg;
  214. amdgpu_fence_process(ring);
  215. }
  216. /**
  217. * amdgpu_fence_wait_empty - wait for all fences to signal
  218. *
  219. * @adev: amdgpu device pointer
  220. * @ring: ring index the fence is associated with
  221. *
  222. * Wait for all fences on the requested ring to signal (all asics).
  223. * Returns 0 if the fences have passed, error for all other cases.
  224. */
  225. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring)
  226. {
  227. uint64_t seq = ACCESS_ONCE(ring->fence_drv.sync_seq);
  228. struct dma_fence *fence, **ptr;
  229. int r;
  230. if (!seq)
  231. return 0;
  232. ptr = &ring->fence_drv.fences[seq & ring->fence_drv.num_fences_mask];
  233. rcu_read_lock();
  234. fence = rcu_dereference(*ptr);
  235. if (!fence || !dma_fence_get_rcu(fence)) {
  236. rcu_read_unlock();
  237. return 0;
  238. }
  239. rcu_read_unlock();
  240. r = dma_fence_wait(fence, false);
  241. dma_fence_put(fence);
  242. return r;
  243. }
  244. /**
  245. * amdgpu_fence_count_emitted - get the count of emitted fences
  246. *
  247. * @ring: ring the fence is associated with
  248. *
  249. * Get the number of fences emitted on the requested ring (all asics).
  250. * Returns the number of emitted fences on the ring. Used by the
  251. * dynpm code to ring track activity.
  252. */
  253. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring)
  254. {
  255. uint64_t emitted;
  256. /* We are not protected by ring lock when reading the last sequence
  257. * but it's ok to report slightly wrong fence count here.
  258. */
  259. amdgpu_fence_process(ring);
  260. emitted = 0x100000000ull;
  261. emitted -= atomic_read(&ring->fence_drv.last_seq);
  262. emitted += ACCESS_ONCE(ring->fence_drv.sync_seq);
  263. return lower_32_bits(emitted);
  264. }
  265. /**
  266. * amdgpu_fence_driver_start_ring - make the fence driver
  267. * ready for use on the requested ring.
  268. *
  269. * @ring: ring to start the fence driver on
  270. * @irq_src: interrupt source to use for this ring
  271. * @irq_type: interrupt type to use for this ring
  272. *
  273. * Make the fence driver ready for processing (all asics).
  274. * Not all asics have all rings, so each asic will only
  275. * start the fence driver on the rings it has.
  276. * Returns 0 for success, errors for failure.
  277. */
  278. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  279. struct amdgpu_irq_src *irq_src,
  280. unsigned irq_type)
  281. {
  282. struct amdgpu_device *adev = ring->adev;
  283. uint64_t index;
  284. if (ring != &adev->uvd.ring) {
  285. ring->fence_drv.cpu_addr = &adev->wb.wb[ring->fence_offs];
  286. ring->fence_drv.gpu_addr = adev->wb.gpu_addr + (ring->fence_offs * 4);
  287. } else {
  288. /* put fence directly behind firmware */
  289. index = ALIGN(adev->uvd.fw->size, 8);
  290. ring->fence_drv.cpu_addr = adev->uvd.cpu_addr + index;
  291. ring->fence_drv.gpu_addr = adev->uvd.gpu_addr + index;
  292. }
  293. amdgpu_fence_write(ring, atomic_read(&ring->fence_drv.last_seq));
  294. amdgpu_irq_get(adev, irq_src, irq_type);
  295. ring->fence_drv.irq_src = irq_src;
  296. ring->fence_drv.irq_type = irq_type;
  297. ring->fence_drv.initialized = true;
  298. dev_info(adev->dev, "fence driver on ring %d use gpu addr 0x%016llx, "
  299. "cpu addr 0x%p\n", ring->idx,
  300. ring->fence_drv.gpu_addr, ring->fence_drv.cpu_addr);
  301. return 0;
  302. }
  303. /**
  304. * amdgpu_fence_driver_init_ring - init the fence driver
  305. * for the requested ring.
  306. *
  307. * @ring: ring to init the fence driver on
  308. * @num_hw_submission: number of entries on the hardware queue
  309. *
  310. * Init the fence driver for the requested ring (all asics).
  311. * Helper function for amdgpu_fence_driver_init().
  312. */
  313. int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
  314. unsigned num_hw_submission)
  315. {
  316. long timeout;
  317. int r;
  318. /* Check that num_hw_submission is a power of two */
  319. if ((num_hw_submission & (num_hw_submission - 1)) != 0)
  320. return -EINVAL;
  321. ring->fence_drv.cpu_addr = NULL;
  322. ring->fence_drv.gpu_addr = 0;
  323. ring->fence_drv.sync_seq = 0;
  324. atomic_set(&ring->fence_drv.last_seq, 0);
  325. ring->fence_drv.initialized = false;
  326. setup_timer(&ring->fence_drv.fallback_timer, amdgpu_fence_fallback,
  327. (unsigned long)ring);
  328. ring->fence_drv.num_fences_mask = num_hw_submission * 2 - 1;
  329. spin_lock_init(&ring->fence_drv.lock);
  330. ring->fence_drv.fences = kcalloc(num_hw_submission * 2, sizeof(void *),
  331. GFP_KERNEL);
  332. if (!ring->fence_drv.fences)
  333. return -ENOMEM;
  334. /* No need to setup the GPU scheduler for KIQ ring */
  335. if (ring->funcs->type != AMDGPU_RING_TYPE_KIQ) {
  336. timeout = msecs_to_jiffies(amdgpu_lockup_timeout);
  337. if (timeout == 0) {
  338. /*
  339. * FIXME:
  340. * Delayed workqueue cannot use it directly,
  341. * so the scheduler will not use delayed workqueue if
  342. * MAX_SCHEDULE_TIMEOUT is set.
  343. * Currently keep it simple and silly.
  344. */
  345. timeout = MAX_SCHEDULE_TIMEOUT;
  346. }
  347. r = amd_sched_init(&ring->sched, &amdgpu_sched_ops,
  348. num_hw_submission,
  349. timeout, ring->name);
  350. if (r) {
  351. DRM_ERROR("Failed to create scheduler on ring %s.\n",
  352. ring->name);
  353. return r;
  354. }
  355. }
  356. return 0;
  357. }
  358. /**
  359. * amdgpu_fence_driver_init - init the fence driver
  360. * for all possible rings.
  361. *
  362. * @adev: amdgpu device pointer
  363. *
  364. * Init the fence driver for all possible rings (all asics).
  365. * Not all asics have all rings, so each asic will only
  366. * start the fence driver on the rings it has using
  367. * amdgpu_fence_driver_start_ring().
  368. * Returns 0 for success.
  369. */
  370. int amdgpu_fence_driver_init(struct amdgpu_device *adev)
  371. {
  372. if (amdgpu_debugfs_fence_init(adev))
  373. dev_err(adev->dev, "fence debugfs file creation failed\n");
  374. return 0;
  375. }
  376. /**
  377. * amdgpu_fence_driver_fini - tear down the fence driver
  378. * for all possible rings.
  379. *
  380. * @adev: amdgpu device pointer
  381. *
  382. * Tear down the fence driver for all possible rings (all asics).
  383. */
  384. void amdgpu_fence_driver_fini(struct amdgpu_device *adev)
  385. {
  386. unsigned i, j;
  387. int r;
  388. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  389. struct amdgpu_ring *ring = adev->rings[i];
  390. if (!ring || !ring->fence_drv.initialized)
  391. continue;
  392. r = amdgpu_fence_wait_empty(ring);
  393. if (r) {
  394. /* no need to trigger GPU reset as we are unloading */
  395. amdgpu_fence_driver_force_completion(adev);
  396. }
  397. amdgpu_irq_put(adev, ring->fence_drv.irq_src,
  398. ring->fence_drv.irq_type);
  399. amd_sched_fini(&ring->sched);
  400. del_timer_sync(&ring->fence_drv.fallback_timer);
  401. for (j = 0; j <= ring->fence_drv.num_fences_mask; ++j)
  402. dma_fence_put(ring->fence_drv.fences[j]);
  403. kfree(ring->fence_drv.fences);
  404. ring->fence_drv.fences = NULL;
  405. ring->fence_drv.initialized = false;
  406. }
  407. }
  408. /**
  409. * amdgpu_fence_driver_suspend - suspend the fence driver
  410. * for all possible rings.
  411. *
  412. * @adev: amdgpu device pointer
  413. *
  414. * Suspend the fence driver for all possible rings (all asics).
  415. */
  416. void amdgpu_fence_driver_suspend(struct amdgpu_device *adev)
  417. {
  418. int i, r;
  419. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  420. struct amdgpu_ring *ring = adev->rings[i];
  421. if (!ring || !ring->fence_drv.initialized)
  422. continue;
  423. /* wait for gpu to finish processing current batch */
  424. r = amdgpu_fence_wait_empty(ring);
  425. if (r) {
  426. /* delay GPU reset to resume */
  427. amdgpu_fence_driver_force_completion(adev);
  428. }
  429. /* disable the interrupt */
  430. amdgpu_irq_put(adev, ring->fence_drv.irq_src,
  431. ring->fence_drv.irq_type);
  432. }
  433. }
  434. /**
  435. * amdgpu_fence_driver_resume - resume the fence driver
  436. * for all possible rings.
  437. *
  438. * @adev: amdgpu device pointer
  439. *
  440. * Resume the fence driver for all possible rings (all asics).
  441. * Not all asics have all rings, so each asic will only
  442. * start the fence driver on the rings it has using
  443. * amdgpu_fence_driver_start_ring().
  444. * Returns 0 for success.
  445. */
  446. void amdgpu_fence_driver_resume(struct amdgpu_device *adev)
  447. {
  448. int i;
  449. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  450. struct amdgpu_ring *ring = adev->rings[i];
  451. if (!ring || !ring->fence_drv.initialized)
  452. continue;
  453. /* enable the interrupt */
  454. amdgpu_irq_get(adev, ring->fence_drv.irq_src,
  455. ring->fence_drv.irq_type);
  456. }
  457. }
  458. /**
  459. * amdgpu_fence_driver_force_completion - force all fence waiter to complete
  460. *
  461. * @adev: amdgpu device pointer
  462. *
  463. * In case of GPU reset failure make sure no process keep waiting on fence
  464. * that will never complete.
  465. */
  466. void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev)
  467. {
  468. int i;
  469. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  470. struct amdgpu_ring *ring = adev->rings[i];
  471. if (!ring || !ring->fence_drv.initialized)
  472. continue;
  473. amdgpu_fence_write(ring, ring->fence_drv.sync_seq);
  474. }
  475. }
  476. void amdgpu_fence_driver_force_completion_ring(struct amdgpu_ring *ring)
  477. {
  478. if (ring)
  479. amdgpu_fence_write(ring, ring->fence_drv.sync_seq);
  480. }
  481. /*
  482. * Common fence implementation
  483. */
  484. static const char *amdgpu_fence_get_driver_name(struct dma_fence *fence)
  485. {
  486. return "amdgpu";
  487. }
  488. static const char *amdgpu_fence_get_timeline_name(struct dma_fence *f)
  489. {
  490. struct amdgpu_fence *fence = to_amdgpu_fence(f);
  491. return (const char *)fence->ring->name;
  492. }
  493. /**
  494. * amdgpu_fence_enable_signaling - enable signalling on fence
  495. * @fence: fence
  496. *
  497. * This function is called with fence_queue lock held, and adds a callback
  498. * to fence_queue that checks if this fence is signaled, and if so it
  499. * signals the fence and removes itself.
  500. */
  501. static bool amdgpu_fence_enable_signaling(struct dma_fence *f)
  502. {
  503. struct amdgpu_fence *fence = to_amdgpu_fence(f);
  504. struct amdgpu_ring *ring = fence->ring;
  505. if (!timer_pending(&ring->fence_drv.fallback_timer))
  506. amdgpu_fence_schedule_fallback(ring);
  507. DMA_FENCE_TRACE(&fence->base, "armed on ring %i!\n", ring->idx);
  508. return true;
  509. }
  510. /**
  511. * amdgpu_fence_free - free up the fence memory
  512. *
  513. * @rcu: RCU callback head
  514. *
  515. * Free up the fence memory after the RCU grace period.
  516. */
  517. static void amdgpu_fence_free(struct rcu_head *rcu)
  518. {
  519. struct dma_fence *f = container_of(rcu, struct dma_fence, rcu);
  520. struct amdgpu_fence *fence = to_amdgpu_fence(f);
  521. kmem_cache_free(amdgpu_fence_slab, fence);
  522. }
  523. /**
  524. * amdgpu_fence_release - callback that fence can be freed
  525. *
  526. * @fence: fence
  527. *
  528. * This function is called when the reference count becomes zero.
  529. * It just RCU schedules freeing up the fence.
  530. */
  531. static void amdgpu_fence_release(struct dma_fence *f)
  532. {
  533. call_rcu(&f->rcu, amdgpu_fence_free);
  534. }
  535. static const struct dma_fence_ops amdgpu_fence_ops = {
  536. .get_driver_name = amdgpu_fence_get_driver_name,
  537. .get_timeline_name = amdgpu_fence_get_timeline_name,
  538. .enable_signaling = amdgpu_fence_enable_signaling,
  539. .wait = dma_fence_default_wait,
  540. .release = amdgpu_fence_release,
  541. };
  542. /*
  543. * Fence debugfs
  544. */
  545. #if defined(CONFIG_DEBUG_FS)
  546. static int amdgpu_debugfs_fence_info(struct seq_file *m, void *data)
  547. {
  548. struct drm_info_node *node = (struct drm_info_node *)m->private;
  549. struct drm_device *dev = node->minor->dev;
  550. struct amdgpu_device *adev = dev->dev_private;
  551. int i;
  552. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  553. struct amdgpu_ring *ring = adev->rings[i];
  554. if (!ring || !ring->fence_drv.initialized)
  555. continue;
  556. amdgpu_fence_process(ring);
  557. seq_printf(m, "--- ring %d (%s) ---\n", i, ring->name);
  558. seq_printf(m, "Last signaled fence 0x%08x\n",
  559. atomic_read(&ring->fence_drv.last_seq));
  560. seq_printf(m, "Last emitted 0x%08x\n",
  561. ring->fence_drv.sync_seq);
  562. }
  563. return 0;
  564. }
  565. /**
  566. * amdgpu_debugfs_gpu_reset - manually trigger a gpu reset
  567. *
  568. * Manually trigger a gpu reset at the next fence wait.
  569. */
  570. static int amdgpu_debugfs_gpu_reset(struct seq_file *m, void *data)
  571. {
  572. struct drm_info_node *node = (struct drm_info_node *) m->private;
  573. struct drm_device *dev = node->minor->dev;
  574. struct amdgpu_device *adev = dev->dev_private;
  575. seq_printf(m, "gpu reset\n");
  576. amdgpu_gpu_reset(adev);
  577. return 0;
  578. }
  579. static const struct drm_info_list amdgpu_debugfs_fence_list[] = {
  580. {"amdgpu_fence_info", &amdgpu_debugfs_fence_info, 0, NULL},
  581. {"amdgpu_gpu_reset", &amdgpu_debugfs_gpu_reset, 0, NULL}
  582. };
  583. static const struct drm_info_list amdgpu_debugfs_fence_list_sriov[] = {
  584. {"amdgpu_fence_info", &amdgpu_debugfs_fence_info, 0, NULL},
  585. };
  586. #endif
  587. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev)
  588. {
  589. #if defined(CONFIG_DEBUG_FS)
  590. if (amdgpu_sriov_vf(adev))
  591. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_fence_list_sriov, 1);
  592. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_fence_list, 2);
  593. #else
  594. return 0;
  595. #endif
  596. }