amdgpu_device.c 96 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amdgpu_atomfirmware.h"
  44. #include "amd_pcie.h"
  45. #ifdef CONFIG_DRM_AMDGPU_SI
  46. #include "si.h"
  47. #endif
  48. #ifdef CONFIG_DRM_AMDGPU_CIK
  49. #include "cik.h"
  50. #endif
  51. #include "vi.h"
  52. #include "soc15.h"
  53. #include "bif/bif_4_1_d.h"
  54. #include <linux/pci.h>
  55. #include <linux/firmware.h>
  56. MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
  57. MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
  58. #define AMDGPU_RESUME_MS 2000
  59. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  60. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  61. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev);
  62. static const char *amdgpu_asic_name[] = {
  63. "TAHITI",
  64. "PITCAIRN",
  65. "VERDE",
  66. "OLAND",
  67. "HAINAN",
  68. "BONAIRE",
  69. "KAVERI",
  70. "KABINI",
  71. "HAWAII",
  72. "MULLINS",
  73. "TOPAZ",
  74. "TONGA",
  75. "FIJI",
  76. "CARRIZO",
  77. "STONEY",
  78. "POLARIS10",
  79. "POLARIS11",
  80. "POLARIS12",
  81. "VEGA10",
  82. "RAVEN",
  83. "LAST",
  84. };
  85. bool amdgpu_device_is_px(struct drm_device *dev)
  86. {
  87. struct amdgpu_device *adev = dev->dev_private;
  88. if (adev->flags & AMD_IS_PX)
  89. return true;
  90. return false;
  91. }
  92. /*
  93. * MMIO register access helper functions.
  94. */
  95. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  96. uint32_t acc_flags)
  97. {
  98. uint32_t ret;
  99. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  100. BUG_ON(in_interrupt());
  101. return amdgpu_virt_kiq_rreg(adev, reg);
  102. }
  103. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  104. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  105. else {
  106. unsigned long flags;
  107. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  108. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  109. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  110. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  111. }
  112. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  113. return ret;
  114. }
  115. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  116. uint32_t acc_flags)
  117. {
  118. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  119. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  120. BUG_ON(in_interrupt());
  121. return amdgpu_virt_kiq_wreg(adev, reg, v);
  122. }
  123. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  124. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  125. else {
  126. unsigned long flags;
  127. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  128. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  129. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  130. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  131. }
  132. }
  133. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  134. {
  135. if ((reg * 4) < adev->rio_mem_size)
  136. return ioread32(adev->rio_mem + (reg * 4));
  137. else {
  138. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  139. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  140. }
  141. }
  142. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  143. {
  144. if ((reg * 4) < adev->rio_mem_size)
  145. iowrite32(v, adev->rio_mem + (reg * 4));
  146. else {
  147. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  148. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  149. }
  150. }
  151. /**
  152. * amdgpu_mm_rdoorbell - read a doorbell dword
  153. *
  154. * @adev: amdgpu_device pointer
  155. * @index: doorbell index
  156. *
  157. * Returns the value in the doorbell aperture at the
  158. * requested doorbell index (CIK).
  159. */
  160. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  161. {
  162. if (index < adev->doorbell.num_doorbells) {
  163. return readl(adev->doorbell.ptr + index);
  164. } else {
  165. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  166. return 0;
  167. }
  168. }
  169. /**
  170. * amdgpu_mm_wdoorbell - write a doorbell dword
  171. *
  172. * @adev: amdgpu_device pointer
  173. * @index: doorbell index
  174. * @v: value to write
  175. *
  176. * Writes @v to the doorbell aperture at the
  177. * requested doorbell index (CIK).
  178. */
  179. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  180. {
  181. if (index < adev->doorbell.num_doorbells) {
  182. writel(v, adev->doorbell.ptr + index);
  183. } else {
  184. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  185. }
  186. }
  187. /**
  188. * amdgpu_mm_rdoorbell64 - read a doorbell Qword
  189. *
  190. * @adev: amdgpu_device pointer
  191. * @index: doorbell index
  192. *
  193. * Returns the value in the doorbell aperture at the
  194. * requested doorbell index (VEGA10+).
  195. */
  196. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
  197. {
  198. if (index < adev->doorbell.num_doorbells) {
  199. return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
  200. } else {
  201. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  202. return 0;
  203. }
  204. }
  205. /**
  206. * amdgpu_mm_wdoorbell64 - write a doorbell Qword
  207. *
  208. * @adev: amdgpu_device pointer
  209. * @index: doorbell index
  210. * @v: value to write
  211. *
  212. * Writes @v to the doorbell aperture at the
  213. * requested doorbell index (VEGA10+).
  214. */
  215. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
  216. {
  217. if (index < adev->doorbell.num_doorbells) {
  218. atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
  219. } else {
  220. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  221. }
  222. }
  223. /**
  224. * amdgpu_invalid_rreg - dummy reg read function
  225. *
  226. * @adev: amdgpu device pointer
  227. * @reg: offset of register
  228. *
  229. * Dummy register read function. Used for register blocks
  230. * that certain asics don't have (all asics).
  231. * Returns the value in the register.
  232. */
  233. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  234. {
  235. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  236. BUG();
  237. return 0;
  238. }
  239. /**
  240. * amdgpu_invalid_wreg - dummy reg write function
  241. *
  242. * @adev: amdgpu device pointer
  243. * @reg: offset of register
  244. * @v: value to write to the register
  245. *
  246. * Dummy register read function. Used for register blocks
  247. * that certain asics don't have (all asics).
  248. */
  249. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  250. {
  251. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  252. reg, v);
  253. BUG();
  254. }
  255. /**
  256. * amdgpu_block_invalid_rreg - dummy reg read function
  257. *
  258. * @adev: amdgpu device pointer
  259. * @block: offset of instance
  260. * @reg: offset of register
  261. *
  262. * Dummy register read function. Used for register blocks
  263. * that certain asics don't have (all asics).
  264. * Returns the value in the register.
  265. */
  266. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  267. uint32_t block, uint32_t reg)
  268. {
  269. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  270. reg, block);
  271. BUG();
  272. return 0;
  273. }
  274. /**
  275. * amdgpu_block_invalid_wreg - dummy reg write function
  276. *
  277. * @adev: amdgpu device pointer
  278. * @block: offset of instance
  279. * @reg: offset of register
  280. * @v: value to write to the register
  281. *
  282. * Dummy register read function. Used for register blocks
  283. * that certain asics don't have (all asics).
  284. */
  285. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  286. uint32_t block,
  287. uint32_t reg, uint32_t v)
  288. {
  289. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  290. reg, block, v);
  291. BUG();
  292. }
  293. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  294. {
  295. int r;
  296. if (adev->vram_scratch.robj == NULL) {
  297. r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
  298. PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
  299. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  300. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  301. NULL, NULL, &adev->vram_scratch.robj);
  302. if (r) {
  303. return r;
  304. }
  305. }
  306. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  307. if (unlikely(r != 0))
  308. return r;
  309. r = amdgpu_bo_pin(adev->vram_scratch.robj,
  310. AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
  311. if (r) {
  312. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  313. return r;
  314. }
  315. r = amdgpu_bo_kmap(adev->vram_scratch.robj,
  316. (void **)&adev->vram_scratch.ptr);
  317. if (r)
  318. amdgpu_bo_unpin(adev->vram_scratch.robj);
  319. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  320. return r;
  321. }
  322. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  323. {
  324. int r;
  325. if (adev->vram_scratch.robj == NULL) {
  326. return;
  327. }
  328. r = amdgpu_bo_reserve(adev->vram_scratch.robj, true);
  329. if (likely(r == 0)) {
  330. amdgpu_bo_kunmap(adev->vram_scratch.robj);
  331. amdgpu_bo_unpin(adev->vram_scratch.robj);
  332. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  333. }
  334. amdgpu_bo_unref(&adev->vram_scratch.robj);
  335. }
  336. /**
  337. * amdgpu_program_register_sequence - program an array of registers.
  338. *
  339. * @adev: amdgpu_device pointer
  340. * @registers: pointer to the register array
  341. * @array_size: size of the register array
  342. *
  343. * Programs an array or registers with and and or masks.
  344. * This is a helper for setting golden registers.
  345. */
  346. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  347. const u32 *registers,
  348. const u32 array_size)
  349. {
  350. u32 tmp, reg, and_mask, or_mask;
  351. int i;
  352. if (array_size % 3)
  353. return;
  354. for (i = 0; i < array_size; i +=3) {
  355. reg = registers[i + 0];
  356. and_mask = registers[i + 1];
  357. or_mask = registers[i + 2];
  358. if (and_mask == 0xffffffff) {
  359. tmp = or_mask;
  360. } else {
  361. tmp = RREG32(reg);
  362. tmp &= ~and_mask;
  363. tmp |= or_mask;
  364. }
  365. WREG32(reg, tmp);
  366. }
  367. }
  368. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  369. {
  370. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  371. }
  372. /*
  373. * GPU doorbell aperture helpers function.
  374. */
  375. /**
  376. * amdgpu_doorbell_init - Init doorbell driver information.
  377. *
  378. * @adev: amdgpu_device pointer
  379. *
  380. * Init doorbell driver information (CIK)
  381. * Returns 0 on success, error on failure.
  382. */
  383. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  384. {
  385. /* doorbell bar mapping */
  386. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  387. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  388. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  389. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  390. if (adev->doorbell.num_doorbells == 0)
  391. return -EINVAL;
  392. adev->doorbell.ptr = ioremap(adev->doorbell.base,
  393. adev->doorbell.num_doorbells *
  394. sizeof(u32));
  395. if (adev->doorbell.ptr == NULL)
  396. return -ENOMEM;
  397. return 0;
  398. }
  399. /**
  400. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  401. *
  402. * @adev: amdgpu_device pointer
  403. *
  404. * Tear down doorbell driver information (CIK)
  405. */
  406. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  407. {
  408. iounmap(adev->doorbell.ptr);
  409. adev->doorbell.ptr = NULL;
  410. }
  411. /**
  412. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  413. * setup amdkfd
  414. *
  415. * @adev: amdgpu_device pointer
  416. * @aperture_base: output returning doorbell aperture base physical address
  417. * @aperture_size: output returning doorbell aperture size in bytes
  418. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  419. *
  420. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  421. * takes doorbells required for its own rings and reports the setup to amdkfd.
  422. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  423. */
  424. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  425. phys_addr_t *aperture_base,
  426. size_t *aperture_size,
  427. size_t *start_offset)
  428. {
  429. /*
  430. * The first num_doorbells are used by amdgpu.
  431. * amdkfd takes whatever's left in the aperture.
  432. */
  433. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  434. *aperture_base = adev->doorbell.base;
  435. *aperture_size = adev->doorbell.size;
  436. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  437. } else {
  438. *aperture_base = 0;
  439. *aperture_size = 0;
  440. *start_offset = 0;
  441. }
  442. }
  443. /*
  444. * amdgpu_wb_*()
  445. * Writeback is the method by which the GPU updates special pages in memory
  446. * with the status of certain GPU events (fences, ring pointers,etc.).
  447. */
  448. /**
  449. * amdgpu_wb_fini - Disable Writeback and free memory
  450. *
  451. * @adev: amdgpu_device pointer
  452. *
  453. * Disables Writeback and frees the Writeback memory (all asics).
  454. * Used at driver shutdown.
  455. */
  456. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  457. {
  458. if (adev->wb.wb_obj) {
  459. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  460. &adev->wb.gpu_addr,
  461. (void **)&adev->wb.wb);
  462. adev->wb.wb_obj = NULL;
  463. }
  464. }
  465. /**
  466. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  467. *
  468. * @adev: amdgpu_device pointer
  469. *
  470. * Initializes writeback and allocates writeback memory (all asics).
  471. * Used at driver startup.
  472. * Returns 0 on success or an -error on failure.
  473. */
  474. static int amdgpu_wb_init(struct amdgpu_device *adev)
  475. {
  476. int r;
  477. if (adev->wb.wb_obj == NULL) {
  478. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t),
  479. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  480. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  481. (void **)&adev->wb.wb);
  482. if (r) {
  483. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  484. return r;
  485. }
  486. adev->wb.num_wb = AMDGPU_MAX_WB;
  487. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  488. /* clear wb memory */
  489. memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
  490. }
  491. return 0;
  492. }
  493. /**
  494. * amdgpu_wb_get - Allocate a wb entry
  495. *
  496. * @adev: amdgpu_device pointer
  497. * @wb: wb index
  498. *
  499. * Allocate a wb slot for use by the driver (all asics).
  500. * Returns 0 on success or -EINVAL on failure.
  501. */
  502. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  503. {
  504. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  505. if (offset < adev->wb.num_wb) {
  506. __set_bit(offset, adev->wb.used);
  507. *wb = offset;
  508. return 0;
  509. } else {
  510. return -EINVAL;
  511. }
  512. }
  513. /**
  514. * amdgpu_wb_get_64bit - Allocate a wb entry
  515. *
  516. * @adev: amdgpu_device pointer
  517. * @wb: wb index
  518. *
  519. * Allocate a wb slot for use by the driver (all asics).
  520. * Returns 0 on success or -EINVAL on failure.
  521. */
  522. int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb)
  523. {
  524. unsigned long offset = bitmap_find_next_zero_area_off(adev->wb.used,
  525. adev->wb.num_wb, 0, 2, 7, 0);
  526. if ((offset + 1) < adev->wb.num_wb) {
  527. __set_bit(offset, adev->wb.used);
  528. __set_bit(offset + 1, adev->wb.used);
  529. *wb = offset;
  530. return 0;
  531. } else {
  532. return -EINVAL;
  533. }
  534. }
  535. /**
  536. * amdgpu_wb_free - Free a wb entry
  537. *
  538. * @adev: amdgpu_device pointer
  539. * @wb: wb index
  540. *
  541. * Free a wb slot allocated for use by the driver (all asics)
  542. */
  543. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  544. {
  545. if (wb < adev->wb.num_wb)
  546. __clear_bit(wb, adev->wb.used);
  547. }
  548. /**
  549. * amdgpu_wb_free_64bit - Free a wb entry
  550. *
  551. * @adev: amdgpu_device pointer
  552. * @wb: wb index
  553. *
  554. * Free a wb slot allocated for use by the driver (all asics)
  555. */
  556. void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb)
  557. {
  558. if ((wb + 1) < adev->wb.num_wb) {
  559. __clear_bit(wb, adev->wb.used);
  560. __clear_bit(wb + 1, adev->wb.used);
  561. }
  562. }
  563. /**
  564. * amdgpu_vram_location - try to find VRAM location
  565. * @adev: amdgpu device structure holding all necessary informations
  566. * @mc: memory controller structure holding memory informations
  567. * @base: base address at which to put VRAM
  568. *
  569. * Function will try to place VRAM at base address provided
  570. * as parameter (which is so far either PCI aperture address or
  571. * for IGP TOM base address).
  572. *
  573. * If there is not enough space to fit the unvisible VRAM in the 32bits
  574. * address space then we limit the VRAM size to the aperture.
  575. *
  576. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  577. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  578. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  579. * not IGP.
  580. *
  581. * Note: we use mc_vram_size as on some board we need to program the mc to
  582. * cover the whole aperture even if VRAM size is inferior to aperture size
  583. * Novell bug 204882 + along with lots of ubuntu ones
  584. *
  585. * Note: when limiting vram it's safe to overwritte real_vram_size because
  586. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  587. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  588. * ones)
  589. *
  590. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  591. * explicitly check for that though.
  592. *
  593. * FIXME: when reducing VRAM size align new size on power of 2.
  594. */
  595. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  596. {
  597. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  598. mc->vram_start = base;
  599. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  600. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  601. mc->real_vram_size = mc->aper_size;
  602. mc->mc_vram_size = mc->aper_size;
  603. }
  604. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  605. if (limit && limit < mc->real_vram_size)
  606. mc->real_vram_size = limit;
  607. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  608. mc->mc_vram_size >> 20, mc->vram_start,
  609. mc->vram_end, mc->real_vram_size >> 20);
  610. }
  611. /**
  612. * amdgpu_gtt_location - try to find GTT location
  613. * @adev: amdgpu device structure holding all necessary informations
  614. * @mc: memory controller structure holding memory informations
  615. *
  616. * Function will place try to place GTT before or after VRAM.
  617. *
  618. * If GTT size is bigger than space left then we ajust GTT size.
  619. * Thus function will never fails.
  620. *
  621. * FIXME: when reducing GTT size align new size on power of 2.
  622. */
  623. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  624. {
  625. u64 size_af, size_bf;
  626. size_af = ((adev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  627. size_bf = mc->vram_start & ~mc->gtt_base_align;
  628. if (size_bf > size_af) {
  629. if (mc->gtt_size > size_bf) {
  630. dev_warn(adev->dev, "limiting GTT\n");
  631. mc->gtt_size = size_bf;
  632. }
  633. mc->gtt_start = 0;
  634. } else {
  635. if (mc->gtt_size > size_af) {
  636. dev_warn(adev->dev, "limiting GTT\n");
  637. mc->gtt_size = size_af;
  638. }
  639. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  640. }
  641. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  642. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  643. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  644. }
  645. /*
  646. * GPU helpers function.
  647. */
  648. /**
  649. * amdgpu_need_post - check if the hw need post or not
  650. *
  651. * @adev: amdgpu_device pointer
  652. *
  653. * Check if the asic has been initialized (all asics) at driver startup
  654. * or post is needed if hw reset is performed.
  655. * Returns true if need or false if not.
  656. */
  657. bool amdgpu_need_post(struct amdgpu_device *adev)
  658. {
  659. uint32_t reg;
  660. if (adev->has_hw_reset) {
  661. adev->has_hw_reset = false;
  662. return true;
  663. }
  664. /* then check MEM_SIZE, in case the crtcs are off */
  665. reg = amdgpu_asic_get_config_memsize(adev);
  666. if ((reg != 0) && (reg != 0xffffffff))
  667. return false;
  668. return true;
  669. }
  670. static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
  671. {
  672. if (amdgpu_sriov_vf(adev))
  673. return false;
  674. if (amdgpu_passthrough(adev)) {
  675. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  676. * some old smc fw still need driver do vPost otherwise gpu hang, while
  677. * those smc fw version above 22.15 doesn't have this flaw, so we force
  678. * vpost executed for smc version below 22.15
  679. */
  680. if (adev->asic_type == CHIP_FIJI) {
  681. int err;
  682. uint32_t fw_ver;
  683. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  684. /* force vPost if error occured */
  685. if (err)
  686. return true;
  687. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  688. if (fw_ver < 0x00160e00)
  689. return true;
  690. }
  691. }
  692. return amdgpu_need_post(adev);
  693. }
  694. /**
  695. * amdgpu_dummy_page_init - init dummy page used by the driver
  696. *
  697. * @adev: amdgpu_device pointer
  698. *
  699. * Allocate the dummy page used by the driver (all asics).
  700. * This dummy page is used by the driver as a filler for gart entries
  701. * when pages are taken out of the GART
  702. * Returns 0 on sucess, -ENOMEM on failure.
  703. */
  704. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  705. {
  706. if (adev->dummy_page.page)
  707. return 0;
  708. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  709. if (adev->dummy_page.page == NULL)
  710. return -ENOMEM;
  711. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  712. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  713. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  714. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  715. __free_page(adev->dummy_page.page);
  716. adev->dummy_page.page = NULL;
  717. return -ENOMEM;
  718. }
  719. return 0;
  720. }
  721. /**
  722. * amdgpu_dummy_page_fini - free dummy page used by the driver
  723. *
  724. * @adev: amdgpu_device pointer
  725. *
  726. * Frees the dummy page used by the driver (all asics).
  727. */
  728. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  729. {
  730. if (adev->dummy_page.page == NULL)
  731. return;
  732. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  733. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  734. __free_page(adev->dummy_page.page);
  735. adev->dummy_page.page = NULL;
  736. }
  737. /* ATOM accessor methods */
  738. /*
  739. * ATOM is an interpreted byte code stored in tables in the vbios. The
  740. * driver registers callbacks to access registers and the interpreter
  741. * in the driver parses the tables and executes then to program specific
  742. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  743. * atombios.h, and atom.c
  744. */
  745. /**
  746. * cail_pll_read - read PLL register
  747. *
  748. * @info: atom card_info pointer
  749. * @reg: PLL register offset
  750. *
  751. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  752. * Returns the value of the PLL register.
  753. */
  754. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  755. {
  756. return 0;
  757. }
  758. /**
  759. * cail_pll_write - write PLL register
  760. *
  761. * @info: atom card_info pointer
  762. * @reg: PLL register offset
  763. * @val: value to write to the pll register
  764. *
  765. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  766. */
  767. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  768. {
  769. }
  770. /**
  771. * cail_mc_read - read MC (Memory Controller) register
  772. *
  773. * @info: atom card_info pointer
  774. * @reg: MC register offset
  775. *
  776. * Provides an MC register accessor for the atom interpreter (r4xx+).
  777. * Returns the value of the MC register.
  778. */
  779. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  780. {
  781. return 0;
  782. }
  783. /**
  784. * cail_mc_write - write MC (Memory Controller) register
  785. *
  786. * @info: atom card_info pointer
  787. * @reg: MC register offset
  788. * @val: value to write to the pll register
  789. *
  790. * Provides a MC register accessor for the atom interpreter (r4xx+).
  791. */
  792. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  793. {
  794. }
  795. /**
  796. * cail_reg_write - write MMIO register
  797. *
  798. * @info: atom card_info pointer
  799. * @reg: MMIO register offset
  800. * @val: value to write to the pll register
  801. *
  802. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  803. */
  804. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  805. {
  806. struct amdgpu_device *adev = info->dev->dev_private;
  807. WREG32(reg, val);
  808. }
  809. /**
  810. * cail_reg_read - read MMIO register
  811. *
  812. * @info: atom card_info pointer
  813. * @reg: MMIO register offset
  814. *
  815. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  816. * Returns the value of the MMIO register.
  817. */
  818. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  819. {
  820. struct amdgpu_device *adev = info->dev->dev_private;
  821. uint32_t r;
  822. r = RREG32(reg);
  823. return r;
  824. }
  825. /**
  826. * cail_ioreg_write - write IO register
  827. *
  828. * @info: atom card_info pointer
  829. * @reg: IO register offset
  830. * @val: value to write to the pll register
  831. *
  832. * Provides a IO register accessor for the atom interpreter (r4xx+).
  833. */
  834. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  835. {
  836. struct amdgpu_device *adev = info->dev->dev_private;
  837. WREG32_IO(reg, val);
  838. }
  839. /**
  840. * cail_ioreg_read - read IO register
  841. *
  842. * @info: atom card_info pointer
  843. * @reg: IO register offset
  844. *
  845. * Provides an IO register accessor for the atom interpreter (r4xx+).
  846. * Returns the value of the IO register.
  847. */
  848. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  849. {
  850. struct amdgpu_device *adev = info->dev->dev_private;
  851. uint32_t r;
  852. r = RREG32_IO(reg);
  853. return r;
  854. }
  855. /**
  856. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  857. *
  858. * @adev: amdgpu_device pointer
  859. *
  860. * Frees the driver info and register access callbacks for the ATOM
  861. * interpreter (r4xx+).
  862. * Called at driver shutdown.
  863. */
  864. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  865. {
  866. if (adev->mode_info.atom_context) {
  867. kfree(adev->mode_info.atom_context->scratch);
  868. kfree(adev->mode_info.atom_context->iio);
  869. }
  870. kfree(adev->mode_info.atom_context);
  871. adev->mode_info.atom_context = NULL;
  872. kfree(adev->mode_info.atom_card_info);
  873. adev->mode_info.atom_card_info = NULL;
  874. }
  875. /**
  876. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  877. *
  878. * @adev: amdgpu_device pointer
  879. *
  880. * Initializes the driver info and register access callbacks for the
  881. * ATOM interpreter (r4xx+).
  882. * Returns 0 on sucess, -ENOMEM on failure.
  883. * Called at driver startup.
  884. */
  885. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  886. {
  887. struct card_info *atom_card_info =
  888. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  889. if (!atom_card_info)
  890. return -ENOMEM;
  891. adev->mode_info.atom_card_info = atom_card_info;
  892. atom_card_info->dev = adev->ddev;
  893. atom_card_info->reg_read = cail_reg_read;
  894. atom_card_info->reg_write = cail_reg_write;
  895. /* needed for iio ops */
  896. if (adev->rio_mem) {
  897. atom_card_info->ioreg_read = cail_ioreg_read;
  898. atom_card_info->ioreg_write = cail_ioreg_write;
  899. } else {
  900. DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
  901. atom_card_info->ioreg_read = cail_reg_read;
  902. atom_card_info->ioreg_write = cail_reg_write;
  903. }
  904. atom_card_info->mc_read = cail_mc_read;
  905. atom_card_info->mc_write = cail_mc_write;
  906. atom_card_info->pll_read = cail_pll_read;
  907. atom_card_info->pll_write = cail_pll_write;
  908. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  909. if (!adev->mode_info.atom_context) {
  910. amdgpu_atombios_fini(adev);
  911. return -ENOMEM;
  912. }
  913. mutex_init(&adev->mode_info.atom_context->mutex);
  914. if (adev->is_atom_fw) {
  915. amdgpu_atomfirmware_scratch_regs_init(adev);
  916. amdgpu_atomfirmware_allocate_fb_scratch(adev);
  917. } else {
  918. amdgpu_atombios_scratch_regs_init(adev);
  919. amdgpu_atombios_allocate_fb_scratch(adev);
  920. }
  921. return 0;
  922. }
  923. /* if we get transitioned to only one device, take VGA back */
  924. /**
  925. * amdgpu_vga_set_decode - enable/disable vga decode
  926. *
  927. * @cookie: amdgpu_device pointer
  928. * @state: enable/disable vga decode
  929. *
  930. * Enable/disable vga decode (all asics).
  931. * Returns VGA resource flags.
  932. */
  933. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  934. {
  935. struct amdgpu_device *adev = cookie;
  936. amdgpu_asic_set_vga_state(adev, state);
  937. if (state)
  938. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  939. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  940. else
  941. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  942. }
  943. /**
  944. * amdgpu_check_pot_argument - check that argument is a power of two
  945. *
  946. * @arg: value to check
  947. *
  948. * Validates that a certain argument is a power of two (all asics).
  949. * Returns true if argument is valid.
  950. */
  951. static bool amdgpu_check_pot_argument(int arg)
  952. {
  953. return (arg & (arg - 1)) == 0;
  954. }
  955. static void amdgpu_check_block_size(struct amdgpu_device *adev)
  956. {
  957. /* defines number of bits in page table versus page directory,
  958. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  959. * page table and the remaining bits are in the page directory */
  960. if (amdgpu_vm_block_size == -1)
  961. return;
  962. if (amdgpu_vm_block_size < 9) {
  963. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  964. amdgpu_vm_block_size);
  965. goto def_value;
  966. }
  967. if (amdgpu_vm_block_size > 24 ||
  968. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  969. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  970. amdgpu_vm_block_size);
  971. goto def_value;
  972. }
  973. return;
  974. def_value:
  975. amdgpu_vm_block_size = -1;
  976. }
  977. static void amdgpu_check_vm_size(struct amdgpu_device *adev)
  978. {
  979. /* no need to check the default value */
  980. if (amdgpu_vm_size == -1)
  981. return;
  982. if (!amdgpu_check_pot_argument(amdgpu_vm_size)) {
  983. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  984. amdgpu_vm_size);
  985. goto def_value;
  986. }
  987. if (amdgpu_vm_size < 1) {
  988. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  989. amdgpu_vm_size);
  990. goto def_value;
  991. }
  992. /*
  993. * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
  994. */
  995. if (amdgpu_vm_size > 1024) {
  996. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  997. amdgpu_vm_size);
  998. goto def_value;
  999. }
  1000. return;
  1001. def_value:
  1002. amdgpu_vm_size = -1;
  1003. }
  1004. /**
  1005. * amdgpu_check_arguments - validate module params
  1006. *
  1007. * @adev: amdgpu_device pointer
  1008. *
  1009. * Validates certain module parameters and updates
  1010. * the associated values used by the driver (all asics).
  1011. */
  1012. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  1013. {
  1014. if (amdgpu_sched_jobs < 4) {
  1015. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  1016. amdgpu_sched_jobs);
  1017. amdgpu_sched_jobs = 4;
  1018. } else if (!amdgpu_check_pot_argument(amdgpu_sched_jobs)){
  1019. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  1020. amdgpu_sched_jobs);
  1021. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  1022. }
  1023. if (amdgpu_gart_size != -1) {
  1024. /* gtt size must be greater or equal to 32M */
  1025. if (amdgpu_gart_size < 32) {
  1026. dev_warn(adev->dev, "gart size (%d) too small\n",
  1027. amdgpu_gart_size);
  1028. amdgpu_gart_size = -1;
  1029. }
  1030. }
  1031. amdgpu_check_vm_size(adev);
  1032. amdgpu_check_block_size(adev);
  1033. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  1034. !amdgpu_check_pot_argument(amdgpu_vram_page_split))) {
  1035. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  1036. amdgpu_vram_page_split);
  1037. amdgpu_vram_page_split = 1024;
  1038. }
  1039. }
  1040. /**
  1041. * amdgpu_switcheroo_set_state - set switcheroo state
  1042. *
  1043. * @pdev: pci dev pointer
  1044. * @state: vga_switcheroo state
  1045. *
  1046. * Callback for the switcheroo driver. Suspends or resumes the
  1047. * the asics before or after it is powered up using ACPI methods.
  1048. */
  1049. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1050. {
  1051. struct drm_device *dev = pci_get_drvdata(pdev);
  1052. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  1053. return;
  1054. if (state == VGA_SWITCHEROO_ON) {
  1055. pr_info("amdgpu: switched on\n");
  1056. /* don't suspend or resume card normally */
  1057. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1058. amdgpu_device_resume(dev, true, true);
  1059. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1060. drm_kms_helper_poll_enable(dev);
  1061. } else {
  1062. pr_info("amdgpu: switched off\n");
  1063. drm_kms_helper_poll_disable(dev);
  1064. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1065. amdgpu_device_suspend(dev, true, true);
  1066. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1067. }
  1068. }
  1069. /**
  1070. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  1071. *
  1072. * @pdev: pci dev pointer
  1073. *
  1074. * Callback for the switcheroo driver. Check of the switcheroo
  1075. * state can be changed.
  1076. * Returns true if the state can be changed, false if not.
  1077. */
  1078. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  1079. {
  1080. struct drm_device *dev = pci_get_drvdata(pdev);
  1081. /*
  1082. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1083. * locking inversion with the driver load path. And the access here is
  1084. * completely racy anyway. So don't bother with locking for now.
  1085. */
  1086. return dev->open_count == 0;
  1087. }
  1088. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  1089. .set_gpu_state = amdgpu_switcheroo_set_state,
  1090. .reprobe = NULL,
  1091. .can_switch = amdgpu_switcheroo_can_switch,
  1092. };
  1093. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  1094. enum amd_ip_block_type block_type,
  1095. enum amd_clockgating_state state)
  1096. {
  1097. int i, r = 0;
  1098. for (i = 0; i < adev->num_ip_blocks; i++) {
  1099. if (!adev->ip_blocks[i].status.valid)
  1100. continue;
  1101. if (adev->ip_blocks[i].version->type != block_type)
  1102. continue;
  1103. if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
  1104. continue;
  1105. r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
  1106. (void *)adev, state);
  1107. if (r)
  1108. DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
  1109. adev->ip_blocks[i].version->funcs->name, r);
  1110. }
  1111. return r;
  1112. }
  1113. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1114. enum amd_ip_block_type block_type,
  1115. enum amd_powergating_state state)
  1116. {
  1117. int i, r = 0;
  1118. for (i = 0; i < adev->num_ip_blocks; i++) {
  1119. if (!adev->ip_blocks[i].status.valid)
  1120. continue;
  1121. if (adev->ip_blocks[i].version->type != block_type)
  1122. continue;
  1123. if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
  1124. continue;
  1125. r = adev->ip_blocks[i].version->funcs->set_powergating_state(
  1126. (void *)adev, state);
  1127. if (r)
  1128. DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
  1129. adev->ip_blocks[i].version->funcs->name, r);
  1130. }
  1131. return r;
  1132. }
  1133. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
  1134. {
  1135. int i;
  1136. for (i = 0; i < adev->num_ip_blocks; i++) {
  1137. if (!adev->ip_blocks[i].status.valid)
  1138. continue;
  1139. if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
  1140. adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
  1141. }
  1142. }
  1143. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1144. enum amd_ip_block_type block_type)
  1145. {
  1146. int i, r;
  1147. for (i = 0; i < adev->num_ip_blocks; i++) {
  1148. if (!adev->ip_blocks[i].status.valid)
  1149. continue;
  1150. if (adev->ip_blocks[i].version->type == block_type) {
  1151. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1152. if (r)
  1153. return r;
  1154. break;
  1155. }
  1156. }
  1157. return 0;
  1158. }
  1159. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1160. enum amd_ip_block_type block_type)
  1161. {
  1162. int i;
  1163. for (i = 0; i < adev->num_ip_blocks; i++) {
  1164. if (!adev->ip_blocks[i].status.valid)
  1165. continue;
  1166. if (adev->ip_blocks[i].version->type == block_type)
  1167. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1168. }
  1169. return true;
  1170. }
  1171. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1172. enum amd_ip_block_type type)
  1173. {
  1174. int i;
  1175. for (i = 0; i < adev->num_ip_blocks; i++)
  1176. if (adev->ip_blocks[i].version->type == type)
  1177. return &adev->ip_blocks[i];
  1178. return NULL;
  1179. }
  1180. /**
  1181. * amdgpu_ip_block_version_cmp
  1182. *
  1183. * @adev: amdgpu_device pointer
  1184. * @type: enum amd_ip_block_type
  1185. * @major: major version
  1186. * @minor: minor version
  1187. *
  1188. * return 0 if equal or greater
  1189. * return 1 if smaller or the ip_block doesn't exist
  1190. */
  1191. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1192. enum amd_ip_block_type type,
  1193. u32 major, u32 minor)
  1194. {
  1195. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1196. if (ip_block && ((ip_block->version->major > major) ||
  1197. ((ip_block->version->major == major) &&
  1198. (ip_block->version->minor >= minor))))
  1199. return 0;
  1200. return 1;
  1201. }
  1202. /**
  1203. * amdgpu_ip_block_add
  1204. *
  1205. * @adev: amdgpu_device pointer
  1206. * @ip_block_version: pointer to the IP to add
  1207. *
  1208. * Adds the IP block driver information to the collection of IPs
  1209. * on the asic.
  1210. */
  1211. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1212. const struct amdgpu_ip_block_version *ip_block_version)
  1213. {
  1214. if (!ip_block_version)
  1215. return -EINVAL;
  1216. DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
  1217. ip_block_version->funcs->name);
  1218. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1219. return 0;
  1220. }
  1221. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1222. {
  1223. adev->enable_virtual_display = false;
  1224. if (amdgpu_virtual_display) {
  1225. struct drm_device *ddev = adev->ddev;
  1226. const char *pci_address_name = pci_name(ddev->pdev);
  1227. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1228. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1229. pciaddstr_tmp = pciaddstr;
  1230. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1231. pciaddname = strsep(&pciaddname_tmp, ",");
  1232. if (!strcmp("all", pciaddname)
  1233. || !strcmp(pci_address_name, pciaddname)) {
  1234. long num_crtc;
  1235. int res = -1;
  1236. adev->enable_virtual_display = true;
  1237. if (pciaddname_tmp)
  1238. res = kstrtol(pciaddname_tmp, 10,
  1239. &num_crtc);
  1240. if (!res) {
  1241. if (num_crtc < 1)
  1242. num_crtc = 1;
  1243. if (num_crtc > 6)
  1244. num_crtc = 6;
  1245. adev->mode_info.num_crtc = num_crtc;
  1246. } else {
  1247. adev->mode_info.num_crtc = 1;
  1248. }
  1249. break;
  1250. }
  1251. }
  1252. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1253. amdgpu_virtual_display, pci_address_name,
  1254. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1255. kfree(pciaddstr);
  1256. }
  1257. }
  1258. static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
  1259. {
  1260. const char *chip_name;
  1261. char fw_name[30];
  1262. int err;
  1263. const struct gpu_info_firmware_header_v1_0 *hdr;
  1264. adev->firmware.gpu_info_fw = NULL;
  1265. switch (adev->asic_type) {
  1266. case CHIP_TOPAZ:
  1267. case CHIP_TONGA:
  1268. case CHIP_FIJI:
  1269. case CHIP_POLARIS11:
  1270. case CHIP_POLARIS10:
  1271. case CHIP_POLARIS12:
  1272. case CHIP_CARRIZO:
  1273. case CHIP_STONEY:
  1274. #ifdef CONFIG_DRM_AMDGPU_SI
  1275. case CHIP_VERDE:
  1276. case CHIP_TAHITI:
  1277. case CHIP_PITCAIRN:
  1278. case CHIP_OLAND:
  1279. case CHIP_HAINAN:
  1280. #endif
  1281. #ifdef CONFIG_DRM_AMDGPU_CIK
  1282. case CHIP_BONAIRE:
  1283. case CHIP_HAWAII:
  1284. case CHIP_KAVERI:
  1285. case CHIP_KABINI:
  1286. case CHIP_MULLINS:
  1287. #endif
  1288. default:
  1289. return 0;
  1290. case CHIP_VEGA10:
  1291. chip_name = "vega10";
  1292. break;
  1293. case CHIP_RAVEN:
  1294. chip_name = "raven";
  1295. break;
  1296. }
  1297. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
  1298. err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
  1299. if (err) {
  1300. dev_err(adev->dev,
  1301. "Failed to load gpu_info firmware \"%s\"\n",
  1302. fw_name);
  1303. goto out;
  1304. }
  1305. err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
  1306. if (err) {
  1307. dev_err(adev->dev,
  1308. "Failed to validate gpu_info firmware \"%s\"\n",
  1309. fw_name);
  1310. goto out;
  1311. }
  1312. hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
  1313. amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
  1314. switch (hdr->version_major) {
  1315. case 1:
  1316. {
  1317. const struct gpu_info_firmware_v1_0 *gpu_info_fw =
  1318. (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
  1319. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1320. adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
  1321. adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
  1322. adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
  1323. adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
  1324. adev->gfx.config.max_texture_channel_caches =
  1325. le32_to_cpu(gpu_info_fw->gc_num_tccs);
  1326. adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
  1327. adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
  1328. adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
  1329. adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
  1330. adev->gfx.config.double_offchip_lds_buf =
  1331. le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
  1332. adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
  1333. adev->gfx.cu_info.max_waves_per_simd =
  1334. le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
  1335. adev->gfx.cu_info.max_scratch_slots_per_cu =
  1336. le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
  1337. adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
  1338. break;
  1339. }
  1340. default:
  1341. dev_err(adev->dev,
  1342. "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
  1343. err = -EINVAL;
  1344. goto out;
  1345. }
  1346. out:
  1347. return err;
  1348. }
  1349. static int amdgpu_early_init(struct amdgpu_device *adev)
  1350. {
  1351. int i, r;
  1352. amdgpu_device_enable_virtual_display(adev);
  1353. switch (adev->asic_type) {
  1354. case CHIP_TOPAZ:
  1355. case CHIP_TONGA:
  1356. case CHIP_FIJI:
  1357. case CHIP_POLARIS11:
  1358. case CHIP_POLARIS10:
  1359. case CHIP_POLARIS12:
  1360. case CHIP_CARRIZO:
  1361. case CHIP_STONEY:
  1362. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1363. adev->family = AMDGPU_FAMILY_CZ;
  1364. else
  1365. adev->family = AMDGPU_FAMILY_VI;
  1366. r = vi_set_ip_blocks(adev);
  1367. if (r)
  1368. return r;
  1369. break;
  1370. #ifdef CONFIG_DRM_AMDGPU_SI
  1371. case CHIP_VERDE:
  1372. case CHIP_TAHITI:
  1373. case CHIP_PITCAIRN:
  1374. case CHIP_OLAND:
  1375. case CHIP_HAINAN:
  1376. adev->family = AMDGPU_FAMILY_SI;
  1377. r = si_set_ip_blocks(adev);
  1378. if (r)
  1379. return r;
  1380. break;
  1381. #endif
  1382. #ifdef CONFIG_DRM_AMDGPU_CIK
  1383. case CHIP_BONAIRE:
  1384. case CHIP_HAWAII:
  1385. case CHIP_KAVERI:
  1386. case CHIP_KABINI:
  1387. case CHIP_MULLINS:
  1388. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1389. adev->family = AMDGPU_FAMILY_CI;
  1390. else
  1391. adev->family = AMDGPU_FAMILY_KV;
  1392. r = cik_set_ip_blocks(adev);
  1393. if (r)
  1394. return r;
  1395. break;
  1396. #endif
  1397. case CHIP_VEGA10:
  1398. case CHIP_RAVEN:
  1399. if (adev->asic_type == CHIP_RAVEN)
  1400. adev->family = AMDGPU_FAMILY_RV;
  1401. else
  1402. adev->family = AMDGPU_FAMILY_AI;
  1403. r = soc15_set_ip_blocks(adev);
  1404. if (r)
  1405. return r;
  1406. break;
  1407. default:
  1408. /* FIXME: not supported yet */
  1409. return -EINVAL;
  1410. }
  1411. r = amdgpu_device_parse_gpu_info_fw(adev);
  1412. if (r)
  1413. return r;
  1414. if (amdgpu_sriov_vf(adev)) {
  1415. r = amdgpu_virt_request_full_gpu(adev, true);
  1416. if (r)
  1417. return r;
  1418. }
  1419. for (i = 0; i < adev->num_ip_blocks; i++) {
  1420. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1421. DRM_ERROR("disabled ip block: %d <%s>\n",
  1422. i, adev->ip_blocks[i].version->funcs->name);
  1423. adev->ip_blocks[i].status.valid = false;
  1424. } else {
  1425. if (adev->ip_blocks[i].version->funcs->early_init) {
  1426. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1427. if (r == -ENOENT) {
  1428. adev->ip_blocks[i].status.valid = false;
  1429. } else if (r) {
  1430. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1431. adev->ip_blocks[i].version->funcs->name, r);
  1432. return r;
  1433. } else {
  1434. adev->ip_blocks[i].status.valid = true;
  1435. }
  1436. } else {
  1437. adev->ip_blocks[i].status.valid = true;
  1438. }
  1439. }
  1440. }
  1441. adev->cg_flags &= amdgpu_cg_mask;
  1442. adev->pg_flags &= amdgpu_pg_mask;
  1443. return 0;
  1444. }
  1445. static int amdgpu_init(struct amdgpu_device *adev)
  1446. {
  1447. int i, r;
  1448. for (i = 0; i < adev->num_ip_blocks; i++) {
  1449. if (!adev->ip_blocks[i].status.valid)
  1450. continue;
  1451. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1452. if (r) {
  1453. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1454. adev->ip_blocks[i].version->funcs->name, r);
  1455. return r;
  1456. }
  1457. adev->ip_blocks[i].status.sw = true;
  1458. /* need to do gmc hw init early so we can allocate gpu mem */
  1459. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1460. r = amdgpu_vram_scratch_init(adev);
  1461. if (r) {
  1462. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1463. return r;
  1464. }
  1465. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1466. if (r) {
  1467. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1468. return r;
  1469. }
  1470. r = amdgpu_wb_init(adev);
  1471. if (r) {
  1472. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1473. return r;
  1474. }
  1475. adev->ip_blocks[i].status.hw = true;
  1476. /* right after GMC hw init, we create CSA */
  1477. if (amdgpu_sriov_vf(adev)) {
  1478. r = amdgpu_allocate_static_csa(adev);
  1479. if (r) {
  1480. DRM_ERROR("allocate CSA failed %d\n", r);
  1481. return r;
  1482. }
  1483. }
  1484. }
  1485. }
  1486. for (i = 0; i < adev->num_ip_blocks; i++) {
  1487. if (!adev->ip_blocks[i].status.sw)
  1488. continue;
  1489. /* gmc hw init is done early */
  1490. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1491. continue;
  1492. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1493. if (r) {
  1494. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1495. adev->ip_blocks[i].version->funcs->name, r);
  1496. return r;
  1497. }
  1498. adev->ip_blocks[i].status.hw = true;
  1499. }
  1500. return 0;
  1501. }
  1502. static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
  1503. {
  1504. memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
  1505. }
  1506. static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
  1507. {
  1508. return !!memcmp(adev->gart.ptr, adev->reset_magic,
  1509. AMDGPU_RESET_MAGIC_NUM);
  1510. }
  1511. static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
  1512. {
  1513. int i = 0, r;
  1514. for (i = 0; i < adev->num_ip_blocks; i++) {
  1515. if (!adev->ip_blocks[i].status.valid)
  1516. continue;
  1517. /* skip CG for VCE/UVD, it's handled specially */
  1518. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1519. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1520. /* enable clockgating to save power */
  1521. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1522. AMD_CG_STATE_GATE);
  1523. if (r) {
  1524. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1525. adev->ip_blocks[i].version->funcs->name, r);
  1526. return r;
  1527. }
  1528. }
  1529. }
  1530. return 0;
  1531. }
  1532. static int amdgpu_late_init(struct amdgpu_device *adev)
  1533. {
  1534. int i = 0, r;
  1535. for (i = 0; i < adev->num_ip_blocks; i++) {
  1536. if (!adev->ip_blocks[i].status.valid)
  1537. continue;
  1538. if (adev->ip_blocks[i].version->funcs->late_init) {
  1539. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1540. if (r) {
  1541. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1542. adev->ip_blocks[i].version->funcs->name, r);
  1543. return r;
  1544. }
  1545. adev->ip_blocks[i].status.late_initialized = true;
  1546. }
  1547. }
  1548. mod_delayed_work(system_wq, &adev->late_init_work,
  1549. msecs_to_jiffies(AMDGPU_RESUME_MS));
  1550. amdgpu_fill_reset_magic(adev);
  1551. return 0;
  1552. }
  1553. static int amdgpu_fini(struct amdgpu_device *adev)
  1554. {
  1555. int i, r;
  1556. /* need to disable SMC first */
  1557. for (i = 0; i < adev->num_ip_blocks; i++) {
  1558. if (!adev->ip_blocks[i].status.hw)
  1559. continue;
  1560. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1561. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1562. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1563. AMD_CG_STATE_UNGATE);
  1564. if (r) {
  1565. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1566. adev->ip_blocks[i].version->funcs->name, r);
  1567. return r;
  1568. }
  1569. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1570. /* XXX handle errors */
  1571. if (r) {
  1572. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1573. adev->ip_blocks[i].version->funcs->name, r);
  1574. }
  1575. adev->ip_blocks[i].status.hw = false;
  1576. break;
  1577. }
  1578. }
  1579. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1580. if (!adev->ip_blocks[i].status.hw)
  1581. continue;
  1582. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1583. amdgpu_wb_fini(adev);
  1584. amdgpu_vram_scratch_fini(adev);
  1585. }
  1586. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1587. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1588. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1589. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1590. AMD_CG_STATE_UNGATE);
  1591. if (r) {
  1592. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1593. adev->ip_blocks[i].version->funcs->name, r);
  1594. return r;
  1595. }
  1596. }
  1597. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1598. /* XXX handle errors */
  1599. if (r) {
  1600. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1601. adev->ip_blocks[i].version->funcs->name, r);
  1602. }
  1603. adev->ip_blocks[i].status.hw = false;
  1604. }
  1605. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1606. if (!adev->ip_blocks[i].status.sw)
  1607. continue;
  1608. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1609. /* XXX handle errors */
  1610. if (r) {
  1611. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1612. adev->ip_blocks[i].version->funcs->name, r);
  1613. }
  1614. adev->ip_blocks[i].status.sw = false;
  1615. adev->ip_blocks[i].status.valid = false;
  1616. }
  1617. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1618. if (!adev->ip_blocks[i].status.late_initialized)
  1619. continue;
  1620. if (adev->ip_blocks[i].version->funcs->late_fini)
  1621. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1622. adev->ip_blocks[i].status.late_initialized = false;
  1623. }
  1624. if (amdgpu_sriov_vf(adev)) {
  1625. amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
  1626. amdgpu_virt_release_full_gpu(adev, false);
  1627. }
  1628. return 0;
  1629. }
  1630. static void amdgpu_late_init_func_handler(struct work_struct *work)
  1631. {
  1632. struct amdgpu_device *adev =
  1633. container_of(work, struct amdgpu_device, late_init_work.work);
  1634. amdgpu_late_set_cg_state(adev);
  1635. }
  1636. int amdgpu_suspend(struct amdgpu_device *adev)
  1637. {
  1638. int i, r;
  1639. if (amdgpu_sriov_vf(adev))
  1640. amdgpu_virt_request_full_gpu(adev, false);
  1641. /* ungate SMC block first */
  1642. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1643. AMD_CG_STATE_UNGATE);
  1644. if (r) {
  1645. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1646. }
  1647. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1648. if (!adev->ip_blocks[i].status.valid)
  1649. continue;
  1650. /* ungate blocks so that suspend can properly shut them down */
  1651. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1652. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1653. AMD_CG_STATE_UNGATE);
  1654. if (r) {
  1655. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1656. adev->ip_blocks[i].version->funcs->name, r);
  1657. }
  1658. }
  1659. /* XXX handle errors */
  1660. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1661. /* XXX handle errors */
  1662. if (r) {
  1663. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1664. adev->ip_blocks[i].version->funcs->name, r);
  1665. }
  1666. }
  1667. if (amdgpu_sriov_vf(adev))
  1668. amdgpu_virt_release_full_gpu(adev, false);
  1669. return 0;
  1670. }
  1671. static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
  1672. {
  1673. int i, r;
  1674. static enum amd_ip_block_type ip_order[] = {
  1675. AMD_IP_BLOCK_TYPE_GMC,
  1676. AMD_IP_BLOCK_TYPE_COMMON,
  1677. AMD_IP_BLOCK_TYPE_IH,
  1678. };
  1679. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1680. int j;
  1681. struct amdgpu_ip_block *block;
  1682. for (j = 0; j < adev->num_ip_blocks; j++) {
  1683. block = &adev->ip_blocks[j];
  1684. if (block->version->type != ip_order[i] ||
  1685. !block->status.valid)
  1686. continue;
  1687. r = block->version->funcs->hw_init(adev);
  1688. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1689. }
  1690. }
  1691. return 0;
  1692. }
  1693. static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
  1694. {
  1695. int i, r;
  1696. static enum amd_ip_block_type ip_order[] = {
  1697. AMD_IP_BLOCK_TYPE_SMC,
  1698. AMD_IP_BLOCK_TYPE_DCE,
  1699. AMD_IP_BLOCK_TYPE_GFX,
  1700. AMD_IP_BLOCK_TYPE_SDMA,
  1701. AMD_IP_BLOCK_TYPE_VCE,
  1702. };
  1703. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1704. int j;
  1705. struct amdgpu_ip_block *block;
  1706. for (j = 0; j < adev->num_ip_blocks; j++) {
  1707. block = &adev->ip_blocks[j];
  1708. if (block->version->type != ip_order[i] ||
  1709. !block->status.valid)
  1710. continue;
  1711. r = block->version->funcs->hw_init(adev);
  1712. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1713. }
  1714. }
  1715. return 0;
  1716. }
  1717. static int amdgpu_resume_phase1(struct amdgpu_device *adev)
  1718. {
  1719. int i, r;
  1720. for (i = 0; i < adev->num_ip_blocks; i++) {
  1721. if (!adev->ip_blocks[i].status.valid)
  1722. continue;
  1723. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1724. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1725. adev->ip_blocks[i].version->type ==
  1726. AMD_IP_BLOCK_TYPE_IH) {
  1727. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1728. if (r) {
  1729. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1730. adev->ip_blocks[i].version->funcs->name, r);
  1731. return r;
  1732. }
  1733. }
  1734. }
  1735. return 0;
  1736. }
  1737. static int amdgpu_resume_phase2(struct amdgpu_device *adev)
  1738. {
  1739. int i, r;
  1740. for (i = 0; i < adev->num_ip_blocks; i++) {
  1741. if (!adev->ip_blocks[i].status.valid)
  1742. continue;
  1743. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1744. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1745. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
  1746. continue;
  1747. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1748. if (r) {
  1749. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1750. adev->ip_blocks[i].version->funcs->name, r);
  1751. return r;
  1752. }
  1753. }
  1754. return 0;
  1755. }
  1756. static int amdgpu_resume(struct amdgpu_device *adev)
  1757. {
  1758. int r;
  1759. r = amdgpu_resume_phase1(adev);
  1760. if (r)
  1761. return r;
  1762. r = amdgpu_resume_phase2(adev);
  1763. return r;
  1764. }
  1765. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1766. {
  1767. if (adev->is_atom_fw) {
  1768. if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
  1769. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1770. } else {
  1771. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1772. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1773. }
  1774. }
  1775. /**
  1776. * amdgpu_device_init - initialize the driver
  1777. *
  1778. * @adev: amdgpu_device pointer
  1779. * @pdev: drm dev pointer
  1780. * @pdev: pci dev pointer
  1781. * @flags: driver flags
  1782. *
  1783. * Initializes the driver info and hw (all asics).
  1784. * Returns 0 for success or an error on failure.
  1785. * Called at driver startup.
  1786. */
  1787. int amdgpu_device_init(struct amdgpu_device *adev,
  1788. struct drm_device *ddev,
  1789. struct pci_dev *pdev,
  1790. uint32_t flags)
  1791. {
  1792. int r, i;
  1793. bool runtime = false;
  1794. u32 max_MBps;
  1795. adev->shutdown = false;
  1796. adev->dev = &pdev->dev;
  1797. adev->ddev = ddev;
  1798. adev->pdev = pdev;
  1799. adev->flags = flags;
  1800. adev->asic_type = flags & AMD_ASIC_MASK;
  1801. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1802. adev->mc.gtt_size = 512 * 1024 * 1024;
  1803. adev->accel_working = false;
  1804. adev->num_rings = 0;
  1805. adev->mman.buffer_funcs = NULL;
  1806. adev->mman.buffer_funcs_ring = NULL;
  1807. adev->vm_manager.vm_pte_funcs = NULL;
  1808. adev->vm_manager.vm_pte_num_rings = 0;
  1809. adev->gart.gart_funcs = NULL;
  1810. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1811. adev->smc_rreg = &amdgpu_invalid_rreg;
  1812. adev->smc_wreg = &amdgpu_invalid_wreg;
  1813. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1814. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1815. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1816. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1817. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1818. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1819. adev->didt_rreg = &amdgpu_invalid_rreg;
  1820. adev->didt_wreg = &amdgpu_invalid_wreg;
  1821. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1822. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1823. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1824. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1825. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1826. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1827. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1828. /* mutex initialization are all done here so we
  1829. * can recall function without having locking issues */
  1830. atomic_set(&adev->irq.ih.lock, 0);
  1831. mutex_init(&adev->firmware.mutex);
  1832. mutex_init(&adev->pm.mutex);
  1833. mutex_init(&adev->gfx.gpu_clock_mutex);
  1834. mutex_init(&adev->srbm_mutex);
  1835. mutex_init(&adev->grbm_idx_mutex);
  1836. mutex_init(&adev->mn_lock);
  1837. hash_init(adev->mn_hash);
  1838. amdgpu_check_arguments(adev);
  1839. spin_lock_init(&adev->mmio_idx_lock);
  1840. spin_lock_init(&adev->smc_idx_lock);
  1841. spin_lock_init(&adev->pcie_idx_lock);
  1842. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1843. spin_lock_init(&adev->didt_idx_lock);
  1844. spin_lock_init(&adev->gc_cac_idx_lock);
  1845. spin_lock_init(&adev->audio_endpt_idx_lock);
  1846. spin_lock_init(&adev->mm_stats.lock);
  1847. INIT_LIST_HEAD(&adev->shadow_list);
  1848. mutex_init(&adev->shadow_list_lock);
  1849. INIT_LIST_HEAD(&adev->gtt_list);
  1850. spin_lock_init(&adev->gtt_list_lock);
  1851. INIT_LIST_HEAD(&adev->ring_lru_list);
  1852. spin_lock_init(&adev->ring_lru_list_lock);
  1853. INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
  1854. /* Registers mapping */
  1855. /* TODO: block userspace mapping of io register */
  1856. if (adev->asic_type >= CHIP_BONAIRE) {
  1857. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1858. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1859. } else {
  1860. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1861. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1862. }
  1863. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1864. if (adev->rmmio == NULL) {
  1865. return -ENOMEM;
  1866. }
  1867. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1868. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1869. if (adev->asic_type >= CHIP_BONAIRE)
  1870. /* doorbell bar mapping */
  1871. amdgpu_doorbell_init(adev);
  1872. /* io port mapping */
  1873. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1874. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1875. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1876. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1877. break;
  1878. }
  1879. }
  1880. if (adev->rio_mem == NULL)
  1881. DRM_INFO("PCI I/O BAR is not found.\n");
  1882. /* early init functions */
  1883. r = amdgpu_early_init(adev);
  1884. if (r)
  1885. return r;
  1886. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1887. /* this will fail for cards that aren't VGA class devices, just
  1888. * ignore it */
  1889. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1890. if (amdgpu_runtime_pm == 1)
  1891. runtime = true;
  1892. if (amdgpu_device_is_px(ddev))
  1893. runtime = true;
  1894. if (!pci_is_thunderbolt_attached(adev->pdev))
  1895. vga_switcheroo_register_client(adev->pdev,
  1896. &amdgpu_switcheroo_ops, runtime);
  1897. if (runtime)
  1898. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1899. /* Read BIOS */
  1900. if (!amdgpu_get_bios(adev)) {
  1901. r = -EINVAL;
  1902. goto failed;
  1903. }
  1904. r = amdgpu_atombios_init(adev);
  1905. if (r) {
  1906. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1907. goto failed;
  1908. }
  1909. /* detect if we are with an SRIOV vbios */
  1910. amdgpu_device_detect_sriov_bios(adev);
  1911. /* Post card if necessary */
  1912. if (amdgpu_vpost_needed(adev)) {
  1913. if (!adev->bios) {
  1914. dev_err(adev->dev, "no vBIOS found\n");
  1915. r = -EINVAL;
  1916. goto failed;
  1917. }
  1918. DRM_INFO("GPU posting now...\n");
  1919. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1920. if (r) {
  1921. dev_err(adev->dev, "gpu post error!\n");
  1922. goto failed;
  1923. }
  1924. } else {
  1925. DRM_INFO("GPU post is not needed\n");
  1926. }
  1927. if (!adev->is_atom_fw) {
  1928. /* Initialize clocks */
  1929. r = amdgpu_atombios_get_clock_info(adev);
  1930. if (r) {
  1931. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1932. return r;
  1933. }
  1934. /* init i2c buses */
  1935. amdgpu_atombios_i2c_init(adev);
  1936. }
  1937. /* Fence driver */
  1938. r = amdgpu_fence_driver_init(adev);
  1939. if (r) {
  1940. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1941. goto failed;
  1942. }
  1943. /* init the mode config */
  1944. drm_mode_config_init(adev->ddev);
  1945. r = amdgpu_init(adev);
  1946. if (r) {
  1947. dev_err(adev->dev, "amdgpu_init failed\n");
  1948. amdgpu_fini(adev);
  1949. goto failed;
  1950. }
  1951. adev->accel_working = true;
  1952. amdgpu_vm_check_compute_bug(adev);
  1953. /* Initialize the buffer migration limit. */
  1954. if (amdgpu_moverate >= 0)
  1955. max_MBps = amdgpu_moverate;
  1956. else
  1957. max_MBps = 8; /* Allow 8 MB/s. */
  1958. /* Get a log2 for easy divisions. */
  1959. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  1960. r = amdgpu_ib_pool_init(adev);
  1961. if (r) {
  1962. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1963. goto failed;
  1964. }
  1965. r = amdgpu_ib_ring_tests(adev);
  1966. if (r)
  1967. DRM_ERROR("ib ring test failed (%d).\n", r);
  1968. amdgpu_fbdev_init(adev);
  1969. r = amdgpu_gem_debugfs_init(adev);
  1970. if (r)
  1971. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1972. r = amdgpu_debugfs_regs_init(adev);
  1973. if (r)
  1974. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  1975. r = amdgpu_debugfs_test_ib_ring_init(adev);
  1976. if (r)
  1977. DRM_ERROR("registering register test ib ring debugfs failed (%d).\n", r);
  1978. r = amdgpu_debugfs_firmware_init(adev);
  1979. if (r)
  1980. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  1981. if ((amdgpu_testing & 1)) {
  1982. if (adev->accel_working)
  1983. amdgpu_test_moves(adev);
  1984. else
  1985. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  1986. }
  1987. if (amdgpu_benchmarking) {
  1988. if (adev->accel_working)
  1989. amdgpu_benchmark(adev, amdgpu_benchmarking);
  1990. else
  1991. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  1992. }
  1993. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  1994. * explicit gating rather than handling it automatically.
  1995. */
  1996. r = amdgpu_late_init(adev);
  1997. if (r) {
  1998. dev_err(adev->dev, "amdgpu_late_init failed\n");
  1999. goto failed;
  2000. }
  2001. return 0;
  2002. failed:
  2003. if (runtime)
  2004. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2005. return r;
  2006. }
  2007. /**
  2008. * amdgpu_device_fini - tear down the driver
  2009. *
  2010. * @adev: amdgpu_device pointer
  2011. *
  2012. * Tear down the driver info (all asics).
  2013. * Called at driver shutdown.
  2014. */
  2015. void amdgpu_device_fini(struct amdgpu_device *adev)
  2016. {
  2017. int r;
  2018. DRM_INFO("amdgpu: finishing device.\n");
  2019. adev->shutdown = true;
  2020. if (adev->mode_info.mode_config_initialized)
  2021. drm_crtc_force_disable_all(adev->ddev);
  2022. /* evict vram memory */
  2023. amdgpu_bo_evict_vram(adev);
  2024. amdgpu_ib_pool_fini(adev);
  2025. amdgpu_fence_driver_fini(adev);
  2026. amdgpu_fbdev_fini(adev);
  2027. r = amdgpu_fini(adev);
  2028. if (adev->firmware.gpu_info_fw) {
  2029. release_firmware(adev->firmware.gpu_info_fw);
  2030. adev->firmware.gpu_info_fw = NULL;
  2031. }
  2032. adev->accel_working = false;
  2033. cancel_delayed_work_sync(&adev->late_init_work);
  2034. /* free i2c buses */
  2035. amdgpu_i2c_fini(adev);
  2036. amdgpu_atombios_fini(adev);
  2037. kfree(adev->bios);
  2038. adev->bios = NULL;
  2039. if (!pci_is_thunderbolt_attached(adev->pdev))
  2040. vga_switcheroo_unregister_client(adev->pdev);
  2041. if (adev->flags & AMD_IS_PX)
  2042. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2043. vga_client_register(adev->pdev, NULL, NULL, NULL);
  2044. if (adev->rio_mem)
  2045. pci_iounmap(adev->pdev, adev->rio_mem);
  2046. adev->rio_mem = NULL;
  2047. iounmap(adev->rmmio);
  2048. adev->rmmio = NULL;
  2049. if (adev->asic_type >= CHIP_BONAIRE)
  2050. amdgpu_doorbell_fini(adev);
  2051. amdgpu_debugfs_regs_cleanup(adev);
  2052. }
  2053. /*
  2054. * Suspend & resume.
  2055. */
  2056. /**
  2057. * amdgpu_device_suspend - initiate device suspend
  2058. *
  2059. * @pdev: drm dev pointer
  2060. * @state: suspend state
  2061. *
  2062. * Puts the hw in the suspend state (all asics).
  2063. * Returns 0 for success or an error on failure.
  2064. * Called at driver suspend.
  2065. */
  2066. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  2067. {
  2068. struct amdgpu_device *adev;
  2069. struct drm_crtc *crtc;
  2070. struct drm_connector *connector;
  2071. int r;
  2072. if (dev == NULL || dev->dev_private == NULL) {
  2073. return -ENODEV;
  2074. }
  2075. adev = dev->dev_private;
  2076. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2077. return 0;
  2078. drm_kms_helper_poll_disable(dev);
  2079. /* turn off display hw */
  2080. drm_modeset_lock_all(dev);
  2081. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2082. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  2083. }
  2084. drm_modeset_unlock_all(dev);
  2085. /* unpin the front buffers and cursors */
  2086. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2087. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2088. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  2089. struct amdgpu_bo *robj;
  2090. if (amdgpu_crtc->cursor_bo) {
  2091. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2092. r = amdgpu_bo_reserve(aobj, true);
  2093. if (r == 0) {
  2094. amdgpu_bo_unpin(aobj);
  2095. amdgpu_bo_unreserve(aobj);
  2096. }
  2097. }
  2098. if (rfb == NULL || rfb->obj == NULL) {
  2099. continue;
  2100. }
  2101. robj = gem_to_amdgpu_bo(rfb->obj);
  2102. /* don't unpin kernel fb objects */
  2103. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  2104. r = amdgpu_bo_reserve(robj, true);
  2105. if (r == 0) {
  2106. amdgpu_bo_unpin(robj);
  2107. amdgpu_bo_unreserve(robj);
  2108. }
  2109. }
  2110. }
  2111. /* evict vram memory */
  2112. amdgpu_bo_evict_vram(adev);
  2113. amdgpu_fence_driver_suspend(adev);
  2114. r = amdgpu_suspend(adev);
  2115. /* evict remaining vram memory
  2116. * This second call to evict vram is to evict the gart page table
  2117. * using the CPU.
  2118. */
  2119. amdgpu_bo_evict_vram(adev);
  2120. if (adev->is_atom_fw)
  2121. amdgpu_atomfirmware_scratch_regs_save(adev);
  2122. else
  2123. amdgpu_atombios_scratch_regs_save(adev);
  2124. pci_save_state(dev->pdev);
  2125. if (suspend) {
  2126. /* Shut down the device */
  2127. pci_disable_device(dev->pdev);
  2128. pci_set_power_state(dev->pdev, PCI_D3hot);
  2129. } else {
  2130. r = amdgpu_asic_reset(adev);
  2131. if (r)
  2132. DRM_ERROR("amdgpu asic reset failed\n");
  2133. }
  2134. if (fbcon) {
  2135. console_lock();
  2136. amdgpu_fbdev_set_suspend(adev, 1);
  2137. console_unlock();
  2138. }
  2139. return 0;
  2140. }
  2141. /**
  2142. * amdgpu_device_resume - initiate device resume
  2143. *
  2144. * @pdev: drm dev pointer
  2145. *
  2146. * Bring the hw back to operating state (all asics).
  2147. * Returns 0 for success or an error on failure.
  2148. * Called at driver resume.
  2149. */
  2150. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  2151. {
  2152. struct drm_connector *connector;
  2153. struct amdgpu_device *adev = dev->dev_private;
  2154. struct drm_crtc *crtc;
  2155. int r = 0;
  2156. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2157. return 0;
  2158. if (fbcon)
  2159. console_lock();
  2160. if (resume) {
  2161. pci_set_power_state(dev->pdev, PCI_D0);
  2162. pci_restore_state(dev->pdev);
  2163. r = pci_enable_device(dev->pdev);
  2164. if (r)
  2165. goto unlock;
  2166. }
  2167. if (adev->is_atom_fw)
  2168. amdgpu_atomfirmware_scratch_regs_restore(adev);
  2169. else
  2170. amdgpu_atombios_scratch_regs_restore(adev);
  2171. /* post card */
  2172. if (amdgpu_need_post(adev)) {
  2173. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2174. if (r)
  2175. DRM_ERROR("amdgpu asic init failed\n");
  2176. }
  2177. r = amdgpu_resume(adev);
  2178. if (r) {
  2179. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  2180. goto unlock;
  2181. }
  2182. amdgpu_fence_driver_resume(adev);
  2183. if (resume) {
  2184. r = amdgpu_ib_ring_tests(adev);
  2185. if (r)
  2186. DRM_ERROR("ib ring test failed (%d).\n", r);
  2187. }
  2188. r = amdgpu_late_init(adev);
  2189. if (r)
  2190. goto unlock;
  2191. /* pin cursors */
  2192. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2193. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2194. if (amdgpu_crtc->cursor_bo) {
  2195. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2196. r = amdgpu_bo_reserve(aobj, true);
  2197. if (r == 0) {
  2198. r = amdgpu_bo_pin(aobj,
  2199. AMDGPU_GEM_DOMAIN_VRAM,
  2200. &amdgpu_crtc->cursor_addr);
  2201. if (r != 0)
  2202. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  2203. amdgpu_bo_unreserve(aobj);
  2204. }
  2205. }
  2206. }
  2207. /* blat the mode back in */
  2208. if (fbcon) {
  2209. drm_helper_resume_force_mode(dev);
  2210. /* turn on display hw */
  2211. drm_modeset_lock_all(dev);
  2212. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2213. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2214. }
  2215. drm_modeset_unlock_all(dev);
  2216. }
  2217. drm_kms_helper_poll_enable(dev);
  2218. /*
  2219. * Most of the connector probing functions try to acquire runtime pm
  2220. * refs to ensure that the GPU is powered on when connector polling is
  2221. * performed. Since we're calling this from a runtime PM callback,
  2222. * trying to acquire rpm refs will cause us to deadlock.
  2223. *
  2224. * Since we're guaranteed to be holding the rpm lock, it's safe to
  2225. * temporarily disable the rpm helpers so this doesn't deadlock us.
  2226. */
  2227. #ifdef CONFIG_PM
  2228. dev->dev->power.disable_depth++;
  2229. #endif
  2230. drm_helper_hpd_irq_event(dev);
  2231. #ifdef CONFIG_PM
  2232. dev->dev->power.disable_depth--;
  2233. #endif
  2234. if (fbcon)
  2235. amdgpu_fbdev_set_suspend(adev, 0);
  2236. unlock:
  2237. if (fbcon)
  2238. console_unlock();
  2239. return r;
  2240. }
  2241. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  2242. {
  2243. int i;
  2244. bool asic_hang = false;
  2245. for (i = 0; i < adev->num_ip_blocks; i++) {
  2246. if (!adev->ip_blocks[i].status.valid)
  2247. continue;
  2248. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  2249. adev->ip_blocks[i].status.hang =
  2250. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  2251. if (adev->ip_blocks[i].status.hang) {
  2252. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  2253. asic_hang = true;
  2254. }
  2255. }
  2256. return asic_hang;
  2257. }
  2258. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  2259. {
  2260. int i, r = 0;
  2261. for (i = 0; i < adev->num_ip_blocks; i++) {
  2262. if (!adev->ip_blocks[i].status.valid)
  2263. continue;
  2264. if (adev->ip_blocks[i].status.hang &&
  2265. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  2266. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  2267. if (r)
  2268. return r;
  2269. }
  2270. }
  2271. return 0;
  2272. }
  2273. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  2274. {
  2275. int i;
  2276. for (i = 0; i < adev->num_ip_blocks; i++) {
  2277. if (!adev->ip_blocks[i].status.valid)
  2278. continue;
  2279. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  2280. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  2281. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  2282. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
  2283. if (adev->ip_blocks[i].status.hang) {
  2284. DRM_INFO("Some block need full reset!\n");
  2285. return true;
  2286. }
  2287. }
  2288. }
  2289. return false;
  2290. }
  2291. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  2292. {
  2293. int i, r = 0;
  2294. for (i = 0; i < adev->num_ip_blocks; i++) {
  2295. if (!adev->ip_blocks[i].status.valid)
  2296. continue;
  2297. if (adev->ip_blocks[i].status.hang &&
  2298. adev->ip_blocks[i].version->funcs->soft_reset) {
  2299. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  2300. if (r)
  2301. return r;
  2302. }
  2303. }
  2304. return 0;
  2305. }
  2306. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  2307. {
  2308. int i, r = 0;
  2309. for (i = 0; i < adev->num_ip_blocks; i++) {
  2310. if (!adev->ip_blocks[i].status.valid)
  2311. continue;
  2312. if (adev->ip_blocks[i].status.hang &&
  2313. adev->ip_blocks[i].version->funcs->post_soft_reset)
  2314. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  2315. if (r)
  2316. return r;
  2317. }
  2318. return 0;
  2319. }
  2320. bool amdgpu_need_backup(struct amdgpu_device *adev)
  2321. {
  2322. if (adev->flags & AMD_IS_APU)
  2323. return false;
  2324. return amdgpu_lockup_timeout > 0 ? true : false;
  2325. }
  2326. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  2327. struct amdgpu_ring *ring,
  2328. struct amdgpu_bo *bo,
  2329. struct dma_fence **fence)
  2330. {
  2331. uint32_t domain;
  2332. int r;
  2333. if (!bo->shadow)
  2334. return 0;
  2335. r = amdgpu_bo_reserve(bo, true);
  2336. if (r)
  2337. return r;
  2338. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  2339. /* if bo has been evicted, then no need to recover */
  2340. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  2341. r = amdgpu_bo_validate(bo->shadow);
  2342. if (r) {
  2343. DRM_ERROR("bo validate failed!\n");
  2344. goto err;
  2345. }
  2346. r = amdgpu_ttm_bind(&bo->shadow->tbo, &bo->shadow->tbo.mem);
  2347. if (r) {
  2348. DRM_ERROR("%p bind failed\n", bo->shadow);
  2349. goto err;
  2350. }
  2351. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  2352. NULL, fence, true);
  2353. if (r) {
  2354. DRM_ERROR("recover page table failed!\n");
  2355. goto err;
  2356. }
  2357. }
  2358. err:
  2359. amdgpu_bo_unreserve(bo);
  2360. return r;
  2361. }
  2362. /**
  2363. * amdgpu_sriov_gpu_reset - reset the asic
  2364. *
  2365. * @adev: amdgpu device pointer
  2366. * @job: which job trigger hang
  2367. *
  2368. * Attempt the reset the GPU if it has hung (all asics).
  2369. * for SRIOV case.
  2370. * Returns 0 for success or an error on failure.
  2371. */
  2372. int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
  2373. {
  2374. int i, j, r = 0;
  2375. int resched;
  2376. struct amdgpu_bo *bo, *tmp;
  2377. struct amdgpu_ring *ring;
  2378. struct dma_fence *fence = NULL, *next = NULL;
  2379. mutex_lock(&adev->virt.lock_reset);
  2380. atomic_inc(&adev->gpu_reset_counter);
  2381. adev->gfx.in_reset = true;
  2382. /* block TTM */
  2383. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2384. /* we start from the ring trigger GPU hang */
  2385. j = job ? job->ring->idx : 0;
  2386. /* block scheduler */
  2387. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2388. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2389. if (!ring || !ring->sched.thread)
  2390. continue;
  2391. kthread_park(ring->sched.thread);
  2392. if (job && j != i)
  2393. continue;
  2394. /* here give the last chance to check if job removed from mirror-list
  2395. * since we already pay some time on kthread_park */
  2396. if (job && list_empty(&job->base.node)) {
  2397. kthread_unpark(ring->sched.thread);
  2398. goto give_up_reset;
  2399. }
  2400. if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
  2401. amd_sched_job_kickout(&job->base);
  2402. /* only do job_reset on the hang ring if @job not NULL */
  2403. amd_sched_hw_job_reset(&ring->sched);
  2404. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2405. amdgpu_fence_driver_force_completion_ring(ring);
  2406. }
  2407. /* request to take full control of GPU before re-initialization */
  2408. if (job)
  2409. amdgpu_virt_reset_gpu(adev);
  2410. else
  2411. amdgpu_virt_request_full_gpu(adev, true);
  2412. /* Resume IP prior to SMC */
  2413. amdgpu_sriov_reinit_early(adev);
  2414. /* we need recover gart prior to run SMC/CP/SDMA resume */
  2415. amdgpu_ttm_recover_gart(adev);
  2416. /* now we are okay to resume SMC/CP/SDMA */
  2417. amdgpu_sriov_reinit_late(adev);
  2418. amdgpu_irq_gpu_reset_resume_helper(adev);
  2419. if (amdgpu_ib_ring_tests(adev))
  2420. dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
  2421. /* release full control of GPU after ib test */
  2422. amdgpu_virt_release_full_gpu(adev, true);
  2423. DRM_INFO("recover vram bo from shadow\n");
  2424. ring = adev->mman.buffer_funcs_ring;
  2425. mutex_lock(&adev->shadow_list_lock);
  2426. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2427. next = NULL;
  2428. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2429. if (fence) {
  2430. r = dma_fence_wait(fence, false);
  2431. if (r) {
  2432. WARN(r, "recovery from shadow isn't completed\n");
  2433. break;
  2434. }
  2435. }
  2436. dma_fence_put(fence);
  2437. fence = next;
  2438. }
  2439. mutex_unlock(&adev->shadow_list_lock);
  2440. if (fence) {
  2441. r = dma_fence_wait(fence, false);
  2442. if (r)
  2443. WARN(r, "recovery from shadow isn't completed\n");
  2444. }
  2445. dma_fence_put(fence);
  2446. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2447. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2448. if (!ring || !ring->sched.thread)
  2449. continue;
  2450. if (job && j != i) {
  2451. kthread_unpark(ring->sched.thread);
  2452. continue;
  2453. }
  2454. amd_sched_job_recovery(&ring->sched);
  2455. kthread_unpark(ring->sched.thread);
  2456. }
  2457. drm_helper_resume_force_mode(adev->ddev);
  2458. give_up_reset:
  2459. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2460. if (r) {
  2461. /* bad news, how to tell it to userspace ? */
  2462. dev_info(adev->dev, "GPU reset failed\n");
  2463. } else {
  2464. dev_info(adev->dev, "GPU reset successed!\n");
  2465. }
  2466. adev->gfx.in_reset = false;
  2467. mutex_unlock(&adev->virt.lock_reset);
  2468. return r;
  2469. }
  2470. /**
  2471. * amdgpu_gpu_reset - reset the asic
  2472. *
  2473. * @adev: amdgpu device pointer
  2474. *
  2475. * Attempt the reset the GPU if it has hung (all asics).
  2476. * Returns 0 for success or an error on failure.
  2477. */
  2478. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  2479. {
  2480. int i, r;
  2481. int resched;
  2482. bool need_full_reset, vram_lost = false;
  2483. if (!amdgpu_check_soft_reset(adev)) {
  2484. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2485. return 0;
  2486. }
  2487. atomic_inc(&adev->gpu_reset_counter);
  2488. /* block TTM */
  2489. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2490. /* block scheduler */
  2491. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2492. struct amdgpu_ring *ring = adev->rings[i];
  2493. if (!ring || !ring->sched.thread)
  2494. continue;
  2495. kthread_park(ring->sched.thread);
  2496. amd_sched_hw_job_reset(&ring->sched);
  2497. }
  2498. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2499. amdgpu_fence_driver_force_completion(adev);
  2500. need_full_reset = amdgpu_need_full_reset(adev);
  2501. if (!need_full_reset) {
  2502. amdgpu_pre_soft_reset(adev);
  2503. r = amdgpu_soft_reset(adev);
  2504. amdgpu_post_soft_reset(adev);
  2505. if (r || amdgpu_check_soft_reset(adev)) {
  2506. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2507. need_full_reset = true;
  2508. }
  2509. }
  2510. if (need_full_reset) {
  2511. r = amdgpu_suspend(adev);
  2512. retry:
  2513. /* Disable fb access */
  2514. if (adev->mode_info.num_crtc) {
  2515. struct amdgpu_mode_mc_save save;
  2516. amdgpu_display_stop_mc_access(adev, &save);
  2517. amdgpu_wait_for_idle(adev, AMD_IP_BLOCK_TYPE_GMC);
  2518. }
  2519. if (adev->is_atom_fw)
  2520. amdgpu_atomfirmware_scratch_regs_save(adev);
  2521. else
  2522. amdgpu_atombios_scratch_regs_save(adev);
  2523. r = amdgpu_asic_reset(adev);
  2524. if (adev->is_atom_fw)
  2525. amdgpu_atomfirmware_scratch_regs_restore(adev);
  2526. else
  2527. amdgpu_atombios_scratch_regs_restore(adev);
  2528. /* post card */
  2529. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2530. if (!r) {
  2531. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2532. r = amdgpu_resume_phase1(adev);
  2533. if (r)
  2534. goto out;
  2535. vram_lost = amdgpu_check_vram_lost(adev);
  2536. if (vram_lost) {
  2537. DRM_ERROR("VRAM is lost!\n");
  2538. atomic_inc(&adev->vram_lost_counter);
  2539. }
  2540. r = amdgpu_ttm_recover_gart(adev);
  2541. if (r)
  2542. goto out;
  2543. r = amdgpu_resume_phase2(adev);
  2544. if (r)
  2545. goto out;
  2546. if (vram_lost)
  2547. amdgpu_fill_reset_magic(adev);
  2548. }
  2549. }
  2550. out:
  2551. if (!r) {
  2552. amdgpu_irq_gpu_reset_resume_helper(adev);
  2553. r = amdgpu_ib_ring_tests(adev);
  2554. if (r) {
  2555. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2556. r = amdgpu_suspend(adev);
  2557. need_full_reset = true;
  2558. goto retry;
  2559. }
  2560. /**
  2561. * recovery vm page tables, since we cannot depend on VRAM is
  2562. * consistent after gpu full reset.
  2563. */
  2564. if (need_full_reset && amdgpu_need_backup(adev)) {
  2565. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2566. struct amdgpu_bo *bo, *tmp;
  2567. struct dma_fence *fence = NULL, *next = NULL;
  2568. DRM_INFO("recover vram bo from shadow\n");
  2569. mutex_lock(&adev->shadow_list_lock);
  2570. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2571. next = NULL;
  2572. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2573. if (fence) {
  2574. r = dma_fence_wait(fence, false);
  2575. if (r) {
  2576. WARN(r, "recovery from shadow isn't completed\n");
  2577. break;
  2578. }
  2579. }
  2580. dma_fence_put(fence);
  2581. fence = next;
  2582. }
  2583. mutex_unlock(&adev->shadow_list_lock);
  2584. if (fence) {
  2585. r = dma_fence_wait(fence, false);
  2586. if (r)
  2587. WARN(r, "recovery from shadow isn't completed\n");
  2588. }
  2589. dma_fence_put(fence);
  2590. }
  2591. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2592. struct amdgpu_ring *ring = adev->rings[i];
  2593. if (!ring || !ring->sched.thread)
  2594. continue;
  2595. amd_sched_job_recovery(&ring->sched);
  2596. kthread_unpark(ring->sched.thread);
  2597. }
  2598. } else {
  2599. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2600. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2601. if (adev->rings[i] && adev->rings[i]->sched.thread) {
  2602. kthread_unpark(adev->rings[i]->sched.thread);
  2603. }
  2604. }
  2605. }
  2606. drm_helper_resume_force_mode(adev->ddev);
  2607. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2608. if (r)
  2609. /* bad news, how to tell it to userspace ? */
  2610. dev_info(adev->dev, "GPU reset failed\n");
  2611. else
  2612. dev_info(adev->dev, "GPU reset successed!\n");
  2613. return r;
  2614. }
  2615. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2616. {
  2617. u32 mask;
  2618. int ret;
  2619. if (amdgpu_pcie_gen_cap)
  2620. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2621. if (amdgpu_pcie_lane_cap)
  2622. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2623. /* covers APUs as well */
  2624. if (pci_is_root_bus(adev->pdev->bus)) {
  2625. if (adev->pm.pcie_gen_mask == 0)
  2626. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2627. if (adev->pm.pcie_mlw_mask == 0)
  2628. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2629. return;
  2630. }
  2631. if (adev->pm.pcie_gen_mask == 0) {
  2632. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2633. if (!ret) {
  2634. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2635. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2636. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2637. if (mask & DRM_PCIE_SPEED_25)
  2638. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2639. if (mask & DRM_PCIE_SPEED_50)
  2640. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2641. if (mask & DRM_PCIE_SPEED_80)
  2642. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2643. } else {
  2644. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2645. }
  2646. }
  2647. if (adev->pm.pcie_mlw_mask == 0) {
  2648. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2649. if (!ret) {
  2650. switch (mask) {
  2651. case 32:
  2652. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2653. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2654. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2655. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2656. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2657. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2658. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2659. break;
  2660. case 16:
  2661. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2662. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2663. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2664. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2665. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2666. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2667. break;
  2668. case 12:
  2669. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2670. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2671. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2672. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2673. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2674. break;
  2675. case 8:
  2676. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2677. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2678. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2679. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2680. break;
  2681. case 4:
  2682. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2683. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2684. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2685. break;
  2686. case 2:
  2687. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2688. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2689. break;
  2690. case 1:
  2691. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2692. break;
  2693. default:
  2694. break;
  2695. }
  2696. } else {
  2697. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2698. }
  2699. }
  2700. }
  2701. /*
  2702. * Debugfs
  2703. */
  2704. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2705. const struct drm_info_list *files,
  2706. unsigned nfiles)
  2707. {
  2708. unsigned i;
  2709. for (i = 0; i < adev->debugfs_count; i++) {
  2710. if (adev->debugfs[i].files == files) {
  2711. /* Already registered */
  2712. return 0;
  2713. }
  2714. }
  2715. i = adev->debugfs_count + 1;
  2716. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2717. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2718. DRM_ERROR("Report so we increase "
  2719. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2720. return -EINVAL;
  2721. }
  2722. adev->debugfs[adev->debugfs_count].files = files;
  2723. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2724. adev->debugfs_count = i;
  2725. #if defined(CONFIG_DEBUG_FS)
  2726. drm_debugfs_create_files(files, nfiles,
  2727. adev->ddev->primary->debugfs_root,
  2728. adev->ddev->primary);
  2729. #endif
  2730. return 0;
  2731. }
  2732. #if defined(CONFIG_DEBUG_FS)
  2733. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2734. size_t size, loff_t *pos)
  2735. {
  2736. struct amdgpu_device *adev = file_inode(f)->i_private;
  2737. ssize_t result = 0;
  2738. int r;
  2739. bool pm_pg_lock, use_bank;
  2740. unsigned instance_bank, sh_bank, se_bank;
  2741. if (size & 0x3 || *pos & 0x3)
  2742. return -EINVAL;
  2743. /* are we reading registers for which a PG lock is necessary? */
  2744. pm_pg_lock = (*pos >> 23) & 1;
  2745. if (*pos & (1ULL << 62)) {
  2746. se_bank = (*pos >> 24) & 0x3FF;
  2747. sh_bank = (*pos >> 34) & 0x3FF;
  2748. instance_bank = (*pos >> 44) & 0x3FF;
  2749. if (se_bank == 0x3FF)
  2750. se_bank = 0xFFFFFFFF;
  2751. if (sh_bank == 0x3FF)
  2752. sh_bank = 0xFFFFFFFF;
  2753. if (instance_bank == 0x3FF)
  2754. instance_bank = 0xFFFFFFFF;
  2755. use_bank = 1;
  2756. } else {
  2757. use_bank = 0;
  2758. }
  2759. *pos &= (1UL << 22) - 1;
  2760. if (use_bank) {
  2761. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2762. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2763. return -EINVAL;
  2764. mutex_lock(&adev->grbm_idx_mutex);
  2765. amdgpu_gfx_select_se_sh(adev, se_bank,
  2766. sh_bank, instance_bank);
  2767. }
  2768. if (pm_pg_lock)
  2769. mutex_lock(&adev->pm.mutex);
  2770. while (size) {
  2771. uint32_t value;
  2772. if (*pos > adev->rmmio_size)
  2773. goto end;
  2774. value = RREG32(*pos >> 2);
  2775. r = put_user(value, (uint32_t *)buf);
  2776. if (r) {
  2777. result = r;
  2778. goto end;
  2779. }
  2780. result += 4;
  2781. buf += 4;
  2782. *pos += 4;
  2783. size -= 4;
  2784. }
  2785. end:
  2786. if (use_bank) {
  2787. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2788. mutex_unlock(&adev->grbm_idx_mutex);
  2789. }
  2790. if (pm_pg_lock)
  2791. mutex_unlock(&adev->pm.mutex);
  2792. return result;
  2793. }
  2794. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2795. size_t size, loff_t *pos)
  2796. {
  2797. struct amdgpu_device *adev = file_inode(f)->i_private;
  2798. ssize_t result = 0;
  2799. int r;
  2800. bool pm_pg_lock, use_bank;
  2801. unsigned instance_bank, sh_bank, se_bank;
  2802. if (size & 0x3 || *pos & 0x3)
  2803. return -EINVAL;
  2804. /* are we reading registers for which a PG lock is necessary? */
  2805. pm_pg_lock = (*pos >> 23) & 1;
  2806. if (*pos & (1ULL << 62)) {
  2807. se_bank = (*pos >> 24) & 0x3FF;
  2808. sh_bank = (*pos >> 34) & 0x3FF;
  2809. instance_bank = (*pos >> 44) & 0x3FF;
  2810. if (se_bank == 0x3FF)
  2811. se_bank = 0xFFFFFFFF;
  2812. if (sh_bank == 0x3FF)
  2813. sh_bank = 0xFFFFFFFF;
  2814. if (instance_bank == 0x3FF)
  2815. instance_bank = 0xFFFFFFFF;
  2816. use_bank = 1;
  2817. } else {
  2818. use_bank = 0;
  2819. }
  2820. *pos &= (1UL << 22) - 1;
  2821. if (use_bank) {
  2822. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2823. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2824. return -EINVAL;
  2825. mutex_lock(&adev->grbm_idx_mutex);
  2826. amdgpu_gfx_select_se_sh(adev, se_bank,
  2827. sh_bank, instance_bank);
  2828. }
  2829. if (pm_pg_lock)
  2830. mutex_lock(&adev->pm.mutex);
  2831. while (size) {
  2832. uint32_t value;
  2833. if (*pos > adev->rmmio_size)
  2834. return result;
  2835. r = get_user(value, (uint32_t *)buf);
  2836. if (r)
  2837. return r;
  2838. WREG32(*pos >> 2, value);
  2839. result += 4;
  2840. buf += 4;
  2841. *pos += 4;
  2842. size -= 4;
  2843. }
  2844. if (use_bank) {
  2845. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2846. mutex_unlock(&adev->grbm_idx_mutex);
  2847. }
  2848. if (pm_pg_lock)
  2849. mutex_unlock(&adev->pm.mutex);
  2850. return result;
  2851. }
  2852. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2853. size_t size, loff_t *pos)
  2854. {
  2855. struct amdgpu_device *adev = file_inode(f)->i_private;
  2856. ssize_t result = 0;
  2857. int r;
  2858. if (size & 0x3 || *pos & 0x3)
  2859. return -EINVAL;
  2860. while (size) {
  2861. uint32_t value;
  2862. value = RREG32_PCIE(*pos >> 2);
  2863. r = put_user(value, (uint32_t *)buf);
  2864. if (r)
  2865. return r;
  2866. result += 4;
  2867. buf += 4;
  2868. *pos += 4;
  2869. size -= 4;
  2870. }
  2871. return result;
  2872. }
  2873. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2874. size_t size, loff_t *pos)
  2875. {
  2876. struct amdgpu_device *adev = file_inode(f)->i_private;
  2877. ssize_t result = 0;
  2878. int r;
  2879. if (size & 0x3 || *pos & 0x3)
  2880. return -EINVAL;
  2881. while (size) {
  2882. uint32_t value;
  2883. r = get_user(value, (uint32_t *)buf);
  2884. if (r)
  2885. return r;
  2886. WREG32_PCIE(*pos >> 2, value);
  2887. result += 4;
  2888. buf += 4;
  2889. *pos += 4;
  2890. size -= 4;
  2891. }
  2892. return result;
  2893. }
  2894. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2895. size_t size, loff_t *pos)
  2896. {
  2897. struct amdgpu_device *adev = file_inode(f)->i_private;
  2898. ssize_t result = 0;
  2899. int r;
  2900. if (size & 0x3 || *pos & 0x3)
  2901. return -EINVAL;
  2902. while (size) {
  2903. uint32_t value;
  2904. value = RREG32_DIDT(*pos >> 2);
  2905. r = put_user(value, (uint32_t *)buf);
  2906. if (r)
  2907. return r;
  2908. result += 4;
  2909. buf += 4;
  2910. *pos += 4;
  2911. size -= 4;
  2912. }
  2913. return result;
  2914. }
  2915. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2916. size_t size, loff_t *pos)
  2917. {
  2918. struct amdgpu_device *adev = file_inode(f)->i_private;
  2919. ssize_t result = 0;
  2920. int r;
  2921. if (size & 0x3 || *pos & 0x3)
  2922. return -EINVAL;
  2923. while (size) {
  2924. uint32_t value;
  2925. r = get_user(value, (uint32_t *)buf);
  2926. if (r)
  2927. return r;
  2928. WREG32_DIDT(*pos >> 2, value);
  2929. result += 4;
  2930. buf += 4;
  2931. *pos += 4;
  2932. size -= 4;
  2933. }
  2934. return result;
  2935. }
  2936. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2937. size_t size, loff_t *pos)
  2938. {
  2939. struct amdgpu_device *adev = file_inode(f)->i_private;
  2940. ssize_t result = 0;
  2941. int r;
  2942. if (size & 0x3 || *pos & 0x3)
  2943. return -EINVAL;
  2944. while (size) {
  2945. uint32_t value;
  2946. value = RREG32_SMC(*pos);
  2947. r = put_user(value, (uint32_t *)buf);
  2948. if (r)
  2949. return r;
  2950. result += 4;
  2951. buf += 4;
  2952. *pos += 4;
  2953. size -= 4;
  2954. }
  2955. return result;
  2956. }
  2957. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  2958. size_t size, loff_t *pos)
  2959. {
  2960. struct amdgpu_device *adev = file_inode(f)->i_private;
  2961. ssize_t result = 0;
  2962. int r;
  2963. if (size & 0x3 || *pos & 0x3)
  2964. return -EINVAL;
  2965. while (size) {
  2966. uint32_t value;
  2967. r = get_user(value, (uint32_t *)buf);
  2968. if (r)
  2969. return r;
  2970. WREG32_SMC(*pos, value);
  2971. result += 4;
  2972. buf += 4;
  2973. *pos += 4;
  2974. size -= 4;
  2975. }
  2976. return result;
  2977. }
  2978. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  2979. size_t size, loff_t *pos)
  2980. {
  2981. struct amdgpu_device *adev = file_inode(f)->i_private;
  2982. ssize_t result = 0;
  2983. int r;
  2984. uint32_t *config, no_regs = 0;
  2985. if (size & 0x3 || *pos & 0x3)
  2986. return -EINVAL;
  2987. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  2988. if (!config)
  2989. return -ENOMEM;
  2990. /* version, increment each time something is added */
  2991. config[no_regs++] = 3;
  2992. config[no_regs++] = adev->gfx.config.max_shader_engines;
  2993. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  2994. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  2995. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  2996. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  2997. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  2998. config[no_regs++] = adev->gfx.config.max_gprs;
  2999. config[no_regs++] = adev->gfx.config.max_gs_threads;
  3000. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  3001. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  3002. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  3003. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  3004. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  3005. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  3006. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  3007. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  3008. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  3009. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  3010. config[no_regs++] = adev->gfx.config.num_gpus;
  3011. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  3012. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  3013. config[no_regs++] = adev->gfx.config.gb_addr_config;
  3014. config[no_regs++] = adev->gfx.config.num_rbs;
  3015. /* rev==1 */
  3016. config[no_regs++] = adev->rev_id;
  3017. config[no_regs++] = adev->pg_flags;
  3018. config[no_regs++] = adev->cg_flags;
  3019. /* rev==2 */
  3020. config[no_regs++] = adev->family;
  3021. config[no_regs++] = adev->external_rev_id;
  3022. /* rev==3 */
  3023. config[no_regs++] = adev->pdev->device;
  3024. config[no_regs++] = adev->pdev->revision;
  3025. config[no_regs++] = adev->pdev->subsystem_device;
  3026. config[no_regs++] = adev->pdev->subsystem_vendor;
  3027. while (size && (*pos < no_regs * 4)) {
  3028. uint32_t value;
  3029. value = config[*pos >> 2];
  3030. r = put_user(value, (uint32_t *)buf);
  3031. if (r) {
  3032. kfree(config);
  3033. return r;
  3034. }
  3035. result += 4;
  3036. buf += 4;
  3037. *pos += 4;
  3038. size -= 4;
  3039. }
  3040. kfree(config);
  3041. return result;
  3042. }
  3043. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  3044. size_t size, loff_t *pos)
  3045. {
  3046. struct amdgpu_device *adev = file_inode(f)->i_private;
  3047. int idx, x, outsize, r, valuesize;
  3048. uint32_t values[16];
  3049. if (size & 3 || *pos & 0x3)
  3050. return -EINVAL;
  3051. if (amdgpu_dpm == 0)
  3052. return -EINVAL;
  3053. /* convert offset to sensor number */
  3054. idx = *pos >> 2;
  3055. valuesize = sizeof(values);
  3056. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  3057. r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &values[0], &valuesize);
  3058. else if (adev->pm.funcs && adev->pm.funcs->read_sensor)
  3059. r = adev->pm.funcs->read_sensor(adev, idx, &values[0],
  3060. &valuesize);
  3061. else
  3062. return -EINVAL;
  3063. if (size > valuesize)
  3064. return -EINVAL;
  3065. outsize = 0;
  3066. x = 0;
  3067. if (!r) {
  3068. while (size) {
  3069. r = put_user(values[x++], (int32_t *)buf);
  3070. buf += 4;
  3071. size -= 4;
  3072. outsize += 4;
  3073. }
  3074. }
  3075. return !r ? outsize : r;
  3076. }
  3077. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  3078. size_t size, loff_t *pos)
  3079. {
  3080. struct amdgpu_device *adev = f->f_inode->i_private;
  3081. int r, x;
  3082. ssize_t result=0;
  3083. uint32_t offset, se, sh, cu, wave, simd, data[32];
  3084. if (size & 3 || *pos & 3)
  3085. return -EINVAL;
  3086. /* decode offset */
  3087. offset = (*pos & 0x7F);
  3088. se = ((*pos >> 7) & 0xFF);
  3089. sh = ((*pos >> 15) & 0xFF);
  3090. cu = ((*pos >> 23) & 0xFF);
  3091. wave = ((*pos >> 31) & 0xFF);
  3092. simd = ((*pos >> 37) & 0xFF);
  3093. /* switch to the specific se/sh/cu */
  3094. mutex_lock(&adev->grbm_idx_mutex);
  3095. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3096. x = 0;
  3097. if (adev->gfx.funcs->read_wave_data)
  3098. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  3099. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3100. mutex_unlock(&adev->grbm_idx_mutex);
  3101. if (!x)
  3102. return -EINVAL;
  3103. while (size && (offset < x * 4)) {
  3104. uint32_t value;
  3105. value = data[offset >> 2];
  3106. r = put_user(value, (uint32_t *)buf);
  3107. if (r)
  3108. return r;
  3109. result += 4;
  3110. buf += 4;
  3111. offset += 4;
  3112. size -= 4;
  3113. }
  3114. return result;
  3115. }
  3116. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  3117. size_t size, loff_t *pos)
  3118. {
  3119. struct amdgpu_device *adev = f->f_inode->i_private;
  3120. int r;
  3121. ssize_t result = 0;
  3122. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  3123. if (size & 3 || *pos & 3)
  3124. return -EINVAL;
  3125. /* decode offset */
  3126. offset = (*pos & 0xFFF); /* in dwords */
  3127. se = ((*pos >> 12) & 0xFF);
  3128. sh = ((*pos >> 20) & 0xFF);
  3129. cu = ((*pos >> 28) & 0xFF);
  3130. wave = ((*pos >> 36) & 0xFF);
  3131. simd = ((*pos >> 44) & 0xFF);
  3132. thread = ((*pos >> 52) & 0xFF);
  3133. bank = ((*pos >> 60) & 1);
  3134. data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
  3135. if (!data)
  3136. return -ENOMEM;
  3137. /* switch to the specific se/sh/cu */
  3138. mutex_lock(&adev->grbm_idx_mutex);
  3139. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3140. if (bank == 0) {
  3141. if (adev->gfx.funcs->read_wave_vgprs)
  3142. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  3143. } else {
  3144. if (adev->gfx.funcs->read_wave_sgprs)
  3145. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  3146. }
  3147. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3148. mutex_unlock(&adev->grbm_idx_mutex);
  3149. while (size) {
  3150. uint32_t value;
  3151. value = data[offset++];
  3152. r = put_user(value, (uint32_t *)buf);
  3153. if (r) {
  3154. result = r;
  3155. goto err;
  3156. }
  3157. result += 4;
  3158. buf += 4;
  3159. size -= 4;
  3160. }
  3161. err:
  3162. kfree(data);
  3163. return result;
  3164. }
  3165. static const struct file_operations amdgpu_debugfs_regs_fops = {
  3166. .owner = THIS_MODULE,
  3167. .read = amdgpu_debugfs_regs_read,
  3168. .write = amdgpu_debugfs_regs_write,
  3169. .llseek = default_llseek
  3170. };
  3171. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  3172. .owner = THIS_MODULE,
  3173. .read = amdgpu_debugfs_regs_didt_read,
  3174. .write = amdgpu_debugfs_regs_didt_write,
  3175. .llseek = default_llseek
  3176. };
  3177. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  3178. .owner = THIS_MODULE,
  3179. .read = amdgpu_debugfs_regs_pcie_read,
  3180. .write = amdgpu_debugfs_regs_pcie_write,
  3181. .llseek = default_llseek
  3182. };
  3183. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  3184. .owner = THIS_MODULE,
  3185. .read = amdgpu_debugfs_regs_smc_read,
  3186. .write = amdgpu_debugfs_regs_smc_write,
  3187. .llseek = default_llseek
  3188. };
  3189. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  3190. .owner = THIS_MODULE,
  3191. .read = amdgpu_debugfs_gca_config_read,
  3192. .llseek = default_llseek
  3193. };
  3194. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  3195. .owner = THIS_MODULE,
  3196. .read = amdgpu_debugfs_sensor_read,
  3197. .llseek = default_llseek
  3198. };
  3199. static const struct file_operations amdgpu_debugfs_wave_fops = {
  3200. .owner = THIS_MODULE,
  3201. .read = amdgpu_debugfs_wave_read,
  3202. .llseek = default_llseek
  3203. };
  3204. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  3205. .owner = THIS_MODULE,
  3206. .read = amdgpu_debugfs_gpr_read,
  3207. .llseek = default_llseek
  3208. };
  3209. static const struct file_operations *debugfs_regs[] = {
  3210. &amdgpu_debugfs_regs_fops,
  3211. &amdgpu_debugfs_regs_didt_fops,
  3212. &amdgpu_debugfs_regs_pcie_fops,
  3213. &amdgpu_debugfs_regs_smc_fops,
  3214. &amdgpu_debugfs_gca_config_fops,
  3215. &amdgpu_debugfs_sensors_fops,
  3216. &amdgpu_debugfs_wave_fops,
  3217. &amdgpu_debugfs_gpr_fops,
  3218. };
  3219. static const char *debugfs_regs_names[] = {
  3220. "amdgpu_regs",
  3221. "amdgpu_regs_didt",
  3222. "amdgpu_regs_pcie",
  3223. "amdgpu_regs_smc",
  3224. "amdgpu_gca_config",
  3225. "amdgpu_sensors",
  3226. "amdgpu_wave",
  3227. "amdgpu_gpr",
  3228. };
  3229. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3230. {
  3231. struct drm_minor *minor = adev->ddev->primary;
  3232. struct dentry *ent, *root = minor->debugfs_root;
  3233. unsigned i, j;
  3234. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3235. ent = debugfs_create_file(debugfs_regs_names[i],
  3236. S_IFREG | S_IRUGO, root,
  3237. adev, debugfs_regs[i]);
  3238. if (IS_ERR(ent)) {
  3239. for (j = 0; j < i; j++) {
  3240. debugfs_remove(adev->debugfs_regs[i]);
  3241. adev->debugfs_regs[i] = NULL;
  3242. }
  3243. return PTR_ERR(ent);
  3244. }
  3245. if (!i)
  3246. i_size_write(ent->d_inode, adev->rmmio_size);
  3247. adev->debugfs_regs[i] = ent;
  3248. }
  3249. return 0;
  3250. }
  3251. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  3252. {
  3253. unsigned i;
  3254. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3255. if (adev->debugfs_regs[i]) {
  3256. debugfs_remove(adev->debugfs_regs[i]);
  3257. adev->debugfs_regs[i] = NULL;
  3258. }
  3259. }
  3260. }
  3261. static int amdgpu_debugfs_test_ib(struct seq_file *m, void *data)
  3262. {
  3263. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3264. struct drm_device *dev = node->minor->dev;
  3265. struct amdgpu_device *adev = dev->dev_private;
  3266. int r = 0, i;
  3267. /* hold on the scheduler */
  3268. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3269. struct amdgpu_ring *ring = adev->rings[i];
  3270. if (!ring || !ring->sched.thread)
  3271. continue;
  3272. kthread_park(ring->sched.thread);
  3273. }
  3274. seq_printf(m, "run ib test:\n");
  3275. r = amdgpu_ib_ring_tests(adev);
  3276. if (r)
  3277. seq_printf(m, "ib ring tests failed (%d).\n", r);
  3278. else
  3279. seq_printf(m, "ib ring tests passed.\n");
  3280. /* go on the scheduler */
  3281. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3282. struct amdgpu_ring *ring = adev->rings[i];
  3283. if (!ring || !ring->sched.thread)
  3284. continue;
  3285. kthread_unpark(ring->sched.thread);
  3286. }
  3287. return 0;
  3288. }
  3289. static const struct drm_info_list amdgpu_debugfs_test_ib_ring_list[] = {
  3290. {"amdgpu_test_ib", &amdgpu_debugfs_test_ib}
  3291. };
  3292. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3293. {
  3294. return amdgpu_debugfs_add_files(adev,
  3295. amdgpu_debugfs_test_ib_ring_list, 1);
  3296. }
  3297. int amdgpu_debugfs_init(struct drm_minor *minor)
  3298. {
  3299. return 0;
  3300. }
  3301. #else
  3302. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3303. {
  3304. return 0;
  3305. }
  3306. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3307. {
  3308. return 0;
  3309. }
  3310. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  3311. #endif