amdgpu_cgs.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. *
  23. */
  24. #include <linux/list.h>
  25. #include <linux/slab.h>
  26. #include <linux/pci.h>
  27. #include <linux/acpi.h>
  28. #include <drm/drmP.h>
  29. #include <linux/firmware.h>
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu.h"
  32. #include "cgs_linux.h"
  33. #include "atom.h"
  34. #include "amdgpu_ucode.h"
  35. struct amdgpu_cgs_device {
  36. struct cgs_device base;
  37. struct amdgpu_device *adev;
  38. };
  39. #define CGS_FUNC_ADEV \
  40. struct amdgpu_device *adev = \
  41. ((struct amdgpu_cgs_device *)cgs_device)->adev
  42. static int amdgpu_cgs_alloc_gpu_mem(struct cgs_device *cgs_device,
  43. enum cgs_gpu_mem_type type,
  44. uint64_t size, uint64_t align,
  45. uint64_t min_offset, uint64_t max_offset,
  46. cgs_handle_t *handle)
  47. {
  48. CGS_FUNC_ADEV;
  49. uint16_t flags = 0;
  50. int ret = 0;
  51. uint32_t domain = 0;
  52. struct amdgpu_bo *obj;
  53. struct ttm_placement placement;
  54. struct ttm_place place;
  55. if (min_offset > max_offset) {
  56. BUG_ON(1);
  57. return -EINVAL;
  58. }
  59. /* fail if the alignment is not a power of 2 */
  60. if (((align != 1) && (align & (align - 1)))
  61. || size == 0 || align == 0)
  62. return -EINVAL;
  63. switch(type) {
  64. case CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB:
  65. case CGS_GPU_MEM_TYPE__VISIBLE_FB:
  66. flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  67. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  68. domain = AMDGPU_GEM_DOMAIN_VRAM;
  69. if (max_offset > adev->mc.real_vram_size)
  70. return -EINVAL;
  71. place.fpfn = min_offset >> PAGE_SHIFT;
  72. place.lpfn = max_offset >> PAGE_SHIFT;
  73. place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  74. TTM_PL_FLAG_VRAM;
  75. break;
  76. case CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB:
  77. case CGS_GPU_MEM_TYPE__INVISIBLE_FB:
  78. flags = AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  79. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  80. domain = AMDGPU_GEM_DOMAIN_VRAM;
  81. if (adev->mc.visible_vram_size < adev->mc.real_vram_size) {
  82. place.fpfn =
  83. max(min_offset, adev->mc.visible_vram_size) >> PAGE_SHIFT;
  84. place.lpfn =
  85. min(max_offset, adev->mc.real_vram_size) >> PAGE_SHIFT;
  86. place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  87. TTM_PL_FLAG_VRAM;
  88. }
  89. break;
  90. case CGS_GPU_MEM_TYPE__GART_CACHEABLE:
  91. domain = AMDGPU_GEM_DOMAIN_GTT;
  92. place.fpfn = min_offset >> PAGE_SHIFT;
  93. place.lpfn = max_offset >> PAGE_SHIFT;
  94. place.flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
  95. break;
  96. case CGS_GPU_MEM_TYPE__GART_WRITECOMBINE:
  97. flags = AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  98. domain = AMDGPU_GEM_DOMAIN_GTT;
  99. place.fpfn = min_offset >> PAGE_SHIFT;
  100. place.lpfn = max_offset >> PAGE_SHIFT;
  101. place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT |
  102. TTM_PL_FLAG_UNCACHED;
  103. break;
  104. default:
  105. return -EINVAL;
  106. }
  107. *handle = 0;
  108. placement.placement = &place;
  109. placement.num_placement = 1;
  110. placement.busy_placement = &place;
  111. placement.num_busy_placement = 1;
  112. ret = amdgpu_bo_create_restricted(adev, size, PAGE_SIZE,
  113. true, domain, flags,
  114. NULL, &placement, NULL,
  115. &obj);
  116. if (ret) {
  117. DRM_ERROR("(%d) bo create failed\n", ret);
  118. return ret;
  119. }
  120. *handle = (cgs_handle_t)obj;
  121. return ret;
  122. }
  123. static int amdgpu_cgs_free_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
  124. {
  125. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  126. if (obj) {
  127. int r = amdgpu_bo_reserve(obj, true);
  128. if (likely(r == 0)) {
  129. amdgpu_bo_kunmap(obj);
  130. amdgpu_bo_unpin(obj);
  131. amdgpu_bo_unreserve(obj);
  132. }
  133. amdgpu_bo_unref(&obj);
  134. }
  135. return 0;
  136. }
  137. static int amdgpu_cgs_gmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle,
  138. uint64_t *mcaddr)
  139. {
  140. int r;
  141. u64 min_offset, max_offset;
  142. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  143. WARN_ON_ONCE(obj->placement.num_placement > 1);
  144. min_offset = obj->placements[0].fpfn << PAGE_SHIFT;
  145. max_offset = obj->placements[0].lpfn << PAGE_SHIFT;
  146. r = amdgpu_bo_reserve(obj, true);
  147. if (unlikely(r != 0))
  148. return r;
  149. r = amdgpu_bo_pin_restricted(obj, obj->prefered_domains,
  150. min_offset, max_offset, mcaddr);
  151. amdgpu_bo_unreserve(obj);
  152. return r;
  153. }
  154. static int amdgpu_cgs_gunmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
  155. {
  156. int r;
  157. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  158. r = amdgpu_bo_reserve(obj, true);
  159. if (unlikely(r != 0))
  160. return r;
  161. r = amdgpu_bo_unpin(obj);
  162. amdgpu_bo_unreserve(obj);
  163. return r;
  164. }
  165. static int amdgpu_cgs_kmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle,
  166. void **map)
  167. {
  168. int r;
  169. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  170. r = amdgpu_bo_reserve(obj, true);
  171. if (unlikely(r != 0))
  172. return r;
  173. r = amdgpu_bo_kmap(obj, map);
  174. amdgpu_bo_unreserve(obj);
  175. return r;
  176. }
  177. static int amdgpu_cgs_kunmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
  178. {
  179. int r;
  180. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  181. r = amdgpu_bo_reserve(obj, true);
  182. if (unlikely(r != 0))
  183. return r;
  184. amdgpu_bo_kunmap(obj);
  185. amdgpu_bo_unreserve(obj);
  186. return r;
  187. }
  188. static uint32_t amdgpu_cgs_read_register(struct cgs_device *cgs_device, unsigned offset)
  189. {
  190. CGS_FUNC_ADEV;
  191. return RREG32(offset);
  192. }
  193. static void amdgpu_cgs_write_register(struct cgs_device *cgs_device, unsigned offset,
  194. uint32_t value)
  195. {
  196. CGS_FUNC_ADEV;
  197. WREG32(offset, value);
  198. }
  199. static uint32_t amdgpu_cgs_read_ind_register(struct cgs_device *cgs_device,
  200. enum cgs_ind_reg space,
  201. unsigned index)
  202. {
  203. CGS_FUNC_ADEV;
  204. switch (space) {
  205. case CGS_IND_REG__MMIO:
  206. return RREG32_IDX(index);
  207. case CGS_IND_REG__PCIE:
  208. return RREG32_PCIE(index);
  209. case CGS_IND_REG__SMC:
  210. return RREG32_SMC(index);
  211. case CGS_IND_REG__UVD_CTX:
  212. return RREG32_UVD_CTX(index);
  213. case CGS_IND_REG__DIDT:
  214. return RREG32_DIDT(index);
  215. case CGS_IND_REG_GC_CAC:
  216. return RREG32_GC_CAC(index);
  217. case CGS_IND_REG__AUDIO_ENDPT:
  218. DRM_ERROR("audio endpt register access not implemented.\n");
  219. return 0;
  220. }
  221. WARN(1, "Invalid indirect register space");
  222. return 0;
  223. }
  224. static void amdgpu_cgs_write_ind_register(struct cgs_device *cgs_device,
  225. enum cgs_ind_reg space,
  226. unsigned index, uint32_t value)
  227. {
  228. CGS_FUNC_ADEV;
  229. switch (space) {
  230. case CGS_IND_REG__MMIO:
  231. return WREG32_IDX(index, value);
  232. case CGS_IND_REG__PCIE:
  233. return WREG32_PCIE(index, value);
  234. case CGS_IND_REG__SMC:
  235. return WREG32_SMC(index, value);
  236. case CGS_IND_REG__UVD_CTX:
  237. return WREG32_UVD_CTX(index, value);
  238. case CGS_IND_REG__DIDT:
  239. return WREG32_DIDT(index, value);
  240. case CGS_IND_REG_GC_CAC:
  241. return WREG32_GC_CAC(index, value);
  242. case CGS_IND_REG__AUDIO_ENDPT:
  243. DRM_ERROR("audio endpt register access not implemented.\n");
  244. return;
  245. }
  246. WARN(1, "Invalid indirect register space");
  247. }
  248. static int amdgpu_cgs_get_pci_resource(struct cgs_device *cgs_device,
  249. enum cgs_resource_type resource_type,
  250. uint64_t size,
  251. uint64_t offset,
  252. uint64_t *resource_base)
  253. {
  254. CGS_FUNC_ADEV;
  255. if (resource_base == NULL)
  256. return -EINVAL;
  257. switch (resource_type) {
  258. case CGS_RESOURCE_TYPE_MMIO:
  259. if (adev->rmmio_size == 0)
  260. return -ENOENT;
  261. if ((offset + size) > adev->rmmio_size)
  262. return -EINVAL;
  263. *resource_base = adev->rmmio_base;
  264. return 0;
  265. case CGS_RESOURCE_TYPE_DOORBELL:
  266. if (adev->doorbell.size == 0)
  267. return -ENOENT;
  268. if ((offset + size) > adev->doorbell.size)
  269. return -EINVAL;
  270. *resource_base = adev->doorbell.base;
  271. return 0;
  272. case CGS_RESOURCE_TYPE_FB:
  273. case CGS_RESOURCE_TYPE_IO:
  274. case CGS_RESOURCE_TYPE_ROM:
  275. default:
  276. return -EINVAL;
  277. }
  278. }
  279. static const void *amdgpu_cgs_atom_get_data_table(struct cgs_device *cgs_device,
  280. unsigned table, uint16_t *size,
  281. uint8_t *frev, uint8_t *crev)
  282. {
  283. CGS_FUNC_ADEV;
  284. uint16_t data_start;
  285. if (amdgpu_atom_parse_data_header(
  286. adev->mode_info.atom_context, table, size,
  287. frev, crev, &data_start))
  288. return (uint8_t*)adev->mode_info.atom_context->bios +
  289. data_start;
  290. return NULL;
  291. }
  292. static int amdgpu_cgs_atom_get_cmd_table_revs(struct cgs_device *cgs_device, unsigned table,
  293. uint8_t *frev, uint8_t *crev)
  294. {
  295. CGS_FUNC_ADEV;
  296. if (amdgpu_atom_parse_cmd_header(
  297. adev->mode_info.atom_context, table,
  298. frev, crev))
  299. return 0;
  300. return -EINVAL;
  301. }
  302. static int amdgpu_cgs_atom_exec_cmd_table(struct cgs_device *cgs_device, unsigned table,
  303. void *args)
  304. {
  305. CGS_FUNC_ADEV;
  306. return amdgpu_atom_execute_table(
  307. adev->mode_info.atom_context, table, args);
  308. }
  309. struct cgs_irq_params {
  310. unsigned src_id;
  311. cgs_irq_source_set_func_t set;
  312. cgs_irq_handler_func_t handler;
  313. void *private_data;
  314. };
  315. static int cgs_set_irq_state(struct amdgpu_device *adev,
  316. struct amdgpu_irq_src *src,
  317. unsigned type,
  318. enum amdgpu_interrupt_state state)
  319. {
  320. struct cgs_irq_params *irq_params =
  321. (struct cgs_irq_params *)src->data;
  322. if (!irq_params)
  323. return -EINVAL;
  324. if (!irq_params->set)
  325. return -EINVAL;
  326. return irq_params->set(irq_params->private_data,
  327. irq_params->src_id,
  328. type,
  329. (int)state);
  330. }
  331. static int cgs_process_irq(struct amdgpu_device *adev,
  332. struct amdgpu_irq_src *source,
  333. struct amdgpu_iv_entry *entry)
  334. {
  335. struct cgs_irq_params *irq_params =
  336. (struct cgs_irq_params *)source->data;
  337. if (!irq_params)
  338. return -EINVAL;
  339. if (!irq_params->handler)
  340. return -EINVAL;
  341. return irq_params->handler(irq_params->private_data,
  342. irq_params->src_id,
  343. entry->iv_entry);
  344. }
  345. static const struct amdgpu_irq_src_funcs cgs_irq_funcs = {
  346. .set = cgs_set_irq_state,
  347. .process = cgs_process_irq,
  348. };
  349. static int amdgpu_cgs_add_irq_source(void *cgs_device,
  350. unsigned client_id,
  351. unsigned src_id,
  352. unsigned num_types,
  353. cgs_irq_source_set_func_t set,
  354. cgs_irq_handler_func_t handler,
  355. void *private_data)
  356. {
  357. CGS_FUNC_ADEV;
  358. int ret = 0;
  359. struct cgs_irq_params *irq_params;
  360. struct amdgpu_irq_src *source =
  361. kzalloc(sizeof(struct amdgpu_irq_src), GFP_KERNEL);
  362. if (!source)
  363. return -ENOMEM;
  364. irq_params =
  365. kzalloc(sizeof(struct cgs_irq_params), GFP_KERNEL);
  366. if (!irq_params) {
  367. kfree(source);
  368. return -ENOMEM;
  369. }
  370. source->num_types = num_types;
  371. source->funcs = &cgs_irq_funcs;
  372. irq_params->src_id = src_id;
  373. irq_params->set = set;
  374. irq_params->handler = handler;
  375. irq_params->private_data = private_data;
  376. source->data = (void *)irq_params;
  377. ret = amdgpu_irq_add_id(adev, client_id, src_id, source);
  378. if (ret) {
  379. kfree(irq_params);
  380. kfree(source);
  381. }
  382. return ret;
  383. }
  384. static int amdgpu_cgs_irq_get(void *cgs_device, unsigned client_id,
  385. unsigned src_id, unsigned type)
  386. {
  387. CGS_FUNC_ADEV;
  388. if (!adev->irq.client[client_id].sources)
  389. return -EINVAL;
  390. return amdgpu_irq_get(adev, adev->irq.client[client_id].sources[src_id], type);
  391. }
  392. static int amdgpu_cgs_irq_put(void *cgs_device, unsigned client_id,
  393. unsigned src_id, unsigned type)
  394. {
  395. CGS_FUNC_ADEV;
  396. if (!adev->irq.client[client_id].sources)
  397. return -EINVAL;
  398. return amdgpu_irq_put(adev, adev->irq.client[client_id].sources[src_id], type);
  399. }
  400. static int amdgpu_cgs_set_clockgating_state(struct cgs_device *cgs_device,
  401. enum amd_ip_block_type block_type,
  402. enum amd_clockgating_state state)
  403. {
  404. CGS_FUNC_ADEV;
  405. int i, r = -1;
  406. for (i = 0; i < adev->num_ip_blocks; i++) {
  407. if (!adev->ip_blocks[i].status.valid)
  408. continue;
  409. if (adev->ip_blocks[i].version->type == block_type) {
  410. r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
  411. (void *)adev,
  412. state);
  413. break;
  414. }
  415. }
  416. return r;
  417. }
  418. static int amdgpu_cgs_set_powergating_state(struct cgs_device *cgs_device,
  419. enum amd_ip_block_type block_type,
  420. enum amd_powergating_state state)
  421. {
  422. CGS_FUNC_ADEV;
  423. int i, r = -1;
  424. for (i = 0; i < adev->num_ip_blocks; i++) {
  425. if (!adev->ip_blocks[i].status.valid)
  426. continue;
  427. if (adev->ip_blocks[i].version->type == block_type) {
  428. r = adev->ip_blocks[i].version->funcs->set_powergating_state(
  429. (void *)adev,
  430. state);
  431. break;
  432. }
  433. }
  434. return r;
  435. }
  436. static uint32_t fw_type_convert(struct cgs_device *cgs_device, uint32_t fw_type)
  437. {
  438. CGS_FUNC_ADEV;
  439. enum AMDGPU_UCODE_ID result = AMDGPU_UCODE_ID_MAXIMUM;
  440. switch (fw_type) {
  441. case CGS_UCODE_ID_SDMA0:
  442. result = AMDGPU_UCODE_ID_SDMA0;
  443. break;
  444. case CGS_UCODE_ID_SDMA1:
  445. result = AMDGPU_UCODE_ID_SDMA1;
  446. break;
  447. case CGS_UCODE_ID_CP_CE:
  448. result = AMDGPU_UCODE_ID_CP_CE;
  449. break;
  450. case CGS_UCODE_ID_CP_PFP:
  451. result = AMDGPU_UCODE_ID_CP_PFP;
  452. break;
  453. case CGS_UCODE_ID_CP_ME:
  454. result = AMDGPU_UCODE_ID_CP_ME;
  455. break;
  456. case CGS_UCODE_ID_CP_MEC:
  457. case CGS_UCODE_ID_CP_MEC_JT1:
  458. result = AMDGPU_UCODE_ID_CP_MEC1;
  459. break;
  460. case CGS_UCODE_ID_CP_MEC_JT2:
  461. /* for VI. JT2 should be the same as JT1, because:
  462. 1, MEC2 and MEC1 use exactly same FW.
  463. 2, JT2 is not pached but JT1 is.
  464. */
  465. if (adev->asic_type >= CHIP_TOPAZ)
  466. result = AMDGPU_UCODE_ID_CP_MEC1;
  467. else
  468. result = AMDGPU_UCODE_ID_CP_MEC2;
  469. break;
  470. case CGS_UCODE_ID_RLC_G:
  471. result = AMDGPU_UCODE_ID_RLC_G;
  472. break;
  473. case CGS_UCODE_ID_STORAGE:
  474. result = AMDGPU_UCODE_ID_STORAGE;
  475. break;
  476. default:
  477. DRM_ERROR("Firmware type not supported\n");
  478. }
  479. return result;
  480. }
  481. static int amdgpu_cgs_rel_firmware(struct cgs_device *cgs_device, enum cgs_ucode_id type)
  482. {
  483. CGS_FUNC_ADEV;
  484. if ((CGS_UCODE_ID_SMU == type) || (CGS_UCODE_ID_SMU_SK == type)) {
  485. release_firmware(adev->pm.fw);
  486. adev->pm.fw = NULL;
  487. return 0;
  488. }
  489. /* cannot release other firmware because they are not created by cgs */
  490. return -EINVAL;
  491. }
  492. static uint16_t amdgpu_get_firmware_version(struct cgs_device *cgs_device,
  493. enum cgs_ucode_id type)
  494. {
  495. CGS_FUNC_ADEV;
  496. uint16_t fw_version = 0;
  497. switch (type) {
  498. case CGS_UCODE_ID_SDMA0:
  499. fw_version = adev->sdma.instance[0].fw_version;
  500. break;
  501. case CGS_UCODE_ID_SDMA1:
  502. fw_version = adev->sdma.instance[1].fw_version;
  503. break;
  504. case CGS_UCODE_ID_CP_CE:
  505. fw_version = adev->gfx.ce_fw_version;
  506. break;
  507. case CGS_UCODE_ID_CP_PFP:
  508. fw_version = adev->gfx.pfp_fw_version;
  509. break;
  510. case CGS_UCODE_ID_CP_ME:
  511. fw_version = adev->gfx.me_fw_version;
  512. break;
  513. case CGS_UCODE_ID_CP_MEC:
  514. fw_version = adev->gfx.mec_fw_version;
  515. break;
  516. case CGS_UCODE_ID_CP_MEC_JT1:
  517. fw_version = adev->gfx.mec_fw_version;
  518. break;
  519. case CGS_UCODE_ID_CP_MEC_JT2:
  520. fw_version = adev->gfx.mec_fw_version;
  521. break;
  522. case CGS_UCODE_ID_RLC_G:
  523. fw_version = adev->gfx.rlc_fw_version;
  524. break;
  525. case CGS_UCODE_ID_STORAGE:
  526. break;
  527. default:
  528. DRM_ERROR("firmware type %d do not have version\n", type);
  529. break;
  530. }
  531. return fw_version;
  532. }
  533. static int amdgpu_cgs_enter_safe_mode(struct cgs_device *cgs_device,
  534. bool en)
  535. {
  536. CGS_FUNC_ADEV;
  537. if (adev->gfx.rlc.funcs->enter_safe_mode == NULL ||
  538. adev->gfx.rlc.funcs->exit_safe_mode == NULL)
  539. return 0;
  540. if (en)
  541. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  542. else
  543. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  544. return 0;
  545. }
  546. static int amdgpu_cgs_get_firmware_info(struct cgs_device *cgs_device,
  547. enum cgs_ucode_id type,
  548. struct cgs_firmware_info *info)
  549. {
  550. CGS_FUNC_ADEV;
  551. if ((CGS_UCODE_ID_SMU != type) && (CGS_UCODE_ID_SMU_SK != type)) {
  552. uint64_t gpu_addr;
  553. uint32_t data_size;
  554. const struct gfx_firmware_header_v1_0 *header;
  555. enum AMDGPU_UCODE_ID id;
  556. struct amdgpu_firmware_info *ucode;
  557. id = fw_type_convert(cgs_device, type);
  558. ucode = &adev->firmware.ucode[id];
  559. if (ucode->fw == NULL)
  560. return -EINVAL;
  561. gpu_addr = ucode->mc_addr;
  562. header = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data;
  563. data_size = le32_to_cpu(header->header.ucode_size_bytes);
  564. if ((type == CGS_UCODE_ID_CP_MEC_JT1) ||
  565. (type == CGS_UCODE_ID_CP_MEC_JT2)) {
  566. gpu_addr += ALIGN(le32_to_cpu(header->header.ucode_size_bytes), PAGE_SIZE);
  567. data_size = le32_to_cpu(header->jt_size) << 2;
  568. }
  569. info->kptr = ucode->kaddr;
  570. info->image_size = data_size;
  571. info->mc_addr = gpu_addr;
  572. info->version = (uint16_t)le32_to_cpu(header->header.ucode_version);
  573. if (CGS_UCODE_ID_CP_MEC == type)
  574. info->image_size = (header->jt_offset) << 2;
  575. info->fw_version = amdgpu_get_firmware_version(cgs_device, type);
  576. info->feature_version = (uint16_t)le32_to_cpu(header->ucode_feature_version);
  577. } else {
  578. char fw_name[30] = {0};
  579. int err = 0;
  580. uint32_t ucode_size;
  581. uint32_t ucode_start_address;
  582. const uint8_t *src;
  583. const struct smc_firmware_header_v1_0 *hdr;
  584. const struct common_firmware_header *header;
  585. struct amdgpu_firmware_info *ucode = NULL;
  586. if (!adev->pm.fw) {
  587. switch (adev->asic_type) {
  588. case CHIP_TOPAZ:
  589. if (((adev->pdev->device == 0x6900) && (adev->pdev->revision == 0x81)) ||
  590. ((adev->pdev->device == 0x6900) && (adev->pdev->revision == 0x83)) ||
  591. ((adev->pdev->device == 0x6907) && (adev->pdev->revision == 0x87))) {
  592. info->is_kicker = true;
  593. strcpy(fw_name, "amdgpu/topaz_k_smc.bin");
  594. } else
  595. strcpy(fw_name, "amdgpu/topaz_smc.bin");
  596. break;
  597. case CHIP_TONGA:
  598. if (((adev->pdev->device == 0x6939) && (adev->pdev->revision == 0xf1)) ||
  599. ((adev->pdev->device == 0x6938) && (adev->pdev->revision == 0xf1))) {
  600. info->is_kicker = true;
  601. strcpy(fw_name, "amdgpu/tonga_k_smc.bin");
  602. } else
  603. strcpy(fw_name, "amdgpu/tonga_smc.bin");
  604. break;
  605. case CHIP_FIJI:
  606. strcpy(fw_name, "amdgpu/fiji_smc.bin");
  607. break;
  608. case CHIP_POLARIS11:
  609. if (type == CGS_UCODE_ID_SMU) {
  610. if (((adev->pdev->device == 0x67ef) &&
  611. ((adev->pdev->revision == 0xe0) ||
  612. (adev->pdev->revision == 0xe2) ||
  613. (adev->pdev->revision == 0xe5))) ||
  614. ((adev->pdev->device == 0x67ff) &&
  615. ((adev->pdev->revision == 0xcf) ||
  616. (adev->pdev->revision == 0xef) ||
  617. (adev->pdev->revision == 0xff)))) {
  618. info->is_kicker = true;
  619. strcpy(fw_name, "amdgpu/polaris11_k_smc.bin");
  620. } else
  621. strcpy(fw_name, "amdgpu/polaris11_smc.bin");
  622. } else if (type == CGS_UCODE_ID_SMU_SK) {
  623. strcpy(fw_name, "amdgpu/polaris11_smc_sk.bin");
  624. }
  625. break;
  626. case CHIP_POLARIS10:
  627. if (type == CGS_UCODE_ID_SMU) {
  628. if ((adev->pdev->device == 0x67df) &&
  629. ((adev->pdev->revision == 0xe0) ||
  630. (adev->pdev->revision == 0xe3) ||
  631. (adev->pdev->revision == 0xe4) ||
  632. (adev->pdev->revision == 0xe5) ||
  633. (adev->pdev->revision == 0xe7) ||
  634. (adev->pdev->revision == 0xef))) {
  635. info->is_kicker = true;
  636. strcpy(fw_name, "amdgpu/polaris10_k_smc.bin");
  637. } else
  638. strcpy(fw_name, "amdgpu/polaris10_smc.bin");
  639. } else if (type == CGS_UCODE_ID_SMU_SK) {
  640. strcpy(fw_name, "amdgpu/polaris10_smc_sk.bin");
  641. }
  642. break;
  643. case CHIP_POLARIS12:
  644. strcpy(fw_name, "amdgpu/polaris12_smc.bin");
  645. break;
  646. case CHIP_VEGA10:
  647. strcpy(fw_name, "amdgpu/vega10_smc.bin");
  648. break;
  649. default:
  650. DRM_ERROR("SMC firmware not supported\n");
  651. return -EINVAL;
  652. }
  653. err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
  654. if (err) {
  655. DRM_ERROR("Failed to request firmware\n");
  656. return err;
  657. }
  658. err = amdgpu_ucode_validate(adev->pm.fw);
  659. if (err) {
  660. DRM_ERROR("Failed to load firmware \"%s\"", fw_name);
  661. release_firmware(adev->pm.fw);
  662. adev->pm.fw = NULL;
  663. return err;
  664. }
  665. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  666. ucode = &adev->firmware.ucode[AMDGPU_UCODE_ID_SMC];
  667. ucode->ucode_id = AMDGPU_UCODE_ID_SMC;
  668. ucode->fw = adev->pm.fw;
  669. header = (const struct common_firmware_header *)ucode->fw->data;
  670. adev->firmware.fw_size +=
  671. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  672. }
  673. }
  674. hdr = (const struct smc_firmware_header_v1_0 *) adev->pm.fw->data;
  675. amdgpu_ucode_print_smc_hdr(&hdr->header);
  676. adev->pm.fw_version = le32_to_cpu(hdr->header.ucode_version);
  677. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
  678. ucode_start_address = le32_to_cpu(hdr->ucode_start_addr);
  679. src = (const uint8_t *)(adev->pm.fw->data +
  680. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  681. info->version = adev->pm.fw_version;
  682. info->image_size = ucode_size;
  683. info->ucode_start_address = ucode_start_address;
  684. info->kptr = (void *)src;
  685. }
  686. return 0;
  687. }
  688. static int amdgpu_cgs_is_virtualization_enabled(void *cgs_device)
  689. {
  690. CGS_FUNC_ADEV;
  691. return amdgpu_sriov_vf(adev);
  692. }
  693. static int amdgpu_cgs_query_system_info(struct cgs_device *cgs_device,
  694. struct cgs_system_info *sys_info)
  695. {
  696. CGS_FUNC_ADEV;
  697. if (NULL == sys_info)
  698. return -ENODEV;
  699. if (sizeof(struct cgs_system_info) != sys_info->size)
  700. return -ENODEV;
  701. switch (sys_info->info_id) {
  702. case CGS_SYSTEM_INFO_ADAPTER_BDF_ID:
  703. sys_info->value = adev->pdev->devfn | (adev->pdev->bus->number << 8);
  704. break;
  705. case CGS_SYSTEM_INFO_PCIE_GEN_INFO:
  706. sys_info->value = adev->pm.pcie_gen_mask;
  707. break;
  708. case CGS_SYSTEM_INFO_PCIE_MLW:
  709. sys_info->value = adev->pm.pcie_mlw_mask;
  710. break;
  711. case CGS_SYSTEM_INFO_PCIE_DEV:
  712. sys_info->value = adev->pdev->device;
  713. break;
  714. case CGS_SYSTEM_INFO_PCIE_REV:
  715. sys_info->value = adev->pdev->revision;
  716. break;
  717. case CGS_SYSTEM_INFO_CG_FLAGS:
  718. sys_info->value = adev->cg_flags;
  719. break;
  720. case CGS_SYSTEM_INFO_PG_FLAGS:
  721. sys_info->value = adev->pg_flags;
  722. break;
  723. case CGS_SYSTEM_INFO_GFX_CU_INFO:
  724. sys_info->value = adev->gfx.cu_info.number;
  725. break;
  726. case CGS_SYSTEM_INFO_GFX_SE_INFO:
  727. sys_info->value = adev->gfx.config.max_shader_engines;
  728. break;
  729. case CGS_SYSTEM_INFO_PCIE_SUB_SYS_ID:
  730. sys_info->value = adev->pdev->subsystem_device;
  731. break;
  732. case CGS_SYSTEM_INFO_PCIE_SUB_SYS_VENDOR_ID:
  733. sys_info->value = adev->pdev->subsystem_vendor;
  734. break;
  735. default:
  736. return -ENODEV;
  737. }
  738. return 0;
  739. }
  740. static int amdgpu_cgs_get_active_displays_info(struct cgs_device *cgs_device,
  741. struct cgs_display_info *info)
  742. {
  743. CGS_FUNC_ADEV;
  744. struct amdgpu_crtc *amdgpu_crtc;
  745. struct drm_device *ddev = adev->ddev;
  746. struct drm_crtc *crtc;
  747. uint32_t line_time_us, vblank_lines;
  748. struct cgs_mode_info *mode_info;
  749. if (info == NULL)
  750. return -EINVAL;
  751. mode_info = info->mode_info;
  752. if (mode_info) {
  753. /* if the displays are off, vblank time is max */
  754. mode_info->vblank_time_us = 0xffffffff;
  755. /* always set the reference clock */
  756. mode_info->ref_clock = adev->clock.spll.reference_freq;
  757. }
  758. if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
  759. list_for_each_entry(crtc,
  760. &ddev->mode_config.crtc_list, head) {
  761. amdgpu_crtc = to_amdgpu_crtc(crtc);
  762. if (crtc->enabled) {
  763. info->active_display_mask |= (1 << amdgpu_crtc->crtc_id);
  764. info->display_count++;
  765. }
  766. if (mode_info != NULL &&
  767. crtc->enabled && amdgpu_crtc->enabled &&
  768. amdgpu_crtc->hw_mode.clock) {
  769. line_time_us = (amdgpu_crtc->hw_mode.crtc_htotal * 1000) /
  770. amdgpu_crtc->hw_mode.clock;
  771. vblank_lines = amdgpu_crtc->hw_mode.crtc_vblank_end -
  772. amdgpu_crtc->hw_mode.crtc_vdisplay +
  773. (amdgpu_crtc->v_border * 2);
  774. mode_info->vblank_time_us = vblank_lines * line_time_us;
  775. mode_info->refresh_rate = drm_mode_vrefresh(&amdgpu_crtc->hw_mode);
  776. mode_info->ref_clock = adev->clock.spll.reference_freq;
  777. mode_info = NULL;
  778. }
  779. }
  780. }
  781. return 0;
  782. }
  783. static int amdgpu_cgs_notify_dpm_enabled(struct cgs_device *cgs_device, bool enabled)
  784. {
  785. CGS_FUNC_ADEV;
  786. adev->pm.dpm_enabled = enabled;
  787. return 0;
  788. }
  789. /** \brief evaluate acpi namespace object, handle or pathname must be valid
  790. * \param cgs_device
  791. * \param info input/output arguments for the control method
  792. * \return status
  793. */
  794. #if defined(CONFIG_ACPI)
  795. static int amdgpu_cgs_acpi_eval_object(struct cgs_device *cgs_device,
  796. struct cgs_acpi_method_info *info)
  797. {
  798. CGS_FUNC_ADEV;
  799. acpi_handle handle;
  800. struct acpi_object_list input;
  801. struct acpi_buffer output = { ACPI_ALLOCATE_BUFFER, NULL };
  802. union acpi_object *params, *obj;
  803. uint8_t name[5] = {'\0'};
  804. struct cgs_acpi_method_argument *argument;
  805. uint32_t i, count;
  806. acpi_status status;
  807. int result;
  808. handle = ACPI_HANDLE(&adev->pdev->dev);
  809. if (!handle)
  810. return -ENODEV;
  811. memset(&input, 0, sizeof(struct acpi_object_list));
  812. /* validate input info */
  813. if (info->size != sizeof(struct cgs_acpi_method_info))
  814. return -EINVAL;
  815. input.count = info->input_count;
  816. if (info->input_count > 0) {
  817. if (info->pinput_argument == NULL)
  818. return -EINVAL;
  819. argument = info->pinput_argument;
  820. for (i = 0; i < info->input_count; i++) {
  821. if (((argument->type == ACPI_TYPE_STRING) ||
  822. (argument->type == ACPI_TYPE_BUFFER)) &&
  823. (argument->pointer == NULL))
  824. return -EINVAL;
  825. argument++;
  826. }
  827. }
  828. if (info->output_count > 0) {
  829. if (info->poutput_argument == NULL)
  830. return -EINVAL;
  831. argument = info->poutput_argument;
  832. for (i = 0; i < info->output_count; i++) {
  833. if (((argument->type == ACPI_TYPE_STRING) ||
  834. (argument->type == ACPI_TYPE_BUFFER))
  835. && (argument->pointer == NULL))
  836. return -EINVAL;
  837. argument++;
  838. }
  839. }
  840. /* The path name passed to acpi_evaluate_object should be null terminated */
  841. if ((info->field & CGS_ACPI_FIELD_METHOD_NAME) != 0) {
  842. strncpy(name, (char *)&(info->name), sizeof(uint32_t));
  843. name[4] = '\0';
  844. }
  845. /* parse input parameters */
  846. if (input.count > 0) {
  847. input.pointer = params =
  848. kzalloc(sizeof(union acpi_object) * input.count, GFP_KERNEL);
  849. if (params == NULL)
  850. return -EINVAL;
  851. argument = info->pinput_argument;
  852. for (i = 0; i < input.count; i++) {
  853. params->type = argument->type;
  854. switch (params->type) {
  855. case ACPI_TYPE_INTEGER:
  856. params->integer.value = argument->value;
  857. break;
  858. case ACPI_TYPE_STRING:
  859. params->string.length = argument->data_length;
  860. params->string.pointer = argument->pointer;
  861. break;
  862. case ACPI_TYPE_BUFFER:
  863. params->buffer.length = argument->data_length;
  864. params->buffer.pointer = argument->pointer;
  865. break;
  866. default:
  867. break;
  868. }
  869. params++;
  870. argument++;
  871. }
  872. }
  873. /* parse output info */
  874. count = info->output_count;
  875. argument = info->poutput_argument;
  876. /* evaluate the acpi method */
  877. status = acpi_evaluate_object(handle, name, &input, &output);
  878. if (ACPI_FAILURE(status)) {
  879. result = -EIO;
  880. goto free_input;
  881. }
  882. /* return the output info */
  883. obj = output.pointer;
  884. if (count > 1) {
  885. if ((obj->type != ACPI_TYPE_PACKAGE) ||
  886. (obj->package.count != count)) {
  887. result = -EIO;
  888. goto free_obj;
  889. }
  890. params = obj->package.elements;
  891. } else
  892. params = obj;
  893. if (params == NULL) {
  894. result = -EIO;
  895. goto free_obj;
  896. }
  897. for (i = 0; i < count; i++) {
  898. if (argument->type != params->type) {
  899. result = -EIO;
  900. goto free_obj;
  901. }
  902. switch (params->type) {
  903. case ACPI_TYPE_INTEGER:
  904. argument->value = params->integer.value;
  905. break;
  906. case ACPI_TYPE_STRING:
  907. if ((params->string.length != argument->data_length) ||
  908. (params->string.pointer == NULL)) {
  909. result = -EIO;
  910. goto free_obj;
  911. }
  912. strncpy(argument->pointer,
  913. params->string.pointer,
  914. params->string.length);
  915. break;
  916. case ACPI_TYPE_BUFFER:
  917. if (params->buffer.pointer == NULL) {
  918. result = -EIO;
  919. goto free_obj;
  920. }
  921. memcpy(argument->pointer,
  922. params->buffer.pointer,
  923. argument->data_length);
  924. break;
  925. default:
  926. break;
  927. }
  928. argument++;
  929. params++;
  930. }
  931. result = 0;
  932. free_obj:
  933. kfree(obj);
  934. free_input:
  935. kfree((void *)input.pointer);
  936. return result;
  937. }
  938. #else
  939. static int amdgpu_cgs_acpi_eval_object(struct cgs_device *cgs_device,
  940. struct cgs_acpi_method_info *info)
  941. {
  942. return -EIO;
  943. }
  944. #endif
  945. static int amdgpu_cgs_call_acpi_method(struct cgs_device *cgs_device,
  946. uint32_t acpi_method,
  947. uint32_t acpi_function,
  948. void *pinput, void *poutput,
  949. uint32_t output_count,
  950. uint32_t input_size,
  951. uint32_t output_size)
  952. {
  953. struct cgs_acpi_method_argument acpi_input[2] = { {0}, {0} };
  954. struct cgs_acpi_method_argument acpi_output = {0};
  955. struct cgs_acpi_method_info info = {0};
  956. acpi_input[0].type = CGS_ACPI_TYPE_INTEGER;
  957. acpi_input[0].data_length = sizeof(uint32_t);
  958. acpi_input[0].value = acpi_function;
  959. acpi_input[1].type = CGS_ACPI_TYPE_BUFFER;
  960. acpi_input[1].data_length = input_size;
  961. acpi_input[1].pointer = pinput;
  962. acpi_output.type = CGS_ACPI_TYPE_BUFFER;
  963. acpi_output.data_length = output_size;
  964. acpi_output.pointer = poutput;
  965. info.size = sizeof(struct cgs_acpi_method_info);
  966. info.field = CGS_ACPI_FIELD_METHOD_NAME | CGS_ACPI_FIELD_INPUT_ARGUMENT_COUNT;
  967. info.input_count = 2;
  968. info.name = acpi_method;
  969. info.pinput_argument = acpi_input;
  970. info.output_count = output_count;
  971. info.poutput_argument = &acpi_output;
  972. return amdgpu_cgs_acpi_eval_object(cgs_device, &info);
  973. }
  974. static const struct cgs_ops amdgpu_cgs_ops = {
  975. .alloc_gpu_mem = amdgpu_cgs_alloc_gpu_mem,
  976. .free_gpu_mem = amdgpu_cgs_free_gpu_mem,
  977. .gmap_gpu_mem = amdgpu_cgs_gmap_gpu_mem,
  978. .gunmap_gpu_mem = amdgpu_cgs_gunmap_gpu_mem,
  979. .kmap_gpu_mem = amdgpu_cgs_kmap_gpu_mem,
  980. .kunmap_gpu_mem = amdgpu_cgs_kunmap_gpu_mem,
  981. .read_register = amdgpu_cgs_read_register,
  982. .write_register = amdgpu_cgs_write_register,
  983. .read_ind_register = amdgpu_cgs_read_ind_register,
  984. .write_ind_register = amdgpu_cgs_write_ind_register,
  985. .get_pci_resource = amdgpu_cgs_get_pci_resource,
  986. .atom_get_data_table = amdgpu_cgs_atom_get_data_table,
  987. .atom_get_cmd_table_revs = amdgpu_cgs_atom_get_cmd_table_revs,
  988. .atom_exec_cmd_table = amdgpu_cgs_atom_exec_cmd_table,
  989. .get_firmware_info = amdgpu_cgs_get_firmware_info,
  990. .rel_firmware = amdgpu_cgs_rel_firmware,
  991. .set_powergating_state = amdgpu_cgs_set_powergating_state,
  992. .set_clockgating_state = amdgpu_cgs_set_clockgating_state,
  993. .get_active_displays_info = amdgpu_cgs_get_active_displays_info,
  994. .notify_dpm_enabled = amdgpu_cgs_notify_dpm_enabled,
  995. .call_acpi_method = amdgpu_cgs_call_acpi_method,
  996. .query_system_info = amdgpu_cgs_query_system_info,
  997. .is_virtualization_enabled = amdgpu_cgs_is_virtualization_enabled,
  998. .enter_safe_mode = amdgpu_cgs_enter_safe_mode,
  999. };
  1000. static const struct cgs_os_ops amdgpu_cgs_os_ops = {
  1001. .add_irq_source = amdgpu_cgs_add_irq_source,
  1002. .irq_get = amdgpu_cgs_irq_get,
  1003. .irq_put = amdgpu_cgs_irq_put
  1004. };
  1005. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev)
  1006. {
  1007. struct amdgpu_cgs_device *cgs_device =
  1008. kmalloc(sizeof(*cgs_device), GFP_KERNEL);
  1009. if (!cgs_device) {
  1010. DRM_ERROR("Couldn't allocate CGS device structure\n");
  1011. return NULL;
  1012. }
  1013. cgs_device->base.ops = &amdgpu_cgs_ops;
  1014. cgs_device->base.os_ops = &amdgpu_cgs_os_ops;
  1015. cgs_device->adev = adev;
  1016. return (struct cgs_device *)cgs_device;
  1017. }
  1018. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device)
  1019. {
  1020. kfree(cgs_device);
  1021. }