main.c 97 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/highmem.h>
  33. #include <linux/module.h>
  34. #include <linux/init.h>
  35. #include <linux/errno.h>
  36. #include <linux/pci.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/slab.h>
  39. #if defined(CONFIG_X86)
  40. #include <asm/pat.h>
  41. #endif
  42. #include <linux/sched.h>
  43. #include <linux/delay.h>
  44. #include <rdma/ib_user_verbs.h>
  45. #include <rdma/ib_addr.h>
  46. #include <rdma/ib_cache.h>
  47. #include <linux/mlx5/port.h>
  48. #include <linux/mlx5/vport.h>
  49. #include <linux/list.h>
  50. #include <rdma/ib_smi.h>
  51. #include <rdma/ib_umem.h>
  52. #include <linux/in.h>
  53. #include <linux/etherdevice.h>
  54. #include <linux/mlx5/fs.h>
  55. #include <linux/mlx5/vport.h>
  56. #include "mlx5_ib.h"
  57. #define DRIVER_NAME "mlx5_ib"
  58. #define DRIVER_VERSION "2.2-1"
  59. #define DRIVER_RELDATE "Feb 2014"
  60. MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
  61. MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
  62. MODULE_LICENSE("Dual BSD/GPL");
  63. MODULE_VERSION(DRIVER_VERSION);
  64. static char mlx5_version[] =
  65. DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
  66. DRIVER_VERSION " (" DRIVER_RELDATE ")\n";
  67. enum {
  68. MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
  69. };
  70. static enum rdma_link_layer
  71. mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
  72. {
  73. switch (port_type_cap) {
  74. case MLX5_CAP_PORT_TYPE_IB:
  75. return IB_LINK_LAYER_INFINIBAND;
  76. case MLX5_CAP_PORT_TYPE_ETH:
  77. return IB_LINK_LAYER_ETHERNET;
  78. default:
  79. return IB_LINK_LAYER_UNSPECIFIED;
  80. }
  81. }
  82. static enum rdma_link_layer
  83. mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
  84. {
  85. struct mlx5_ib_dev *dev = to_mdev(device);
  86. int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
  87. return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  88. }
  89. static int mlx5_netdev_event(struct notifier_block *this,
  90. unsigned long event, void *ptr)
  91. {
  92. struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
  93. struct mlx5_ib_dev *ibdev = container_of(this, struct mlx5_ib_dev,
  94. roce.nb);
  95. switch (event) {
  96. case NETDEV_REGISTER:
  97. case NETDEV_UNREGISTER:
  98. write_lock(&ibdev->roce.netdev_lock);
  99. if (ndev->dev.parent == &ibdev->mdev->pdev->dev)
  100. ibdev->roce.netdev = (event == NETDEV_UNREGISTER) ?
  101. NULL : ndev;
  102. write_unlock(&ibdev->roce.netdev_lock);
  103. break;
  104. case NETDEV_UP:
  105. case NETDEV_DOWN: {
  106. struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
  107. struct net_device *upper = NULL;
  108. if (lag_ndev) {
  109. upper = netdev_master_upper_dev_get(lag_ndev);
  110. dev_put(lag_ndev);
  111. }
  112. if ((upper == ndev || (!upper && ndev == ibdev->roce.netdev))
  113. && ibdev->ib_active) {
  114. struct ib_event ibev = { };
  115. ibev.device = &ibdev->ib_dev;
  116. ibev.event = (event == NETDEV_UP) ?
  117. IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  118. ibev.element.port_num = 1;
  119. ib_dispatch_event(&ibev);
  120. }
  121. break;
  122. }
  123. default:
  124. break;
  125. }
  126. return NOTIFY_DONE;
  127. }
  128. static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
  129. u8 port_num)
  130. {
  131. struct mlx5_ib_dev *ibdev = to_mdev(device);
  132. struct net_device *ndev;
  133. ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
  134. if (ndev)
  135. return ndev;
  136. /* Ensure ndev does not disappear before we invoke dev_hold()
  137. */
  138. read_lock(&ibdev->roce.netdev_lock);
  139. ndev = ibdev->roce.netdev;
  140. if (ndev)
  141. dev_hold(ndev);
  142. read_unlock(&ibdev->roce.netdev_lock);
  143. return ndev;
  144. }
  145. static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
  146. struct ib_port_attr *props)
  147. {
  148. struct mlx5_ib_dev *dev = to_mdev(device);
  149. struct net_device *ndev, *upper;
  150. enum ib_mtu ndev_ib_mtu;
  151. u16 qkey_viol_cntr;
  152. /* props being zeroed by the caller, avoid zeroing it here */
  153. props->port_cap_flags |= IB_PORT_CM_SUP;
  154. props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
  155. props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
  156. roce_address_table_size);
  157. props->max_mtu = IB_MTU_4096;
  158. props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
  159. props->pkey_tbl_len = 1;
  160. props->state = IB_PORT_DOWN;
  161. props->phys_state = 3;
  162. mlx5_query_nic_vport_qkey_viol_cntr(dev->mdev, &qkey_viol_cntr);
  163. props->qkey_viol_cntr = qkey_viol_cntr;
  164. ndev = mlx5_ib_get_netdev(device, port_num);
  165. if (!ndev)
  166. return 0;
  167. if (mlx5_lag_is_active(dev->mdev)) {
  168. rcu_read_lock();
  169. upper = netdev_master_upper_dev_get_rcu(ndev);
  170. if (upper) {
  171. dev_put(ndev);
  172. ndev = upper;
  173. dev_hold(ndev);
  174. }
  175. rcu_read_unlock();
  176. }
  177. if (netif_running(ndev) && netif_carrier_ok(ndev)) {
  178. props->state = IB_PORT_ACTIVE;
  179. props->phys_state = 5;
  180. }
  181. ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
  182. dev_put(ndev);
  183. props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
  184. props->active_width = IB_WIDTH_4X; /* TODO */
  185. props->active_speed = IB_SPEED_QDR; /* TODO */
  186. return 0;
  187. }
  188. static void ib_gid_to_mlx5_roce_addr(const union ib_gid *gid,
  189. const struct ib_gid_attr *attr,
  190. void *mlx5_addr)
  191. {
  192. #define MLX5_SET_RA(p, f, v) MLX5_SET(roce_addr_layout, p, f, v)
  193. char *mlx5_addr_l3_addr = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
  194. source_l3_address);
  195. void *mlx5_addr_mac = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
  196. source_mac_47_32);
  197. if (!gid)
  198. return;
  199. ether_addr_copy(mlx5_addr_mac, attr->ndev->dev_addr);
  200. if (is_vlan_dev(attr->ndev)) {
  201. MLX5_SET_RA(mlx5_addr, vlan_valid, 1);
  202. MLX5_SET_RA(mlx5_addr, vlan_id, vlan_dev_vlan_id(attr->ndev));
  203. }
  204. switch (attr->gid_type) {
  205. case IB_GID_TYPE_IB:
  206. MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_1);
  207. break;
  208. case IB_GID_TYPE_ROCE_UDP_ENCAP:
  209. MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_2);
  210. break;
  211. default:
  212. WARN_ON(true);
  213. }
  214. if (attr->gid_type != IB_GID_TYPE_IB) {
  215. if (ipv6_addr_v4mapped((void *)gid))
  216. MLX5_SET_RA(mlx5_addr, roce_l3_type,
  217. MLX5_ROCE_L3_TYPE_IPV4);
  218. else
  219. MLX5_SET_RA(mlx5_addr, roce_l3_type,
  220. MLX5_ROCE_L3_TYPE_IPV6);
  221. }
  222. if ((attr->gid_type == IB_GID_TYPE_IB) ||
  223. !ipv6_addr_v4mapped((void *)gid))
  224. memcpy(mlx5_addr_l3_addr, gid, sizeof(*gid));
  225. else
  226. memcpy(&mlx5_addr_l3_addr[12], &gid->raw[12], 4);
  227. }
  228. static int set_roce_addr(struct ib_device *device, u8 port_num,
  229. unsigned int index,
  230. const union ib_gid *gid,
  231. const struct ib_gid_attr *attr)
  232. {
  233. struct mlx5_ib_dev *dev = to_mdev(device);
  234. u32 in[MLX5_ST_SZ_DW(set_roce_address_in)] = {0};
  235. u32 out[MLX5_ST_SZ_DW(set_roce_address_out)] = {0};
  236. void *in_addr = MLX5_ADDR_OF(set_roce_address_in, in, roce_address);
  237. enum rdma_link_layer ll = mlx5_ib_port_link_layer(device, port_num);
  238. if (ll != IB_LINK_LAYER_ETHERNET)
  239. return -EINVAL;
  240. ib_gid_to_mlx5_roce_addr(gid, attr, in_addr);
  241. MLX5_SET(set_roce_address_in, in, roce_address_index, index);
  242. MLX5_SET(set_roce_address_in, in, opcode, MLX5_CMD_OP_SET_ROCE_ADDRESS);
  243. return mlx5_cmd_exec(dev->mdev, in, sizeof(in), out, sizeof(out));
  244. }
  245. static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
  246. unsigned int index, const union ib_gid *gid,
  247. const struct ib_gid_attr *attr,
  248. __always_unused void **context)
  249. {
  250. return set_roce_addr(device, port_num, index, gid, attr);
  251. }
  252. static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
  253. unsigned int index, __always_unused void **context)
  254. {
  255. return set_roce_addr(device, port_num, index, NULL, NULL);
  256. }
  257. __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
  258. int index)
  259. {
  260. struct ib_gid_attr attr;
  261. union ib_gid gid;
  262. if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
  263. return 0;
  264. if (!attr.ndev)
  265. return 0;
  266. dev_put(attr.ndev);
  267. if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
  268. return 0;
  269. return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
  270. }
  271. int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
  272. int index, enum ib_gid_type *gid_type)
  273. {
  274. struct ib_gid_attr attr;
  275. union ib_gid gid;
  276. int ret;
  277. ret = ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr);
  278. if (ret)
  279. return ret;
  280. if (!attr.ndev)
  281. return -ENODEV;
  282. dev_put(attr.ndev);
  283. *gid_type = attr.gid_type;
  284. return 0;
  285. }
  286. static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
  287. {
  288. if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
  289. return !MLX5_CAP_GEN(dev->mdev, ib_virt);
  290. return 0;
  291. }
  292. enum {
  293. MLX5_VPORT_ACCESS_METHOD_MAD,
  294. MLX5_VPORT_ACCESS_METHOD_HCA,
  295. MLX5_VPORT_ACCESS_METHOD_NIC,
  296. };
  297. static int mlx5_get_vport_access_method(struct ib_device *ibdev)
  298. {
  299. if (mlx5_use_mad_ifc(to_mdev(ibdev)))
  300. return MLX5_VPORT_ACCESS_METHOD_MAD;
  301. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  302. IB_LINK_LAYER_ETHERNET)
  303. return MLX5_VPORT_ACCESS_METHOD_NIC;
  304. return MLX5_VPORT_ACCESS_METHOD_HCA;
  305. }
  306. static void get_atomic_caps(struct mlx5_ib_dev *dev,
  307. struct ib_device_attr *props)
  308. {
  309. u8 tmp;
  310. u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
  311. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
  312. u8 atomic_req_8B_endianness_mode =
  313. MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianess_mode);
  314. /* Check if HW supports 8 bytes standard atomic operations and capable
  315. * of host endianness respond
  316. */
  317. tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
  318. if (((atomic_operations & tmp) == tmp) &&
  319. (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
  320. (atomic_req_8B_endianness_mode)) {
  321. props->atomic_cap = IB_ATOMIC_HCA;
  322. } else {
  323. props->atomic_cap = IB_ATOMIC_NONE;
  324. }
  325. }
  326. static int mlx5_query_system_image_guid(struct ib_device *ibdev,
  327. __be64 *sys_image_guid)
  328. {
  329. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  330. struct mlx5_core_dev *mdev = dev->mdev;
  331. u64 tmp;
  332. int err;
  333. switch (mlx5_get_vport_access_method(ibdev)) {
  334. case MLX5_VPORT_ACCESS_METHOD_MAD:
  335. return mlx5_query_mad_ifc_system_image_guid(ibdev,
  336. sys_image_guid);
  337. case MLX5_VPORT_ACCESS_METHOD_HCA:
  338. err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
  339. break;
  340. case MLX5_VPORT_ACCESS_METHOD_NIC:
  341. err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
  342. break;
  343. default:
  344. return -EINVAL;
  345. }
  346. if (!err)
  347. *sys_image_guid = cpu_to_be64(tmp);
  348. return err;
  349. }
  350. static int mlx5_query_max_pkeys(struct ib_device *ibdev,
  351. u16 *max_pkeys)
  352. {
  353. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  354. struct mlx5_core_dev *mdev = dev->mdev;
  355. switch (mlx5_get_vport_access_method(ibdev)) {
  356. case MLX5_VPORT_ACCESS_METHOD_MAD:
  357. return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
  358. case MLX5_VPORT_ACCESS_METHOD_HCA:
  359. case MLX5_VPORT_ACCESS_METHOD_NIC:
  360. *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
  361. pkey_table_size));
  362. return 0;
  363. default:
  364. return -EINVAL;
  365. }
  366. }
  367. static int mlx5_query_vendor_id(struct ib_device *ibdev,
  368. u32 *vendor_id)
  369. {
  370. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  371. switch (mlx5_get_vport_access_method(ibdev)) {
  372. case MLX5_VPORT_ACCESS_METHOD_MAD:
  373. return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
  374. case MLX5_VPORT_ACCESS_METHOD_HCA:
  375. case MLX5_VPORT_ACCESS_METHOD_NIC:
  376. return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
  377. default:
  378. return -EINVAL;
  379. }
  380. }
  381. static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
  382. __be64 *node_guid)
  383. {
  384. u64 tmp;
  385. int err;
  386. switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
  387. case MLX5_VPORT_ACCESS_METHOD_MAD:
  388. return mlx5_query_mad_ifc_node_guid(dev, node_guid);
  389. case MLX5_VPORT_ACCESS_METHOD_HCA:
  390. err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
  391. break;
  392. case MLX5_VPORT_ACCESS_METHOD_NIC:
  393. err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
  394. break;
  395. default:
  396. return -EINVAL;
  397. }
  398. if (!err)
  399. *node_guid = cpu_to_be64(tmp);
  400. return err;
  401. }
  402. struct mlx5_reg_node_desc {
  403. u8 desc[IB_DEVICE_NODE_DESC_MAX];
  404. };
  405. static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
  406. {
  407. struct mlx5_reg_node_desc in;
  408. if (mlx5_use_mad_ifc(dev))
  409. return mlx5_query_mad_ifc_node_desc(dev, node_desc);
  410. memset(&in, 0, sizeof(in));
  411. return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
  412. sizeof(struct mlx5_reg_node_desc),
  413. MLX5_REG_NODE_DESC, 0, 0);
  414. }
  415. static int mlx5_ib_query_device(struct ib_device *ibdev,
  416. struct ib_device_attr *props,
  417. struct ib_udata *uhw)
  418. {
  419. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  420. struct mlx5_core_dev *mdev = dev->mdev;
  421. int err = -ENOMEM;
  422. int max_sq_desc;
  423. int max_rq_sg;
  424. int max_sq_sg;
  425. u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
  426. struct mlx5_ib_query_device_resp resp = {};
  427. size_t resp_len;
  428. u64 max_tso;
  429. resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
  430. if (uhw->outlen && uhw->outlen < resp_len)
  431. return -EINVAL;
  432. else
  433. resp.response_length = resp_len;
  434. if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
  435. return -EINVAL;
  436. memset(props, 0, sizeof(*props));
  437. err = mlx5_query_system_image_guid(ibdev,
  438. &props->sys_image_guid);
  439. if (err)
  440. return err;
  441. err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
  442. if (err)
  443. return err;
  444. err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
  445. if (err)
  446. return err;
  447. props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
  448. (fw_rev_min(dev->mdev) << 16) |
  449. fw_rev_sub(dev->mdev);
  450. props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
  451. IB_DEVICE_PORT_ACTIVE_EVENT |
  452. IB_DEVICE_SYS_IMAGE_GUID |
  453. IB_DEVICE_RC_RNR_NAK_GEN;
  454. if (MLX5_CAP_GEN(mdev, pkv))
  455. props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
  456. if (MLX5_CAP_GEN(mdev, qkv))
  457. props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
  458. if (MLX5_CAP_GEN(mdev, apm))
  459. props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
  460. if (MLX5_CAP_GEN(mdev, xrc))
  461. props->device_cap_flags |= IB_DEVICE_XRC;
  462. if (MLX5_CAP_GEN(mdev, imaicl)) {
  463. props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
  464. IB_DEVICE_MEM_WINDOW_TYPE_2B;
  465. props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  466. /* We support 'Gappy' memory registration too */
  467. props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
  468. }
  469. props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
  470. if (MLX5_CAP_GEN(mdev, sho)) {
  471. props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
  472. /* At this stage no support for signature handover */
  473. props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
  474. IB_PROT_T10DIF_TYPE_2 |
  475. IB_PROT_T10DIF_TYPE_3;
  476. props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
  477. IB_GUARD_T10DIF_CSUM;
  478. }
  479. if (MLX5_CAP_GEN(mdev, block_lb_mc))
  480. props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
  481. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads)) {
  482. if (MLX5_CAP_ETH(mdev, csum_cap)) {
  483. /* Legacy bit to support old userspace libraries */
  484. props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
  485. props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
  486. }
  487. if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
  488. props->raw_packet_caps |=
  489. IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
  490. if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
  491. max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
  492. if (max_tso) {
  493. resp.tso_caps.max_tso = 1 << max_tso;
  494. resp.tso_caps.supported_qpts |=
  495. 1 << IB_QPT_RAW_PACKET;
  496. resp.response_length += sizeof(resp.tso_caps);
  497. }
  498. }
  499. if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
  500. resp.rss_caps.rx_hash_function =
  501. MLX5_RX_HASH_FUNC_TOEPLITZ;
  502. resp.rss_caps.rx_hash_fields_mask =
  503. MLX5_RX_HASH_SRC_IPV4 |
  504. MLX5_RX_HASH_DST_IPV4 |
  505. MLX5_RX_HASH_SRC_IPV6 |
  506. MLX5_RX_HASH_DST_IPV6 |
  507. MLX5_RX_HASH_SRC_PORT_TCP |
  508. MLX5_RX_HASH_DST_PORT_TCP |
  509. MLX5_RX_HASH_SRC_PORT_UDP |
  510. MLX5_RX_HASH_DST_PORT_UDP;
  511. resp.response_length += sizeof(resp.rss_caps);
  512. }
  513. } else {
  514. if (field_avail(typeof(resp), tso_caps, uhw->outlen))
  515. resp.response_length += sizeof(resp.tso_caps);
  516. if (field_avail(typeof(resp), rss_caps, uhw->outlen))
  517. resp.response_length += sizeof(resp.rss_caps);
  518. }
  519. if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  520. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  521. props->device_cap_flags |= IB_DEVICE_UD_TSO;
  522. }
  523. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  524. MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
  525. /* Legacy bit to support old userspace libraries */
  526. props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
  527. props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
  528. }
  529. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
  530. props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
  531. props->vendor_part_id = mdev->pdev->device;
  532. props->hw_ver = mdev->pdev->revision;
  533. props->max_mr_size = ~0ull;
  534. props->page_size_cap = ~(min_page_size - 1);
  535. props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
  536. props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  537. max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
  538. sizeof(struct mlx5_wqe_data_seg);
  539. max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
  540. max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
  541. sizeof(struct mlx5_wqe_raddr_seg)) /
  542. sizeof(struct mlx5_wqe_data_seg);
  543. props->max_sge = min(max_rq_sg, max_sq_sg);
  544. props->max_sge_rd = MLX5_MAX_SGE_RD;
  545. props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
  546. props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
  547. props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  548. props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
  549. props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
  550. props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
  551. props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
  552. props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
  553. props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
  554. props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
  555. props->max_srq_sge = max_rq_sg - 1;
  556. props->max_fast_reg_page_list_len =
  557. 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
  558. get_atomic_caps(dev, props);
  559. props->masked_atomic_cap = IB_ATOMIC_NONE;
  560. props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
  561. props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
  562. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  563. props->max_mcast_grp;
  564. props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
  565. props->max_ah = INT_MAX;
  566. props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
  567. props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
  568. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  569. if (MLX5_CAP_GEN(mdev, pg))
  570. props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
  571. props->odp_caps = dev->odp_caps;
  572. #endif
  573. if (MLX5_CAP_GEN(mdev, cd))
  574. props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
  575. if (!mlx5_core_is_pf(mdev))
  576. props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
  577. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  578. IB_LINK_LAYER_ETHERNET) {
  579. props->rss_caps.max_rwq_indirection_tables =
  580. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
  581. props->rss_caps.max_rwq_indirection_table_size =
  582. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
  583. props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
  584. props->max_wq_type_rq =
  585. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
  586. }
  587. if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
  588. resp.cqe_comp_caps.max_num =
  589. MLX5_CAP_GEN(dev->mdev, cqe_compression) ?
  590. MLX5_CAP_GEN(dev->mdev, cqe_compression_max_num) : 0;
  591. resp.cqe_comp_caps.supported_format =
  592. MLX5_IB_CQE_RES_FORMAT_HASH |
  593. MLX5_IB_CQE_RES_FORMAT_CSUM;
  594. resp.response_length += sizeof(resp.cqe_comp_caps);
  595. }
  596. if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen)) {
  597. if (MLX5_CAP_QOS(mdev, packet_pacing) &&
  598. MLX5_CAP_GEN(mdev, qos)) {
  599. resp.packet_pacing_caps.qp_rate_limit_max =
  600. MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
  601. resp.packet_pacing_caps.qp_rate_limit_min =
  602. MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
  603. resp.packet_pacing_caps.supported_qpts |=
  604. 1 << IB_QPT_RAW_PACKET;
  605. }
  606. resp.response_length += sizeof(resp.packet_pacing_caps);
  607. }
  608. if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
  609. uhw->outlen)) {
  610. resp.mlx5_ib_support_multi_pkt_send_wqes =
  611. MLX5_CAP_ETH(mdev, multi_pkt_send_wqe);
  612. resp.response_length +=
  613. sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
  614. }
  615. if (field_avail(typeof(resp), reserved, uhw->outlen))
  616. resp.response_length += sizeof(resp.reserved);
  617. if (uhw->outlen) {
  618. err = ib_copy_to_udata(uhw, &resp, resp.response_length);
  619. if (err)
  620. return err;
  621. }
  622. return 0;
  623. }
  624. enum mlx5_ib_width {
  625. MLX5_IB_WIDTH_1X = 1 << 0,
  626. MLX5_IB_WIDTH_2X = 1 << 1,
  627. MLX5_IB_WIDTH_4X = 1 << 2,
  628. MLX5_IB_WIDTH_8X = 1 << 3,
  629. MLX5_IB_WIDTH_12X = 1 << 4
  630. };
  631. static int translate_active_width(struct ib_device *ibdev, u8 active_width,
  632. u8 *ib_width)
  633. {
  634. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  635. int err = 0;
  636. if (active_width & MLX5_IB_WIDTH_1X) {
  637. *ib_width = IB_WIDTH_1X;
  638. } else if (active_width & MLX5_IB_WIDTH_2X) {
  639. mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
  640. (int)active_width);
  641. err = -EINVAL;
  642. } else if (active_width & MLX5_IB_WIDTH_4X) {
  643. *ib_width = IB_WIDTH_4X;
  644. } else if (active_width & MLX5_IB_WIDTH_8X) {
  645. *ib_width = IB_WIDTH_8X;
  646. } else if (active_width & MLX5_IB_WIDTH_12X) {
  647. *ib_width = IB_WIDTH_12X;
  648. } else {
  649. mlx5_ib_dbg(dev, "Invalid active_width %d\n",
  650. (int)active_width);
  651. err = -EINVAL;
  652. }
  653. return err;
  654. }
  655. static int mlx5_mtu_to_ib_mtu(int mtu)
  656. {
  657. switch (mtu) {
  658. case 256: return 1;
  659. case 512: return 2;
  660. case 1024: return 3;
  661. case 2048: return 4;
  662. case 4096: return 5;
  663. default:
  664. pr_warn("invalid mtu\n");
  665. return -1;
  666. }
  667. }
  668. enum ib_max_vl_num {
  669. __IB_MAX_VL_0 = 1,
  670. __IB_MAX_VL_0_1 = 2,
  671. __IB_MAX_VL_0_3 = 3,
  672. __IB_MAX_VL_0_7 = 4,
  673. __IB_MAX_VL_0_14 = 5,
  674. };
  675. enum mlx5_vl_hw_cap {
  676. MLX5_VL_HW_0 = 1,
  677. MLX5_VL_HW_0_1 = 2,
  678. MLX5_VL_HW_0_2 = 3,
  679. MLX5_VL_HW_0_3 = 4,
  680. MLX5_VL_HW_0_4 = 5,
  681. MLX5_VL_HW_0_5 = 6,
  682. MLX5_VL_HW_0_6 = 7,
  683. MLX5_VL_HW_0_7 = 8,
  684. MLX5_VL_HW_0_14 = 15
  685. };
  686. static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
  687. u8 *max_vl_num)
  688. {
  689. switch (vl_hw_cap) {
  690. case MLX5_VL_HW_0:
  691. *max_vl_num = __IB_MAX_VL_0;
  692. break;
  693. case MLX5_VL_HW_0_1:
  694. *max_vl_num = __IB_MAX_VL_0_1;
  695. break;
  696. case MLX5_VL_HW_0_3:
  697. *max_vl_num = __IB_MAX_VL_0_3;
  698. break;
  699. case MLX5_VL_HW_0_7:
  700. *max_vl_num = __IB_MAX_VL_0_7;
  701. break;
  702. case MLX5_VL_HW_0_14:
  703. *max_vl_num = __IB_MAX_VL_0_14;
  704. break;
  705. default:
  706. return -EINVAL;
  707. }
  708. return 0;
  709. }
  710. static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
  711. struct ib_port_attr *props)
  712. {
  713. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  714. struct mlx5_core_dev *mdev = dev->mdev;
  715. struct mlx5_hca_vport_context *rep;
  716. u16 max_mtu;
  717. u16 oper_mtu;
  718. int err;
  719. u8 ib_link_width_oper;
  720. u8 vl_hw_cap;
  721. rep = kzalloc(sizeof(*rep), GFP_KERNEL);
  722. if (!rep) {
  723. err = -ENOMEM;
  724. goto out;
  725. }
  726. /* props being zeroed by the caller, avoid zeroing it here */
  727. err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
  728. if (err)
  729. goto out;
  730. props->lid = rep->lid;
  731. props->lmc = rep->lmc;
  732. props->sm_lid = rep->sm_lid;
  733. props->sm_sl = rep->sm_sl;
  734. props->state = rep->vport_state;
  735. props->phys_state = rep->port_physical_state;
  736. props->port_cap_flags = rep->cap_mask1;
  737. props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
  738. props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
  739. props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
  740. props->bad_pkey_cntr = rep->pkey_violation_counter;
  741. props->qkey_viol_cntr = rep->qkey_violation_counter;
  742. props->subnet_timeout = rep->subnet_timeout;
  743. props->init_type_reply = rep->init_type_reply;
  744. props->grh_required = rep->grh_required;
  745. err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
  746. if (err)
  747. goto out;
  748. err = translate_active_width(ibdev, ib_link_width_oper,
  749. &props->active_width);
  750. if (err)
  751. goto out;
  752. err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
  753. if (err)
  754. goto out;
  755. mlx5_query_port_max_mtu(mdev, &max_mtu, port);
  756. props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
  757. mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
  758. props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
  759. err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
  760. if (err)
  761. goto out;
  762. err = translate_max_vl_num(ibdev, vl_hw_cap,
  763. &props->max_vl_num);
  764. out:
  765. kfree(rep);
  766. return err;
  767. }
  768. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  769. struct ib_port_attr *props)
  770. {
  771. switch (mlx5_get_vport_access_method(ibdev)) {
  772. case MLX5_VPORT_ACCESS_METHOD_MAD:
  773. return mlx5_query_mad_ifc_port(ibdev, port, props);
  774. case MLX5_VPORT_ACCESS_METHOD_HCA:
  775. return mlx5_query_hca_port(ibdev, port, props);
  776. case MLX5_VPORT_ACCESS_METHOD_NIC:
  777. return mlx5_query_port_roce(ibdev, port, props);
  778. default:
  779. return -EINVAL;
  780. }
  781. }
  782. static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
  783. union ib_gid *gid)
  784. {
  785. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  786. struct mlx5_core_dev *mdev = dev->mdev;
  787. switch (mlx5_get_vport_access_method(ibdev)) {
  788. case MLX5_VPORT_ACCESS_METHOD_MAD:
  789. return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
  790. case MLX5_VPORT_ACCESS_METHOD_HCA:
  791. return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
  792. default:
  793. return -EINVAL;
  794. }
  795. }
  796. static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  797. u16 *pkey)
  798. {
  799. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  800. struct mlx5_core_dev *mdev = dev->mdev;
  801. switch (mlx5_get_vport_access_method(ibdev)) {
  802. case MLX5_VPORT_ACCESS_METHOD_MAD:
  803. return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
  804. case MLX5_VPORT_ACCESS_METHOD_HCA:
  805. case MLX5_VPORT_ACCESS_METHOD_NIC:
  806. return mlx5_query_hca_vport_pkey(mdev, 0, port, 0, index,
  807. pkey);
  808. default:
  809. return -EINVAL;
  810. }
  811. }
  812. static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
  813. struct ib_device_modify *props)
  814. {
  815. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  816. struct mlx5_reg_node_desc in;
  817. struct mlx5_reg_node_desc out;
  818. int err;
  819. if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
  820. return -EOPNOTSUPP;
  821. if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
  822. return 0;
  823. /*
  824. * If possible, pass node desc to FW, so it can generate
  825. * a 144 trap. If cmd fails, just ignore.
  826. */
  827. memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  828. err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
  829. sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
  830. if (err)
  831. return err;
  832. memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  833. return err;
  834. }
  835. static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
  836. u32 value)
  837. {
  838. struct mlx5_hca_vport_context ctx = {};
  839. int err;
  840. err = mlx5_query_hca_vport_context(dev->mdev, 0,
  841. port_num, 0, &ctx);
  842. if (err)
  843. return err;
  844. if (~ctx.cap_mask1_perm & mask) {
  845. mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
  846. mask, ctx.cap_mask1_perm);
  847. return -EINVAL;
  848. }
  849. ctx.cap_mask1 = value;
  850. ctx.cap_mask1_perm = mask;
  851. err = mlx5_core_modify_hca_vport_context(dev->mdev, 0,
  852. port_num, 0, &ctx);
  853. return err;
  854. }
  855. static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
  856. struct ib_port_modify *props)
  857. {
  858. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  859. struct ib_port_attr attr;
  860. u32 tmp;
  861. int err;
  862. u32 change_mask;
  863. u32 value;
  864. bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
  865. IB_LINK_LAYER_INFINIBAND);
  866. if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
  867. change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
  868. value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
  869. return set_port_caps_atomic(dev, port, change_mask, value);
  870. }
  871. mutex_lock(&dev->cap_mask_mutex);
  872. err = ib_query_port(ibdev, port, &attr);
  873. if (err)
  874. goto out;
  875. tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
  876. ~props->clr_port_cap_mask;
  877. err = mlx5_set_port_caps(dev->mdev, port, tmp);
  878. out:
  879. mutex_unlock(&dev->cap_mask_mutex);
  880. return err;
  881. }
  882. static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
  883. {
  884. mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
  885. caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
  886. }
  887. static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
  888. struct mlx5_ib_alloc_ucontext_req_v2 *req,
  889. u32 *num_sys_pages)
  890. {
  891. int uars_per_sys_page;
  892. int bfregs_per_sys_page;
  893. int ref_bfregs = req->total_num_bfregs;
  894. if (req->total_num_bfregs == 0)
  895. return -EINVAL;
  896. BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
  897. BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
  898. if (req->total_num_bfregs > MLX5_MAX_BFREGS)
  899. return -ENOMEM;
  900. uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
  901. bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
  902. req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
  903. *num_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
  904. if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
  905. return -EINVAL;
  906. mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, alloated %d, using %d sys pages\n",
  907. MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
  908. lib_uar_4k ? "yes" : "no", ref_bfregs,
  909. req->total_num_bfregs, *num_sys_pages);
  910. return 0;
  911. }
  912. static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
  913. {
  914. struct mlx5_bfreg_info *bfregi;
  915. int err;
  916. int i;
  917. bfregi = &context->bfregi;
  918. for (i = 0; i < bfregi->num_sys_pages; i++) {
  919. err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
  920. if (err)
  921. goto error;
  922. mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
  923. }
  924. return 0;
  925. error:
  926. for (--i; i >= 0; i--)
  927. if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
  928. mlx5_ib_warn(dev, "failed to free uar %d\n", i);
  929. return err;
  930. }
  931. static int deallocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
  932. {
  933. struct mlx5_bfreg_info *bfregi;
  934. int err;
  935. int i;
  936. bfregi = &context->bfregi;
  937. for (i = 0; i < bfregi->num_sys_pages; i++) {
  938. err = mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
  939. if (err) {
  940. mlx5_ib_warn(dev, "failed to free uar %d\n", i);
  941. return err;
  942. }
  943. }
  944. return 0;
  945. }
  946. static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
  947. struct ib_udata *udata)
  948. {
  949. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  950. struct mlx5_ib_alloc_ucontext_req_v2 req = {};
  951. struct mlx5_ib_alloc_ucontext_resp resp = {};
  952. struct mlx5_ib_ucontext *context;
  953. struct mlx5_bfreg_info *bfregi;
  954. int ver;
  955. int err;
  956. size_t reqlen;
  957. size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
  958. max_cqe_version);
  959. bool lib_uar_4k;
  960. if (!dev->ib_active)
  961. return ERR_PTR(-EAGAIN);
  962. if (udata->inlen < sizeof(struct ib_uverbs_cmd_hdr))
  963. return ERR_PTR(-EINVAL);
  964. reqlen = udata->inlen - sizeof(struct ib_uverbs_cmd_hdr);
  965. if (reqlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
  966. ver = 0;
  967. else if (reqlen >= min_req_v2)
  968. ver = 2;
  969. else
  970. return ERR_PTR(-EINVAL);
  971. err = ib_copy_from_udata(&req, udata, min(reqlen, sizeof(req)));
  972. if (err)
  973. return ERR_PTR(err);
  974. if (req.flags)
  975. return ERR_PTR(-EINVAL);
  976. if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
  977. return ERR_PTR(-EOPNOTSUPP);
  978. req.total_num_bfregs = ALIGN(req.total_num_bfregs,
  979. MLX5_NON_FP_BFREGS_PER_UAR);
  980. if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
  981. return ERR_PTR(-EINVAL);
  982. resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
  983. if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
  984. resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
  985. resp.cache_line_size = cache_line_size();
  986. resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
  987. resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
  988. resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  989. resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  990. resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
  991. resp.cqe_version = min_t(__u8,
  992. (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
  993. req.max_cqe_version);
  994. resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  995. MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
  996. resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  997. MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1;
  998. resp.response_length = min(offsetof(typeof(resp), response_length) +
  999. sizeof(resp.response_length), udata->outlen);
  1000. context = kzalloc(sizeof(*context), GFP_KERNEL);
  1001. if (!context)
  1002. return ERR_PTR(-ENOMEM);
  1003. lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
  1004. bfregi = &context->bfregi;
  1005. /* updates req->total_num_bfregs */
  1006. err = calc_total_bfregs(dev, lib_uar_4k, &req, &bfregi->num_sys_pages);
  1007. if (err)
  1008. goto out_ctx;
  1009. mutex_init(&bfregi->lock);
  1010. bfregi->lib_uar_4k = lib_uar_4k;
  1011. bfregi->count = kcalloc(req.total_num_bfregs, sizeof(*bfregi->count),
  1012. GFP_KERNEL);
  1013. if (!bfregi->count) {
  1014. err = -ENOMEM;
  1015. goto out_ctx;
  1016. }
  1017. bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
  1018. sizeof(*bfregi->sys_pages),
  1019. GFP_KERNEL);
  1020. if (!bfregi->sys_pages) {
  1021. err = -ENOMEM;
  1022. goto out_count;
  1023. }
  1024. err = allocate_uars(dev, context);
  1025. if (err)
  1026. goto out_sys_pages;
  1027. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  1028. context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
  1029. #endif
  1030. context->upd_xlt_page = __get_free_page(GFP_KERNEL);
  1031. if (!context->upd_xlt_page) {
  1032. err = -ENOMEM;
  1033. goto out_uars;
  1034. }
  1035. mutex_init(&context->upd_xlt_page_mutex);
  1036. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
  1037. err = mlx5_core_alloc_transport_domain(dev->mdev,
  1038. &context->tdn);
  1039. if (err)
  1040. goto out_page;
  1041. }
  1042. INIT_LIST_HEAD(&context->vma_private_list);
  1043. INIT_LIST_HEAD(&context->db_page_list);
  1044. mutex_init(&context->db_page_mutex);
  1045. resp.tot_bfregs = req.total_num_bfregs;
  1046. resp.num_ports = MLX5_CAP_GEN(dev->mdev, num_ports);
  1047. if (field_avail(typeof(resp), cqe_version, udata->outlen))
  1048. resp.response_length += sizeof(resp.cqe_version);
  1049. if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
  1050. resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
  1051. MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
  1052. resp.response_length += sizeof(resp.cmds_supp_uhw);
  1053. }
  1054. if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) {
  1055. if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
  1056. mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline);
  1057. resp.eth_min_inline++;
  1058. }
  1059. resp.response_length += sizeof(resp.eth_min_inline);
  1060. }
  1061. /*
  1062. * We don't want to expose information from the PCI bar that is located
  1063. * after 4096 bytes, so if the arch only supports larger pages, let's
  1064. * pretend we don't support reading the HCA's core clock. This is also
  1065. * forced by mmap function.
  1066. */
  1067. if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
  1068. if (PAGE_SIZE <= 4096) {
  1069. resp.comp_mask |=
  1070. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
  1071. resp.hca_core_clock_offset =
  1072. offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE;
  1073. }
  1074. resp.response_length += sizeof(resp.hca_core_clock_offset) +
  1075. sizeof(resp.reserved2);
  1076. }
  1077. if (field_avail(typeof(resp), log_uar_size, udata->outlen))
  1078. resp.response_length += sizeof(resp.log_uar_size);
  1079. if (field_avail(typeof(resp), num_uars_per_page, udata->outlen))
  1080. resp.response_length += sizeof(resp.num_uars_per_page);
  1081. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  1082. if (err)
  1083. goto out_td;
  1084. bfregi->ver = ver;
  1085. bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
  1086. context->cqe_version = resp.cqe_version;
  1087. context->lib_caps = req.lib_caps;
  1088. print_lib_caps(dev, context->lib_caps);
  1089. return &context->ibucontext;
  1090. out_td:
  1091. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1092. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  1093. out_page:
  1094. free_page(context->upd_xlt_page);
  1095. out_uars:
  1096. deallocate_uars(dev, context);
  1097. out_sys_pages:
  1098. kfree(bfregi->sys_pages);
  1099. out_count:
  1100. kfree(bfregi->count);
  1101. out_ctx:
  1102. kfree(context);
  1103. return ERR_PTR(err);
  1104. }
  1105. static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
  1106. {
  1107. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1108. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1109. struct mlx5_bfreg_info *bfregi;
  1110. bfregi = &context->bfregi;
  1111. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1112. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  1113. free_page(context->upd_xlt_page);
  1114. deallocate_uars(dev, context);
  1115. kfree(bfregi->sys_pages);
  1116. kfree(bfregi->count);
  1117. kfree(context);
  1118. return 0;
  1119. }
  1120. static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
  1121. struct mlx5_bfreg_info *bfregi,
  1122. int idx)
  1123. {
  1124. int fw_uars_per_page;
  1125. fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
  1126. return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) +
  1127. bfregi->sys_pages[idx] / fw_uars_per_page;
  1128. }
  1129. static int get_command(unsigned long offset)
  1130. {
  1131. return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
  1132. }
  1133. static int get_arg(unsigned long offset)
  1134. {
  1135. return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
  1136. }
  1137. static int get_index(unsigned long offset)
  1138. {
  1139. return get_arg(offset);
  1140. }
  1141. static void mlx5_ib_vma_open(struct vm_area_struct *area)
  1142. {
  1143. /* vma_open is called when a new VMA is created on top of our VMA. This
  1144. * is done through either mremap flow or split_vma (usually due to
  1145. * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
  1146. * as this VMA is strongly hardware related. Therefore we set the
  1147. * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
  1148. * calling us again and trying to do incorrect actions. We assume that
  1149. * the original VMA size is exactly a single page, and therefore all
  1150. * "splitting" operation will not happen to it.
  1151. */
  1152. area->vm_ops = NULL;
  1153. }
  1154. static void mlx5_ib_vma_close(struct vm_area_struct *area)
  1155. {
  1156. struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
  1157. /* It's guaranteed that all VMAs opened on a FD are closed before the
  1158. * file itself is closed, therefore no sync is needed with the regular
  1159. * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
  1160. * However need a sync with accessing the vma as part of
  1161. * mlx5_ib_disassociate_ucontext.
  1162. * The close operation is usually called under mm->mmap_sem except when
  1163. * process is exiting.
  1164. * The exiting case is handled explicitly as part of
  1165. * mlx5_ib_disassociate_ucontext.
  1166. */
  1167. mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
  1168. /* setting the vma context pointer to null in the mlx5_ib driver's
  1169. * private data, to protect a race condition in
  1170. * mlx5_ib_disassociate_ucontext().
  1171. */
  1172. mlx5_ib_vma_priv_data->vma = NULL;
  1173. list_del(&mlx5_ib_vma_priv_data->list);
  1174. kfree(mlx5_ib_vma_priv_data);
  1175. }
  1176. static const struct vm_operations_struct mlx5_ib_vm_ops = {
  1177. .open = mlx5_ib_vma_open,
  1178. .close = mlx5_ib_vma_close
  1179. };
  1180. static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
  1181. struct mlx5_ib_ucontext *ctx)
  1182. {
  1183. struct mlx5_ib_vma_private_data *vma_prv;
  1184. struct list_head *vma_head = &ctx->vma_private_list;
  1185. vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
  1186. if (!vma_prv)
  1187. return -ENOMEM;
  1188. vma_prv->vma = vma;
  1189. vma->vm_private_data = vma_prv;
  1190. vma->vm_ops = &mlx5_ib_vm_ops;
  1191. list_add(&vma_prv->list, vma_head);
  1192. return 0;
  1193. }
  1194. static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
  1195. {
  1196. int ret;
  1197. struct vm_area_struct *vma;
  1198. struct mlx5_ib_vma_private_data *vma_private, *n;
  1199. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1200. struct task_struct *owning_process = NULL;
  1201. struct mm_struct *owning_mm = NULL;
  1202. owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
  1203. if (!owning_process)
  1204. return;
  1205. owning_mm = get_task_mm(owning_process);
  1206. if (!owning_mm) {
  1207. pr_info("no mm, disassociate ucontext is pending task termination\n");
  1208. while (1) {
  1209. put_task_struct(owning_process);
  1210. usleep_range(1000, 2000);
  1211. owning_process = get_pid_task(ibcontext->tgid,
  1212. PIDTYPE_PID);
  1213. if (!owning_process ||
  1214. owning_process->state == TASK_DEAD) {
  1215. pr_info("disassociate ucontext done, task was terminated\n");
  1216. /* in case task was dead need to release the
  1217. * task struct.
  1218. */
  1219. if (owning_process)
  1220. put_task_struct(owning_process);
  1221. return;
  1222. }
  1223. }
  1224. }
  1225. /* need to protect from a race on closing the vma as part of
  1226. * mlx5_ib_vma_close.
  1227. */
  1228. down_read(&owning_mm->mmap_sem);
  1229. list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
  1230. list) {
  1231. vma = vma_private->vma;
  1232. ret = zap_vma_ptes(vma, vma->vm_start,
  1233. PAGE_SIZE);
  1234. WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
  1235. /* context going to be destroyed, should
  1236. * not access ops any more.
  1237. */
  1238. vma->vm_ops = NULL;
  1239. list_del(&vma_private->list);
  1240. kfree(vma_private);
  1241. }
  1242. up_read(&owning_mm->mmap_sem);
  1243. mmput(owning_mm);
  1244. put_task_struct(owning_process);
  1245. }
  1246. static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
  1247. {
  1248. switch (cmd) {
  1249. case MLX5_IB_MMAP_WC_PAGE:
  1250. return "WC";
  1251. case MLX5_IB_MMAP_REGULAR_PAGE:
  1252. return "best effort WC";
  1253. case MLX5_IB_MMAP_NC_PAGE:
  1254. return "NC";
  1255. default:
  1256. return NULL;
  1257. }
  1258. }
  1259. static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
  1260. struct vm_area_struct *vma,
  1261. struct mlx5_ib_ucontext *context)
  1262. {
  1263. struct mlx5_bfreg_info *bfregi = &context->bfregi;
  1264. int err;
  1265. unsigned long idx;
  1266. phys_addr_t pfn, pa;
  1267. pgprot_t prot;
  1268. int uars_per_page;
  1269. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1270. return -EINVAL;
  1271. uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
  1272. idx = get_index(vma->vm_pgoff);
  1273. if (idx % uars_per_page ||
  1274. idx * uars_per_page >= bfregi->num_sys_pages) {
  1275. mlx5_ib_warn(dev, "invalid uar index %lu\n", idx);
  1276. return -EINVAL;
  1277. }
  1278. switch (cmd) {
  1279. case MLX5_IB_MMAP_WC_PAGE:
  1280. /* Some architectures don't support WC memory */
  1281. #if defined(CONFIG_X86)
  1282. if (!pat_enabled())
  1283. return -EPERM;
  1284. #elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
  1285. return -EPERM;
  1286. #endif
  1287. /* fall through */
  1288. case MLX5_IB_MMAP_REGULAR_PAGE:
  1289. /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
  1290. prot = pgprot_writecombine(vma->vm_page_prot);
  1291. break;
  1292. case MLX5_IB_MMAP_NC_PAGE:
  1293. prot = pgprot_noncached(vma->vm_page_prot);
  1294. break;
  1295. default:
  1296. return -EINVAL;
  1297. }
  1298. pfn = uar_index2pfn(dev, bfregi, idx);
  1299. mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
  1300. vma->vm_page_prot = prot;
  1301. err = io_remap_pfn_range(vma, vma->vm_start, pfn,
  1302. PAGE_SIZE, vma->vm_page_prot);
  1303. if (err) {
  1304. mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
  1305. err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
  1306. return -EAGAIN;
  1307. }
  1308. pa = pfn << PAGE_SHIFT;
  1309. mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
  1310. vma->vm_start, &pa);
  1311. return mlx5_ib_set_vma_data(vma, context);
  1312. }
  1313. static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
  1314. {
  1315. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1316. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1317. unsigned long command;
  1318. phys_addr_t pfn;
  1319. command = get_command(vma->vm_pgoff);
  1320. switch (command) {
  1321. case MLX5_IB_MMAP_WC_PAGE:
  1322. case MLX5_IB_MMAP_NC_PAGE:
  1323. case MLX5_IB_MMAP_REGULAR_PAGE:
  1324. return uar_mmap(dev, command, vma, context);
  1325. case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
  1326. return -ENOSYS;
  1327. case MLX5_IB_MMAP_CORE_CLOCK:
  1328. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1329. return -EINVAL;
  1330. if (vma->vm_flags & VM_WRITE)
  1331. return -EPERM;
  1332. /* Don't expose to user-space information it shouldn't have */
  1333. if (PAGE_SIZE > 4096)
  1334. return -EOPNOTSUPP;
  1335. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  1336. pfn = (dev->mdev->iseg_base +
  1337. offsetof(struct mlx5_init_seg, internal_timer_h)) >>
  1338. PAGE_SHIFT;
  1339. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  1340. PAGE_SIZE, vma->vm_page_prot))
  1341. return -EAGAIN;
  1342. mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
  1343. vma->vm_start,
  1344. (unsigned long long)pfn << PAGE_SHIFT);
  1345. break;
  1346. default:
  1347. return -EINVAL;
  1348. }
  1349. return 0;
  1350. }
  1351. static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
  1352. struct ib_ucontext *context,
  1353. struct ib_udata *udata)
  1354. {
  1355. struct mlx5_ib_alloc_pd_resp resp;
  1356. struct mlx5_ib_pd *pd;
  1357. int err;
  1358. pd = kmalloc(sizeof(*pd), GFP_KERNEL);
  1359. if (!pd)
  1360. return ERR_PTR(-ENOMEM);
  1361. err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
  1362. if (err) {
  1363. kfree(pd);
  1364. return ERR_PTR(err);
  1365. }
  1366. if (context) {
  1367. resp.pdn = pd->pdn;
  1368. if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
  1369. mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
  1370. kfree(pd);
  1371. return ERR_PTR(-EFAULT);
  1372. }
  1373. }
  1374. return &pd->ibpd;
  1375. }
  1376. static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
  1377. {
  1378. struct mlx5_ib_dev *mdev = to_mdev(pd->device);
  1379. struct mlx5_ib_pd *mpd = to_mpd(pd);
  1380. mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
  1381. kfree(mpd);
  1382. return 0;
  1383. }
  1384. enum {
  1385. MATCH_CRITERIA_ENABLE_OUTER_BIT,
  1386. MATCH_CRITERIA_ENABLE_MISC_BIT,
  1387. MATCH_CRITERIA_ENABLE_INNER_BIT
  1388. };
  1389. #define HEADER_IS_ZERO(match_criteria, headers) \
  1390. !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
  1391. 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
  1392. static u8 get_match_criteria_enable(u32 *match_criteria)
  1393. {
  1394. u8 match_criteria_enable;
  1395. match_criteria_enable =
  1396. (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
  1397. MATCH_CRITERIA_ENABLE_OUTER_BIT;
  1398. match_criteria_enable |=
  1399. (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
  1400. MATCH_CRITERIA_ENABLE_MISC_BIT;
  1401. match_criteria_enable |=
  1402. (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
  1403. MATCH_CRITERIA_ENABLE_INNER_BIT;
  1404. return match_criteria_enable;
  1405. }
  1406. static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
  1407. {
  1408. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
  1409. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
  1410. }
  1411. static void set_flow_label(void *misc_c, void *misc_v, u8 mask, u8 val,
  1412. bool inner)
  1413. {
  1414. if (inner) {
  1415. MLX5_SET(fte_match_set_misc,
  1416. misc_c, inner_ipv6_flow_label, mask);
  1417. MLX5_SET(fte_match_set_misc,
  1418. misc_v, inner_ipv6_flow_label, val);
  1419. } else {
  1420. MLX5_SET(fte_match_set_misc,
  1421. misc_c, outer_ipv6_flow_label, mask);
  1422. MLX5_SET(fte_match_set_misc,
  1423. misc_v, outer_ipv6_flow_label, val);
  1424. }
  1425. }
  1426. static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
  1427. {
  1428. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
  1429. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
  1430. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
  1431. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
  1432. }
  1433. #define LAST_ETH_FIELD vlan_tag
  1434. #define LAST_IB_FIELD sl
  1435. #define LAST_IPV4_FIELD tos
  1436. #define LAST_IPV6_FIELD traffic_class
  1437. #define LAST_TCP_UDP_FIELD src_port
  1438. #define LAST_TUNNEL_FIELD tunnel_id
  1439. #define LAST_FLOW_TAG_FIELD tag_id
  1440. /* Field is the last supported field */
  1441. #define FIELDS_NOT_SUPPORTED(filter, field)\
  1442. memchr_inv((void *)&filter.field +\
  1443. sizeof(filter.field), 0,\
  1444. sizeof(filter) -\
  1445. offsetof(typeof(filter), field) -\
  1446. sizeof(filter.field))
  1447. static int parse_flow_attr(u32 *match_c, u32 *match_v,
  1448. const union ib_flow_spec *ib_spec, u32 *tag_id)
  1449. {
  1450. void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1451. misc_parameters);
  1452. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1453. misc_parameters);
  1454. void *headers_c;
  1455. void *headers_v;
  1456. if (ib_spec->type & IB_FLOW_SPEC_INNER) {
  1457. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1458. inner_headers);
  1459. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1460. inner_headers);
  1461. } else {
  1462. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1463. outer_headers);
  1464. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1465. outer_headers);
  1466. }
  1467. switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
  1468. case IB_FLOW_SPEC_ETH:
  1469. if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
  1470. return -EOPNOTSUPP;
  1471. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1472. dmac_47_16),
  1473. ib_spec->eth.mask.dst_mac);
  1474. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1475. dmac_47_16),
  1476. ib_spec->eth.val.dst_mac);
  1477. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1478. smac_47_16),
  1479. ib_spec->eth.mask.src_mac);
  1480. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1481. smac_47_16),
  1482. ib_spec->eth.val.src_mac);
  1483. if (ib_spec->eth.mask.vlan_tag) {
  1484. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1485. cvlan_tag, 1);
  1486. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1487. cvlan_tag, 1);
  1488. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1489. first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
  1490. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1491. first_vid, ntohs(ib_spec->eth.val.vlan_tag));
  1492. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1493. first_cfi,
  1494. ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
  1495. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1496. first_cfi,
  1497. ntohs(ib_spec->eth.val.vlan_tag) >> 12);
  1498. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1499. first_prio,
  1500. ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
  1501. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1502. first_prio,
  1503. ntohs(ib_spec->eth.val.vlan_tag) >> 13);
  1504. }
  1505. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1506. ethertype, ntohs(ib_spec->eth.mask.ether_type));
  1507. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1508. ethertype, ntohs(ib_spec->eth.val.ether_type));
  1509. break;
  1510. case IB_FLOW_SPEC_IPV4:
  1511. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
  1512. return -EOPNOTSUPP;
  1513. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1514. ethertype, 0xffff);
  1515. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1516. ethertype, ETH_P_IP);
  1517. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1518. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1519. &ib_spec->ipv4.mask.src_ip,
  1520. sizeof(ib_spec->ipv4.mask.src_ip));
  1521. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1522. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1523. &ib_spec->ipv4.val.src_ip,
  1524. sizeof(ib_spec->ipv4.val.src_ip));
  1525. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1526. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1527. &ib_spec->ipv4.mask.dst_ip,
  1528. sizeof(ib_spec->ipv4.mask.dst_ip));
  1529. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1530. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1531. &ib_spec->ipv4.val.dst_ip,
  1532. sizeof(ib_spec->ipv4.val.dst_ip));
  1533. set_tos(headers_c, headers_v,
  1534. ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
  1535. set_proto(headers_c, headers_v,
  1536. ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
  1537. break;
  1538. case IB_FLOW_SPEC_IPV6:
  1539. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
  1540. return -EOPNOTSUPP;
  1541. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1542. ethertype, 0xffff);
  1543. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1544. ethertype, ETH_P_IPV6);
  1545. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1546. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  1547. &ib_spec->ipv6.mask.src_ip,
  1548. sizeof(ib_spec->ipv6.mask.src_ip));
  1549. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1550. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  1551. &ib_spec->ipv6.val.src_ip,
  1552. sizeof(ib_spec->ipv6.val.src_ip));
  1553. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1554. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  1555. &ib_spec->ipv6.mask.dst_ip,
  1556. sizeof(ib_spec->ipv6.mask.dst_ip));
  1557. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1558. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  1559. &ib_spec->ipv6.val.dst_ip,
  1560. sizeof(ib_spec->ipv6.val.dst_ip));
  1561. set_tos(headers_c, headers_v,
  1562. ib_spec->ipv6.mask.traffic_class,
  1563. ib_spec->ipv6.val.traffic_class);
  1564. set_proto(headers_c, headers_v,
  1565. ib_spec->ipv6.mask.next_hdr,
  1566. ib_spec->ipv6.val.next_hdr);
  1567. set_flow_label(misc_params_c, misc_params_v,
  1568. ntohl(ib_spec->ipv6.mask.flow_label),
  1569. ntohl(ib_spec->ipv6.val.flow_label),
  1570. ib_spec->type & IB_FLOW_SPEC_INNER);
  1571. break;
  1572. case IB_FLOW_SPEC_TCP:
  1573. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  1574. LAST_TCP_UDP_FIELD))
  1575. return -EOPNOTSUPP;
  1576. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  1577. 0xff);
  1578. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  1579. IPPROTO_TCP);
  1580. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
  1581. ntohs(ib_spec->tcp_udp.mask.src_port));
  1582. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
  1583. ntohs(ib_spec->tcp_udp.val.src_port));
  1584. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
  1585. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1586. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
  1587. ntohs(ib_spec->tcp_udp.val.dst_port));
  1588. break;
  1589. case IB_FLOW_SPEC_UDP:
  1590. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  1591. LAST_TCP_UDP_FIELD))
  1592. return -EOPNOTSUPP;
  1593. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  1594. 0xff);
  1595. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  1596. IPPROTO_UDP);
  1597. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
  1598. ntohs(ib_spec->tcp_udp.mask.src_port));
  1599. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
  1600. ntohs(ib_spec->tcp_udp.val.src_port));
  1601. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
  1602. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1603. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
  1604. ntohs(ib_spec->tcp_udp.val.dst_port));
  1605. break;
  1606. case IB_FLOW_SPEC_VXLAN_TUNNEL:
  1607. if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
  1608. LAST_TUNNEL_FIELD))
  1609. return -EOPNOTSUPP;
  1610. MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
  1611. ntohl(ib_spec->tunnel.mask.tunnel_id));
  1612. MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
  1613. ntohl(ib_spec->tunnel.val.tunnel_id));
  1614. break;
  1615. case IB_FLOW_SPEC_ACTION_TAG:
  1616. if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag,
  1617. LAST_FLOW_TAG_FIELD))
  1618. return -EOPNOTSUPP;
  1619. if (ib_spec->flow_tag.tag_id >= BIT(24))
  1620. return -EINVAL;
  1621. *tag_id = ib_spec->flow_tag.tag_id;
  1622. break;
  1623. default:
  1624. return -EINVAL;
  1625. }
  1626. return 0;
  1627. }
  1628. /* If a flow could catch both multicast and unicast packets,
  1629. * it won't fall into the multicast flow steering table and this rule
  1630. * could steal other multicast packets.
  1631. */
  1632. static bool flow_is_multicast_only(struct ib_flow_attr *ib_attr)
  1633. {
  1634. struct ib_flow_spec_eth *eth_spec;
  1635. if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
  1636. ib_attr->size < sizeof(struct ib_flow_attr) +
  1637. sizeof(struct ib_flow_spec_eth) ||
  1638. ib_attr->num_of_specs < 1)
  1639. return false;
  1640. eth_spec = (struct ib_flow_spec_eth *)(ib_attr + 1);
  1641. if (eth_spec->type != IB_FLOW_SPEC_ETH ||
  1642. eth_spec->size != sizeof(*eth_spec))
  1643. return false;
  1644. return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
  1645. is_multicast_ether_addr(eth_spec->val.dst_mac);
  1646. }
  1647. static bool is_valid_attr(const struct ib_flow_attr *flow_attr)
  1648. {
  1649. union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
  1650. bool has_ipv4_spec = false;
  1651. bool eth_type_ipv4 = true;
  1652. unsigned int spec_index;
  1653. /* Validate that ethertype is correct */
  1654. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1655. if (ib_spec->type == IB_FLOW_SPEC_ETH &&
  1656. ib_spec->eth.mask.ether_type) {
  1657. if (!((ib_spec->eth.mask.ether_type == htons(0xffff)) &&
  1658. ib_spec->eth.val.ether_type == htons(ETH_P_IP)))
  1659. eth_type_ipv4 = false;
  1660. } else if (ib_spec->type == IB_FLOW_SPEC_IPV4) {
  1661. has_ipv4_spec = true;
  1662. }
  1663. ib_spec = (void *)ib_spec + ib_spec->size;
  1664. }
  1665. return !has_ipv4_spec || eth_type_ipv4;
  1666. }
  1667. static void put_flow_table(struct mlx5_ib_dev *dev,
  1668. struct mlx5_ib_flow_prio *prio, bool ft_added)
  1669. {
  1670. prio->refcount -= !!ft_added;
  1671. if (!prio->refcount) {
  1672. mlx5_destroy_flow_table(prio->flow_table);
  1673. prio->flow_table = NULL;
  1674. }
  1675. }
  1676. static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
  1677. {
  1678. struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
  1679. struct mlx5_ib_flow_handler *handler = container_of(flow_id,
  1680. struct mlx5_ib_flow_handler,
  1681. ibflow);
  1682. struct mlx5_ib_flow_handler *iter, *tmp;
  1683. mutex_lock(&dev->flow_db.lock);
  1684. list_for_each_entry_safe(iter, tmp, &handler->list, list) {
  1685. mlx5_del_flow_rules(iter->rule);
  1686. put_flow_table(dev, iter->prio, true);
  1687. list_del(&iter->list);
  1688. kfree(iter);
  1689. }
  1690. mlx5_del_flow_rules(handler->rule);
  1691. put_flow_table(dev, handler->prio, true);
  1692. mutex_unlock(&dev->flow_db.lock);
  1693. kfree(handler);
  1694. return 0;
  1695. }
  1696. static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
  1697. {
  1698. priority *= 2;
  1699. if (!dont_trap)
  1700. priority++;
  1701. return priority;
  1702. }
  1703. enum flow_table_type {
  1704. MLX5_IB_FT_RX,
  1705. MLX5_IB_FT_TX
  1706. };
  1707. #define MLX5_FS_MAX_TYPES 10
  1708. #define MLX5_FS_MAX_ENTRIES 32000UL
  1709. static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
  1710. struct ib_flow_attr *flow_attr,
  1711. enum flow_table_type ft_type)
  1712. {
  1713. bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
  1714. struct mlx5_flow_namespace *ns = NULL;
  1715. struct mlx5_ib_flow_prio *prio;
  1716. struct mlx5_flow_table *ft;
  1717. int num_entries;
  1718. int num_groups;
  1719. int priority;
  1720. int err = 0;
  1721. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1722. if (flow_is_multicast_only(flow_attr) &&
  1723. !dont_trap)
  1724. priority = MLX5_IB_FLOW_MCAST_PRIO;
  1725. else
  1726. priority = ib_prio_to_core_prio(flow_attr->priority,
  1727. dont_trap);
  1728. ns = mlx5_get_flow_namespace(dev->mdev,
  1729. MLX5_FLOW_NAMESPACE_BYPASS);
  1730. num_entries = MLX5_FS_MAX_ENTRIES;
  1731. num_groups = MLX5_FS_MAX_TYPES;
  1732. prio = &dev->flow_db.prios[priority];
  1733. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1734. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1735. ns = mlx5_get_flow_namespace(dev->mdev,
  1736. MLX5_FLOW_NAMESPACE_LEFTOVERS);
  1737. build_leftovers_ft_param(&priority,
  1738. &num_entries,
  1739. &num_groups);
  1740. prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
  1741. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  1742. if (!MLX5_CAP_FLOWTABLE(dev->mdev,
  1743. allow_sniffer_and_nic_rx_shared_tir))
  1744. return ERR_PTR(-ENOTSUPP);
  1745. ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
  1746. MLX5_FLOW_NAMESPACE_SNIFFER_RX :
  1747. MLX5_FLOW_NAMESPACE_SNIFFER_TX);
  1748. prio = &dev->flow_db.sniffer[ft_type];
  1749. priority = 0;
  1750. num_entries = 1;
  1751. num_groups = 1;
  1752. }
  1753. if (!ns)
  1754. return ERR_PTR(-ENOTSUPP);
  1755. ft = prio->flow_table;
  1756. if (!ft) {
  1757. ft = mlx5_create_auto_grouped_flow_table(ns, priority,
  1758. num_entries,
  1759. num_groups,
  1760. 0, 0);
  1761. if (!IS_ERR(ft)) {
  1762. prio->refcount = 0;
  1763. prio->flow_table = ft;
  1764. } else {
  1765. err = PTR_ERR(ft);
  1766. }
  1767. }
  1768. return err ? ERR_PTR(err) : prio;
  1769. }
  1770. static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
  1771. struct mlx5_ib_flow_prio *ft_prio,
  1772. const struct ib_flow_attr *flow_attr,
  1773. struct mlx5_flow_destination *dst)
  1774. {
  1775. struct mlx5_flow_table *ft = ft_prio->flow_table;
  1776. struct mlx5_ib_flow_handler *handler;
  1777. struct mlx5_flow_act flow_act = {0};
  1778. struct mlx5_flow_spec *spec;
  1779. const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
  1780. unsigned int spec_index;
  1781. u32 flow_tag = MLX5_FS_DEFAULT_FLOW_TAG;
  1782. int err = 0;
  1783. if (!is_valid_attr(flow_attr))
  1784. return ERR_PTR(-EINVAL);
  1785. spec = mlx5_vzalloc(sizeof(*spec));
  1786. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  1787. if (!handler || !spec) {
  1788. err = -ENOMEM;
  1789. goto free;
  1790. }
  1791. INIT_LIST_HEAD(&handler->list);
  1792. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1793. err = parse_flow_attr(spec->match_criteria,
  1794. spec->match_value, ib_flow, &flow_tag);
  1795. if (err < 0)
  1796. goto free;
  1797. ib_flow += ((union ib_flow_spec *)ib_flow)->size;
  1798. }
  1799. spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
  1800. flow_act.action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
  1801. MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
  1802. if (flow_tag != MLX5_FS_DEFAULT_FLOW_TAG &&
  1803. (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1804. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
  1805. mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n",
  1806. flow_tag, flow_attr->type);
  1807. err = -EINVAL;
  1808. goto free;
  1809. }
  1810. flow_act.flow_tag = flow_tag;
  1811. handler->rule = mlx5_add_flow_rules(ft, spec,
  1812. &flow_act,
  1813. dst, 1);
  1814. if (IS_ERR(handler->rule)) {
  1815. err = PTR_ERR(handler->rule);
  1816. goto free;
  1817. }
  1818. ft_prio->refcount++;
  1819. handler->prio = ft_prio;
  1820. ft_prio->flow_table = ft;
  1821. free:
  1822. if (err)
  1823. kfree(handler);
  1824. kvfree(spec);
  1825. return err ? ERR_PTR(err) : handler;
  1826. }
  1827. static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
  1828. struct mlx5_ib_flow_prio *ft_prio,
  1829. struct ib_flow_attr *flow_attr,
  1830. struct mlx5_flow_destination *dst)
  1831. {
  1832. struct mlx5_ib_flow_handler *handler_dst = NULL;
  1833. struct mlx5_ib_flow_handler *handler = NULL;
  1834. handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
  1835. if (!IS_ERR(handler)) {
  1836. handler_dst = create_flow_rule(dev, ft_prio,
  1837. flow_attr, dst);
  1838. if (IS_ERR(handler_dst)) {
  1839. mlx5_del_flow_rules(handler->rule);
  1840. ft_prio->refcount--;
  1841. kfree(handler);
  1842. handler = handler_dst;
  1843. } else {
  1844. list_add(&handler_dst->list, &handler->list);
  1845. }
  1846. }
  1847. return handler;
  1848. }
  1849. enum {
  1850. LEFTOVERS_MC,
  1851. LEFTOVERS_UC,
  1852. };
  1853. static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
  1854. struct mlx5_ib_flow_prio *ft_prio,
  1855. struct ib_flow_attr *flow_attr,
  1856. struct mlx5_flow_destination *dst)
  1857. {
  1858. struct mlx5_ib_flow_handler *handler_ucast = NULL;
  1859. struct mlx5_ib_flow_handler *handler = NULL;
  1860. static struct {
  1861. struct ib_flow_attr flow_attr;
  1862. struct ib_flow_spec_eth eth_flow;
  1863. } leftovers_specs[] = {
  1864. [LEFTOVERS_MC] = {
  1865. .flow_attr = {
  1866. .num_of_specs = 1,
  1867. .size = sizeof(leftovers_specs[0])
  1868. },
  1869. .eth_flow = {
  1870. .type = IB_FLOW_SPEC_ETH,
  1871. .size = sizeof(struct ib_flow_spec_eth),
  1872. .mask = {.dst_mac = {0x1} },
  1873. .val = {.dst_mac = {0x1} }
  1874. }
  1875. },
  1876. [LEFTOVERS_UC] = {
  1877. .flow_attr = {
  1878. .num_of_specs = 1,
  1879. .size = sizeof(leftovers_specs[0])
  1880. },
  1881. .eth_flow = {
  1882. .type = IB_FLOW_SPEC_ETH,
  1883. .size = sizeof(struct ib_flow_spec_eth),
  1884. .mask = {.dst_mac = {0x1} },
  1885. .val = {.dst_mac = {} }
  1886. }
  1887. }
  1888. };
  1889. handler = create_flow_rule(dev, ft_prio,
  1890. &leftovers_specs[LEFTOVERS_MC].flow_attr,
  1891. dst);
  1892. if (!IS_ERR(handler) &&
  1893. flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
  1894. handler_ucast = create_flow_rule(dev, ft_prio,
  1895. &leftovers_specs[LEFTOVERS_UC].flow_attr,
  1896. dst);
  1897. if (IS_ERR(handler_ucast)) {
  1898. mlx5_del_flow_rules(handler->rule);
  1899. ft_prio->refcount--;
  1900. kfree(handler);
  1901. handler = handler_ucast;
  1902. } else {
  1903. list_add(&handler_ucast->list, &handler->list);
  1904. }
  1905. }
  1906. return handler;
  1907. }
  1908. static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
  1909. struct mlx5_ib_flow_prio *ft_rx,
  1910. struct mlx5_ib_flow_prio *ft_tx,
  1911. struct mlx5_flow_destination *dst)
  1912. {
  1913. struct mlx5_ib_flow_handler *handler_rx;
  1914. struct mlx5_ib_flow_handler *handler_tx;
  1915. int err;
  1916. static const struct ib_flow_attr flow_attr = {
  1917. .num_of_specs = 0,
  1918. .size = sizeof(flow_attr)
  1919. };
  1920. handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
  1921. if (IS_ERR(handler_rx)) {
  1922. err = PTR_ERR(handler_rx);
  1923. goto err;
  1924. }
  1925. handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
  1926. if (IS_ERR(handler_tx)) {
  1927. err = PTR_ERR(handler_tx);
  1928. goto err_tx;
  1929. }
  1930. list_add(&handler_tx->list, &handler_rx->list);
  1931. return handler_rx;
  1932. err_tx:
  1933. mlx5_del_flow_rules(handler_rx->rule);
  1934. ft_rx->refcount--;
  1935. kfree(handler_rx);
  1936. err:
  1937. return ERR_PTR(err);
  1938. }
  1939. static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
  1940. struct ib_flow_attr *flow_attr,
  1941. int domain)
  1942. {
  1943. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1944. struct mlx5_ib_qp *mqp = to_mqp(qp);
  1945. struct mlx5_ib_flow_handler *handler = NULL;
  1946. struct mlx5_flow_destination *dst = NULL;
  1947. struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
  1948. struct mlx5_ib_flow_prio *ft_prio;
  1949. int err;
  1950. if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
  1951. return ERR_PTR(-ENOSPC);
  1952. if (domain != IB_FLOW_DOMAIN_USER ||
  1953. flow_attr->port > MLX5_CAP_GEN(dev->mdev, num_ports) ||
  1954. (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
  1955. return ERR_PTR(-EINVAL);
  1956. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  1957. if (!dst)
  1958. return ERR_PTR(-ENOMEM);
  1959. mutex_lock(&dev->flow_db.lock);
  1960. ft_prio = get_flow_table(dev, flow_attr, MLX5_IB_FT_RX);
  1961. if (IS_ERR(ft_prio)) {
  1962. err = PTR_ERR(ft_prio);
  1963. goto unlock;
  1964. }
  1965. if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  1966. ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
  1967. if (IS_ERR(ft_prio_tx)) {
  1968. err = PTR_ERR(ft_prio_tx);
  1969. ft_prio_tx = NULL;
  1970. goto destroy_ft;
  1971. }
  1972. }
  1973. dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
  1974. if (mqp->flags & MLX5_IB_QP_RSS)
  1975. dst->tir_num = mqp->rss_qp.tirn;
  1976. else
  1977. dst->tir_num = mqp->raw_packet_qp.rq.tirn;
  1978. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1979. if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
  1980. handler = create_dont_trap_rule(dev, ft_prio,
  1981. flow_attr, dst);
  1982. } else {
  1983. handler = create_flow_rule(dev, ft_prio, flow_attr,
  1984. dst);
  1985. }
  1986. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1987. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1988. handler = create_leftovers_rule(dev, ft_prio, flow_attr,
  1989. dst);
  1990. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  1991. handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
  1992. } else {
  1993. err = -EINVAL;
  1994. goto destroy_ft;
  1995. }
  1996. if (IS_ERR(handler)) {
  1997. err = PTR_ERR(handler);
  1998. handler = NULL;
  1999. goto destroy_ft;
  2000. }
  2001. mutex_unlock(&dev->flow_db.lock);
  2002. kfree(dst);
  2003. return &handler->ibflow;
  2004. destroy_ft:
  2005. put_flow_table(dev, ft_prio, false);
  2006. if (ft_prio_tx)
  2007. put_flow_table(dev, ft_prio_tx, false);
  2008. unlock:
  2009. mutex_unlock(&dev->flow_db.lock);
  2010. kfree(dst);
  2011. kfree(handler);
  2012. return ERR_PTR(err);
  2013. }
  2014. static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  2015. {
  2016. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2017. int err;
  2018. err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
  2019. if (err)
  2020. mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
  2021. ibqp->qp_num, gid->raw);
  2022. return err;
  2023. }
  2024. static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  2025. {
  2026. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2027. int err;
  2028. err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
  2029. if (err)
  2030. mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
  2031. ibqp->qp_num, gid->raw);
  2032. return err;
  2033. }
  2034. static int init_node_data(struct mlx5_ib_dev *dev)
  2035. {
  2036. int err;
  2037. err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
  2038. if (err)
  2039. return err;
  2040. dev->mdev->rev_id = dev->mdev->pdev->revision;
  2041. return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
  2042. }
  2043. static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
  2044. char *buf)
  2045. {
  2046. struct mlx5_ib_dev *dev =
  2047. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2048. return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
  2049. }
  2050. static ssize_t show_reg_pages(struct device *device,
  2051. struct device_attribute *attr, char *buf)
  2052. {
  2053. struct mlx5_ib_dev *dev =
  2054. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2055. return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
  2056. }
  2057. static ssize_t show_hca(struct device *device, struct device_attribute *attr,
  2058. char *buf)
  2059. {
  2060. struct mlx5_ib_dev *dev =
  2061. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2062. return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
  2063. }
  2064. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  2065. char *buf)
  2066. {
  2067. struct mlx5_ib_dev *dev =
  2068. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2069. return sprintf(buf, "%x\n", dev->mdev->rev_id);
  2070. }
  2071. static ssize_t show_board(struct device *device, struct device_attribute *attr,
  2072. char *buf)
  2073. {
  2074. struct mlx5_ib_dev *dev =
  2075. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2076. return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
  2077. dev->mdev->board_id);
  2078. }
  2079. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  2080. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
  2081. static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
  2082. static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
  2083. static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
  2084. static struct device_attribute *mlx5_class_attributes[] = {
  2085. &dev_attr_hw_rev,
  2086. &dev_attr_hca_type,
  2087. &dev_attr_board_id,
  2088. &dev_attr_fw_pages,
  2089. &dev_attr_reg_pages,
  2090. };
  2091. static void pkey_change_handler(struct work_struct *work)
  2092. {
  2093. struct mlx5_ib_port_resources *ports =
  2094. container_of(work, struct mlx5_ib_port_resources,
  2095. pkey_change_work);
  2096. mutex_lock(&ports->devr->mutex);
  2097. mlx5_ib_gsi_pkey_change(ports->gsi);
  2098. mutex_unlock(&ports->devr->mutex);
  2099. }
  2100. static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
  2101. {
  2102. struct mlx5_ib_qp *mqp;
  2103. struct mlx5_ib_cq *send_mcq, *recv_mcq;
  2104. struct mlx5_core_cq *mcq;
  2105. struct list_head cq_armed_list;
  2106. unsigned long flags_qp;
  2107. unsigned long flags_cq;
  2108. unsigned long flags;
  2109. INIT_LIST_HEAD(&cq_armed_list);
  2110. /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
  2111. spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
  2112. list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
  2113. spin_lock_irqsave(&mqp->sq.lock, flags_qp);
  2114. if (mqp->sq.tail != mqp->sq.head) {
  2115. send_mcq = to_mcq(mqp->ibqp.send_cq);
  2116. spin_lock_irqsave(&send_mcq->lock, flags_cq);
  2117. if (send_mcq->mcq.comp &&
  2118. mqp->ibqp.send_cq->comp_handler) {
  2119. if (!send_mcq->mcq.reset_notify_added) {
  2120. send_mcq->mcq.reset_notify_added = 1;
  2121. list_add_tail(&send_mcq->mcq.reset_notify,
  2122. &cq_armed_list);
  2123. }
  2124. }
  2125. spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
  2126. }
  2127. spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
  2128. spin_lock_irqsave(&mqp->rq.lock, flags_qp);
  2129. /* no handling is needed for SRQ */
  2130. if (!mqp->ibqp.srq) {
  2131. if (mqp->rq.tail != mqp->rq.head) {
  2132. recv_mcq = to_mcq(mqp->ibqp.recv_cq);
  2133. spin_lock_irqsave(&recv_mcq->lock, flags_cq);
  2134. if (recv_mcq->mcq.comp &&
  2135. mqp->ibqp.recv_cq->comp_handler) {
  2136. if (!recv_mcq->mcq.reset_notify_added) {
  2137. recv_mcq->mcq.reset_notify_added = 1;
  2138. list_add_tail(&recv_mcq->mcq.reset_notify,
  2139. &cq_armed_list);
  2140. }
  2141. }
  2142. spin_unlock_irqrestore(&recv_mcq->lock,
  2143. flags_cq);
  2144. }
  2145. }
  2146. spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
  2147. }
  2148. /*At that point all inflight post send were put to be executed as of we
  2149. * lock/unlock above locks Now need to arm all involved CQs.
  2150. */
  2151. list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
  2152. mcq->comp(mcq);
  2153. }
  2154. spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
  2155. }
  2156. static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
  2157. enum mlx5_dev_event event, unsigned long param)
  2158. {
  2159. struct mlx5_ib_dev *ibdev = (struct mlx5_ib_dev *)context;
  2160. struct ib_event ibev;
  2161. bool fatal = false;
  2162. u8 port = 0;
  2163. switch (event) {
  2164. case MLX5_DEV_EVENT_SYS_ERROR:
  2165. ibev.event = IB_EVENT_DEVICE_FATAL;
  2166. mlx5_ib_handle_internal_error(ibdev);
  2167. fatal = true;
  2168. break;
  2169. case MLX5_DEV_EVENT_PORT_UP:
  2170. case MLX5_DEV_EVENT_PORT_DOWN:
  2171. case MLX5_DEV_EVENT_PORT_INITIALIZED:
  2172. port = (u8)param;
  2173. /* In RoCE, port up/down events are handled in
  2174. * mlx5_netdev_event().
  2175. */
  2176. if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
  2177. IB_LINK_LAYER_ETHERNET)
  2178. return;
  2179. ibev.event = (event == MLX5_DEV_EVENT_PORT_UP) ?
  2180. IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  2181. break;
  2182. case MLX5_DEV_EVENT_LID_CHANGE:
  2183. ibev.event = IB_EVENT_LID_CHANGE;
  2184. port = (u8)param;
  2185. break;
  2186. case MLX5_DEV_EVENT_PKEY_CHANGE:
  2187. ibev.event = IB_EVENT_PKEY_CHANGE;
  2188. port = (u8)param;
  2189. schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
  2190. break;
  2191. case MLX5_DEV_EVENT_GUID_CHANGE:
  2192. ibev.event = IB_EVENT_GID_CHANGE;
  2193. port = (u8)param;
  2194. break;
  2195. case MLX5_DEV_EVENT_CLIENT_REREG:
  2196. ibev.event = IB_EVENT_CLIENT_REREGISTER;
  2197. port = (u8)param;
  2198. break;
  2199. default:
  2200. return;
  2201. }
  2202. ibev.device = &ibdev->ib_dev;
  2203. ibev.element.port_num = port;
  2204. if (port < 1 || port > ibdev->num_ports) {
  2205. mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
  2206. return;
  2207. }
  2208. if (ibdev->ib_active)
  2209. ib_dispatch_event(&ibev);
  2210. if (fatal)
  2211. ibdev->ib_active = false;
  2212. }
  2213. static int set_has_smi_cap(struct mlx5_ib_dev *dev)
  2214. {
  2215. struct mlx5_hca_vport_context vport_ctx;
  2216. int err;
  2217. int port;
  2218. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
  2219. dev->mdev->port_caps[port - 1].has_smi = false;
  2220. if (MLX5_CAP_GEN(dev->mdev, port_type) ==
  2221. MLX5_CAP_PORT_TYPE_IB) {
  2222. if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
  2223. err = mlx5_query_hca_vport_context(dev->mdev, 0,
  2224. port, 0,
  2225. &vport_ctx);
  2226. if (err) {
  2227. mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
  2228. port, err);
  2229. return err;
  2230. }
  2231. dev->mdev->port_caps[port - 1].has_smi =
  2232. vport_ctx.has_smi;
  2233. } else {
  2234. dev->mdev->port_caps[port - 1].has_smi = true;
  2235. }
  2236. }
  2237. }
  2238. return 0;
  2239. }
  2240. static void get_ext_port_caps(struct mlx5_ib_dev *dev)
  2241. {
  2242. int port;
  2243. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++)
  2244. mlx5_query_ext_port_caps(dev, port);
  2245. }
  2246. static int get_port_caps(struct mlx5_ib_dev *dev)
  2247. {
  2248. struct ib_device_attr *dprops = NULL;
  2249. struct ib_port_attr *pprops = NULL;
  2250. int err = -ENOMEM;
  2251. int port;
  2252. struct ib_udata uhw = {.inlen = 0, .outlen = 0};
  2253. pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
  2254. if (!pprops)
  2255. goto out;
  2256. dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
  2257. if (!dprops)
  2258. goto out;
  2259. err = set_has_smi_cap(dev);
  2260. if (err)
  2261. goto out;
  2262. err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
  2263. if (err) {
  2264. mlx5_ib_warn(dev, "query_device failed %d\n", err);
  2265. goto out;
  2266. }
  2267. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
  2268. memset(pprops, 0, sizeof(*pprops));
  2269. err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
  2270. if (err) {
  2271. mlx5_ib_warn(dev, "query_port %d failed %d\n",
  2272. port, err);
  2273. break;
  2274. }
  2275. dev->mdev->port_caps[port - 1].pkey_table_len =
  2276. dprops->max_pkeys;
  2277. dev->mdev->port_caps[port - 1].gid_table_len =
  2278. pprops->gid_tbl_len;
  2279. mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
  2280. dprops->max_pkeys, pprops->gid_tbl_len);
  2281. }
  2282. out:
  2283. kfree(pprops);
  2284. kfree(dprops);
  2285. return err;
  2286. }
  2287. static void destroy_umrc_res(struct mlx5_ib_dev *dev)
  2288. {
  2289. int err;
  2290. err = mlx5_mr_cache_cleanup(dev);
  2291. if (err)
  2292. mlx5_ib_warn(dev, "mr cache cleanup failed\n");
  2293. mlx5_ib_destroy_qp(dev->umrc.qp);
  2294. ib_free_cq(dev->umrc.cq);
  2295. ib_dealloc_pd(dev->umrc.pd);
  2296. }
  2297. enum {
  2298. MAX_UMR_WR = 128,
  2299. };
  2300. static int create_umr_res(struct mlx5_ib_dev *dev)
  2301. {
  2302. struct ib_qp_init_attr *init_attr = NULL;
  2303. struct ib_qp_attr *attr = NULL;
  2304. struct ib_pd *pd;
  2305. struct ib_cq *cq;
  2306. struct ib_qp *qp;
  2307. int ret;
  2308. attr = kzalloc(sizeof(*attr), GFP_KERNEL);
  2309. init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
  2310. if (!attr || !init_attr) {
  2311. ret = -ENOMEM;
  2312. goto error_0;
  2313. }
  2314. pd = ib_alloc_pd(&dev->ib_dev, 0);
  2315. if (IS_ERR(pd)) {
  2316. mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
  2317. ret = PTR_ERR(pd);
  2318. goto error_0;
  2319. }
  2320. cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
  2321. if (IS_ERR(cq)) {
  2322. mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
  2323. ret = PTR_ERR(cq);
  2324. goto error_2;
  2325. }
  2326. init_attr->send_cq = cq;
  2327. init_attr->recv_cq = cq;
  2328. init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
  2329. init_attr->cap.max_send_wr = MAX_UMR_WR;
  2330. init_attr->cap.max_send_sge = 1;
  2331. init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
  2332. init_attr->port_num = 1;
  2333. qp = mlx5_ib_create_qp(pd, init_attr, NULL);
  2334. if (IS_ERR(qp)) {
  2335. mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
  2336. ret = PTR_ERR(qp);
  2337. goto error_3;
  2338. }
  2339. qp->device = &dev->ib_dev;
  2340. qp->real_qp = qp;
  2341. qp->uobject = NULL;
  2342. qp->qp_type = MLX5_IB_QPT_REG_UMR;
  2343. attr->qp_state = IB_QPS_INIT;
  2344. attr->port_num = 1;
  2345. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
  2346. IB_QP_PORT, NULL);
  2347. if (ret) {
  2348. mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
  2349. goto error_4;
  2350. }
  2351. memset(attr, 0, sizeof(*attr));
  2352. attr->qp_state = IB_QPS_RTR;
  2353. attr->path_mtu = IB_MTU_256;
  2354. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  2355. if (ret) {
  2356. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
  2357. goto error_4;
  2358. }
  2359. memset(attr, 0, sizeof(*attr));
  2360. attr->qp_state = IB_QPS_RTS;
  2361. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  2362. if (ret) {
  2363. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
  2364. goto error_4;
  2365. }
  2366. dev->umrc.qp = qp;
  2367. dev->umrc.cq = cq;
  2368. dev->umrc.pd = pd;
  2369. sema_init(&dev->umrc.sem, MAX_UMR_WR);
  2370. ret = mlx5_mr_cache_init(dev);
  2371. if (ret) {
  2372. mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
  2373. goto error_4;
  2374. }
  2375. kfree(attr);
  2376. kfree(init_attr);
  2377. return 0;
  2378. error_4:
  2379. mlx5_ib_destroy_qp(qp);
  2380. error_3:
  2381. ib_free_cq(cq);
  2382. error_2:
  2383. ib_dealloc_pd(pd);
  2384. error_0:
  2385. kfree(attr);
  2386. kfree(init_attr);
  2387. return ret;
  2388. }
  2389. static int create_dev_resources(struct mlx5_ib_resources *devr)
  2390. {
  2391. struct ib_srq_init_attr attr;
  2392. struct mlx5_ib_dev *dev;
  2393. struct ib_cq_init_attr cq_attr = {.cqe = 1};
  2394. int port;
  2395. int ret = 0;
  2396. dev = container_of(devr, struct mlx5_ib_dev, devr);
  2397. mutex_init(&devr->mutex);
  2398. devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
  2399. if (IS_ERR(devr->p0)) {
  2400. ret = PTR_ERR(devr->p0);
  2401. goto error0;
  2402. }
  2403. devr->p0->device = &dev->ib_dev;
  2404. devr->p0->uobject = NULL;
  2405. atomic_set(&devr->p0->usecnt, 0);
  2406. devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
  2407. if (IS_ERR(devr->c0)) {
  2408. ret = PTR_ERR(devr->c0);
  2409. goto error1;
  2410. }
  2411. devr->c0->device = &dev->ib_dev;
  2412. devr->c0->uobject = NULL;
  2413. devr->c0->comp_handler = NULL;
  2414. devr->c0->event_handler = NULL;
  2415. devr->c0->cq_context = NULL;
  2416. atomic_set(&devr->c0->usecnt, 0);
  2417. devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  2418. if (IS_ERR(devr->x0)) {
  2419. ret = PTR_ERR(devr->x0);
  2420. goto error2;
  2421. }
  2422. devr->x0->device = &dev->ib_dev;
  2423. devr->x0->inode = NULL;
  2424. atomic_set(&devr->x0->usecnt, 0);
  2425. mutex_init(&devr->x0->tgt_qp_mutex);
  2426. INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
  2427. devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  2428. if (IS_ERR(devr->x1)) {
  2429. ret = PTR_ERR(devr->x1);
  2430. goto error3;
  2431. }
  2432. devr->x1->device = &dev->ib_dev;
  2433. devr->x1->inode = NULL;
  2434. atomic_set(&devr->x1->usecnt, 0);
  2435. mutex_init(&devr->x1->tgt_qp_mutex);
  2436. INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
  2437. memset(&attr, 0, sizeof(attr));
  2438. attr.attr.max_sge = 1;
  2439. attr.attr.max_wr = 1;
  2440. attr.srq_type = IB_SRQT_XRC;
  2441. attr.ext.xrc.cq = devr->c0;
  2442. attr.ext.xrc.xrcd = devr->x0;
  2443. devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  2444. if (IS_ERR(devr->s0)) {
  2445. ret = PTR_ERR(devr->s0);
  2446. goto error4;
  2447. }
  2448. devr->s0->device = &dev->ib_dev;
  2449. devr->s0->pd = devr->p0;
  2450. devr->s0->uobject = NULL;
  2451. devr->s0->event_handler = NULL;
  2452. devr->s0->srq_context = NULL;
  2453. devr->s0->srq_type = IB_SRQT_XRC;
  2454. devr->s0->ext.xrc.xrcd = devr->x0;
  2455. devr->s0->ext.xrc.cq = devr->c0;
  2456. atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
  2457. atomic_inc(&devr->s0->ext.xrc.cq->usecnt);
  2458. atomic_inc(&devr->p0->usecnt);
  2459. atomic_set(&devr->s0->usecnt, 0);
  2460. memset(&attr, 0, sizeof(attr));
  2461. attr.attr.max_sge = 1;
  2462. attr.attr.max_wr = 1;
  2463. attr.srq_type = IB_SRQT_BASIC;
  2464. devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  2465. if (IS_ERR(devr->s1)) {
  2466. ret = PTR_ERR(devr->s1);
  2467. goto error5;
  2468. }
  2469. devr->s1->device = &dev->ib_dev;
  2470. devr->s1->pd = devr->p0;
  2471. devr->s1->uobject = NULL;
  2472. devr->s1->event_handler = NULL;
  2473. devr->s1->srq_context = NULL;
  2474. devr->s1->srq_type = IB_SRQT_BASIC;
  2475. devr->s1->ext.xrc.cq = devr->c0;
  2476. atomic_inc(&devr->p0->usecnt);
  2477. atomic_set(&devr->s0->usecnt, 0);
  2478. for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
  2479. INIT_WORK(&devr->ports[port].pkey_change_work,
  2480. pkey_change_handler);
  2481. devr->ports[port].devr = devr;
  2482. }
  2483. return 0;
  2484. error5:
  2485. mlx5_ib_destroy_srq(devr->s0);
  2486. error4:
  2487. mlx5_ib_dealloc_xrcd(devr->x1);
  2488. error3:
  2489. mlx5_ib_dealloc_xrcd(devr->x0);
  2490. error2:
  2491. mlx5_ib_destroy_cq(devr->c0);
  2492. error1:
  2493. mlx5_ib_dealloc_pd(devr->p0);
  2494. error0:
  2495. return ret;
  2496. }
  2497. static void destroy_dev_resources(struct mlx5_ib_resources *devr)
  2498. {
  2499. struct mlx5_ib_dev *dev =
  2500. container_of(devr, struct mlx5_ib_dev, devr);
  2501. int port;
  2502. mlx5_ib_destroy_srq(devr->s1);
  2503. mlx5_ib_destroy_srq(devr->s0);
  2504. mlx5_ib_dealloc_xrcd(devr->x0);
  2505. mlx5_ib_dealloc_xrcd(devr->x1);
  2506. mlx5_ib_destroy_cq(devr->c0);
  2507. mlx5_ib_dealloc_pd(devr->p0);
  2508. /* Make sure no change P_Key work items are still executing */
  2509. for (port = 0; port < dev->num_ports; ++port)
  2510. cancel_work_sync(&devr->ports[port].pkey_change_work);
  2511. }
  2512. static u32 get_core_cap_flags(struct ib_device *ibdev)
  2513. {
  2514. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2515. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
  2516. u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
  2517. u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
  2518. u32 ret = 0;
  2519. if (ll == IB_LINK_LAYER_INFINIBAND)
  2520. return RDMA_CORE_PORT_IBA_IB;
  2521. ret = RDMA_CORE_PORT_RAW_PACKET;
  2522. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
  2523. return ret;
  2524. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
  2525. return ret;
  2526. if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
  2527. ret |= RDMA_CORE_PORT_IBA_ROCE;
  2528. if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
  2529. ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
  2530. return ret;
  2531. }
  2532. static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
  2533. struct ib_port_immutable *immutable)
  2534. {
  2535. struct ib_port_attr attr;
  2536. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2537. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
  2538. int err;
  2539. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  2540. err = ib_query_port(ibdev, port_num, &attr);
  2541. if (err)
  2542. return err;
  2543. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  2544. immutable->gid_tbl_len = attr.gid_tbl_len;
  2545. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  2546. if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
  2547. immutable->max_mad_size = IB_MGMT_MAD_SIZE;
  2548. return 0;
  2549. }
  2550. static void get_dev_fw_str(struct ib_device *ibdev, char *str,
  2551. size_t str_len)
  2552. {
  2553. struct mlx5_ib_dev *dev =
  2554. container_of(ibdev, struct mlx5_ib_dev, ib_dev);
  2555. snprintf(str, str_len, "%d.%d.%04d", fw_rev_maj(dev->mdev),
  2556. fw_rev_min(dev->mdev), fw_rev_sub(dev->mdev));
  2557. }
  2558. static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
  2559. {
  2560. struct mlx5_core_dev *mdev = dev->mdev;
  2561. struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
  2562. MLX5_FLOW_NAMESPACE_LAG);
  2563. struct mlx5_flow_table *ft;
  2564. int err;
  2565. if (!ns || !mlx5_lag_is_active(mdev))
  2566. return 0;
  2567. err = mlx5_cmd_create_vport_lag(mdev);
  2568. if (err)
  2569. return err;
  2570. ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
  2571. if (IS_ERR(ft)) {
  2572. err = PTR_ERR(ft);
  2573. goto err_destroy_vport_lag;
  2574. }
  2575. dev->flow_db.lag_demux_ft = ft;
  2576. return 0;
  2577. err_destroy_vport_lag:
  2578. mlx5_cmd_destroy_vport_lag(mdev);
  2579. return err;
  2580. }
  2581. static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
  2582. {
  2583. struct mlx5_core_dev *mdev = dev->mdev;
  2584. if (dev->flow_db.lag_demux_ft) {
  2585. mlx5_destroy_flow_table(dev->flow_db.lag_demux_ft);
  2586. dev->flow_db.lag_demux_ft = NULL;
  2587. mlx5_cmd_destroy_vport_lag(mdev);
  2588. }
  2589. }
  2590. static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev)
  2591. {
  2592. int err;
  2593. dev->roce.nb.notifier_call = mlx5_netdev_event;
  2594. err = register_netdevice_notifier(&dev->roce.nb);
  2595. if (err) {
  2596. dev->roce.nb.notifier_call = NULL;
  2597. return err;
  2598. }
  2599. return 0;
  2600. }
  2601. static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev)
  2602. {
  2603. if (dev->roce.nb.notifier_call) {
  2604. unregister_netdevice_notifier(&dev->roce.nb);
  2605. dev->roce.nb.notifier_call = NULL;
  2606. }
  2607. }
  2608. static int mlx5_enable_eth(struct mlx5_ib_dev *dev)
  2609. {
  2610. int err;
  2611. err = mlx5_add_netdev_notifier(dev);
  2612. if (err)
  2613. return err;
  2614. if (MLX5_CAP_GEN(dev->mdev, roce)) {
  2615. err = mlx5_nic_vport_enable_roce(dev->mdev);
  2616. if (err)
  2617. goto err_unregister_netdevice_notifier;
  2618. }
  2619. err = mlx5_eth_lag_init(dev);
  2620. if (err)
  2621. goto err_disable_roce;
  2622. return 0;
  2623. err_disable_roce:
  2624. if (MLX5_CAP_GEN(dev->mdev, roce))
  2625. mlx5_nic_vport_disable_roce(dev->mdev);
  2626. err_unregister_netdevice_notifier:
  2627. mlx5_remove_netdev_notifier(dev);
  2628. return err;
  2629. }
  2630. static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
  2631. {
  2632. mlx5_eth_lag_cleanup(dev);
  2633. if (MLX5_CAP_GEN(dev->mdev, roce))
  2634. mlx5_nic_vport_disable_roce(dev->mdev);
  2635. }
  2636. struct mlx5_ib_q_counter {
  2637. const char *name;
  2638. size_t offset;
  2639. };
  2640. #define INIT_Q_COUNTER(_name) \
  2641. { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
  2642. static const struct mlx5_ib_q_counter basic_q_cnts[] = {
  2643. INIT_Q_COUNTER(rx_write_requests),
  2644. INIT_Q_COUNTER(rx_read_requests),
  2645. INIT_Q_COUNTER(rx_atomic_requests),
  2646. INIT_Q_COUNTER(out_of_buffer),
  2647. };
  2648. static const struct mlx5_ib_q_counter out_of_seq_q_cnts[] = {
  2649. INIT_Q_COUNTER(out_of_sequence),
  2650. };
  2651. static const struct mlx5_ib_q_counter retrans_q_cnts[] = {
  2652. INIT_Q_COUNTER(duplicate_request),
  2653. INIT_Q_COUNTER(rnr_nak_retry_err),
  2654. INIT_Q_COUNTER(packet_seq_err),
  2655. INIT_Q_COUNTER(implied_nak_seq_err),
  2656. INIT_Q_COUNTER(local_ack_timeout_err),
  2657. };
  2658. static void mlx5_ib_dealloc_q_counters(struct mlx5_ib_dev *dev)
  2659. {
  2660. unsigned int i;
  2661. for (i = 0; i < dev->num_ports; i++) {
  2662. mlx5_core_dealloc_q_counter(dev->mdev,
  2663. dev->port[i].q_cnts.set_id);
  2664. kfree(dev->port[i].q_cnts.names);
  2665. kfree(dev->port[i].q_cnts.offsets);
  2666. }
  2667. }
  2668. static int __mlx5_ib_alloc_q_counters(struct mlx5_ib_dev *dev,
  2669. const char ***names,
  2670. size_t **offsets,
  2671. u32 *num)
  2672. {
  2673. u32 num_counters;
  2674. num_counters = ARRAY_SIZE(basic_q_cnts);
  2675. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
  2676. num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
  2677. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
  2678. num_counters += ARRAY_SIZE(retrans_q_cnts);
  2679. *names = kcalloc(num_counters, sizeof(**names), GFP_KERNEL);
  2680. if (!*names)
  2681. return -ENOMEM;
  2682. *offsets = kcalloc(num_counters, sizeof(**offsets), GFP_KERNEL);
  2683. if (!*offsets)
  2684. goto err_names;
  2685. *num = num_counters;
  2686. return 0;
  2687. err_names:
  2688. kfree(*names);
  2689. return -ENOMEM;
  2690. }
  2691. static void mlx5_ib_fill_q_counters(struct mlx5_ib_dev *dev,
  2692. const char **names,
  2693. size_t *offsets)
  2694. {
  2695. int i;
  2696. int j = 0;
  2697. for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
  2698. names[j] = basic_q_cnts[i].name;
  2699. offsets[j] = basic_q_cnts[i].offset;
  2700. }
  2701. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
  2702. for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
  2703. names[j] = out_of_seq_q_cnts[i].name;
  2704. offsets[j] = out_of_seq_q_cnts[i].offset;
  2705. }
  2706. }
  2707. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
  2708. for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
  2709. names[j] = retrans_q_cnts[i].name;
  2710. offsets[j] = retrans_q_cnts[i].offset;
  2711. }
  2712. }
  2713. }
  2714. static int mlx5_ib_alloc_q_counters(struct mlx5_ib_dev *dev)
  2715. {
  2716. int i;
  2717. int ret;
  2718. for (i = 0; i < dev->num_ports; i++) {
  2719. struct mlx5_ib_port *port = &dev->port[i];
  2720. ret = mlx5_core_alloc_q_counter(dev->mdev,
  2721. &port->q_cnts.set_id);
  2722. if (ret) {
  2723. mlx5_ib_warn(dev,
  2724. "couldn't allocate queue counter for port %d, err %d\n",
  2725. i + 1, ret);
  2726. goto dealloc_counters;
  2727. }
  2728. ret = __mlx5_ib_alloc_q_counters(dev,
  2729. &port->q_cnts.names,
  2730. &port->q_cnts.offsets,
  2731. &port->q_cnts.num_counters);
  2732. if (ret)
  2733. goto dealloc_counters;
  2734. mlx5_ib_fill_q_counters(dev, port->q_cnts.names,
  2735. port->q_cnts.offsets);
  2736. }
  2737. return 0;
  2738. dealloc_counters:
  2739. while (--i >= 0)
  2740. mlx5_core_dealloc_q_counter(dev->mdev,
  2741. dev->port[i].q_cnts.set_id);
  2742. return ret;
  2743. }
  2744. static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
  2745. u8 port_num)
  2746. {
  2747. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2748. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  2749. /* We support only per port stats */
  2750. if (port_num == 0)
  2751. return NULL;
  2752. return rdma_alloc_hw_stats_struct(port->q_cnts.names,
  2753. port->q_cnts.num_counters,
  2754. RDMA_HW_STATS_DEFAULT_LIFESPAN);
  2755. }
  2756. static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
  2757. struct rdma_hw_stats *stats,
  2758. u8 port_num, int index)
  2759. {
  2760. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2761. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  2762. int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
  2763. void *out;
  2764. __be32 val;
  2765. int ret;
  2766. int i;
  2767. if (!stats)
  2768. return -ENOSYS;
  2769. out = mlx5_vzalloc(outlen);
  2770. if (!out)
  2771. return -ENOMEM;
  2772. ret = mlx5_core_query_q_counter(dev->mdev,
  2773. port->q_cnts.set_id, 0,
  2774. out, outlen);
  2775. if (ret)
  2776. goto free;
  2777. for (i = 0; i < port->q_cnts.num_counters; i++) {
  2778. val = *(__be32 *)(out + port->q_cnts.offsets[i]);
  2779. stats->value[i] = (u64)be32_to_cpu(val);
  2780. }
  2781. free:
  2782. kvfree(out);
  2783. return port->q_cnts.num_counters;
  2784. }
  2785. static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
  2786. {
  2787. struct mlx5_ib_dev *dev;
  2788. enum rdma_link_layer ll;
  2789. int port_type_cap;
  2790. const char *name;
  2791. int err;
  2792. int i;
  2793. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  2794. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  2795. printk_once(KERN_INFO "%s", mlx5_version);
  2796. dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
  2797. if (!dev)
  2798. return NULL;
  2799. dev->mdev = mdev;
  2800. dev->port = kcalloc(MLX5_CAP_GEN(mdev, num_ports), sizeof(*dev->port),
  2801. GFP_KERNEL);
  2802. if (!dev->port)
  2803. goto err_dealloc;
  2804. rwlock_init(&dev->roce.netdev_lock);
  2805. err = get_port_caps(dev);
  2806. if (err)
  2807. goto err_free_port;
  2808. if (mlx5_use_mad_ifc(dev))
  2809. get_ext_port_caps(dev);
  2810. if (!mlx5_lag_is_active(mdev))
  2811. name = "mlx5_%d";
  2812. else
  2813. name = "mlx5_bond_%d";
  2814. strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
  2815. dev->ib_dev.owner = THIS_MODULE;
  2816. dev->ib_dev.node_type = RDMA_NODE_IB_CA;
  2817. dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
  2818. dev->num_ports = MLX5_CAP_GEN(mdev, num_ports);
  2819. dev->ib_dev.phys_port_cnt = dev->num_ports;
  2820. dev->ib_dev.num_comp_vectors =
  2821. dev->mdev->priv.eq_table.num_comp_vectors;
  2822. dev->ib_dev.dma_device = &mdev->pdev->dev;
  2823. dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
  2824. dev->ib_dev.uverbs_cmd_mask =
  2825. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  2826. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  2827. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  2828. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  2829. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  2830. (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
  2831. (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
  2832. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  2833. (1ull << IB_USER_VERBS_CMD_REREG_MR) |
  2834. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  2835. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  2836. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  2837. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  2838. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  2839. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  2840. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  2841. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  2842. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  2843. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  2844. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  2845. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  2846. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  2847. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  2848. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  2849. (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
  2850. (1ull << IB_USER_VERBS_CMD_OPEN_QP);
  2851. dev->ib_dev.uverbs_ex_cmd_mask =
  2852. (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
  2853. (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
  2854. (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
  2855. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP);
  2856. dev->ib_dev.query_device = mlx5_ib_query_device;
  2857. dev->ib_dev.query_port = mlx5_ib_query_port;
  2858. dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
  2859. if (ll == IB_LINK_LAYER_ETHERNET)
  2860. dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
  2861. dev->ib_dev.query_gid = mlx5_ib_query_gid;
  2862. dev->ib_dev.add_gid = mlx5_ib_add_gid;
  2863. dev->ib_dev.del_gid = mlx5_ib_del_gid;
  2864. dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
  2865. dev->ib_dev.modify_device = mlx5_ib_modify_device;
  2866. dev->ib_dev.modify_port = mlx5_ib_modify_port;
  2867. dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
  2868. dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
  2869. dev->ib_dev.mmap = mlx5_ib_mmap;
  2870. dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
  2871. dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
  2872. dev->ib_dev.create_ah = mlx5_ib_create_ah;
  2873. dev->ib_dev.query_ah = mlx5_ib_query_ah;
  2874. dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
  2875. dev->ib_dev.create_srq = mlx5_ib_create_srq;
  2876. dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
  2877. dev->ib_dev.query_srq = mlx5_ib_query_srq;
  2878. dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
  2879. dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
  2880. dev->ib_dev.create_qp = mlx5_ib_create_qp;
  2881. dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
  2882. dev->ib_dev.query_qp = mlx5_ib_query_qp;
  2883. dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
  2884. dev->ib_dev.post_send = mlx5_ib_post_send;
  2885. dev->ib_dev.post_recv = mlx5_ib_post_recv;
  2886. dev->ib_dev.create_cq = mlx5_ib_create_cq;
  2887. dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
  2888. dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
  2889. dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
  2890. dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
  2891. dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
  2892. dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
  2893. dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
  2894. dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
  2895. dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
  2896. dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
  2897. dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
  2898. dev->ib_dev.process_mad = mlx5_ib_process_mad;
  2899. dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
  2900. dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
  2901. dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
  2902. dev->ib_dev.get_port_immutable = mlx5_port_immutable;
  2903. dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
  2904. if (mlx5_core_is_pf(mdev)) {
  2905. dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
  2906. dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
  2907. dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
  2908. dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
  2909. }
  2910. dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
  2911. mlx5_ib_internal_fill_odp_caps(dev);
  2912. if (MLX5_CAP_GEN(mdev, imaicl)) {
  2913. dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
  2914. dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
  2915. dev->ib_dev.uverbs_cmd_mask |=
  2916. (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
  2917. (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
  2918. }
  2919. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
  2920. dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
  2921. dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
  2922. }
  2923. if (MLX5_CAP_GEN(mdev, xrc)) {
  2924. dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
  2925. dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
  2926. dev->ib_dev.uverbs_cmd_mask |=
  2927. (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
  2928. (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
  2929. }
  2930. if (mlx5_ib_port_link_layer(&dev->ib_dev, 1) ==
  2931. IB_LINK_LAYER_ETHERNET) {
  2932. dev->ib_dev.create_flow = mlx5_ib_create_flow;
  2933. dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
  2934. dev->ib_dev.create_wq = mlx5_ib_create_wq;
  2935. dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
  2936. dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
  2937. dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
  2938. dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
  2939. dev->ib_dev.uverbs_ex_cmd_mask |=
  2940. (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
  2941. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW) |
  2942. (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
  2943. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
  2944. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
  2945. (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
  2946. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
  2947. }
  2948. err = init_node_data(dev);
  2949. if (err)
  2950. goto err_free_port;
  2951. mutex_init(&dev->flow_db.lock);
  2952. mutex_init(&dev->cap_mask_mutex);
  2953. INIT_LIST_HEAD(&dev->qp_list);
  2954. spin_lock_init(&dev->reset_flow_resource_lock);
  2955. if (ll == IB_LINK_LAYER_ETHERNET) {
  2956. err = mlx5_enable_eth(dev);
  2957. if (err)
  2958. goto err_free_port;
  2959. }
  2960. err = create_dev_resources(&dev->devr);
  2961. if (err)
  2962. goto err_disable_eth;
  2963. err = mlx5_ib_odp_init_one(dev);
  2964. if (err)
  2965. goto err_rsrc;
  2966. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
  2967. err = mlx5_ib_alloc_q_counters(dev);
  2968. if (err)
  2969. goto err_odp;
  2970. }
  2971. dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
  2972. if (!dev->mdev->priv.uar)
  2973. goto err_q_cnt;
  2974. err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
  2975. if (err)
  2976. goto err_uar_page;
  2977. err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
  2978. if (err)
  2979. goto err_bfreg;
  2980. err = ib_register_device(&dev->ib_dev, NULL);
  2981. if (err)
  2982. goto err_fp_bfreg;
  2983. err = create_umr_res(dev);
  2984. if (err)
  2985. goto err_dev;
  2986. for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
  2987. err = device_create_file(&dev->ib_dev.dev,
  2988. mlx5_class_attributes[i]);
  2989. if (err)
  2990. goto err_umrc;
  2991. }
  2992. dev->ib_active = true;
  2993. return dev;
  2994. err_umrc:
  2995. destroy_umrc_res(dev);
  2996. err_dev:
  2997. ib_unregister_device(&dev->ib_dev);
  2998. err_fp_bfreg:
  2999. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  3000. err_bfreg:
  3001. mlx5_free_bfreg(dev->mdev, &dev->bfreg);
  3002. err_uar_page:
  3003. mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
  3004. err_q_cnt:
  3005. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
  3006. mlx5_ib_dealloc_q_counters(dev);
  3007. err_odp:
  3008. mlx5_ib_odp_remove_one(dev);
  3009. err_rsrc:
  3010. destroy_dev_resources(&dev->devr);
  3011. err_disable_eth:
  3012. if (ll == IB_LINK_LAYER_ETHERNET) {
  3013. mlx5_disable_eth(dev);
  3014. mlx5_remove_netdev_notifier(dev);
  3015. }
  3016. err_free_port:
  3017. kfree(dev->port);
  3018. err_dealloc:
  3019. ib_dealloc_device((struct ib_device *)dev);
  3020. return NULL;
  3021. }
  3022. static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
  3023. {
  3024. struct mlx5_ib_dev *dev = context;
  3025. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, 1);
  3026. mlx5_remove_netdev_notifier(dev);
  3027. ib_unregister_device(&dev->ib_dev);
  3028. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  3029. mlx5_free_bfreg(dev->mdev, &dev->bfreg);
  3030. mlx5_put_uars_page(dev->mdev, mdev->priv.uar);
  3031. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
  3032. mlx5_ib_dealloc_q_counters(dev);
  3033. destroy_umrc_res(dev);
  3034. mlx5_ib_odp_remove_one(dev);
  3035. destroy_dev_resources(&dev->devr);
  3036. if (ll == IB_LINK_LAYER_ETHERNET)
  3037. mlx5_disable_eth(dev);
  3038. kfree(dev->port);
  3039. ib_dealloc_device(&dev->ib_dev);
  3040. }
  3041. static struct mlx5_interface mlx5_ib_interface = {
  3042. .add = mlx5_ib_add,
  3043. .remove = mlx5_ib_remove,
  3044. .event = mlx5_ib_event,
  3045. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  3046. .pfault = mlx5_ib_pfault,
  3047. #endif
  3048. .protocol = MLX5_INTERFACE_PROTOCOL_IB,
  3049. };
  3050. static int __init mlx5_ib_init(void)
  3051. {
  3052. int err;
  3053. mlx5_ib_odp_init();
  3054. err = mlx5_register_interface(&mlx5_ib_interface);
  3055. return err;
  3056. }
  3057. static void __exit mlx5_ib_cleanup(void)
  3058. {
  3059. mlx5_unregister_interface(&mlx5_ib_interface);
  3060. }
  3061. module_init(mlx5_ib_init);
  3062. module_exit(mlx5_ib_cleanup);