amdgpu_cs.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510
  1. /*
  2. * Copyright 2008 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Jerome Glisse <glisse@freedesktop.org>
  26. */
  27. #include <linux/pagemap.h>
  28. #include <drm/drmP.h>
  29. #include <drm/amdgpu_drm.h>
  30. #include <drm/drm_syncobj.h>
  31. #include "amdgpu.h"
  32. #include "amdgpu_trace.h"
  33. static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
  34. struct drm_amdgpu_cs_chunk_fence *data,
  35. uint32_t *offset)
  36. {
  37. struct drm_gem_object *gobj;
  38. unsigned long size;
  39. gobj = drm_gem_object_lookup(p->filp, data->handle);
  40. if (gobj == NULL)
  41. return -EINVAL;
  42. p->uf_entry.robj = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
  43. p->uf_entry.priority = 0;
  44. p->uf_entry.tv.bo = &p->uf_entry.robj->tbo;
  45. p->uf_entry.tv.shared = true;
  46. p->uf_entry.user_pages = NULL;
  47. size = amdgpu_bo_size(p->uf_entry.robj);
  48. if (size != PAGE_SIZE || (data->offset + 8) > size)
  49. return -EINVAL;
  50. *offset = data->offset;
  51. drm_gem_object_put_unlocked(gobj);
  52. if (amdgpu_ttm_tt_get_usermm(p->uf_entry.robj->tbo.ttm)) {
  53. amdgpu_bo_unref(&p->uf_entry.robj);
  54. return -EINVAL;
  55. }
  56. return 0;
  57. }
  58. static int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
  59. {
  60. struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
  61. struct amdgpu_vm *vm = &fpriv->vm;
  62. union drm_amdgpu_cs *cs = data;
  63. uint64_t *chunk_array_user;
  64. uint64_t *chunk_array;
  65. unsigned size, num_ibs = 0;
  66. uint32_t uf_offset = 0;
  67. int i;
  68. int ret;
  69. if (cs->in.num_chunks == 0)
  70. return 0;
  71. chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
  72. if (!chunk_array)
  73. return -ENOMEM;
  74. p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
  75. if (!p->ctx) {
  76. ret = -EINVAL;
  77. goto free_chunk;
  78. }
  79. /* get chunks */
  80. chunk_array_user = u64_to_user_ptr(cs->in.chunks);
  81. if (copy_from_user(chunk_array, chunk_array_user,
  82. sizeof(uint64_t)*cs->in.num_chunks)) {
  83. ret = -EFAULT;
  84. goto put_ctx;
  85. }
  86. p->nchunks = cs->in.num_chunks;
  87. p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
  88. GFP_KERNEL);
  89. if (!p->chunks) {
  90. ret = -ENOMEM;
  91. goto put_ctx;
  92. }
  93. for (i = 0; i < p->nchunks; i++) {
  94. struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
  95. struct drm_amdgpu_cs_chunk user_chunk;
  96. uint32_t __user *cdata;
  97. chunk_ptr = u64_to_user_ptr(chunk_array[i]);
  98. if (copy_from_user(&user_chunk, chunk_ptr,
  99. sizeof(struct drm_amdgpu_cs_chunk))) {
  100. ret = -EFAULT;
  101. i--;
  102. goto free_partial_kdata;
  103. }
  104. p->chunks[i].chunk_id = user_chunk.chunk_id;
  105. p->chunks[i].length_dw = user_chunk.length_dw;
  106. size = p->chunks[i].length_dw;
  107. cdata = u64_to_user_ptr(user_chunk.chunk_data);
  108. p->chunks[i].kdata = kvmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
  109. if (p->chunks[i].kdata == NULL) {
  110. ret = -ENOMEM;
  111. i--;
  112. goto free_partial_kdata;
  113. }
  114. size *= sizeof(uint32_t);
  115. if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
  116. ret = -EFAULT;
  117. goto free_partial_kdata;
  118. }
  119. switch (p->chunks[i].chunk_id) {
  120. case AMDGPU_CHUNK_ID_IB:
  121. ++num_ibs;
  122. break;
  123. case AMDGPU_CHUNK_ID_FENCE:
  124. size = sizeof(struct drm_amdgpu_cs_chunk_fence);
  125. if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
  126. ret = -EINVAL;
  127. goto free_partial_kdata;
  128. }
  129. ret = amdgpu_cs_user_fence_chunk(p, p->chunks[i].kdata,
  130. &uf_offset);
  131. if (ret)
  132. goto free_partial_kdata;
  133. break;
  134. case AMDGPU_CHUNK_ID_DEPENDENCIES:
  135. case AMDGPU_CHUNK_ID_SYNCOBJ_IN:
  136. case AMDGPU_CHUNK_ID_SYNCOBJ_OUT:
  137. break;
  138. default:
  139. ret = -EINVAL;
  140. goto free_partial_kdata;
  141. }
  142. }
  143. ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job, vm);
  144. if (ret)
  145. goto free_all_kdata;
  146. if (p->uf_entry.robj)
  147. p->job->uf_addr = uf_offset;
  148. kfree(chunk_array);
  149. return 0;
  150. free_all_kdata:
  151. i = p->nchunks - 1;
  152. free_partial_kdata:
  153. for (; i >= 0; i--)
  154. kvfree(p->chunks[i].kdata);
  155. kfree(p->chunks);
  156. p->chunks = NULL;
  157. p->nchunks = 0;
  158. put_ctx:
  159. amdgpu_ctx_put(p->ctx);
  160. free_chunk:
  161. kfree(chunk_array);
  162. return ret;
  163. }
  164. /* Convert microseconds to bytes. */
  165. static u64 us_to_bytes(struct amdgpu_device *adev, s64 us)
  166. {
  167. if (us <= 0 || !adev->mm_stats.log2_max_MBps)
  168. return 0;
  169. /* Since accum_us is incremented by a million per second, just
  170. * multiply it by the number of MB/s to get the number of bytes.
  171. */
  172. return us << adev->mm_stats.log2_max_MBps;
  173. }
  174. static s64 bytes_to_us(struct amdgpu_device *adev, u64 bytes)
  175. {
  176. if (!adev->mm_stats.log2_max_MBps)
  177. return 0;
  178. return bytes >> adev->mm_stats.log2_max_MBps;
  179. }
  180. /* Returns how many bytes TTM can move right now. If no bytes can be moved,
  181. * it returns 0. If it returns non-zero, it's OK to move at least one buffer,
  182. * which means it can go over the threshold once. If that happens, the driver
  183. * will be in debt and no other buffer migrations can be done until that debt
  184. * is repaid.
  185. *
  186. * This approach allows moving a buffer of any size (it's important to allow
  187. * that).
  188. *
  189. * The currency is simply time in microseconds and it increases as the clock
  190. * ticks. The accumulated microseconds (us) are converted to bytes and
  191. * returned.
  192. */
  193. static void amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev,
  194. u64 *max_bytes,
  195. u64 *max_vis_bytes)
  196. {
  197. s64 time_us, increment_us;
  198. u64 free_vram, total_vram, used_vram;
  199. /* Allow a maximum of 200 accumulated ms. This is basically per-IB
  200. * throttling.
  201. *
  202. * It means that in order to get full max MBps, at least 5 IBs per
  203. * second must be submitted and not more than 200ms apart from each
  204. * other.
  205. */
  206. const s64 us_upper_bound = 200000;
  207. if (!adev->mm_stats.log2_max_MBps) {
  208. *max_bytes = 0;
  209. *max_vis_bytes = 0;
  210. return;
  211. }
  212. total_vram = adev->mc.real_vram_size - adev->vram_pin_size;
  213. used_vram = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
  214. free_vram = used_vram >= total_vram ? 0 : total_vram - used_vram;
  215. spin_lock(&adev->mm_stats.lock);
  216. /* Increase the amount of accumulated us. */
  217. time_us = ktime_to_us(ktime_get());
  218. increment_us = time_us - adev->mm_stats.last_update_us;
  219. adev->mm_stats.last_update_us = time_us;
  220. adev->mm_stats.accum_us = min(adev->mm_stats.accum_us + increment_us,
  221. us_upper_bound);
  222. /* This prevents the short period of low performance when the VRAM
  223. * usage is low and the driver is in debt or doesn't have enough
  224. * accumulated us to fill VRAM quickly.
  225. *
  226. * The situation can occur in these cases:
  227. * - a lot of VRAM is freed by userspace
  228. * - the presence of a big buffer causes a lot of evictions
  229. * (solution: split buffers into smaller ones)
  230. *
  231. * If 128 MB or 1/8th of VRAM is free, start filling it now by setting
  232. * accum_us to a positive number.
  233. */
  234. if (free_vram >= 128 * 1024 * 1024 || free_vram >= total_vram / 8) {
  235. s64 min_us;
  236. /* Be more aggresive on dGPUs. Try to fill a portion of free
  237. * VRAM now.
  238. */
  239. if (!(adev->flags & AMD_IS_APU))
  240. min_us = bytes_to_us(adev, free_vram / 4);
  241. else
  242. min_us = 0; /* Reset accum_us on APUs. */
  243. adev->mm_stats.accum_us = max(min_us, adev->mm_stats.accum_us);
  244. }
  245. /* This is set to 0 if the driver is in debt to disallow (optional)
  246. * buffer moves.
  247. */
  248. *max_bytes = us_to_bytes(adev, adev->mm_stats.accum_us);
  249. /* Do the same for visible VRAM if half of it is free */
  250. if (adev->mc.visible_vram_size < adev->mc.real_vram_size) {
  251. u64 total_vis_vram = adev->mc.visible_vram_size;
  252. u64 used_vis_vram =
  253. amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
  254. if (used_vis_vram < total_vis_vram) {
  255. u64 free_vis_vram = total_vis_vram - used_vis_vram;
  256. adev->mm_stats.accum_us_vis = min(adev->mm_stats.accum_us_vis +
  257. increment_us, us_upper_bound);
  258. if (free_vis_vram >= total_vis_vram / 2)
  259. adev->mm_stats.accum_us_vis =
  260. max(bytes_to_us(adev, free_vis_vram / 2),
  261. adev->mm_stats.accum_us_vis);
  262. }
  263. *max_vis_bytes = us_to_bytes(adev, adev->mm_stats.accum_us_vis);
  264. } else {
  265. *max_vis_bytes = 0;
  266. }
  267. spin_unlock(&adev->mm_stats.lock);
  268. }
  269. /* Report how many bytes have really been moved for the last command
  270. * submission. This can result in a debt that can stop buffer migrations
  271. * temporarily.
  272. */
  273. void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
  274. u64 num_vis_bytes)
  275. {
  276. spin_lock(&adev->mm_stats.lock);
  277. adev->mm_stats.accum_us -= bytes_to_us(adev, num_bytes);
  278. adev->mm_stats.accum_us_vis -= bytes_to_us(adev, num_vis_bytes);
  279. spin_unlock(&adev->mm_stats.lock);
  280. }
  281. static int amdgpu_cs_bo_validate(struct amdgpu_cs_parser *p,
  282. struct amdgpu_bo *bo)
  283. {
  284. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  285. u64 initial_bytes_moved, bytes_moved;
  286. uint32_t domain;
  287. int r;
  288. if (bo->pin_count)
  289. return 0;
  290. /* Don't move this buffer if we have depleted our allowance
  291. * to move it. Don't move anything if the threshold is zero.
  292. */
  293. if (p->bytes_moved < p->bytes_moved_threshold) {
  294. if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
  295. (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
  296. /* And don't move a CPU_ACCESS_REQUIRED BO to limited
  297. * visible VRAM if we've depleted our allowance to do
  298. * that.
  299. */
  300. if (p->bytes_moved_vis < p->bytes_moved_vis_threshold)
  301. domain = bo->preferred_domains;
  302. else
  303. domain = bo->allowed_domains;
  304. } else {
  305. domain = bo->preferred_domains;
  306. }
  307. } else {
  308. domain = bo->allowed_domains;
  309. }
  310. retry:
  311. amdgpu_ttm_placement_from_domain(bo, domain);
  312. initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
  313. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  314. bytes_moved = atomic64_read(&adev->num_bytes_moved) -
  315. initial_bytes_moved;
  316. p->bytes_moved += bytes_moved;
  317. if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
  318. bo->tbo.mem.mem_type == TTM_PL_VRAM &&
  319. bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT)
  320. p->bytes_moved_vis += bytes_moved;
  321. if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
  322. domain = bo->allowed_domains;
  323. goto retry;
  324. }
  325. return r;
  326. }
  327. /* Last resort, try to evict something from the current working set */
  328. static bool amdgpu_cs_try_evict(struct amdgpu_cs_parser *p,
  329. struct amdgpu_bo *validated)
  330. {
  331. uint32_t domain = validated->allowed_domains;
  332. int r;
  333. if (!p->evictable)
  334. return false;
  335. for (;&p->evictable->tv.head != &p->validated;
  336. p->evictable = list_prev_entry(p->evictable, tv.head)) {
  337. struct amdgpu_bo_list_entry *candidate = p->evictable;
  338. struct amdgpu_bo *bo = candidate->robj;
  339. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  340. u64 initial_bytes_moved, bytes_moved;
  341. bool update_bytes_moved_vis;
  342. uint32_t other;
  343. /* If we reached our current BO we can forget it */
  344. if (candidate->robj == validated)
  345. break;
  346. other = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  347. /* Check if this BO is in one of the domains we need space for */
  348. if (!(other & domain))
  349. continue;
  350. /* Check if we can move this BO somewhere else */
  351. other = bo->allowed_domains & ~domain;
  352. if (!other)
  353. continue;
  354. /* Good we can try to move this BO somewhere else */
  355. amdgpu_ttm_placement_from_domain(bo, other);
  356. update_bytes_moved_vis =
  357. adev->mc.visible_vram_size < adev->mc.real_vram_size &&
  358. bo->tbo.mem.mem_type == TTM_PL_VRAM &&
  359. bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT;
  360. initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
  361. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  362. bytes_moved = atomic64_read(&adev->num_bytes_moved) -
  363. initial_bytes_moved;
  364. p->bytes_moved += bytes_moved;
  365. if (update_bytes_moved_vis)
  366. p->bytes_moved_vis += bytes_moved;
  367. if (unlikely(r))
  368. break;
  369. p->evictable = list_prev_entry(p->evictable, tv.head);
  370. list_move(&candidate->tv.head, &p->validated);
  371. return true;
  372. }
  373. return false;
  374. }
  375. static int amdgpu_cs_validate(void *param, struct amdgpu_bo *bo)
  376. {
  377. struct amdgpu_cs_parser *p = param;
  378. int r;
  379. do {
  380. r = amdgpu_cs_bo_validate(p, bo);
  381. } while (r == -ENOMEM && amdgpu_cs_try_evict(p, bo));
  382. if (r)
  383. return r;
  384. if (bo->shadow)
  385. r = amdgpu_cs_bo_validate(p, bo->shadow);
  386. return r;
  387. }
  388. static int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
  389. struct list_head *validated)
  390. {
  391. struct amdgpu_bo_list_entry *lobj;
  392. int r;
  393. list_for_each_entry(lobj, validated, tv.head) {
  394. struct amdgpu_bo *bo = lobj->robj;
  395. bool binding_userptr = false;
  396. struct mm_struct *usermm;
  397. usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
  398. if (usermm && usermm != current->mm)
  399. return -EPERM;
  400. /* Check if we have user pages and nobody bound the BO already */
  401. if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm) &&
  402. lobj->user_pages) {
  403. amdgpu_ttm_placement_from_domain(bo,
  404. AMDGPU_GEM_DOMAIN_CPU);
  405. r = ttm_bo_validate(&bo->tbo, &bo->placement, true,
  406. false);
  407. if (r)
  408. return r;
  409. amdgpu_ttm_tt_set_user_pages(bo->tbo.ttm,
  410. lobj->user_pages);
  411. binding_userptr = true;
  412. }
  413. if (p->evictable == lobj)
  414. p->evictable = NULL;
  415. r = amdgpu_cs_validate(p, bo);
  416. if (r)
  417. return r;
  418. if (binding_userptr) {
  419. kvfree(lobj->user_pages);
  420. lobj->user_pages = NULL;
  421. }
  422. }
  423. return 0;
  424. }
  425. static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
  426. union drm_amdgpu_cs *cs)
  427. {
  428. struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
  429. struct amdgpu_bo_list_entry *e;
  430. struct list_head duplicates;
  431. unsigned i, tries = 10;
  432. int r;
  433. INIT_LIST_HEAD(&p->validated);
  434. p->bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
  435. if (p->bo_list) {
  436. amdgpu_bo_list_get_list(p->bo_list, &p->validated);
  437. if (p->bo_list->first_userptr != p->bo_list->num_entries)
  438. p->mn = amdgpu_mn_get(p->adev);
  439. }
  440. INIT_LIST_HEAD(&duplicates);
  441. amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
  442. if (p->uf_entry.robj)
  443. list_add(&p->uf_entry.tv.head, &p->validated);
  444. while (1) {
  445. struct list_head need_pages;
  446. unsigned i;
  447. r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true,
  448. &duplicates);
  449. if (unlikely(r != 0)) {
  450. if (r != -ERESTARTSYS)
  451. DRM_ERROR("ttm_eu_reserve_buffers failed.\n");
  452. goto error_free_pages;
  453. }
  454. /* Without a BO list we don't have userptr BOs */
  455. if (!p->bo_list)
  456. break;
  457. INIT_LIST_HEAD(&need_pages);
  458. for (i = p->bo_list->first_userptr;
  459. i < p->bo_list->num_entries; ++i) {
  460. struct amdgpu_bo *bo;
  461. e = &p->bo_list->array[i];
  462. bo = e->robj;
  463. if (amdgpu_ttm_tt_userptr_invalidated(bo->tbo.ttm,
  464. &e->user_invalidated) && e->user_pages) {
  465. /* We acquired a page array, but somebody
  466. * invalidated it. Free it and try again
  467. */
  468. release_pages(e->user_pages,
  469. bo->tbo.ttm->num_pages,
  470. false);
  471. kvfree(e->user_pages);
  472. e->user_pages = NULL;
  473. }
  474. if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm) &&
  475. !e->user_pages) {
  476. list_del(&e->tv.head);
  477. list_add(&e->tv.head, &need_pages);
  478. amdgpu_bo_unreserve(e->robj);
  479. }
  480. }
  481. if (list_empty(&need_pages))
  482. break;
  483. /* Unreserve everything again. */
  484. ttm_eu_backoff_reservation(&p->ticket, &p->validated);
  485. /* We tried too many times, just abort */
  486. if (!--tries) {
  487. r = -EDEADLK;
  488. DRM_ERROR("deadlock in %s\n", __func__);
  489. goto error_free_pages;
  490. }
  491. /* Fill the page arrays for all userptrs. */
  492. list_for_each_entry(e, &need_pages, tv.head) {
  493. struct ttm_tt *ttm = e->robj->tbo.ttm;
  494. e->user_pages = kvmalloc_array(ttm->num_pages,
  495. sizeof(struct page*),
  496. GFP_KERNEL | __GFP_ZERO);
  497. if (!e->user_pages) {
  498. r = -ENOMEM;
  499. DRM_ERROR("calloc failure in %s\n", __func__);
  500. goto error_free_pages;
  501. }
  502. r = amdgpu_ttm_tt_get_user_pages(ttm, e->user_pages);
  503. if (r) {
  504. DRM_ERROR("amdgpu_ttm_tt_get_user_pages failed.\n");
  505. kvfree(e->user_pages);
  506. e->user_pages = NULL;
  507. goto error_free_pages;
  508. }
  509. }
  510. /* And try again. */
  511. list_splice(&need_pages, &p->validated);
  512. }
  513. amdgpu_cs_get_threshold_for_moves(p->adev, &p->bytes_moved_threshold,
  514. &p->bytes_moved_vis_threshold);
  515. p->bytes_moved = 0;
  516. p->bytes_moved_vis = 0;
  517. p->evictable = list_last_entry(&p->validated,
  518. struct amdgpu_bo_list_entry,
  519. tv.head);
  520. r = amdgpu_vm_validate_pt_bos(p->adev, &fpriv->vm,
  521. amdgpu_cs_validate, p);
  522. if (r) {
  523. DRM_ERROR("amdgpu_vm_validate_pt_bos() failed.\n");
  524. goto error_validate;
  525. }
  526. r = amdgpu_cs_list_validate(p, &duplicates);
  527. if (r) {
  528. DRM_ERROR("amdgpu_cs_list_validate(duplicates) failed.\n");
  529. goto error_validate;
  530. }
  531. r = amdgpu_cs_list_validate(p, &p->validated);
  532. if (r) {
  533. DRM_ERROR("amdgpu_cs_list_validate(validated) failed.\n");
  534. goto error_validate;
  535. }
  536. amdgpu_cs_report_moved_bytes(p->adev, p->bytes_moved,
  537. p->bytes_moved_vis);
  538. if (p->bo_list) {
  539. struct amdgpu_bo *gds = p->bo_list->gds_obj;
  540. struct amdgpu_bo *gws = p->bo_list->gws_obj;
  541. struct amdgpu_bo *oa = p->bo_list->oa_obj;
  542. struct amdgpu_vm *vm = &fpriv->vm;
  543. unsigned i;
  544. for (i = 0; i < p->bo_list->num_entries; i++) {
  545. struct amdgpu_bo *bo = p->bo_list->array[i].robj;
  546. p->bo_list->array[i].bo_va = amdgpu_vm_bo_find(vm, bo);
  547. }
  548. if (gds) {
  549. p->job->gds_base = amdgpu_bo_gpu_offset(gds);
  550. p->job->gds_size = amdgpu_bo_size(gds);
  551. }
  552. if (gws) {
  553. p->job->gws_base = amdgpu_bo_gpu_offset(gws);
  554. p->job->gws_size = amdgpu_bo_size(gws);
  555. }
  556. if (oa) {
  557. p->job->oa_base = amdgpu_bo_gpu_offset(oa);
  558. p->job->oa_size = amdgpu_bo_size(oa);
  559. }
  560. }
  561. if (!r && p->uf_entry.robj) {
  562. struct amdgpu_bo *uf = p->uf_entry.robj;
  563. r = amdgpu_ttm_bind(&uf->tbo, &uf->tbo.mem);
  564. p->job->uf_addr += amdgpu_bo_gpu_offset(uf);
  565. }
  566. error_validate:
  567. if (r)
  568. ttm_eu_backoff_reservation(&p->ticket, &p->validated);
  569. error_free_pages:
  570. if (p->bo_list) {
  571. for (i = p->bo_list->first_userptr;
  572. i < p->bo_list->num_entries; ++i) {
  573. e = &p->bo_list->array[i];
  574. if (!e->user_pages)
  575. continue;
  576. release_pages(e->user_pages,
  577. e->robj->tbo.ttm->num_pages,
  578. false);
  579. kvfree(e->user_pages);
  580. }
  581. }
  582. return r;
  583. }
  584. static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
  585. {
  586. struct amdgpu_bo_list_entry *e;
  587. int r;
  588. list_for_each_entry(e, &p->validated, tv.head) {
  589. struct reservation_object *resv = e->robj->tbo.resv;
  590. r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, p->filp);
  591. if (r)
  592. return r;
  593. }
  594. return 0;
  595. }
  596. /**
  597. * cs_parser_fini() - clean parser states
  598. * @parser: parser structure holding parsing context.
  599. * @error: error number
  600. *
  601. * If error is set than unvalidate buffer, otherwise just free memory
  602. * used by parsing context.
  603. **/
  604. static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error,
  605. bool backoff)
  606. {
  607. unsigned i;
  608. if (error && backoff)
  609. ttm_eu_backoff_reservation(&parser->ticket,
  610. &parser->validated);
  611. for (i = 0; i < parser->num_post_dep_syncobjs; i++)
  612. drm_syncobj_put(parser->post_dep_syncobjs[i]);
  613. kfree(parser->post_dep_syncobjs);
  614. dma_fence_put(parser->fence);
  615. if (parser->ctx)
  616. amdgpu_ctx_put(parser->ctx);
  617. if (parser->bo_list)
  618. amdgpu_bo_list_put(parser->bo_list);
  619. for (i = 0; i < parser->nchunks; i++)
  620. kvfree(parser->chunks[i].kdata);
  621. kfree(parser->chunks);
  622. if (parser->job)
  623. amdgpu_job_free(parser->job);
  624. amdgpu_bo_unref(&parser->uf_entry.robj);
  625. }
  626. static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p)
  627. {
  628. struct amdgpu_device *adev = p->adev;
  629. struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
  630. struct amdgpu_vm *vm = &fpriv->vm;
  631. struct amdgpu_bo_va *bo_va;
  632. struct amdgpu_bo *bo;
  633. int i, r;
  634. r = amdgpu_vm_update_directories(adev, vm);
  635. if (r)
  636. return r;
  637. r = amdgpu_sync_fence(adev, &p->job->sync, vm->last_dir_update);
  638. if (r)
  639. return r;
  640. r = amdgpu_vm_clear_freed(adev, vm, NULL);
  641. if (r)
  642. return r;
  643. r = amdgpu_vm_bo_update(adev, fpriv->prt_va, false);
  644. if (r)
  645. return r;
  646. r = amdgpu_sync_fence(adev, &p->job->sync,
  647. fpriv->prt_va->last_pt_update);
  648. if (r)
  649. return r;
  650. if (amdgpu_sriov_vf(adev)) {
  651. struct dma_fence *f;
  652. bo_va = fpriv->csa_va;
  653. BUG_ON(!bo_va);
  654. r = amdgpu_vm_bo_update(adev, bo_va, false);
  655. if (r)
  656. return r;
  657. f = bo_va->last_pt_update;
  658. r = amdgpu_sync_fence(adev, &p->job->sync, f);
  659. if (r)
  660. return r;
  661. }
  662. if (p->bo_list) {
  663. for (i = 0; i < p->bo_list->num_entries; i++) {
  664. struct dma_fence *f;
  665. /* ignore duplicates */
  666. bo = p->bo_list->array[i].robj;
  667. if (!bo)
  668. continue;
  669. bo_va = p->bo_list->array[i].bo_va;
  670. if (bo_va == NULL)
  671. continue;
  672. r = amdgpu_vm_bo_update(adev, bo_va, false);
  673. if (r)
  674. return r;
  675. f = bo_va->last_pt_update;
  676. r = amdgpu_sync_fence(adev, &p->job->sync, f);
  677. if (r)
  678. return r;
  679. }
  680. }
  681. r = amdgpu_vm_handle_moved(adev, vm, &p->job->sync);
  682. if (amdgpu_vm_debug && p->bo_list) {
  683. /* Invalidate all BOs to test for userspace bugs */
  684. for (i = 0; i < p->bo_list->num_entries; i++) {
  685. /* ignore duplicates */
  686. bo = p->bo_list->array[i].robj;
  687. if (!bo)
  688. continue;
  689. amdgpu_vm_bo_invalidate(adev, bo, false);
  690. }
  691. }
  692. return r;
  693. }
  694. static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
  695. struct amdgpu_cs_parser *p)
  696. {
  697. struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
  698. struct amdgpu_vm *vm = &fpriv->vm;
  699. struct amdgpu_ring *ring = p->job->ring;
  700. int i, r;
  701. /* Only for UVD/VCE VM emulation */
  702. if (ring->funcs->parse_cs) {
  703. for (i = 0; i < p->job->num_ibs; i++) {
  704. r = amdgpu_ring_parse_cs(ring, p, i);
  705. if (r)
  706. return r;
  707. }
  708. }
  709. if (p->job->vm) {
  710. p->job->vm_pd_addr = amdgpu_bo_gpu_offset(vm->root.base.bo);
  711. r = amdgpu_bo_vm_update_pte(p);
  712. if (r)
  713. return r;
  714. }
  715. return amdgpu_cs_sync_rings(p);
  716. }
  717. static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
  718. struct amdgpu_cs_parser *parser)
  719. {
  720. struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
  721. struct amdgpu_vm *vm = &fpriv->vm;
  722. int i, j;
  723. int r, ce_preempt = 0, de_preempt = 0;
  724. for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
  725. struct amdgpu_cs_chunk *chunk;
  726. struct amdgpu_ib *ib;
  727. struct drm_amdgpu_cs_chunk_ib *chunk_ib;
  728. struct amdgpu_ring *ring;
  729. chunk = &parser->chunks[i];
  730. ib = &parser->job->ibs[j];
  731. chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
  732. if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
  733. continue;
  734. if (chunk_ib->ip_type == AMDGPU_HW_IP_GFX && amdgpu_sriov_vf(adev)) {
  735. if (chunk_ib->flags & AMDGPU_IB_FLAG_PREEMPT) {
  736. if (chunk_ib->flags & AMDGPU_IB_FLAG_CE)
  737. ce_preempt++;
  738. else
  739. de_preempt++;
  740. }
  741. /* each GFX command submit allows 0 or 1 IB preemptible for CE & DE */
  742. if (ce_preempt > 1 || de_preempt > 1)
  743. return -EINVAL;
  744. }
  745. r = amdgpu_queue_mgr_map(adev, &parser->ctx->queue_mgr, chunk_ib->ip_type,
  746. chunk_ib->ip_instance, chunk_ib->ring, &ring);
  747. if (r)
  748. return r;
  749. if (chunk_ib->flags & AMDGPU_IB_FLAG_PREAMBLE) {
  750. parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT;
  751. if (!parser->ctx->preamble_presented) {
  752. parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT_FIRST;
  753. parser->ctx->preamble_presented = true;
  754. }
  755. }
  756. if (parser->job->ring && parser->job->ring != ring)
  757. return -EINVAL;
  758. parser->job->ring = ring;
  759. if (ring->funcs->parse_cs) {
  760. struct amdgpu_bo_va_mapping *m;
  761. struct amdgpu_bo *aobj = NULL;
  762. uint64_t offset;
  763. uint8_t *kptr;
  764. r = amdgpu_cs_find_mapping(parser, chunk_ib->va_start,
  765. &aobj, &m);
  766. if (r) {
  767. DRM_ERROR("IB va_start is invalid\n");
  768. return r;
  769. }
  770. if ((chunk_ib->va_start + chunk_ib->ib_bytes) >
  771. (m->last + 1) * AMDGPU_GPU_PAGE_SIZE) {
  772. DRM_ERROR("IB va_start+ib_bytes is invalid\n");
  773. return -EINVAL;
  774. }
  775. /* the IB should be reserved at this point */
  776. r = amdgpu_bo_kmap(aobj, (void **)&kptr);
  777. if (r) {
  778. return r;
  779. }
  780. offset = m->start * AMDGPU_GPU_PAGE_SIZE;
  781. kptr += chunk_ib->va_start - offset;
  782. r = amdgpu_ib_get(adev, vm, chunk_ib->ib_bytes, ib);
  783. if (r) {
  784. DRM_ERROR("Failed to get ib !\n");
  785. return r;
  786. }
  787. memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
  788. amdgpu_bo_kunmap(aobj);
  789. } else {
  790. r = amdgpu_ib_get(adev, vm, 0, ib);
  791. if (r) {
  792. DRM_ERROR("Failed to get ib !\n");
  793. return r;
  794. }
  795. }
  796. ib->gpu_addr = chunk_ib->va_start;
  797. ib->length_dw = chunk_ib->ib_bytes / 4;
  798. ib->flags = chunk_ib->flags;
  799. j++;
  800. }
  801. /* UVD & VCE fw doesn't support user fences */
  802. if (parser->job->uf_addr && (
  803. parser->job->ring->funcs->type == AMDGPU_RING_TYPE_UVD ||
  804. parser->job->ring->funcs->type == AMDGPU_RING_TYPE_VCE))
  805. return -EINVAL;
  806. return 0;
  807. }
  808. static int amdgpu_cs_process_fence_dep(struct amdgpu_cs_parser *p,
  809. struct amdgpu_cs_chunk *chunk)
  810. {
  811. struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
  812. unsigned num_deps;
  813. int i, r;
  814. struct drm_amdgpu_cs_chunk_dep *deps;
  815. deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
  816. num_deps = chunk->length_dw * 4 /
  817. sizeof(struct drm_amdgpu_cs_chunk_dep);
  818. for (i = 0; i < num_deps; ++i) {
  819. struct amdgpu_ring *ring;
  820. struct amdgpu_ctx *ctx;
  821. struct dma_fence *fence;
  822. ctx = amdgpu_ctx_get(fpriv, deps[i].ctx_id);
  823. if (ctx == NULL)
  824. return -EINVAL;
  825. r = amdgpu_queue_mgr_map(p->adev, &ctx->queue_mgr,
  826. deps[i].ip_type,
  827. deps[i].ip_instance,
  828. deps[i].ring, &ring);
  829. if (r) {
  830. amdgpu_ctx_put(ctx);
  831. return r;
  832. }
  833. fence = amdgpu_ctx_get_fence(ctx, ring,
  834. deps[i].handle);
  835. if (IS_ERR(fence)) {
  836. r = PTR_ERR(fence);
  837. amdgpu_ctx_put(ctx);
  838. return r;
  839. } else if (fence) {
  840. r = amdgpu_sync_fence(p->adev, &p->job->sync,
  841. fence);
  842. dma_fence_put(fence);
  843. amdgpu_ctx_put(ctx);
  844. if (r)
  845. return r;
  846. }
  847. }
  848. return 0;
  849. }
  850. static int amdgpu_syncobj_lookup_and_add_to_sync(struct amdgpu_cs_parser *p,
  851. uint32_t handle)
  852. {
  853. int r;
  854. struct dma_fence *fence;
  855. r = drm_syncobj_find_fence(p->filp, handle, &fence);
  856. if (r)
  857. return r;
  858. r = amdgpu_sync_fence(p->adev, &p->job->sync, fence);
  859. dma_fence_put(fence);
  860. return r;
  861. }
  862. static int amdgpu_cs_process_syncobj_in_dep(struct amdgpu_cs_parser *p,
  863. struct amdgpu_cs_chunk *chunk)
  864. {
  865. unsigned num_deps;
  866. int i, r;
  867. struct drm_amdgpu_cs_chunk_sem *deps;
  868. deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
  869. num_deps = chunk->length_dw * 4 /
  870. sizeof(struct drm_amdgpu_cs_chunk_sem);
  871. for (i = 0; i < num_deps; ++i) {
  872. r = amdgpu_syncobj_lookup_and_add_to_sync(p, deps[i].handle);
  873. if (r)
  874. return r;
  875. }
  876. return 0;
  877. }
  878. static int amdgpu_cs_process_syncobj_out_dep(struct amdgpu_cs_parser *p,
  879. struct amdgpu_cs_chunk *chunk)
  880. {
  881. unsigned num_deps;
  882. int i;
  883. struct drm_amdgpu_cs_chunk_sem *deps;
  884. deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
  885. num_deps = chunk->length_dw * 4 /
  886. sizeof(struct drm_amdgpu_cs_chunk_sem);
  887. p->post_dep_syncobjs = kmalloc_array(num_deps,
  888. sizeof(struct drm_syncobj *),
  889. GFP_KERNEL);
  890. p->num_post_dep_syncobjs = 0;
  891. if (!p->post_dep_syncobjs)
  892. return -ENOMEM;
  893. for (i = 0; i < num_deps; ++i) {
  894. p->post_dep_syncobjs[i] = drm_syncobj_find(p->filp, deps[i].handle);
  895. if (!p->post_dep_syncobjs[i])
  896. return -EINVAL;
  897. p->num_post_dep_syncobjs++;
  898. }
  899. return 0;
  900. }
  901. static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
  902. struct amdgpu_cs_parser *p)
  903. {
  904. int i, r;
  905. for (i = 0; i < p->nchunks; ++i) {
  906. struct amdgpu_cs_chunk *chunk;
  907. chunk = &p->chunks[i];
  908. if (chunk->chunk_id == AMDGPU_CHUNK_ID_DEPENDENCIES) {
  909. r = amdgpu_cs_process_fence_dep(p, chunk);
  910. if (r)
  911. return r;
  912. } else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_IN) {
  913. r = amdgpu_cs_process_syncobj_in_dep(p, chunk);
  914. if (r)
  915. return r;
  916. } else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_OUT) {
  917. r = amdgpu_cs_process_syncobj_out_dep(p, chunk);
  918. if (r)
  919. return r;
  920. }
  921. }
  922. return 0;
  923. }
  924. static void amdgpu_cs_post_dependencies(struct amdgpu_cs_parser *p)
  925. {
  926. int i;
  927. for (i = 0; i < p->num_post_dep_syncobjs; ++i)
  928. drm_syncobj_replace_fence(p->post_dep_syncobjs[i], p->fence);
  929. }
  930. static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
  931. union drm_amdgpu_cs *cs)
  932. {
  933. struct amdgpu_ring *ring = p->job->ring;
  934. struct amd_sched_entity *entity = &p->ctx->rings[ring->idx].entity;
  935. struct amdgpu_job *job;
  936. unsigned i;
  937. int r;
  938. amdgpu_mn_lock(p->mn);
  939. if (p->bo_list) {
  940. for (i = p->bo_list->first_userptr;
  941. i < p->bo_list->num_entries; ++i) {
  942. struct amdgpu_bo *bo = p->bo_list->array[i].robj;
  943. if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm)) {
  944. amdgpu_mn_unlock(p->mn);
  945. return -ERESTARTSYS;
  946. }
  947. }
  948. }
  949. job = p->job;
  950. p->job = NULL;
  951. r = amd_sched_job_init(&job->base, &ring->sched, entity, p->filp);
  952. if (r) {
  953. amdgpu_job_free(job);
  954. amdgpu_mn_unlock(p->mn);
  955. return r;
  956. }
  957. job->owner = p->filp;
  958. job->fence_ctx = entity->fence_context;
  959. p->fence = dma_fence_get(&job->base.s_fence->finished);
  960. amdgpu_cs_post_dependencies(p);
  961. cs->out.handle = amdgpu_ctx_add_fence(p->ctx, ring, p->fence);
  962. job->uf_sequence = cs->out.handle;
  963. amdgpu_job_free_resources(job);
  964. trace_amdgpu_cs_ioctl(job);
  965. amd_sched_entity_push_job(&job->base);
  966. ttm_eu_fence_buffer_objects(&p->ticket, &p->validated, p->fence);
  967. amdgpu_mn_unlock(p->mn);
  968. return 0;
  969. }
  970. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  971. {
  972. struct amdgpu_device *adev = dev->dev_private;
  973. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  974. union drm_amdgpu_cs *cs = data;
  975. struct amdgpu_cs_parser parser = {};
  976. bool reserved_buffers = false;
  977. int i, r;
  978. if (!adev->accel_working)
  979. return -EBUSY;
  980. if (amdgpu_kms_vram_lost(adev, fpriv))
  981. return -ENODEV;
  982. parser.adev = adev;
  983. parser.filp = filp;
  984. r = amdgpu_cs_parser_init(&parser, data);
  985. if (r) {
  986. DRM_ERROR("Failed to initialize parser !\n");
  987. goto out;
  988. }
  989. r = amdgpu_cs_parser_bos(&parser, data);
  990. if (r) {
  991. if (r == -ENOMEM)
  992. DRM_ERROR("Not enough memory for command submission!\n");
  993. else if (r != -ERESTARTSYS)
  994. DRM_ERROR("Failed to process the buffer list %d!\n", r);
  995. goto out;
  996. }
  997. reserved_buffers = true;
  998. r = amdgpu_cs_ib_fill(adev, &parser);
  999. if (r)
  1000. goto out;
  1001. r = amdgpu_cs_dependencies(adev, &parser);
  1002. if (r) {
  1003. DRM_ERROR("Failed in the dependencies handling %d!\n", r);
  1004. goto out;
  1005. }
  1006. for (i = 0; i < parser.job->num_ibs; i++)
  1007. trace_amdgpu_cs(&parser, i);
  1008. r = amdgpu_cs_ib_vm_chunk(adev, &parser);
  1009. if (r)
  1010. goto out;
  1011. r = amdgpu_cs_submit(&parser, cs);
  1012. out:
  1013. amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
  1014. return r;
  1015. }
  1016. /**
  1017. * amdgpu_cs_wait_ioctl - wait for a command submission to finish
  1018. *
  1019. * @dev: drm device
  1020. * @data: data from userspace
  1021. * @filp: file private
  1022. *
  1023. * Wait for the command submission identified by handle to finish.
  1024. */
  1025. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
  1026. struct drm_file *filp)
  1027. {
  1028. union drm_amdgpu_wait_cs *wait = data;
  1029. struct amdgpu_device *adev = dev->dev_private;
  1030. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  1031. unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
  1032. struct amdgpu_ring *ring = NULL;
  1033. struct amdgpu_ctx *ctx;
  1034. struct dma_fence *fence;
  1035. long r;
  1036. if (amdgpu_kms_vram_lost(adev, fpriv))
  1037. return -ENODEV;
  1038. ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
  1039. if (ctx == NULL)
  1040. return -EINVAL;
  1041. r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr,
  1042. wait->in.ip_type, wait->in.ip_instance,
  1043. wait->in.ring, &ring);
  1044. if (r) {
  1045. amdgpu_ctx_put(ctx);
  1046. return r;
  1047. }
  1048. fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
  1049. if (IS_ERR(fence))
  1050. r = PTR_ERR(fence);
  1051. else if (fence) {
  1052. r = dma_fence_wait_timeout(fence, true, timeout);
  1053. dma_fence_put(fence);
  1054. } else
  1055. r = 1;
  1056. amdgpu_ctx_put(ctx);
  1057. if (r < 0)
  1058. return r;
  1059. memset(wait, 0, sizeof(*wait));
  1060. wait->out.status = (r == 0);
  1061. return 0;
  1062. }
  1063. /**
  1064. * amdgpu_cs_get_fence - helper to get fence from drm_amdgpu_fence
  1065. *
  1066. * @adev: amdgpu device
  1067. * @filp: file private
  1068. * @user: drm_amdgpu_fence copied from user space
  1069. */
  1070. static struct dma_fence *amdgpu_cs_get_fence(struct amdgpu_device *adev,
  1071. struct drm_file *filp,
  1072. struct drm_amdgpu_fence *user)
  1073. {
  1074. struct amdgpu_ring *ring;
  1075. struct amdgpu_ctx *ctx;
  1076. struct dma_fence *fence;
  1077. int r;
  1078. ctx = amdgpu_ctx_get(filp->driver_priv, user->ctx_id);
  1079. if (ctx == NULL)
  1080. return ERR_PTR(-EINVAL);
  1081. r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr, user->ip_type,
  1082. user->ip_instance, user->ring, &ring);
  1083. if (r) {
  1084. amdgpu_ctx_put(ctx);
  1085. return ERR_PTR(r);
  1086. }
  1087. fence = amdgpu_ctx_get_fence(ctx, ring, user->seq_no);
  1088. amdgpu_ctx_put(ctx);
  1089. return fence;
  1090. }
  1091. /**
  1092. * amdgpu_cs_wait_all_fence - wait on all fences to signal
  1093. *
  1094. * @adev: amdgpu device
  1095. * @filp: file private
  1096. * @wait: wait parameters
  1097. * @fences: array of drm_amdgpu_fence
  1098. */
  1099. static int amdgpu_cs_wait_all_fences(struct amdgpu_device *adev,
  1100. struct drm_file *filp,
  1101. union drm_amdgpu_wait_fences *wait,
  1102. struct drm_amdgpu_fence *fences)
  1103. {
  1104. uint32_t fence_count = wait->in.fence_count;
  1105. unsigned int i;
  1106. long r = 1;
  1107. for (i = 0; i < fence_count; i++) {
  1108. struct dma_fence *fence;
  1109. unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
  1110. fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
  1111. if (IS_ERR(fence))
  1112. return PTR_ERR(fence);
  1113. else if (!fence)
  1114. continue;
  1115. r = dma_fence_wait_timeout(fence, true, timeout);
  1116. dma_fence_put(fence);
  1117. if (r < 0)
  1118. return r;
  1119. if (r == 0)
  1120. break;
  1121. }
  1122. memset(wait, 0, sizeof(*wait));
  1123. wait->out.status = (r > 0);
  1124. return 0;
  1125. }
  1126. /**
  1127. * amdgpu_cs_wait_any_fence - wait on any fence to signal
  1128. *
  1129. * @adev: amdgpu device
  1130. * @filp: file private
  1131. * @wait: wait parameters
  1132. * @fences: array of drm_amdgpu_fence
  1133. */
  1134. static int amdgpu_cs_wait_any_fence(struct amdgpu_device *adev,
  1135. struct drm_file *filp,
  1136. union drm_amdgpu_wait_fences *wait,
  1137. struct drm_amdgpu_fence *fences)
  1138. {
  1139. unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
  1140. uint32_t fence_count = wait->in.fence_count;
  1141. uint32_t first = ~0;
  1142. struct dma_fence **array;
  1143. unsigned int i;
  1144. long r;
  1145. /* Prepare the fence array */
  1146. array = kcalloc(fence_count, sizeof(struct dma_fence *), GFP_KERNEL);
  1147. if (array == NULL)
  1148. return -ENOMEM;
  1149. for (i = 0; i < fence_count; i++) {
  1150. struct dma_fence *fence;
  1151. fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
  1152. if (IS_ERR(fence)) {
  1153. r = PTR_ERR(fence);
  1154. goto err_free_fence_array;
  1155. } else if (fence) {
  1156. array[i] = fence;
  1157. } else { /* NULL, the fence has been already signaled */
  1158. r = 1;
  1159. first = i;
  1160. goto out;
  1161. }
  1162. }
  1163. r = dma_fence_wait_any_timeout(array, fence_count, true, timeout,
  1164. &first);
  1165. if (r < 0)
  1166. goto err_free_fence_array;
  1167. out:
  1168. memset(wait, 0, sizeof(*wait));
  1169. wait->out.status = (r > 0);
  1170. wait->out.first_signaled = first;
  1171. /* set return value 0 to indicate success */
  1172. r = 0;
  1173. err_free_fence_array:
  1174. for (i = 0; i < fence_count; i++)
  1175. dma_fence_put(array[i]);
  1176. kfree(array);
  1177. return r;
  1178. }
  1179. /**
  1180. * amdgpu_cs_wait_fences_ioctl - wait for multiple command submissions to finish
  1181. *
  1182. * @dev: drm device
  1183. * @data: data from userspace
  1184. * @filp: file private
  1185. */
  1186. int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
  1187. struct drm_file *filp)
  1188. {
  1189. struct amdgpu_device *adev = dev->dev_private;
  1190. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  1191. union drm_amdgpu_wait_fences *wait = data;
  1192. uint32_t fence_count = wait->in.fence_count;
  1193. struct drm_amdgpu_fence *fences_user;
  1194. struct drm_amdgpu_fence *fences;
  1195. int r;
  1196. if (amdgpu_kms_vram_lost(adev, fpriv))
  1197. return -ENODEV;
  1198. /* Get the fences from userspace */
  1199. fences = kmalloc_array(fence_count, sizeof(struct drm_amdgpu_fence),
  1200. GFP_KERNEL);
  1201. if (fences == NULL)
  1202. return -ENOMEM;
  1203. fences_user = u64_to_user_ptr(wait->in.fences);
  1204. if (copy_from_user(fences, fences_user,
  1205. sizeof(struct drm_amdgpu_fence) * fence_count)) {
  1206. r = -EFAULT;
  1207. goto err_free_fences;
  1208. }
  1209. if (wait->in.wait_all)
  1210. r = amdgpu_cs_wait_all_fences(adev, filp, wait, fences);
  1211. else
  1212. r = amdgpu_cs_wait_any_fence(adev, filp, wait, fences);
  1213. err_free_fences:
  1214. kfree(fences);
  1215. return r;
  1216. }
  1217. /**
  1218. * amdgpu_cs_find_bo_va - find bo_va for VM address
  1219. *
  1220. * @parser: command submission parser context
  1221. * @addr: VM address
  1222. * @bo: resulting BO of the mapping found
  1223. *
  1224. * Search the buffer objects in the command submission context for a certain
  1225. * virtual memory address. Returns allocation structure when found, NULL
  1226. * otherwise.
  1227. */
  1228. int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  1229. uint64_t addr, struct amdgpu_bo **bo,
  1230. struct amdgpu_bo_va_mapping **map)
  1231. {
  1232. struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
  1233. struct amdgpu_vm *vm = &fpriv->vm;
  1234. struct amdgpu_bo_va_mapping *mapping;
  1235. int r;
  1236. addr /= AMDGPU_GPU_PAGE_SIZE;
  1237. mapping = amdgpu_vm_bo_lookup_mapping(vm, addr);
  1238. if (!mapping || !mapping->bo_va || !mapping->bo_va->base.bo)
  1239. return -EINVAL;
  1240. *bo = mapping->bo_va->base.bo;
  1241. *map = mapping;
  1242. /* Double check that the BO is reserved by this CS */
  1243. if (READ_ONCE((*bo)->tbo.resv->lock.ctx) != &parser->ticket)
  1244. return -EINVAL;
  1245. r = amdgpu_ttm_bind(&(*bo)->tbo, &(*bo)->tbo.mem);
  1246. if (unlikely(r))
  1247. return r;
  1248. if ((*bo)->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
  1249. return 0;
  1250. (*bo)->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  1251. amdgpu_ttm_placement_from_domain(*bo, (*bo)->allowed_domains);
  1252. return ttm_bo_validate(&(*bo)->tbo, &(*bo)->placement, false, false);
  1253. }