emulate.c 142 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <asm/kvm_emulate.h>
  25. #include <linux/stringify.h>
  26. #include <asm/debugreg.h>
  27. #include "x86.h"
  28. #include "tss.h"
  29. /*
  30. * Operand types
  31. */
  32. #define OpNone 0ull
  33. #define OpImplicit 1ull /* No generic decode */
  34. #define OpReg 2ull /* Register */
  35. #define OpMem 3ull /* Memory */
  36. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  37. #define OpDI 5ull /* ES:DI/EDI/RDI */
  38. #define OpMem64 6ull /* Memory, 64-bit */
  39. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  40. #define OpDX 8ull /* DX register */
  41. #define OpCL 9ull /* CL register (for shifts) */
  42. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  43. #define OpOne 11ull /* Implied 1 */
  44. #define OpImm 12ull /* Sign extended up to 32-bit immediate */
  45. #define OpMem16 13ull /* Memory operand (16-bit). */
  46. #define OpMem32 14ull /* Memory operand (32-bit). */
  47. #define OpImmU 15ull /* Immediate operand, zero extended */
  48. #define OpSI 16ull /* SI/ESI/RSI */
  49. #define OpImmFAddr 17ull /* Immediate far address */
  50. #define OpMemFAddr 18ull /* Far address in memory */
  51. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  52. #define OpES 20ull /* ES */
  53. #define OpCS 21ull /* CS */
  54. #define OpSS 22ull /* SS */
  55. #define OpDS 23ull /* DS */
  56. #define OpFS 24ull /* FS */
  57. #define OpGS 25ull /* GS */
  58. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  59. #define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
  60. #define OpXLat 28ull /* memory at BX/EBX/RBX + zero-extended AL */
  61. #define OpAccLo 29ull /* Low part of extended acc (AX/AX/EAX/RAX) */
  62. #define OpAccHi 30ull /* High part of extended acc (-/DX/EDX/RDX) */
  63. #define OpBits 5 /* Width of operand field */
  64. #define OpMask ((1ull << OpBits) - 1)
  65. /*
  66. * Opcode effective-address decode tables.
  67. * Note that we only emulate instructions that have at least one memory
  68. * operand (excluding implicit stack references). We assume that stack
  69. * references and instruction fetches will never occur in special memory
  70. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  71. * not be handled.
  72. */
  73. /* Operand sizes: 8-bit operands or specified/overridden size. */
  74. #define ByteOp (1<<0) /* 8-bit operands. */
  75. /* Destination operand type. */
  76. #define DstShift 1
  77. #define ImplicitOps (OpImplicit << DstShift)
  78. #define DstReg (OpReg << DstShift)
  79. #define DstMem (OpMem << DstShift)
  80. #define DstAcc (OpAcc << DstShift)
  81. #define DstDI (OpDI << DstShift)
  82. #define DstMem64 (OpMem64 << DstShift)
  83. #define DstMem16 (OpMem16 << DstShift)
  84. #define DstImmUByte (OpImmUByte << DstShift)
  85. #define DstDX (OpDX << DstShift)
  86. #define DstAccLo (OpAccLo << DstShift)
  87. #define DstMask (OpMask << DstShift)
  88. /* Source operand type. */
  89. #define SrcShift 6
  90. #define SrcNone (OpNone << SrcShift)
  91. #define SrcReg (OpReg << SrcShift)
  92. #define SrcMem (OpMem << SrcShift)
  93. #define SrcMem16 (OpMem16 << SrcShift)
  94. #define SrcMem32 (OpMem32 << SrcShift)
  95. #define SrcImm (OpImm << SrcShift)
  96. #define SrcImmByte (OpImmByte << SrcShift)
  97. #define SrcOne (OpOne << SrcShift)
  98. #define SrcImmUByte (OpImmUByte << SrcShift)
  99. #define SrcImmU (OpImmU << SrcShift)
  100. #define SrcSI (OpSI << SrcShift)
  101. #define SrcXLat (OpXLat << SrcShift)
  102. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  103. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  104. #define SrcAcc (OpAcc << SrcShift)
  105. #define SrcImmU16 (OpImmU16 << SrcShift)
  106. #define SrcImm64 (OpImm64 << SrcShift)
  107. #define SrcDX (OpDX << SrcShift)
  108. #define SrcMem8 (OpMem8 << SrcShift)
  109. #define SrcAccHi (OpAccHi << SrcShift)
  110. #define SrcMask (OpMask << SrcShift)
  111. #define BitOp (1<<11)
  112. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  113. #define String (1<<13) /* String instruction (rep capable) */
  114. #define Stack (1<<14) /* Stack instruction (push/pop) */
  115. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  116. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  117. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  118. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  119. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  120. #define Escape (5<<15) /* Escape to coprocessor instruction */
  121. #define InstrDual (6<<15) /* Alternate instruction decoding of mod == 3 */
  122. #define ModeDual (7<<15) /* Different instruction for 32/64 bit */
  123. #define Sse (1<<18) /* SSE Vector instruction */
  124. /* Generic ModRM decode. */
  125. #define ModRM (1<<19)
  126. /* Destination is only written; never read. */
  127. #define Mov (1<<20)
  128. /* Misc flags */
  129. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  130. #define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
  131. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  132. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  133. #define Undefined (1<<25) /* No Such Instruction */
  134. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  135. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  136. #define No64 (1<<28)
  137. #define PageTable (1 << 29) /* instruction used to write page table */
  138. #define NotImpl (1 << 30) /* instruction is not implemented */
  139. /* Source 2 operand type */
  140. #define Src2Shift (31)
  141. #define Src2None (OpNone << Src2Shift)
  142. #define Src2Mem (OpMem << Src2Shift)
  143. #define Src2CL (OpCL << Src2Shift)
  144. #define Src2ImmByte (OpImmByte << Src2Shift)
  145. #define Src2One (OpOne << Src2Shift)
  146. #define Src2Imm (OpImm << Src2Shift)
  147. #define Src2ES (OpES << Src2Shift)
  148. #define Src2CS (OpCS << Src2Shift)
  149. #define Src2SS (OpSS << Src2Shift)
  150. #define Src2DS (OpDS << Src2Shift)
  151. #define Src2FS (OpFS << Src2Shift)
  152. #define Src2GS (OpGS << Src2Shift)
  153. #define Src2Mask (OpMask << Src2Shift)
  154. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  155. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  156. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  157. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  158. #define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
  159. #define NoWrite ((u64)1 << 45) /* No writeback */
  160. #define SrcWrite ((u64)1 << 46) /* Write back src operand */
  161. #define NoMod ((u64)1 << 47) /* Mod field is ignored */
  162. #define Intercept ((u64)1 << 48) /* Has valid intercept field */
  163. #define CheckPerm ((u64)1 << 49) /* Has valid check_perm field */
  164. #define PrivUD ((u64)1 << 51) /* #UD instead of #GP on CPL > 0 */
  165. #define NearBranch ((u64)1 << 52) /* Near branches */
  166. #define No16 ((u64)1 << 53) /* No 16 bit operand */
  167. #define IncSP ((u64)1 << 54) /* SP is incremented before ModRM calc */
  168. #define DstXacc (DstAccLo | SrcAccHi | SrcWrite)
  169. #define X2(x...) x, x
  170. #define X3(x...) X2(x), x
  171. #define X4(x...) X2(x), X2(x)
  172. #define X5(x...) X4(x), x
  173. #define X6(x...) X4(x), X2(x)
  174. #define X7(x...) X4(x), X3(x)
  175. #define X8(x...) X4(x), X4(x)
  176. #define X16(x...) X8(x), X8(x)
  177. #define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
  178. #define FASTOP_SIZE 8
  179. /*
  180. * fastop functions have a special calling convention:
  181. *
  182. * dst: rax (in/out)
  183. * src: rdx (in/out)
  184. * src2: rcx (in)
  185. * flags: rflags (in/out)
  186. * ex: rsi (in:fastop pointer, out:zero if exception)
  187. *
  188. * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
  189. * different operand sizes can be reached by calculation, rather than a jump
  190. * table (which would be bigger than the code).
  191. *
  192. * fastop functions are declared as taking a never-defined fastop parameter,
  193. * so they can't be called from C directly.
  194. */
  195. struct fastop;
  196. struct opcode {
  197. u64 flags : 56;
  198. u64 intercept : 8;
  199. union {
  200. int (*execute)(struct x86_emulate_ctxt *ctxt);
  201. const struct opcode *group;
  202. const struct group_dual *gdual;
  203. const struct gprefix *gprefix;
  204. const struct escape *esc;
  205. const struct instr_dual *idual;
  206. const struct mode_dual *mdual;
  207. void (*fastop)(struct fastop *fake);
  208. } u;
  209. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  210. };
  211. struct group_dual {
  212. struct opcode mod012[8];
  213. struct opcode mod3[8];
  214. };
  215. struct gprefix {
  216. struct opcode pfx_no;
  217. struct opcode pfx_66;
  218. struct opcode pfx_f2;
  219. struct opcode pfx_f3;
  220. };
  221. struct escape {
  222. struct opcode op[8];
  223. struct opcode high[64];
  224. };
  225. struct instr_dual {
  226. struct opcode mod012;
  227. struct opcode mod3;
  228. };
  229. struct mode_dual {
  230. struct opcode mode32;
  231. struct opcode mode64;
  232. };
  233. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  234. enum x86_transfer_type {
  235. X86_TRANSFER_NONE,
  236. X86_TRANSFER_CALL_JMP,
  237. X86_TRANSFER_RET,
  238. X86_TRANSFER_TASK_SWITCH,
  239. };
  240. static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
  241. {
  242. if (!(ctxt->regs_valid & (1 << nr))) {
  243. ctxt->regs_valid |= 1 << nr;
  244. ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
  245. }
  246. return ctxt->_regs[nr];
  247. }
  248. static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
  249. {
  250. ctxt->regs_valid |= 1 << nr;
  251. ctxt->regs_dirty |= 1 << nr;
  252. return &ctxt->_regs[nr];
  253. }
  254. static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
  255. {
  256. reg_read(ctxt, nr);
  257. return reg_write(ctxt, nr);
  258. }
  259. static void writeback_registers(struct x86_emulate_ctxt *ctxt)
  260. {
  261. unsigned reg;
  262. for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
  263. ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
  264. }
  265. static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
  266. {
  267. ctxt->regs_dirty = 0;
  268. ctxt->regs_valid = 0;
  269. }
  270. /*
  271. * These EFLAGS bits are restored from saved value during emulation, and
  272. * any changes are written back to the saved value after emulation.
  273. */
  274. #define EFLAGS_MASK (X86_EFLAGS_OF|X86_EFLAGS_SF|X86_EFLAGS_ZF|X86_EFLAGS_AF|\
  275. X86_EFLAGS_PF|X86_EFLAGS_CF)
  276. #ifdef CONFIG_X86_64
  277. #define ON64(x) x
  278. #else
  279. #define ON64(x)
  280. #endif
  281. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));
  282. #define FOP_FUNC(name) \
  283. ".align " __stringify(FASTOP_SIZE) " \n\t" \
  284. ".type " name ", @function \n\t" \
  285. name ":\n\t"
  286. #define FOP_RET "ret \n\t"
  287. #define FOP_START(op) \
  288. extern void em_##op(struct fastop *fake); \
  289. asm(".pushsection .text, \"ax\" \n\t" \
  290. ".global em_" #op " \n\t" \
  291. FOP_FUNC("em_" #op)
  292. #define FOP_END \
  293. ".popsection")
  294. #define FOPNOP() \
  295. FOP_FUNC(__stringify(__UNIQUE_ID(nop))) \
  296. FOP_RET
  297. #define FOP1E(op, dst) \
  298. FOP_FUNC(#op "_" #dst) \
  299. "10: " #op " %" #dst " \n\t" FOP_RET
  300. #define FOP1EEX(op, dst) \
  301. FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
  302. #define FASTOP1(op) \
  303. FOP_START(op) \
  304. FOP1E(op##b, al) \
  305. FOP1E(op##w, ax) \
  306. FOP1E(op##l, eax) \
  307. ON64(FOP1E(op##q, rax)) \
  308. FOP_END
  309. /* 1-operand, using src2 (for MUL/DIV r/m) */
  310. #define FASTOP1SRC2(op, name) \
  311. FOP_START(name) \
  312. FOP1E(op, cl) \
  313. FOP1E(op, cx) \
  314. FOP1E(op, ecx) \
  315. ON64(FOP1E(op, rcx)) \
  316. FOP_END
  317. /* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
  318. #define FASTOP1SRC2EX(op, name) \
  319. FOP_START(name) \
  320. FOP1EEX(op, cl) \
  321. FOP1EEX(op, cx) \
  322. FOP1EEX(op, ecx) \
  323. ON64(FOP1EEX(op, rcx)) \
  324. FOP_END
  325. #define FOP2E(op, dst, src) \
  326. FOP_FUNC(#op "_" #dst "_" #src) \
  327. #op " %" #src ", %" #dst " \n\t" FOP_RET
  328. #define FASTOP2(op) \
  329. FOP_START(op) \
  330. FOP2E(op##b, al, dl) \
  331. FOP2E(op##w, ax, dx) \
  332. FOP2E(op##l, eax, edx) \
  333. ON64(FOP2E(op##q, rax, rdx)) \
  334. FOP_END
  335. /* 2 operand, word only */
  336. #define FASTOP2W(op) \
  337. FOP_START(op) \
  338. FOPNOP() \
  339. FOP2E(op##w, ax, dx) \
  340. FOP2E(op##l, eax, edx) \
  341. ON64(FOP2E(op##q, rax, rdx)) \
  342. FOP_END
  343. /* 2 operand, src is CL */
  344. #define FASTOP2CL(op) \
  345. FOP_START(op) \
  346. FOP2E(op##b, al, cl) \
  347. FOP2E(op##w, ax, cl) \
  348. FOP2E(op##l, eax, cl) \
  349. ON64(FOP2E(op##q, rax, cl)) \
  350. FOP_END
  351. /* 2 operand, src and dest are reversed */
  352. #define FASTOP2R(op, name) \
  353. FOP_START(name) \
  354. FOP2E(op##b, dl, al) \
  355. FOP2E(op##w, dx, ax) \
  356. FOP2E(op##l, edx, eax) \
  357. ON64(FOP2E(op##q, rdx, rax)) \
  358. FOP_END
  359. #define FOP3E(op, dst, src, src2) \
  360. FOP_FUNC(#op "_" #dst "_" #src "_" #src2) \
  361. #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET
  362. /* 3-operand, word-only, src2=cl */
  363. #define FASTOP3WCL(op) \
  364. FOP_START(op) \
  365. FOPNOP() \
  366. FOP3E(op##w, ax, dx, cl) \
  367. FOP3E(op##l, eax, edx, cl) \
  368. ON64(FOP3E(op##q, rax, rdx, cl)) \
  369. FOP_END
  370. /* Special case for SETcc - 1 instruction per cc */
  371. #define FOP_SETCC(op) \
  372. ".align 4 \n\t" \
  373. ".type " #op ", @function \n\t" \
  374. #op ": \n\t" \
  375. #op " %al \n\t" \
  376. FOP_RET
  377. asm(".global kvm_fastop_exception \n"
  378. "kvm_fastop_exception: xor %esi, %esi; ret");
  379. FOP_START(setcc)
  380. FOP_SETCC(seto)
  381. FOP_SETCC(setno)
  382. FOP_SETCC(setc)
  383. FOP_SETCC(setnc)
  384. FOP_SETCC(setz)
  385. FOP_SETCC(setnz)
  386. FOP_SETCC(setbe)
  387. FOP_SETCC(setnbe)
  388. FOP_SETCC(sets)
  389. FOP_SETCC(setns)
  390. FOP_SETCC(setp)
  391. FOP_SETCC(setnp)
  392. FOP_SETCC(setl)
  393. FOP_SETCC(setnl)
  394. FOP_SETCC(setle)
  395. FOP_SETCC(setnle)
  396. FOP_END;
  397. FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
  398. FOP_END;
  399. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  400. enum x86_intercept intercept,
  401. enum x86_intercept_stage stage)
  402. {
  403. struct x86_instruction_info info = {
  404. .intercept = intercept,
  405. .rep_prefix = ctxt->rep_prefix,
  406. .modrm_mod = ctxt->modrm_mod,
  407. .modrm_reg = ctxt->modrm_reg,
  408. .modrm_rm = ctxt->modrm_rm,
  409. .src_val = ctxt->src.val64,
  410. .dst_val = ctxt->dst.val64,
  411. .src_bytes = ctxt->src.bytes,
  412. .dst_bytes = ctxt->dst.bytes,
  413. .ad_bytes = ctxt->ad_bytes,
  414. .next_rip = ctxt->eip,
  415. };
  416. return ctxt->ops->intercept(ctxt, &info, stage);
  417. }
  418. static void assign_masked(ulong *dest, ulong src, ulong mask)
  419. {
  420. *dest = (*dest & ~mask) | (src & mask);
  421. }
  422. static void assign_register(unsigned long *reg, u64 val, int bytes)
  423. {
  424. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  425. switch (bytes) {
  426. case 1:
  427. *(u8 *)reg = (u8)val;
  428. break;
  429. case 2:
  430. *(u16 *)reg = (u16)val;
  431. break;
  432. case 4:
  433. *reg = (u32)val;
  434. break; /* 64b: zero-extend */
  435. case 8:
  436. *reg = val;
  437. break;
  438. }
  439. }
  440. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  441. {
  442. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  443. }
  444. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  445. {
  446. u16 sel;
  447. struct desc_struct ss;
  448. if (ctxt->mode == X86EMUL_MODE_PROT64)
  449. return ~0UL;
  450. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  451. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  452. }
  453. static int stack_size(struct x86_emulate_ctxt *ctxt)
  454. {
  455. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  456. }
  457. /* Access/update address held in a register, based on addressing mode. */
  458. static inline unsigned long
  459. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  460. {
  461. if (ctxt->ad_bytes == sizeof(unsigned long))
  462. return reg;
  463. else
  464. return reg & ad_mask(ctxt);
  465. }
  466. static inline unsigned long
  467. register_address(struct x86_emulate_ctxt *ctxt, int reg)
  468. {
  469. return address_mask(ctxt, reg_read(ctxt, reg));
  470. }
  471. static void masked_increment(ulong *reg, ulong mask, int inc)
  472. {
  473. assign_masked(reg, *reg + inc, mask);
  474. }
  475. static inline void
  476. register_address_increment(struct x86_emulate_ctxt *ctxt, int reg, int inc)
  477. {
  478. ulong *preg = reg_rmw(ctxt, reg);
  479. assign_register(preg, *preg + inc, ctxt->ad_bytes);
  480. }
  481. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  482. {
  483. masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
  484. }
  485. static u32 desc_limit_scaled(struct desc_struct *desc)
  486. {
  487. u32 limit = get_desc_limit(desc);
  488. return desc->g ? (limit << 12) | 0xfff : limit;
  489. }
  490. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  491. {
  492. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  493. return 0;
  494. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  495. }
  496. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  497. u32 error, bool valid)
  498. {
  499. WARN_ON(vec > 0x1f);
  500. ctxt->exception.vector = vec;
  501. ctxt->exception.error_code = error;
  502. ctxt->exception.error_code_valid = valid;
  503. return X86EMUL_PROPAGATE_FAULT;
  504. }
  505. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  506. {
  507. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  508. }
  509. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  510. {
  511. return emulate_exception(ctxt, GP_VECTOR, err, true);
  512. }
  513. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  514. {
  515. return emulate_exception(ctxt, SS_VECTOR, err, true);
  516. }
  517. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  518. {
  519. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  520. }
  521. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  522. {
  523. return emulate_exception(ctxt, TS_VECTOR, err, true);
  524. }
  525. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  526. {
  527. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  528. }
  529. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  530. {
  531. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  532. }
  533. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  534. {
  535. u16 selector;
  536. struct desc_struct desc;
  537. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  538. return selector;
  539. }
  540. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  541. unsigned seg)
  542. {
  543. u16 dummy;
  544. u32 base3;
  545. struct desc_struct desc;
  546. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  547. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  548. }
  549. /*
  550. * x86 defines three classes of vector instructions: explicitly
  551. * aligned, explicitly unaligned, and the rest, which change behaviour
  552. * depending on whether they're AVX encoded or not.
  553. *
  554. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  555. * subject to the same check.
  556. */
  557. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  558. {
  559. if (likely(size < 16))
  560. return false;
  561. if (ctxt->d & Aligned)
  562. return true;
  563. else if (ctxt->d & Unaligned)
  564. return false;
  565. else if (ctxt->d & Avx)
  566. return false;
  567. else
  568. return true;
  569. }
  570. static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
  571. struct segmented_address addr,
  572. unsigned *max_size, unsigned size,
  573. bool write, bool fetch,
  574. enum x86emul_mode mode, ulong *linear)
  575. {
  576. struct desc_struct desc;
  577. bool usable;
  578. ulong la;
  579. u32 lim;
  580. u16 sel;
  581. la = seg_base(ctxt, addr.seg) + addr.ea;
  582. *max_size = 0;
  583. switch (mode) {
  584. case X86EMUL_MODE_PROT64:
  585. *linear = la;
  586. if (is_noncanonical_address(la))
  587. goto bad;
  588. *max_size = min_t(u64, ~0u, (1ull << 48) - la);
  589. if (size > *max_size)
  590. goto bad;
  591. break;
  592. default:
  593. *linear = la = (u32)la;
  594. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  595. addr.seg);
  596. if (!usable)
  597. goto bad;
  598. /* code segment in protected mode or read-only data segment */
  599. if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
  600. || !(desc.type & 2)) && write)
  601. goto bad;
  602. /* unreadable code segment */
  603. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  604. goto bad;
  605. lim = desc_limit_scaled(&desc);
  606. if (!(desc.type & 8) && (desc.type & 4)) {
  607. /* expand-down segment */
  608. if (addr.ea <= lim)
  609. goto bad;
  610. lim = desc.d ? 0xffffffff : 0xffff;
  611. }
  612. if (addr.ea > lim)
  613. goto bad;
  614. if (lim == 0xffffffff)
  615. *max_size = ~0u;
  616. else {
  617. *max_size = (u64)lim + 1 - addr.ea;
  618. if (size > *max_size)
  619. goto bad;
  620. }
  621. break;
  622. }
  623. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  624. return emulate_gp(ctxt, 0);
  625. return X86EMUL_CONTINUE;
  626. bad:
  627. if (addr.seg == VCPU_SREG_SS)
  628. return emulate_ss(ctxt, 0);
  629. else
  630. return emulate_gp(ctxt, 0);
  631. }
  632. static int linearize(struct x86_emulate_ctxt *ctxt,
  633. struct segmented_address addr,
  634. unsigned size, bool write,
  635. ulong *linear)
  636. {
  637. unsigned max_size;
  638. return __linearize(ctxt, addr, &max_size, size, write, false,
  639. ctxt->mode, linear);
  640. }
  641. static inline int assign_eip(struct x86_emulate_ctxt *ctxt, ulong dst,
  642. enum x86emul_mode mode)
  643. {
  644. ulong linear;
  645. int rc;
  646. unsigned max_size;
  647. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  648. .ea = dst };
  649. if (ctxt->op_bytes != sizeof(unsigned long))
  650. addr.ea = dst & ((1UL << (ctxt->op_bytes << 3)) - 1);
  651. rc = __linearize(ctxt, addr, &max_size, 1, false, true, mode, &linear);
  652. if (rc == X86EMUL_CONTINUE)
  653. ctxt->_eip = addr.ea;
  654. return rc;
  655. }
  656. static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
  657. {
  658. return assign_eip(ctxt, dst, ctxt->mode);
  659. }
  660. static int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
  661. const struct desc_struct *cs_desc)
  662. {
  663. enum x86emul_mode mode = ctxt->mode;
  664. int rc;
  665. #ifdef CONFIG_X86_64
  666. if (ctxt->mode >= X86EMUL_MODE_PROT16) {
  667. if (cs_desc->l) {
  668. u64 efer = 0;
  669. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  670. if (efer & EFER_LMA)
  671. mode = X86EMUL_MODE_PROT64;
  672. } else
  673. mode = X86EMUL_MODE_PROT32; /* temporary value */
  674. }
  675. #endif
  676. if (mode == X86EMUL_MODE_PROT16 || mode == X86EMUL_MODE_PROT32)
  677. mode = cs_desc->d ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
  678. rc = assign_eip(ctxt, dst, mode);
  679. if (rc == X86EMUL_CONTINUE)
  680. ctxt->mode = mode;
  681. return rc;
  682. }
  683. static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  684. {
  685. return assign_eip_near(ctxt, ctxt->_eip + rel);
  686. }
  687. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  688. struct segmented_address addr,
  689. void *data,
  690. unsigned size)
  691. {
  692. int rc;
  693. ulong linear;
  694. rc = linearize(ctxt, addr, size, false, &linear);
  695. if (rc != X86EMUL_CONTINUE)
  696. return rc;
  697. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  698. }
  699. /*
  700. * Prefetch the remaining bytes of the instruction without crossing page
  701. * boundary if they are not in fetch_cache yet.
  702. */
  703. static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
  704. {
  705. int rc;
  706. unsigned size, max_size;
  707. unsigned long linear;
  708. int cur_size = ctxt->fetch.end - ctxt->fetch.data;
  709. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  710. .ea = ctxt->eip + cur_size };
  711. /*
  712. * We do not know exactly how many bytes will be needed, and
  713. * __linearize is expensive, so fetch as much as possible. We
  714. * just have to avoid going beyond the 15 byte limit, the end
  715. * of the segment, or the end of the page.
  716. *
  717. * __linearize is called with size 0 so that it does not do any
  718. * boundary check itself. Instead, we use max_size to check
  719. * against op_size.
  720. */
  721. rc = __linearize(ctxt, addr, &max_size, 0, false, true, ctxt->mode,
  722. &linear);
  723. if (unlikely(rc != X86EMUL_CONTINUE))
  724. return rc;
  725. size = min_t(unsigned, 15UL ^ cur_size, max_size);
  726. size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
  727. /*
  728. * One instruction can only straddle two pages,
  729. * and one has been loaded at the beginning of
  730. * x86_decode_insn. So, if not enough bytes
  731. * still, we must have hit the 15-byte boundary.
  732. */
  733. if (unlikely(size < op_size))
  734. return emulate_gp(ctxt, 0);
  735. rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
  736. size, &ctxt->exception);
  737. if (unlikely(rc != X86EMUL_CONTINUE))
  738. return rc;
  739. ctxt->fetch.end += size;
  740. return X86EMUL_CONTINUE;
  741. }
  742. static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
  743. unsigned size)
  744. {
  745. unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;
  746. if (unlikely(done_size < size))
  747. return __do_insn_fetch_bytes(ctxt, size - done_size);
  748. else
  749. return X86EMUL_CONTINUE;
  750. }
  751. /* Fetch next part of the instruction being emulated. */
  752. #define insn_fetch(_type, _ctxt) \
  753. ({ _type _x; \
  754. \
  755. rc = do_insn_fetch_bytes(_ctxt, sizeof(_type)); \
  756. if (rc != X86EMUL_CONTINUE) \
  757. goto done; \
  758. ctxt->_eip += sizeof(_type); \
  759. _x = *(_type __aligned(1) *) ctxt->fetch.ptr; \
  760. ctxt->fetch.ptr += sizeof(_type); \
  761. _x; \
  762. })
  763. #define insn_fetch_arr(_arr, _size, _ctxt) \
  764. ({ \
  765. rc = do_insn_fetch_bytes(_ctxt, _size); \
  766. if (rc != X86EMUL_CONTINUE) \
  767. goto done; \
  768. ctxt->_eip += (_size); \
  769. memcpy(_arr, ctxt->fetch.ptr, _size); \
  770. ctxt->fetch.ptr += (_size); \
  771. })
  772. /*
  773. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  774. * pointer into the block that addresses the relevant register.
  775. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  776. */
  777. static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
  778. int byteop)
  779. {
  780. void *p;
  781. int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
  782. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  783. p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
  784. else
  785. p = reg_rmw(ctxt, modrm_reg);
  786. return p;
  787. }
  788. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  789. struct segmented_address addr,
  790. u16 *size, unsigned long *address, int op_bytes)
  791. {
  792. int rc;
  793. if (op_bytes == 2)
  794. op_bytes = 3;
  795. *address = 0;
  796. rc = segmented_read_std(ctxt, addr, size, 2);
  797. if (rc != X86EMUL_CONTINUE)
  798. return rc;
  799. addr.ea += 2;
  800. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  801. return rc;
  802. }
  803. FASTOP2(add);
  804. FASTOP2(or);
  805. FASTOP2(adc);
  806. FASTOP2(sbb);
  807. FASTOP2(and);
  808. FASTOP2(sub);
  809. FASTOP2(xor);
  810. FASTOP2(cmp);
  811. FASTOP2(test);
  812. FASTOP1SRC2(mul, mul_ex);
  813. FASTOP1SRC2(imul, imul_ex);
  814. FASTOP1SRC2EX(div, div_ex);
  815. FASTOP1SRC2EX(idiv, idiv_ex);
  816. FASTOP3WCL(shld);
  817. FASTOP3WCL(shrd);
  818. FASTOP2W(imul);
  819. FASTOP1(not);
  820. FASTOP1(neg);
  821. FASTOP1(inc);
  822. FASTOP1(dec);
  823. FASTOP2CL(rol);
  824. FASTOP2CL(ror);
  825. FASTOP2CL(rcl);
  826. FASTOP2CL(rcr);
  827. FASTOP2CL(shl);
  828. FASTOP2CL(shr);
  829. FASTOP2CL(sar);
  830. FASTOP2W(bsf);
  831. FASTOP2W(bsr);
  832. FASTOP2W(bt);
  833. FASTOP2W(bts);
  834. FASTOP2W(btr);
  835. FASTOP2W(btc);
  836. FASTOP2(xadd);
  837. FASTOP2R(cmp, cmp_r);
  838. static int em_bsf_c(struct x86_emulate_ctxt *ctxt)
  839. {
  840. /* If src is zero, do not writeback, but update flags */
  841. if (ctxt->src.val == 0)
  842. ctxt->dst.type = OP_NONE;
  843. return fastop(ctxt, em_bsf);
  844. }
  845. static int em_bsr_c(struct x86_emulate_ctxt *ctxt)
  846. {
  847. /* If src is zero, do not writeback, but update flags */
  848. if (ctxt->src.val == 0)
  849. ctxt->dst.type = OP_NONE;
  850. return fastop(ctxt, em_bsr);
  851. }
  852. static __always_inline u8 test_cc(unsigned int condition, unsigned long flags)
  853. {
  854. u8 rc;
  855. void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
  856. flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
  857. asm("push %[flags]; popf; call *%[fastop]"
  858. : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
  859. return rc;
  860. }
  861. static void fetch_register_operand(struct operand *op)
  862. {
  863. switch (op->bytes) {
  864. case 1:
  865. op->val = *(u8 *)op->addr.reg;
  866. break;
  867. case 2:
  868. op->val = *(u16 *)op->addr.reg;
  869. break;
  870. case 4:
  871. op->val = *(u32 *)op->addr.reg;
  872. break;
  873. case 8:
  874. op->val = *(u64 *)op->addr.reg;
  875. break;
  876. }
  877. }
  878. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  879. {
  880. ctxt->ops->get_fpu(ctxt);
  881. switch (reg) {
  882. case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
  883. case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
  884. case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
  885. case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
  886. case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
  887. case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
  888. case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
  889. case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
  890. #ifdef CONFIG_X86_64
  891. case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
  892. case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
  893. case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
  894. case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
  895. case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
  896. case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
  897. case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
  898. case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
  899. #endif
  900. default: BUG();
  901. }
  902. ctxt->ops->put_fpu(ctxt);
  903. }
  904. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  905. int reg)
  906. {
  907. ctxt->ops->get_fpu(ctxt);
  908. switch (reg) {
  909. case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
  910. case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
  911. case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
  912. case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
  913. case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
  914. case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
  915. case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
  916. case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
  917. #ifdef CONFIG_X86_64
  918. case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
  919. case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
  920. case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
  921. case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
  922. case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
  923. case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
  924. case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
  925. case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
  926. #endif
  927. default: BUG();
  928. }
  929. ctxt->ops->put_fpu(ctxt);
  930. }
  931. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  932. {
  933. ctxt->ops->get_fpu(ctxt);
  934. switch (reg) {
  935. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  936. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  937. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  938. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  939. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  940. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  941. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  942. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  943. default: BUG();
  944. }
  945. ctxt->ops->put_fpu(ctxt);
  946. }
  947. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  948. {
  949. ctxt->ops->get_fpu(ctxt);
  950. switch (reg) {
  951. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  952. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  953. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  954. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  955. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  956. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  957. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  958. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  959. default: BUG();
  960. }
  961. ctxt->ops->put_fpu(ctxt);
  962. }
  963. static int em_fninit(struct x86_emulate_ctxt *ctxt)
  964. {
  965. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  966. return emulate_nm(ctxt);
  967. ctxt->ops->get_fpu(ctxt);
  968. asm volatile("fninit");
  969. ctxt->ops->put_fpu(ctxt);
  970. return X86EMUL_CONTINUE;
  971. }
  972. static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
  973. {
  974. u16 fcw;
  975. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  976. return emulate_nm(ctxt);
  977. ctxt->ops->get_fpu(ctxt);
  978. asm volatile("fnstcw %0": "+m"(fcw));
  979. ctxt->ops->put_fpu(ctxt);
  980. ctxt->dst.val = fcw;
  981. return X86EMUL_CONTINUE;
  982. }
  983. static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
  984. {
  985. u16 fsw;
  986. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  987. return emulate_nm(ctxt);
  988. ctxt->ops->get_fpu(ctxt);
  989. asm volatile("fnstsw %0": "+m"(fsw));
  990. ctxt->ops->put_fpu(ctxt);
  991. ctxt->dst.val = fsw;
  992. return X86EMUL_CONTINUE;
  993. }
  994. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  995. struct operand *op)
  996. {
  997. unsigned reg = ctxt->modrm_reg;
  998. if (!(ctxt->d & ModRM))
  999. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  1000. if (ctxt->d & Sse) {
  1001. op->type = OP_XMM;
  1002. op->bytes = 16;
  1003. op->addr.xmm = reg;
  1004. read_sse_reg(ctxt, &op->vec_val, reg);
  1005. return;
  1006. }
  1007. if (ctxt->d & Mmx) {
  1008. reg &= 7;
  1009. op->type = OP_MM;
  1010. op->bytes = 8;
  1011. op->addr.mm = reg;
  1012. return;
  1013. }
  1014. op->type = OP_REG;
  1015. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1016. op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);
  1017. fetch_register_operand(op);
  1018. op->orig_val = op->val;
  1019. }
  1020. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  1021. {
  1022. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  1023. ctxt->modrm_seg = VCPU_SREG_SS;
  1024. }
  1025. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  1026. struct operand *op)
  1027. {
  1028. u8 sib;
  1029. int index_reg, base_reg, scale;
  1030. int rc = X86EMUL_CONTINUE;
  1031. ulong modrm_ea = 0;
  1032. ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
  1033. index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
  1034. base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
  1035. ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
  1036. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  1037. ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
  1038. ctxt->modrm_seg = VCPU_SREG_DS;
  1039. if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
  1040. op->type = OP_REG;
  1041. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1042. op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
  1043. ctxt->d & ByteOp);
  1044. if (ctxt->d & Sse) {
  1045. op->type = OP_XMM;
  1046. op->bytes = 16;
  1047. op->addr.xmm = ctxt->modrm_rm;
  1048. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  1049. return rc;
  1050. }
  1051. if (ctxt->d & Mmx) {
  1052. op->type = OP_MM;
  1053. op->bytes = 8;
  1054. op->addr.mm = ctxt->modrm_rm & 7;
  1055. return rc;
  1056. }
  1057. fetch_register_operand(op);
  1058. return rc;
  1059. }
  1060. op->type = OP_MEM;
  1061. if (ctxt->ad_bytes == 2) {
  1062. unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
  1063. unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
  1064. unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
  1065. unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
  1066. /* 16-bit ModR/M decode. */
  1067. switch (ctxt->modrm_mod) {
  1068. case 0:
  1069. if (ctxt->modrm_rm == 6)
  1070. modrm_ea += insn_fetch(u16, ctxt);
  1071. break;
  1072. case 1:
  1073. modrm_ea += insn_fetch(s8, ctxt);
  1074. break;
  1075. case 2:
  1076. modrm_ea += insn_fetch(u16, ctxt);
  1077. break;
  1078. }
  1079. switch (ctxt->modrm_rm) {
  1080. case 0:
  1081. modrm_ea += bx + si;
  1082. break;
  1083. case 1:
  1084. modrm_ea += bx + di;
  1085. break;
  1086. case 2:
  1087. modrm_ea += bp + si;
  1088. break;
  1089. case 3:
  1090. modrm_ea += bp + di;
  1091. break;
  1092. case 4:
  1093. modrm_ea += si;
  1094. break;
  1095. case 5:
  1096. modrm_ea += di;
  1097. break;
  1098. case 6:
  1099. if (ctxt->modrm_mod != 0)
  1100. modrm_ea += bp;
  1101. break;
  1102. case 7:
  1103. modrm_ea += bx;
  1104. break;
  1105. }
  1106. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  1107. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  1108. ctxt->modrm_seg = VCPU_SREG_SS;
  1109. modrm_ea = (u16)modrm_ea;
  1110. } else {
  1111. /* 32/64-bit ModR/M decode. */
  1112. if ((ctxt->modrm_rm & 7) == 4) {
  1113. sib = insn_fetch(u8, ctxt);
  1114. index_reg |= (sib >> 3) & 7;
  1115. base_reg |= sib & 7;
  1116. scale = sib >> 6;
  1117. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1118. modrm_ea += insn_fetch(s32, ctxt);
  1119. else {
  1120. modrm_ea += reg_read(ctxt, base_reg);
  1121. adjust_modrm_seg(ctxt, base_reg);
  1122. /* Increment ESP on POP [ESP] */
  1123. if ((ctxt->d & IncSP) &&
  1124. base_reg == VCPU_REGS_RSP)
  1125. modrm_ea += ctxt->op_bytes;
  1126. }
  1127. if (index_reg != 4)
  1128. modrm_ea += reg_read(ctxt, index_reg) << scale;
  1129. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1130. modrm_ea += insn_fetch(s32, ctxt);
  1131. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1132. ctxt->rip_relative = 1;
  1133. } else {
  1134. base_reg = ctxt->modrm_rm;
  1135. modrm_ea += reg_read(ctxt, base_reg);
  1136. adjust_modrm_seg(ctxt, base_reg);
  1137. }
  1138. switch (ctxt->modrm_mod) {
  1139. case 1:
  1140. modrm_ea += insn_fetch(s8, ctxt);
  1141. break;
  1142. case 2:
  1143. modrm_ea += insn_fetch(s32, ctxt);
  1144. break;
  1145. }
  1146. }
  1147. op->addr.mem.ea = modrm_ea;
  1148. if (ctxt->ad_bytes != 8)
  1149. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  1150. done:
  1151. return rc;
  1152. }
  1153. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1154. struct operand *op)
  1155. {
  1156. int rc = X86EMUL_CONTINUE;
  1157. op->type = OP_MEM;
  1158. switch (ctxt->ad_bytes) {
  1159. case 2:
  1160. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1161. break;
  1162. case 4:
  1163. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1164. break;
  1165. case 8:
  1166. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1167. break;
  1168. }
  1169. done:
  1170. return rc;
  1171. }
  1172. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1173. {
  1174. long sv = 0, mask;
  1175. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1176. mask = ~((long)ctxt->dst.bytes * 8 - 1);
  1177. if (ctxt->src.bytes == 2)
  1178. sv = (s16)ctxt->src.val & (s16)mask;
  1179. else if (ctxt->src.bytes == 4)
  1180. sv = (s32)ctxt->src.val & (s32)mask;
  1181. else
  1182. sv = (s64)ctxt->src.val & (s64)mask;
  1183. ctxt->dst.addr.mem.ea = address_mask(ctxt,
  1184. ctxt->dst.addr.mem.ea + (sv >> 3));
  1185. }
  1186. /* only subword offset */
  1187. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1188. }
  1189. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1190. unsigned long addr, void *dest, unsigned size)
  1191. {
  1192. int rc;
  1193. struct read_cache *mc = &ctxt->mem_read;
  1194. if (mc->pos < mc->end)
  1195. goto read_cached;
  1196. WARN_ON((mc->end + size) >= sizeof(mc->data));
  1197. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1198. &ctxt->exception);
  1199. if (rc != X86EMUL_CONTINUE)
  1200. return rc;
  1201. mc->end += size;
  1202. read_cached:
  1203. memcpy(dest, mc->data + mc->pos, size);
  1204. mc->pos += size;
  1205. return X86EMUL_CONTINUE;
  1206. }
  1207. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1208. struct segmented_address addr,
  1209. void *data,
  1210. unsigned size)
  1211. {
  1212. int rc;
  1213. ulong linear;
  1214. rc = linearize(ctxt, addr, size, false, &linear);
  1215. if (rc != X86EMUL_CONTINUE)
  1216. return rc;
  1217. return read_emulated(ctxt, linear, data, size);
  1218. }
  1219. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1220. struct segmented_address addr,
  1221. const void *data,
  1222. unsigned size)
  1223. {
  1224. int rc;
  1225. ulong linear;
  1226. rc = linearize(ctxt, addr, size, true, &linear);
  1227. if (rc != X86EMUL_CONTINUE)
  1228. return rc;
  1229. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1230. &ctxt->exception);
  1231. }
  1232. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1233. struct segmented_address addr,
  1234. const void *orig_data, const void *data,
  1235. unsigned size)
  1236. {
  1237. int rc;
  1238. ulong linear;
  1239. rc = linearize(ctxt, addr, size, true, &linear);
  1240. if (rc != X86EMUL_CONTINUE)
  1241. return rc;
  1242. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1243. size, &ctxt->exception);
  1244. }
  1245. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1246. unsigned int size, unsigned short port,
  1247. void *dest)
  1248. {
  1249. struct read_cache *rc = &ctxt->io_read;
  1250. if (rc->pos == rc->end) { /* refill pio read ahead */
  1251. unsigned int in_page, n;
  1252. unsigned int count = ctxt->rep_prefix ?
  1253. address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
  1254. in_page = (ctxt->eflags & X86_EFLAGS_DF) ?
  1255. offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
  1256. PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
  1257. n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
  1258. if (n == 0)
  1259. n = 1;
  1260. rc->pos = rc->end = 0;
  1261. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1262. return 0;
  1263. rc->end = n * size;
  1264. }
  1265. if (ctxt->rep_prefix && (ctxt->d & String) &&
  1266. !(ctxt->eflags & X86_EFLAGS_DF)) {
  1267. ctxt->dst.data = rc->data + rc->pos;
  1268. ctxt->dst.type = OP_MEM_STR;
  1269. ctxt->dst.count = (rc->end - rc->pos) / size;
  1270. rc->pos = rc->end;
  1271. } else {
  1272. memcpy(dest, rc->data + rc->pos, size);
  1273. rc->pos += size;
  1274. }
  1275. return 1;
  1276. }
  1277. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1278. u16 index, struct desc_struct *desc)
  1279. {
  1280. struct desc_ptr dt;
  1281. ulong addr;
  1282. ctxt->ops->get_idt(ctxt, &dt);
  1283. if (dt.size < index * 8 + 7)
  1284. return emulate_gp(ctxt, index << 3 | 0x2);
  1285. addr = dt.address + index * 8;
  1286. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1287. &ctxt->exception);
  1288. }
  1289. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1290. u16 selector, struct desc_ptr *dt)
  1291. {
  1292. const struct x86_emulate_ops *ops = ctxt->ops;
  1293. u32 base3 = 0;
  1294. if (selector & 1 << 2) {
  1295. struct desc_struct desc;
  1296. u16 sel;
  1297. memset (dt, 0, sizeof *dt);
  1298. if (!ops->get_segment(ctxt, &sel, &desc, &base3,
  1299. VCPU_SREG_LDTR))
  1300. return;
  1301. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1302. dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
  1303. } else
  1304. ops->get_gdt(ctxt, dt);
  1305. }
  1306. static int get_descriptor_ptr(struct x86_emulate_ctxt *ctxt,
  1307. u16 selector, ulong *desc_addr_p)
  1308. {
  1309. struct desc_ptr dt;
  1310. u16 index = selector >> 3;
  1311. ulong addr;
  1312. get_descriptor_table_ptr(ctxt, selector, &dt);
  1313. if (dt.size < index * 8 + 7)
  1314. return emulate_gp(ctxt, selector & 0xfffc);
  1315. addr = dt.address + index * 8;
  1316. #ifdef CONFIG_X86_64
  1317. if (addr >> 32 != 0) {
  1318. u64 efer = 0;
  1319. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1320. if (!(efer & EFER_LMA))
  1321. addr &= (u32)-1;
  1322. }
  1323. #endif
  1324. *desc_addr_p = addr;
  1325. return X86EMUL_CONTINUE;
  1326. }
  1327. /* allowed just for 8 bytes segments */
  1328. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1329. u16 selector, struct desc_struct *desc,
  1330. ulong *desc_addr_p)
  1331. {
  1332. int rc;
  1333. rc = get_descriptor_ptr(ctxt, selector, desc_addr_p);
  1334. if (rc != X86EMUL_CONTINUE)
  1335. return rc;
  1336. return ctxt->ops->read_std(ctxt, *desc_addr_p, desc, sizeof(*desc),
  1337. &ctxt->exception);
  1338. }
  1339. /* allowed just for 8 bytes segments */
  1340. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1341. u16 selector, struct desc_struct *desc)
  1342. {
  1343. int rc;
  1344. ulong addr;
  1345. rc = get_descriptor_ptr(ctxt, selector, &addr);
  1346. if (rc != X86EMUL_CONTINUE)
  1347. return rc;
  1348. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1349. &ctxt->exception);
  1350. }
  1351. /* Does not support long mode */
  1352. static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1353. u16 selector, int seg, u8 cpl,
  1354. enum x86_transfer_type transfer,
  1355. struct desc_struct *desc)
  1356. {
  1357. struct desc_struct seg_desc, old_desc;
  1358. u8 dpl, rpl;
  1359. unsigned err_vec = GP_VECTOR;
  1360. u32 err_code = 0;
  1361. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1362. ulong desc_addr;
  1363. int ret;
  1364. u16 dummy;
  1365. u32 base3 = 0;
  1366. memset(&seg_desc, 0, sizeof seg_desc);
  1367. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1368. /* set real mode segment descriptor (keep limit etc. for
  1369. * unreal mode) */
  1370. ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
  1371. set_desc_base(&seg_desc, selector << 4);
  1372. goto load;
  1373. } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
  1374. /* VM86 needs a clean new segment descriptor */
  1375. set_desc_base(&seg_desc, selector << 4);
  1376. set_desc_limit(&seg_desc, 0xffff);
  1377. seg_desc.type = 3;
  1378. seg_desc.p = 1;
  1379. seg_desc.s = 1;
  1380. seg_desc.dpl = 3;
  1381. goto load;
  1382. }
  1383. rpl = selector & 3;
  1384. /* NULL selector is not valid for TR, CS and SS (except for long mode) */
  1385. if ((seg == VCPU_SREG_CS
  1386. || (seg == VCPU_SREG_SS
  1387. && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
  1388. || seg == VCPU_SREG_TR)
  1389. && null_selector)
  1390. goto exception;
  1391. /* TR should be in GDT only */
  1392. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1393. goto exception;
  1394. if (null_selector) /* for NULL selector skip all following checks */
  1395. goto load;
  1396. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1397. if (ret != X86EMUL_CONTINUE)
  1398. return ret;
  1399. err_code = selector & 0xfffc;
  1400. err_vec = (transfer == X86_TRANSFER_TASK_SWITCH) ? TS_VECTOR :
  1401. GP_VECTOR;
  1402. /* can't load system descriptor into segment selector */
  1403. if (seg <= VCPU_SREG_GS && !seg_desc.s) {
  1404. if (transfer == X86_TRANSFER_CALL_JMP)
  1405. return X86EMUL_UNHANDLEABLE;
  1406. goto exception;
  1407. }
  1408. if (!seg_desc.p) {
  1409. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1410. goto exception;
  1411. }
  1412. dpl = seg_desc.dpl;
  1413. switch (seg) {
  1414. case VCPU_SREG_SS:
  1415. /*
  1416. * segment is not a writable data segment or segment
  1417. * selector's RPL != CPL or segment selector's RPL != CPL
  1418. */
  1419. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1420. goto exception;
  1421. break;
  1422. case VCPU_SREG_CS:
  1423. if (!(seg_desc.type & 8))
  1424. goto exception;
  1425. if (seg_desc.type & 4) {
  1426. /* conforming */
  1427. if (dpl > cpl)
  1428. goto exception;
  1429. } else {
  1430. /* nonconforming */
  1431. if (rpl > cpl || dpl != cpl)
  1432. goto exception;
  1433. }
  1434. /* in long-mode d/b must be clear if l is set */
  1435. if (seg_desc.d && seg_desc.l) {
  1436. u64 efer = 0;
  1437. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1438. if (efer & EFER_LMA)
  1439. goto exception;
  1440. }
  1441. /* CS(RPL) <- CPL */
  1442. selector = (selector & 0xfffc) | cpl;
  1443. break;
  1444. case VCPU_SREG_TR:
  1445. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1446. goto exception;
  1447. old_desc = seg_desc;
  1448. seg_desc.type |= 2; /* busy */
  1449. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1450. sizeof(seg_desc), &ctxt->exception);
  1451. if (ret != X86EMUL_CONTINUE)
  1452. return ret;
  1453. break;
  1454. case VCPU_SREG_LDTR:
  1455. if (seg_desc.s || seg_desc.type != 2)
  1456. goto exception;
  1457. break;
  1458. default: /* DS, ES, FS, or GS */
  1459. /*
  1460. * segment is not a data or readable code segment or
  1461. * ((segment is a data or nonconforming code segment)
  1462. * and (both RPL and CPL > DPL))
  1463. */
  1464. if ((seg_desc.type & 0xa) == 0x8 ||
  1465. (((seg_desc.type & 0xc) != 0xc) &&
  1466. (rpl > dpl && cpl > dpl)))
  1467. goto exception;
  1468. break;
  1469. }
  1470. if (seg_desc.s) {
  1471. /* mark segment as accessed */
  1472. if (!(seg_desc.type & 1)) {
  1473. seg_desc.type |= 1;
  1474. ret = write_segment_descriptor(ctxt, selector,
  1475. &seg_desc);
  1476. if (ret != X86EMUL_CONTINUE)
  1477. return ret;
  1478. }
  1479. } else if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1480. ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
  1481. sizeof(base3), &ctxt->exception);
  1482. if (ret != X86EMUL_CONTINUE)
  1483. return ret;
  1484. if (is_noncanonical_address(get_desc_base(&seg_desc) |
  1485. ((u64)base3 << 32)))
  1486. return emulate_gp(ctxt, 0);
  1487. }
  1488. load:
  1489. ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
  1490. if (desc)
  1491. *desc = seg_desc;
  1492. return X86EMUL_CONTINUE;
  1493. exception:
  1494. return emulate_exception(ctxt, err_vec, err_code, true);
  1495. }
  1496. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1497. u16 selector, int seg)
  1498. {
  1499. u8 cpl = ctxt->ops->cpl(ctxt);
  1500. return __load_segment_descriptor(ctxt, selector, seg, cpl,
  1501. X86_TRANSFER_NONE, NULL);
  1502. }
  1503. static void write_register_operand(struct operand *op)
  1504. {
  1505. return assign_register(op->addr.reg, op->val, op->bytes);
  1506. }
  1507. static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
  1508. {
  1509. switch (op->type) {
  1510. case OP_REG:
  1511. write_register_operand(op);
  1512. break;
  1513. case OP_MEM:
  1514. if (ctxt->lock_prefix)
  1515. return segmented_cmpxchg(ctxt,
  1516. op->addr.mem,
  1517. &op->orig_val,
  1518. &op->val,
  1519. op->bytes);
  1520. else
  1521. return segmented_write(ctxt,
  1522. op->addr.mem,
  1523. &op->val,
  1524. op->bytes);
  1525. break;
  1526. case OP_MEM_STR:
  1527. return segmented_write(ctxt,
  1528. op->addr.mem,
  1529. op->data,
  1530. op->bytes * op->count);
  1531. break;
  1532. case OP_XMM:
  1533. write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
  1534. break;
  1535. case OP_MM:
  1536. write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  1537. break;
  1538. case OP_NONE:
  1539. /* no writeback */
  1540. break;
  1541. default:
  1542. break;
  1543. }
  1544. return X86EMUL_CONTINUE;
  1545. }
  1546. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1547. {
  1548. struct segmented_address addr;
  1549. rsp_increment(ctxt, -bytes);
  1550. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1551. addr.seg = VCPU_SREG_SS;
  1552. return segmented_write(ctxt, addr, data, bytes);
  1553. }
  1554. static int em_push(struct x86_emulate_ctxt *ctxt)
  1555. {
  1556. /* Disable writeback. */
  1557. ctxt->dst.type = OP_NONE;
  1558. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1559. }
  1560. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1561. void *dest, int len)
  1562. {
  1563. int rc;
  1564. struct segmented_address addr;
  1565. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1566. addr.seg = VCPU_SREG_SS;
  1567. rc = segmented_read(ctxt, addr, dest, len);
  1568. if (rc != X86EMUL_CONTINUE)
  1569. return rc;
  1570. rsp_increment(ctxt, len);
  1571. return rc;
  1572. }
  1573. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1574. {
  1575. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1576. }
  1577. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1578. void *dest, int len)
  1579. {
  1580. int rc;
  1581. unsigned long val, change_mask;
  1582. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
  1583. int cpl = ctxt->ops->cpl(ctxt);
  1584. rc = emulate_pop(ctxt, &val, len);
  1585. if (rc != X86EMUL_CONTINUE)
  1586. return rc;
  1587. change_mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  1588. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF |
  1589. X86_EFLAGS_TF | X86_EFLAGS_DF | X86_EFLAGS_NT |
  1590. X86_EFLAGS_AC | X86_EFLAGS_ID;
  1591. switch(ctxt->mode) {
  1592. case X86EMUL_MODE_PROT64:
  1593. case X86EMUL_MODE_PROT32:
  1594. case X86EMUL_MODE_PROT16:
  1595. if (cpl == 0)
  1596. change_mask |= X86_EFLAGS_IOPL;
  1597. if (cpl <= iopl)
  1598. change_mask |= X86_EFLAGS_IF;
  1599. break;
  1600. case X86EMUL_MODE_VM86:
  1601. if (iopl < 3)
  1602. return emulate_gp(ctxt, 0);
  1603. change_mask |= X86_EFLAGS_IF;
  1604. break;
  1605. default: /* real mode */
  1606. change_mask |= (X86_EFLAGS_IOPL | X86_EFLAGS_IF);
  1607. break;
  1608. }
  1609. *(unsigned long *)dest =
  1610. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1611. return rc;
  1612. }
  1613. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1614. {
  1615. ctxt->dst.type = OP_REG;
  1616. ctxt->dst.addr.reg = &ctxt->eflags;
  1617. ctxt->dst.bytes = ctxt->op_bytes;
  1618. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1619. }
  1620. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1621. {
  1622. int rc;
  1623. unsigned frame_size = ctxt->src.val;
  1624. unsigned nesting_level = ctxt->src2.val & 31;
  1625. ulong rbp;
  1626. if (nesting_level)
  1627. return X86EMUL_UNHANDLEABLE;
  1628. rbp = reg_read(ctxt, VCPU_REGS_RBP);
  1629. rc = push(ctxt, &rbp, stack_size(ctxt));
  1630. if (rc != X86EMUL_CONTINUE)
  1631. return rc;
  1632. assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
  1633. stack_mask(ctxt));
  1634. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
  1635. reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
  1636. stack_mask(ctxt));
  1637. return X86EMUL_CONTINUE;
  1638. }
  1639. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1640. {
  1641. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
  1642. stack_mask(ctxt));
  1643. return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
  1644. }
  1645. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1646. {
  1647. int seg = ctxt->src2.val;
  1648. ctxt->src.val = get_segment_selector(ctxt, seg);
  1649. if (ctxt->op_bytes == 4) {
  1650. rsp_increment(ctxt, -2);
  1651. ctxt->op_bytes = 2;
  1652. }
  1653. return em_push(ctxt);
  1654. }
  1655. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1656. {
  1657. int seg = ctxt->src2.val;
  1658. unsigned long selector;
  1659. int rc;
  1660. rc = emulate_pop(ctxt, &selector, 2);
  1661. if (rc != X86EMUL_CONTINUE)
  1662. return rc;
  1663. if (ctxt->modrm_reg == VCPU_SREG_SS)
  1664. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  1665. if (ctxt->op_bytes > 2)
  1666. rsp_increment(ctxt, ctxt->op_bytes - 2);
  1667. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1668. return rc;
  1669. }
  1670. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1671. {
  1672. unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
  1673. int rc = X86EMUL_CONTINUE;
  1674. int reg = VCPU_REGS_RAX;
  1675. while (reg <= VCPU_REGS_RDI) {
  1676. (reg == VCPU_REGS_RSP) ?
  1677. (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
  1678. rc = em_push(ctxt);
  1679. if (rc != X86EMUL_CONTINUE)
  1680. return rc;
  1681. ++reg;
  1682. }
  1683. return rc;
  1684. }
  1685. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1686. {
  1687. ctxt->src.val = (unsigned long)ctxt->eflags & ~X86_EFLAGS_VM;
  1688. return em_push(ctxt);
  1689. }
  1690. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1691. {
  1692. int rc = X86EMUL_CONTINUE;
  1693. int reg = VCPU_REGS_RDI;
  1694. u32 val;
  1695. while (reg >= VCPU_REGS_RAX) {
  1696. if (reg == VCPU_REGS_RSP) {
  1697. rsp_increment(ctxt, ctxt->op_bytes);
  1698. --reg;
  1699. }
  1700. rc = emulate_pop(ctxt, &val, ctxt->op_bytes);
  1701. if (rc != X86EMUL_CONTINUE)
  1702. break;
  1703. assign_register(reg_rmw(ctxt, reg), val, ctxt->op_bytes);
  1704. --reg;
  1705. }
  1706. return rc;
  1707. }
  1708. static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1709. {
  1710. const struct x86_emulate_ops *ops = ctxt->ops;
  1711. int rc;
  1712. struct desc_ptr dt;
  1713. gva_t cs_addr;
  1714. gva_t eip_addr;
  1715. u16 cs, eip;
  1716. /* TODO: Add limit checks */
  1717. ctxt->src.val = ctxt->eflags;
  1718. rc = em_push(ctxt);
  1719. if (rc != X86EMUL_CONTINUE)
  1720. return rc;
  1721. ctxt->eflags &= ~(X86_EFLAGS_IF | X86_EFLAGS_TF | X86_EFLAGS_AC);
  1722. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1723. rc = em_push(ctxt);
  1724. if (rc != X86EMUL_CONTINUE)
  1725. return rc;
  1726. ctxt->src.val = ctxt->_eip;
  1727. rc = em_push(ctxt);
  1728. if (rc != X86EMUL_CONTINUE)
  1729. return rc;
  1730. ops->get_idt(ctxt, &dt);
  1731. eip_addr = dt.address + (irq << 2);
  1732. cs_addr = dt.address + (irq << 2) + 2;
  1733. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1734. if (rc != X86EMUL_CONTINUE)
  1735. return rc;
  1736. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1737. if (rc != X86EMUL_CONTINUE)
  1738. return rc;
  1739. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1740. if (rc != X86EMUL_CONTINUE)
  1741. return rc;
  1742. ctxt->_eip = eip;
  1743. return rc;
  1744. }
  1745. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1746. {
  1747. int rc;
  1748. invalidate_registers(ctxt);
  1749. rc = __emulate_int_real(ctxt, irq);
  1750. if (rc == X86EMUL_CONTINUE)
  1751. writeback_registers(ctxt);
  1752. return rc;
  1753. }
  1754. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1755. {
  1756. switch(ctxt->mode) {
  1757. case X86EMUL_MODE_REAL:
  1758. return __emulate_int_real(ctxt, irq);
  1759. case X86EMUL_MODE_VM86:
  1760. case X86EMUL_MODE_PROT16:
  1761. case X86EMUL_MODE_PROT32:
  1762. case X86EMUL_MODE_PROT64:
  1763. default:
  1764. /* Protected mode interrupts unimplemented yet */
  1765. return X86EMUL_UNHANDLEABLE;
  1766. }
  1767. }
  1768. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1769. {
  1770. int rc = X86EMUL_CONTINUE;
  1771. unsigned long temp_eip = 0;
  1772. unsigned long temp_eflags = 0;
  1773. unsigned long cs = 0;
  1774. unsigned long mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  1775. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_TF |
  1776. X86_EFLAGS_IF | X86_EFLAGS_DF | X86_EFLAGS_OF |
  1777. X86_EFLAGS_IOPL | X86_EFLAGS_NT | X86_EFLAGS_RF |
  1778. X86_EFLAGS_AC | X86_EFLAGS_ID |
  1779. X86_EFLAGS_FIXED;
  1780. unsigned long vm86_mask = X86_EFLAGS_VM | X86_EFLAGS_VIF |
  1781. X86_EFLAGS_VIP;
  1782. /* TODO: Add stack limit check */
  1783. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1784. if (rc != X86EMUL_CONTINUE)
  1785. return rc;
  1786. if (temp_eip & ~0xffff)
  1787. return emulate_gp(ctxt, 0);
  1788. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1789. if (rc != X86EMUL_CONTINUE)
  1790. return rc;
  1791. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1792. if (rc != X86EMUL_CONTINUE)
  1793. return rc;
  1794. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1795. if (rc != X86EMUL_CONTINUE)
  1796. return rc;
  1797. ctxt->_eip = temp_eip;
  1798. if (ctxt->op_bytes == 4)
  1799. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1800. else if (ctxt->op_bytes == 2) {
  1801. ctxt->eflags &= ~0xffff;
  1802. ctxt->eflags |= temp_eflags;
  1803. }
  1804. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1805. ctxt->eflags |= X86_EFLAGS_FIXED;
  1806. ctxt->ops->set_nmi_mask(ctxt, false);
  1807. return rc;
  1808. }
  1809. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1810. {
  1811. switch(ctxt->mode) {
  1812. case X86EMUL_MODE_REAL:
  1813. return emulate_iret_real(ctxt);
  1814. case X86EMUL_MODE_VM86:
  1815. case X86EMUL_MODE_PROT16:
  1816. case X86EMUL_MODE_PROT32:
  1817. case X86EMUL_MODE_PROT64:
  1818. default:
  1819. /* iret from protected mode unimplemented yet */
  1820. return X86EMUL_UNHANDLEABLE;
  1821. }
  1822. }
  1823. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1824. {
  1825. int rc;
  1826. unsigned short sel, old_sel;
  1827. struct desc_struct old_desc, new_desc;
  1828. const struct x86_emulate_ops *ops = ctxt->ops;
  1829. u8 cpl = ctxt->ops->cpl(ctxt);
  1830. /* Assignment of RIP may only fail in 64-bit mode */
  1831. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1832. ops->get_segment(ctxt, &old_sel, &old_desc, NULL,
  1833. VCPU_SREG_CS);
  1834. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1835. rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
  1836. X86_TRANSFER_CALL_JMP,
  1837. &new_desc);
  1838. if (rc != X86EMUL_CONTINUE)
  1839. return rc;
  1840. rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
  1841. if (rc != X86EMUL_CONTINUE) {
  1842. WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
  1843. /* assigning eip failed; restore the old cs */
  1844. ops->set_segment(ctxt, old_sel, &old_desc, 0, VCPU_SREG_CS);
  1845. return rc;
  1846. }
  1847. return rc;
  1848. }
  1849. static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
  1850. {
  1851. return assign_eip_near(ctxt, ctxt->src.val);
  1852. }
  1853. static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
  1854. {
  1855. int rc;
  1856. long int old_eip;
  1857. old_eip = ctxt->_eip;
  1858. rc = assign_eip_near(ctxt, ctxt->src.val);
  1859. if (rc != X86EMUL_CONTINUE)
  1860. return rc;
  1861. ctxt->src.val = old_eip;
  1862. rc = em_push(ctxt);
  1863. return rc;
  1864. }
  1865. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1866. {
  1867. u64 old = ctxt->dst.orig_val64;
  1868. if (ctxt->dst.bytes == 16)
  1869. return X86EMUL_UNHANDLEABLE;
  1870. if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
  1871. ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
  1872. *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
  1873. *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
  1874. ctxt->eflags &= ~X86_EFLAGS_ZF;
  1875. } else {
  1876. ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
  1877. (u32) reg_read(ctxt, VCPU_REGS_RBX);
  1878. ctxt->eflags |= X86_EFLAGS_ZF;
  1879. }
  1880. return X86EMUL_CONTINUE;
  1881. }
  1882. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1883. {
  1884. int rc;
  1885. unsigned long eip;
  1886. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  1887. if (rc != X86EMUL_CONTINUE)
  1888. return rc;
  1889. return assign_eip_near(ctxt, eip);
  1890. }
  1891. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1892. {
  1893. int rc;
  1894. unsigned long eip, cs;
  1895. u16 old_cs;
  1896. int cpl = ctxt->ops->cpl(ctxt);
  1897. struct desc_struct old_desc, new_desc;
  1898. const struct x86_emulate_ops *ops = ctxt->ops;
  1899. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1900. ops->get_segment(ctxt, &old_cs, &old_desc, NULL,
  1901. VCPU_SREG_CS);
  1902. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  1903. if (rc != X86EMUL_CONTINUE)
  1904. return rc;
  1905. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1906. if (rc != X86EMUL_CONTINUE)
  1907. return rc;
  1908. /* Outer-privilege level return is not implemented */
  1909. if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
  1910. return X86EMUL_UNHANDLEABLE;
  1911. rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, cpl,
  1912. X86_TRANSFER_RET,
  1913. &new_desc);
  1914. if (rc != X86EMUL_CONTINUE)
  1915. return rc;
  1916. rc = assign_eip_far(ctxt, eip, &new_desc);
  1917. if (rc != X86EMUL_CONTINUE) {
  1918. WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
  1919. ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
  1920. }
  1921. return rc;
  1922. }
  1923. static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
  1924. {
  1925. int rc;
  1926. rc = em_ret_far(ctxt);
  1927. if (rc != X86EMUL_CONTINUE)
  1928. return rc;
  1929. rsp_increment(ctxt, ctxt->src.val);
  1930. return X86EMUL_CONTINUE;
  1931. }
  1932. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1933. {
  1934. /* Save real source value, then compare EAX against destination. */
  1935. ctxt->dst.orig_val = ctxt->dst.val;
  1936. ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
  1937. ctxt->src.orig_val = ctxt->src.val;
  1938. ctxt->src.val = ctxt->dst.orig_val;
  1939. fastop(ctxt, em_cmp);
  1940. if (ctxt->eflags & X86_EFLAGS_ZF) {
  1941. /* Success: write back to memory; no update of EAX */
  1942. ctxt->src.type = OP_NONE;
  1943. ctxt->dst.val = ctxt->src.orig_val;
  1944. } else {
  1945. /* Failure: write the value we saw to EAX. */
  1946. ctxt->src.type = OP_REG;
  1947. ctxt->src.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  1948. ctxt->src.val = ctxt->dst.orig_val;
  1949. /* Create write-cycle to dest by writing the same value */
  1950. ctxt->dst.val = ctxt->dst.orig_val;
  1951. }
  1952. return X86EMUL_CONTINUE;
  1953. }
  1954. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1955. {
  1956. int seg = ctxt->src2.val;
  1957. unsigned short sel;
  1958. int rc;
  1959. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1960. rc = load_segment_descriptor(ctxt, sel, seg);
  1961. if (rc != X86EMUL_CONTINUE)
  1962. return rc;
  1963. ctxt->dst.val = ctxt->src.val;
  1964. return rc;
  1965. }
  1966. static int emulator_has_longmode(struct x86_emulate_ctxt *ctxt)
  1967. {
  1968. u32 eax, ebx, ecx, edx;
  1969. eax = 0x80000001;
  1970. ecx = 0;
  1971. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1972. return edx & bit(X86_FEATURE_LM);
  1973. }
  1974. #define GET_SMSTATE(type, smbase, offset) \
  1975. ({ \
  1976. type __val; \
  1977. int r = ctxt->ops->read_phys(ctxt, smbase + offset, &__val, \
  1978. sizeof(__val)); \
  1979. if (r != X86EMUL_CONTINUE) \
  1980. return X86EMUL_UNHANDLEABLE; \
  1981. __val; \
  1982. })
  1983. static void rsm_set_desc_flags(struct desc_struct *desc, u32 flags)
  1984. {
  1985. desc->g = (flags >> 23) & 1;
  1986. desc->d = (flags >> 22) & 1;
  1987. desc->l = (flags >> 21) & 1;
  1988. desc->avl = (flags >> 20) & 1;
  1989. desc->p = (flags >> 15) & 1;
  1990. desc->dpl = (flags >> 13) & 3;
  1991. desc->s = (flags >> 12) & 1;
  1992. desc->type = (flags >> 8) & 15;
  1993. }
  1994. static int rsm_load_seg_32(struct x86_emulate_ctxt *ctxt, u64 smbase, int n)
  1995. {
  1996. struct desc_struct desc;
  1997. int offset;
  1998. u16 selector;
  1999. selector = GET_SMSTATE(u32, smbase, 0x7fa8 + n * 4);
  2000. if (n < 3)
  2001. offset = 0x7f84 + n * 12;
  2002. else
  2003. offset = 0x7f2c + (n - 3) * 12;
  2004. set_desc_base(&desc, GET_SMSTATE(u32, smbase, offset + 8));
  2005. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, offset + 4));
  2006. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, offset));
  2007. ctxt->ops->set_segment(ctxt, selector, &desc, 0, n);
  2008. return X86EMUL_CONTINUE;
  2009. }
  2010. static int rsm_load_seg_64(struct x86_emulate_ctxt *ctxt, u64 smbase, int n)
  2011. {
  2012. struct desc_struct desc;
  2013. int offset;
  2014. u16 selector;
  2015. u32 base3;
  2016. offset = 0x7e00 + n * 16;
  2017. selector = GET_SMSTATE(u16, smbase, offset);
  2018. rsm_set_desc_flags(&desc, GET_SMSTATE(u16, smbase, offset + 2) << 8);
  2019. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, offset + 4));
  2020. set_desc_base(&desc, GET_SMSTATE(u32, smbase, offset + 8));
  2021. base3 = GET_SMSTATE(u32, smbase, offset + 12);
  2022. ctxt->ops->set_segment(ctxt, selector, &desc, base3, n);
  2023. return X86EMUL_CONTINUE;
  2024. }
  2025. static int rsm_enter_protected_mode(struct x86_emulate_ctxt *ctxt,
  2026. u64 cr0, u64 cr4)
  2027. {
  2028. int bad;
  2029. /*
  2030. * First enable PAE, long mode needs it before CR0.PG = 1 is set.
  2031. * Then enable protected mode. However, PCID cannot be enabled
  2032. * if EFER.LMA=0, so set it separately.
  2033. */
  2034. bad = ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
  2035. if (bad)
  2036. return X86EMUL_UNHANDLEABLE;
  2037. bad = ctxt->ops->set_cr(ctxt, 0, cr0);
  2038. if (bad)
  2039. return X86EMUL_UNHANDLEABLE;
  2040. if (cr4 & X86_CR4_PCIDE) {
  2041. bad = ctxt->ops->set_cr(ctxt, 4, cr4);
  2042. if (bad)
  2043. return X86EMUL_UNHANDLEABLE;
  2044. }
  2045. return X86EMUL_CONTINUE;
  2046. }
  2047. static int rsm_load_state_32(struct x86_emulate_ctxt *ctxt, u64 smbase)
  2048. {
  2049. struct desc_struct desc;
  2050. struct desc_ptr dt;
  2051. u16 selector;
  2052. u32 val, cr0, cr4;
  2053. int i;
  2054. cr0 = GET_SMSTATE(u32, smbase, 0x7ffc);
  2055. ctxt->ops->set_cr(ctxt, 3, GET_SMSTATE(u32, smbase, 0x7ff8));
  2056. ctxt->eflags = GET_SMSTATE(u32, smbase, 0x7ff4) | X86_EFLAGS_FIXED;
  2057. ctxt->_eip = GET_SMSTATE(u32, smbase, 0x7ff0);
  2058. for (i = 0; i < 8; i++)
  2059. *reg_write(ctxt, i) = GET_SMSTATE(u32, smbase, 0x7fd0 + i * 4);
  2060. val = GET_SMSTATE(u32, smbase, 0x7fcc);
  2061. ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1);
  2062. val = GET_SMSTATE(u32, smbase, 0x7fc8);
  2063. ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1);
  2064. selector = GET_SMSTATE(u32, smbase, 0x7fc4);
  2065. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7f64));
  2066. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7f60));
  2067. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7f5c));
  2068. ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_TR);
  2069. selector = GET_SMSTATE(u32, smbase, 0x7fc0);
  2070. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7f80));
  2071. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7f7c));
  2072. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7f78));
  2073. ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_LDTR);
  2074. dt.address = GET_SMSTATE(u32, smbase, 0x7f74);
  2075. dt.size = GET_SMSTATE(u32, smbase, 0x7f70);
  2076. ctxt->ops->set_gdt(ctxt, &dt);
  2077. dt.address = GET_SMSTATE(u32, smbase, 0x7f58);
  2078. dt.size = GET_SMSTATE(u32, smbase, 0x7f54);
  2079. ctxt->ops->set_idt(ctxt, &dt);
  2080. for (i = 0; i < 6; i++) {
  2081. int r = rsm_load_seg_32(ctxt, smbase, i);
  2082. if (r != X86EMUL_CONTINUE)
  2083. return r;
  2084. }
  2085. cr4 = GET_SMSTATE(u32, smbase, 0x7f14);
  2086. ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smbase, 0x7ef8));
  2087. return rsm_enter_protected_mode(ctxt, cr0, cr4);
  2088. }
  2089. static int rsm_load_state_64(struct x86_emulate_ctxt *ctxt, u64 smbase)
  2090. {
  2091. struct desc_struct desc;
  2092. struct desc_ptr dt;
  2093. u64 val, cr0, cr4;
  2094. u32 base3;
  2095. u16 selector;
  2096. int i, r;
  2097. for (i = 0; i < 16; i++)
  2098. *reg_write(ctxt, i) = GET_SMSTATE(u64, smbase, 0x7ff8 - i * 8);
  2099. ctxt->_eip = GET_SMSTATE(u64, smbase, 0x7f78);
  2100. ctxt->eflags = GET_SMSTATE(u32, smbase, 0x7f70) | X86_EFLAGS_FIXED;
  2101. val = GET_SMSTATE(u32, smbase, 0x7f68);
  2102. ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1);
  2103. val = GET_SMSTATE(u32, smbase, 0x7f60);
  2104. ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1);
  2105. cr0 = GET_SMSTATE(u64, smbase, 0x7f58);
  2106. ctxt->ops->set_cr(ctxt, 3, GET_SMSTATE(u64, smbase, 0x7f50));
  2107. cr4 = GET_SMSTATE(u64, smbase, 0x7f48);
  2108. ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smbase, 0x7f00));
  2109. val = GET_SMSTATE(u64, smbase, 0x7ed0);
  2110. ctxt->ops->set_msr(ctxt, MSR_EFER, val & ~EFER_LMA);
  2111. selector = GET_SMSTATE(u32, smbase, 0x7e90);
  2112. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7e92) << 8);
  2113. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7e94));
  2114. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7e98));
  2115. base3 = GET_SMSTATE(u32, smbase, 0x7e9c);
  2116. ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_TR);
  2117. dt.size = GET_SMSTATE(u32, smbase, 0x7e84);
  2118. dt.address = GET_SMSTATE(u64, smbase, 0x7e88);
  2119. ctxt->ops->set_idt(ctxt, &dt);
  2120. selector = GET_SMSTATE(u32, smbase, 0x7e70);
  2121. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7e72) << 8);
  2122. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7e74));
  2123. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7e78));
  2124. base3 = GET_SMSTATE(u32, smbase, 0x7e7c);
  2125. ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_LDTR);
  2126. dt.size = GET_SMSTATE(u32, smbase, 0x7e64);
  2127. dt.address = GET_SMSTATE(u64, smbase, 0x7e68);
  2128. ctxt->ops->set_gdt(ctxt, &dt);
  2129. r = rsm_enter_protected_mode(ctxt, cr0, cr4);
  2130. if (r != X86EMUL_CONTINUE)
  2131. return r;
  2132. for (i = 0; i < 6; i++) {
  2133. r = rsm_load_seg_64(ctxt, smbase, i);
  2134. if (r != X86EMUL_CONTINUE)
  2135. return r;
  2136. }
  2137. return X86EMUL_CONTINUE;
  2138. }
  2139. static int em_rsm(struct x86_emulate_ctxt *ctxt)
  2140. {
  2141. unsigned long cr0, cr4, efer;
  2142. u64 smbase;
  2143. int ret;
  2144. if ((ctxt->emul_flags & X86EMUL_SMM_MASK) == 0)
  2145. return emulate_ud(ctxt);
  2146. /*
  2147. * Get back to real mode, to prepare a safe state in which to load
  2148. * CR0/CR3/CR4/EFER. It's all a bit more complicated if the vCPU
  2149. * supports long mode.
  2150. */
  2151. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2152. if (emulator_has_longmode(ctxt)) {
  2153. struct desc_struct cs_desc;
  2154. /* Zero CR4.PCIDE before CR0.PG. */
  2155. if (cr4 & X86_CR4_PCIDE) {
  2156. ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
  2157. cr4 &= ~X86_CR4_PCIDE;
  2158. }
  2159. /* A 32-bit code segment is required to clear EFER.LMA. */
  2160. memset(&cs_desc, 0, sizeof(cs_desc));
  2161. cs_desc.type = 0xb;
  2162. cs_desc.s = cs_desc.g = cs_desc.p = 1;
  2163. ctxt->ops->set_segment(ctxt, 0, &cs_desc, 0, VCPU_SREG_CS);
  2164. }
  2165. /* For the 64-bit case, this will clear EFER.LMA. */
  2166. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2167. if (cr0 & X86_CR0_PE)
  2168. ctxt->ops->set_cr(ctxt, 0, cr0 & ~(X86_CR0_PG | X86_CR0_PE));
  2169. /* Now clear CR4.PAE (which must be done before clearing EFER.LME). */
  2170. if (cr4 & X86_CR4_PAE)
  2171. ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PAE);
  2172. /* And finally go back to 32-bit mode. */
  2173. efer = 0;
  2174. ctxt->ops->set_msr(ctxt, MSR_EFER, efer);
  2175. smbase = ctxt->ops->get_smbase(ctxt);
  2176. if (emulator_has_longmode(ctxt))
  2177. ret = rsm_load_state_64(ctxt, smbase + 0x8000);
  2178. else
  2179. ret = rsm_load_state_32(ctxt, smbase + 0x8000);
  2180. if (ret != X86EMUL_CONTINUE) {
  2181. /* FIXME: should triple fault */
  2182. return X86EMUL_UNHANDLEABLE;
  2183. }
  2184. if ((ctxt->emul_flags & X86EMUL_SMM_INSIDE_NMI_MASK) == 0)
  2185. ctxt->ops->set_nmi_mask(ctxt, false);
  2186. ctxt->emul_flags &= ~X86EMUL_SMM_INSIDE_NMI_MASK;
  2187. ctxt->emul_flags &= ~X86EMUL_SMM_MASK;
  2188. return X86EMUL_CONTINUE;
  2189. }
  2190. static void
  2191. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  2192. struct desc_struct *cs, struct desc_struct *ss)
  2193. {
  2194. cs->l = 0; /* will be adjusted later */
  2195. set_desc_base(cs, 0); /* flat segment */
  2196. cs->g = 1; /* 4kb granularity */
  2197. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  2198. cs->type = 0x0b; /* Read, Execute, Accessed */
  2199. cs->s = 1;
  2200. cs->dpl = 0; /* will be adjusted later */
  2201. cs->p = 1;
  2202. cs->d = 1;
  2203. cs->avl = 0;
  2204. set_desc_base(ss, 0); /* flat segment */
  2205. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  2206. ss->g = 1; /* 4kb granularity */
  2207. ss->s = 1;
  2208. ss->type = 0x03; /* Read/Write, Accessed */
  2209. ss->d = 1; /* 32bit stack segment */
  2210. ss->dpl = 0;
  2211. ss->p = 1;
  2212. ss->l = 0;
  2213. ss->avl = 0;
  2214. }
  2215. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  2216. {
  2217. u32 eax, ebx, ecx, edx;
  2218. eax = ecx = 0;
  2219. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2220. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  2221. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  2222. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  2223. }
  2224. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  2225. {
  2226. const struct x86_emulate_ops *ops = ctxt->ops;
  2227. u32 eax, ebx, ecx, edx;
  2228. /*
  2229. * syscall should always be enabled in longmode - so only become
  2230. * vendor specific (cpuid) if other modes are active...
  2231. */
  2232. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2233. return true;
  2234. eax = 0x00000000;
  2235. ecx = 0x00000000;
  2236. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2237. /*
  2238. * Intel ("GenuineIntel")
  2239. * remark: Intel CPUs only support "syscall" in 64bit
  2240. * longmode. Also an 64bit guest with a
  2241. * 32bit compat-app running will #UD !! While this
  2242. * behaviour can be fixed (by emulating) into AMD
  2243. * response - CPUs of AMD can't behave like Intel.
  2244. */
  2245. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  2246. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  2247. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  2248. return false;
  2249. /* AMD ("AuthenticAMD") */
  2250. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  2251. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  2252. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  2253. return true;
  2254. /* AMD ("AMDisbetter!") */
  2255. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  2256. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  2257. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  2258. return true;
  2259. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  2260. return false;
  2261. }
  2262. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  2263. {
  2264. const struct x86_emulate_ops *ops = ctxt->ops;
  2265. struct desc_struct cs, ss;
  2266. u64 msr_data;
  2267. u16 cs_sel, ss_sel;
  2268. u64 efer = 0;
  2269. /* syscall is not available in real mode */
  2270. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2271. ctxt->mode == X86EMUL_MODE_VM86)
  2272. return emulate_ud(ctxt);
  2273. if (!(em_syscall_is_enabled(ctxt)))
  2274. return emulate_ud(ctxt);
  2275. ops->get_msr(ctxt, MSR_EFER, &efer);
  2276. setup_syscalls_segments(ctxt, &cs, &ss);
  2277. if (!(efer & EFER_SCE))
  2278. return emulate_ud(ctxt);
  2279. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2280. msr_data >>= 32;
  2281. cs_sel = (u16)(msr_data & 0xfffc);
  2282. ss_sel = (u16)(msr_data + 8);
  2283. if (efer & EFER_LMA) {
  2284. cs.d = 0;
  2285. cs.l = 1;
  2286. }
  2287. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2288. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2289. *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
  2290. if (efer & EFER_LMA) {
  2291. #ifdef CONFIG_X86_64
  2292. *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
  2293. ops->get_msr(ctxt,
  2294. ctxt->mode == X86EMUL_MODE_PROT64 ?
  2295. MSR_LSTAR : MSR_CSTAR, &msr_data);
  2296. ctxt->_eip = msr_data;
  2297. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  2298. ctxt->eflags &= ~msr_data;
  2299. ctxt->eflags |= X86_EFLAGS_FIXED;
  2300. #endif
  2301. } else {
  2302. /* legacy mode */
  2303. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2304. ctxt->_eip = (u32)msr_data;
  2305. ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
  2306. }
  2307. return X86EMUL_CONTINUE;
  2308. }
  2309. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  2310. {
  2311. const struct x86_emulate_ops *ops = ctxt->ops;
  2312. struct desc_struct cs, ss;
  2313. u64 msr_data;
  2314. u16 cs_sel, ss_sel;
  2315. u64 efer = 0;
  2316. ops->get_msr(ctxt, MSR_EFER, &efer);
  2317. /* inject #GP if in real mode */
  2318. if (ctxt->mode == X86EMUL_MODE_REAL)
  2319. return emulate_gp(ctxt, 0);
  2320. /*
  2321. * Not recognized on AMD in compat mode (but is recognized in legacy
  2322. * mode).
  2323. */
  2324. if ((ctxt->mode != X86EMUL_MODE_PROT64) && (efer & EFER_LMA)
  2325. && !vendor_intel(ctxt))
  2326. return emulate_ud(ctxt);
  2327. /* sysenter/sysexit have not been tested in 64bit mode. */
  2328. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2329. return X86EMUL_UNHANDLEABLE;
  2330. setup_syscalls_segments(ctxt, &cs, &ss);
  2331. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2332. if ((msr_data & 0xfffc) == 0x0)
  2333. return emulate_gp(ctxt, 0);
  2334. ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
  2335. cs_sel = (u16)msr_data & ~SEGMENT_RPL_MASK;
  2336. ss_sel = cs_sel + 8;
  2337. if (efer & EFER_LMA) {
  2338. cs.d = 0;
  2339. cs.l = 1;
  2340. }
  2341. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2342. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2343. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  2344. ctxt->_eip = (efer & EFER_LMA) ? msr_data : (u32)msr_data;
  2345. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  2346. *reg_write(ctxt, VCPU_REGS_RSP) = (efer & EFER_LMA) ? msr_data :
  2347. (u32)msr_data;
  2348. return X86EMUL_CONTINUE;
  2349. }
  2350. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  2351. {
  2352. const struct x86_emulate_ops *ops = ctxt->ops;
  2353. struct desc_struct cs, ss;
  2354. u64 msr_data, rcx, rdx;
  2355. int usermode;
  2356. u16 cs_sel = 0, ss_sel = 0;
  2357. /* inject #GP if in real mode or Virtual 8086 mode */
  2358. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2359. ctxt->mode == X86EMUL_MODE_VM86)
  2360. return emulate_gp(ctxt, 0);
  2361. setup_syscalls_segments(ctxt, &cs, &ss);
  2362. if ((ctxt->rex_prefix & 0x8) != 0x0)
  2363. usermode = X86EMUL_MODE_PROT64;
  2364. else
  2365. usermode = X86EMUL_MODE_PROT32;
  2366. rcx = reg_read(ctxt, VCPU_REGS_RCX);
  2367. rdx = reg_read(ctxt, VCPU_REGS_RDX);
  2368. cs.dpl = 3;
  2369. ss.dpl = 3;
  2370. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2371. switch (usermode) {
  2372. case X86EMUL_MODE_PROT32:
  2373. cs_sel = (u16)(msr_data + 16);
  2374. if ((msr_data & 0xfffc) == 0x0)
  2375. return emulate_gp(ctxt, 0);
  2376. ss_sel = (u16)(msr_data + 24);
  2377. rcx = (u32)rcx;
  2378. rdx = (u32)rdx;
  2379. break;
  2380. case X86EMUL_MODE_PROT64:
  2381. cs_sel = (u16)(msr_data + 32);
  2382. if (msr_data == 0x0)
  2383. return emulate_gp(ctxt, 0);
  2384. ss_sel = cs_sel + 8;
  2385. cs.d = 0;
  2386. cs.l = 1;
  2387. if (is_noncanonical_address(rcx) ||
  2388. is_noncanonical_address(rdx))
  2389. return emulate_gp(ctxt, 0);
  2390. break;
  2391. }
  2392. cs_sel |= SEGMENT_RPL_MASK;
  2393. ss_sel |= SEGMENT_RPL_MASK;
  2394. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2395. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2396. ctxt->_eip = rdx;
  2397. *reg_write(ctxt, VCPU_REGS_RSP) = rcx;
  2398. return X86EMUL_CONTINUE;
  2399. }
  2400. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2401. {
  2402. int iopl;
  2403. if (ctxt->mode == X86EMUL_MODE_REAL)
  2404. return false;
  2405. if (ctxt->mode == X86EMUL_MODE_VM86)
  2406. return true;
  2407. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
  2408. return ctxt->ops->cpl(ctxt) > iopl;
  2409. }
  2410. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2411. u16 port, u16 len)
  2412. {
  2413. const struct x86_emulate_ops *ops = ctxt->ops;
  2414. struct desc_struct tr_seg;
  2415. u32 base3;
  2416. int r;
  2417. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2418. unsigned mask = (1 << len) - 1;
  2419. unsigned long base;
  2420. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2421. if (!tr_seg.p)
  2422. return false;
  2423. if (desc_limit_scaled(&tr_seg) < 103)
  2424. return false;
  2425. base = get_desc_base(&tr_seg);
  2426. #ifdef CONFIG_X86_64
  2427. base |= ((u64)base3) << 32;
  2428. #endif
  2429. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2430. if (r != X86EMUL_CONTINUE)
  2431. return false;
  2432. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2433. return false;
  2434. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2435. if (r != X86EMUL_CONTINUE)
  2436. return false;
  2437. if ((perm >> bit_idx) & mask)
  2438. return false;
  2439. return true;
  2440. }
  2441. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2442. u16 port, u16 len)
  2443. {
  2444. if (ctxt->perm_ok)
  2445. return true;
  2446. if (emulator_bad_iopl(ctxt))
  2447. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2448. return false;
  2449. ctxt->perm_ok = true;
  2450. return true;
  2451. }
  2452. static void string_registers_quirk(struct x86_emulate_ctxt *ctxt)
  2453. {
  2454. /*
  2455. * Intel CPUs mask the counter and pointers in quite strange
  2456. * manner when ECX is zero due to REP-string optimizations.
  2457. */
  2458. #ifdef CONFIG_X86_64
  2459. if (ctxt->ad_bytes != 4 || !vendor_intel(ctxt))
  2460. return;
  2461. *reg_write(ctxt, VCPU_REGS_RCX) = 0;
  2462. switch (ctxt->b) {
  2463. case 0xa4: /* movsb */
  2464. case 0xa5: /* movsd/w */
  2465. *reg_rmw(ctxt, VCPU_REGS_RSI) &= (u32)-1;
  2466. /* fall through */
  2467. case 0xaa: /* stosb */
  2468. case 0xab: /* stosd/w */
  2469. *reg_rmw(ctxt, VCPU_REGS_RDI) &= (u32)-1;
  2470. }
  2471. #endif
  2472. }
  2473. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2474. struct tss_segment_16 *tss)
  2475. {
  2476. tss->ip = ctxt->_eip;
  2477. tss->flag = ctxt->eflags;
  2478. tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
  2479. tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
  2480. tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
  2481. tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
  2482. tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
  2483. tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
  2484. tss->si = reg_read(ctxt, VCPU_REGS_RSI);
  2485. tss->di = reg_read(ctxt, VCPU_REGS_RDI);
  2486. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2487. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2488. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2489. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2490. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2491. }
  2492. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2493. struct tss_segment_16 *tss)
  2494. {
  2495. int ret;
  2496. u8 cpl;
  2497. ctxt->_eip = tss->ip;
  2498. ctxt->eflags = tss->flag | 2;
  2499. *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
  2500. *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
  2501. *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
  2502. *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
  2503. *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
  2504. *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
  2505. *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
  2506. *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
  2507. /*
  2508. * SDM says that segment selectors are loaded before segment
  2509. * descriptors
  2510. */
  2511. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2512. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2513. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2514. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2515. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2516. cpl = tss->cs & 3;
  2517. /*
  2518. * Now load segment descriptors. If fault happens at this stage
  2519. * it is handled in a context of new task
  2520. */
  2521. ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
  2522. X86_TRANSFER_TASK_SWITCH, NULL);
  2523. if (ret != X86EMUL_CONTINUE)
  2524. return ret;
  2525. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
  2526. X86_TRANSFER_TASK_SWITCH, NULL);
  2527. if (ret != X86EMUL_CONTINUE)
  2528. return ret;
  2529. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
  2530. X86_TRANSFER_TASK_SWITCH, NULL);
  2531. if (ret != X86EMUL_CONTINUE)
  2532. return ret;
  2533. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
  2534. X86_TRANSFER_TASK_SWITCH, NULL);
  2535. if (ret != X86EMUL_CONTINUE)
  2536. return ret;
  2537. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
  2538. X86_TRANSFER_TASK_SWITCH, NULL);
  2539. if (ret != X86EMUL_CONTINUE)
  2540. return ret;
  2541. return X86EMUL_CONTINUE;
  2542. }
  2543. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2544. u16 tss_selector, u16 old_tss_sel,
  2545. ulong old_tss_base, struct desc_struct *new_desc)
  2546. {
  2547. const struct x86_emulate_ops *ops = ctxt->ops;
  2548. struct tss_segment_16 tss_seg;
  2549. int ret;
  2550. u32 new_tss_base = get_desc_base(new_desc);
  2551. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2552. &ctxt->exception);
  2553. if (ret != X86EMUL_CONTINUE)
  2554. return ret;
  2555. save_state_to_tss16(ctxt, &tss_seg);
  2556. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2557. &ctxt->exception);
  2558. if (ret != X86EMUL_CONTINUE)
  2559. return ret;
  2560. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2561. &ctxt->exception);
  2562. if (ret != X86EMUL_CONTINUE)
  2563. return ret;
  2564. if (old_tss_sel != 0xffff) {
  2565. tss_seg.prev_task_link = old_tss_sel;
  2566. ret = ops->write_std(ctxt, new_tss_base,
  2567. &tss_seg.prev_task_link,
  2568. sizeof tss_seg.prev_task_link,
  2569. &ctxt->exception);
  2570. if (ret != X86EMUL_CONTINUE)
  2571. return ret;
  2572. }
  2573. return load_state_from_tss16(ctxt, &tss_seg);
  2574. }
  2575. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2576. struct tss_segment_32 *tss)
  2577. {
  2578. /* CR3 and ldt selector are not saved intentionally */
  2579. tss->eip = ctxt->_eip;
  2580. tss->eflags = ctxt->eflags;
  2581. tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
  2582. tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2583. tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
  2584. tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
  2585. tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
  2586. tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
  2587. tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
  2588. tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
  2589. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2590. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2591. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2592. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2593. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2594. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2595. }
  2596. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2597. struct tss_segment_32 *tss)
  2598. {
  2599. int ret;
  2600. u8 cpl;
  2601. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2602. return emulate_gp(ctxt, 0);
  2603. ctxt->_eip = tss->eip;
  2604. ctxt->eflags = tss->eflags | 2;
  2605. /* General purpose registers */
  2606. *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
  2607. *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
  2608. *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
  2609. *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
  2610. *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
  2611. *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
  2612. *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
  2613. *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
  2614. /*
  2615. * SDM says that segment selectors are loaded before segment
  2616. * descriptors. This is important because CPL checks will
  2617. * use CS.RPL.
  2618. */
  2619. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2620. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2621. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2622. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2623. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2624. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2625. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2626. /*
  2627. * If we're switching between Protected Mode and VM86, we need to make
  2628. * sure to update the mode before loading the segment descriptors so
  2629. * that the selectors are interpreted correctly.
  2630. */
  2631. if (ctxt->eflags & X86_EFLAGS_VM) {
  2632. ctxt->mode = X86EMUL_MODE_VM86;
  2633. cpl = 3;
  2634. } else {
  2635. ctxt->mode = X86EMUL_MODE_PROT32;
  2636. cpl = tss->cs & 3;
  2637. }
  2638. /*
  2639. * Now load segment descriptors. If fault happenes at this stage
  2640. * it is handled in a context of new task
  2641. */
  2642. ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
  2643. cpl, X86_TRANSFER_TASK_SWITCH, NULL);
  2644. if (ret != X86EMUL_CONTINUE)
  2645. return ret;
  2646. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
  2647. X86_TRANSFER_TASK_SWITCH, NULL);
  2648. if (ret != X86EMUL_CONTINUE)
  2649. return ret;
  2650. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
  2651. X86_TRANSFER_TASK_SWITCH, NULL);
  2652. if (ret != X86EMUL_CONTINUE)
  2653. return ret;
  2654. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
  2655. X86_TRANSFER_TASK_SWITCH, NULL);
  2656. if (ret != X86EMUL_CONTINUE)
  2657. return ret;
  2658. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
  2659. X86_TRANSFER_TASK_SWITCH, NULL);
  2660. if (ret != X86EMUL_CONTINUE)
  2661. return ret;
  2662. ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
  2663. X86_TRANSFER_TASK_SWITCH, NULL);
  2664. if (ret != X86EMUL_CONTINUE)
  2665. return ret;
  2666. ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
  2667. X86_TRANSFER_TASK_SWITCH, NULL);
  2668. return ret;
  2669. }
  2670. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2671. u16 tss_selector, u16 old_tss_sel,
  2672. ulong old_tss_base, struct desc_struct *new_desc)
  2673. {
  2674. const struct x86_emulate_ops *ops = ctxt->ops;
  2675. struct tss_segment_32 tss_seg;
  2676. int ret;
  2677. u32 new_tss_base = get_desc_base(new_desc);
  2678. u32 eip_offset = offsetof(struct tss_segment_32, eip);
  2679. u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
  2680. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2681. &ctxt->exception);
  2682. if (ret != X86EMUL_CONTINUE)
  2683. return ret;
  2684. save_state_to_tss32(ctxt, &tss_seg);
  2685. /* Only GP registers and segment selectors are saved */
  2686. ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
  2687. ldt_sel_offset - eip_offset, &ctxt->exception);
  2688. if (ret != X86EMUL_CONTINUE)
  2689. return ret;
  2690. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2691. &ctxt->exception);
  2692. if (ret != X86EMUL_CONTINUE)
  2693. return ret;
  2694. if (old_tss_sel != 0xffff) {
  2695. tss_seg.prev_task_link = old_tss_sel;
  2696. ret = ops->write_std(ctxt, new_tss_base,
  2697. &tss_seg.prev_task_link,
  2698. sizeof tss_seg.prev_task_link,
  2699. &ctxt->exception);
  2700. if (ret != X86EMUL_CONTINUE)
  2701. return ret;
  2702. }
  2703. return load_state_from_tss32(ctxt, &tss_seg);
  2704. }
  2705. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2706. u16 tss_selector, int idt_index, int reason,
  2707. bool has_error_code, u32 error_code)
  2708. {
  2709. const struct x86_emulate_ops *ops = ctxt->ops;
  2710. struct desc_struct curr_tss_desc, next_tss_desc;
  2711. int ret;
  2712. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2713. ulong old_tss_base =
  2714. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2715. u32 desc_limit;
  2716. ulong desc_addr, dr7;
  2717. /* FIXME: old_tss_base == ~0 ? */
  2718. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2719. if (ret != X86EMUL_CONTINUE)
  2720. return ret;
  2721. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2722. if (ret != X86EMUL_CONTINUE)
  2723. return ret;
  2724. /* FIXME: check that next_tss_desc is tss */
  2725. /*
  2726. * Check privileges. The three cases are task switch caused by...
  2727. *
  2728. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2729. * 2. Exception/IRQ/iret: No check is performed
  2730. * 3. jmp/call to TSS/task-gate: No check is performed since the
  2731. * hardware checks it before exiting.
  2732. */
  2733. if (reason == TASK_SWITCH_GATE) {
  2734. if (idt_index != -1) {
  2735. /* Software interrupts */
  2736. struct desc_struct task_gate_desc;
  2737. int dpl;
  2738. ret = read_interrupt_descriptor(ctxt, idt_index,
  2739. &task_gate_desc);
  2740. if (ret != X86EMUL_CONTINUE)
  2741. return ret;
  2742. dpl = task_gate_desc.dpl;
  2743. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2744. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2745. }
  2746. }
  2747. desc_limit = desc_limit_scaled(&next_tss_desc);
  2748. if (!next_tss_desc.p ||
  2749. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2750. desc_limit < 0x2b)) {
  2751. return emulate_ts(ctxt, tss_selector & 0xfffc);
  2752. }
  2753. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2754. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2755. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2756. }
  2757. if (reason == TASK_SWITCH_IRET)
  2758. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2759. /* set back link to prev task only if NT bit is set in eflags
  2760. note that old_tss_sel is not used after this point */
  2761. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2762. old_tss_sel = 0xffff;
  2763. if (next_tss_desc.type & 8)
  2764. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2765. old_tss_base, &next_tss_desc);
  2766. else
  2767. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2768. old_tss_base, &next_tss_desc);
  2769. if (ret != X86EMUL_CONTINUE)
  2770. return ret;
  2771. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2772. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2773. if (reason != TASK_SWITCH_IRET) {
  2774. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2775. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2776. }
  2777. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2778. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2779. if (has_error_code) {
  2780. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2781. ctxt->lock_prefix = 0;
  2782. ctxt->src.val = (unsigned long) error_code;
  2783. ret = em_push(ctxt);
  2784. }
  2785. ops->get_dr(ctxt, 7, &dr7);
  2786. ops->set_dr(ctxt, 7, dr7 & ~(DR_LOCAL_ENABLE_MASK | DR_LOCAL_SLOWDOWN));
  2787. return ret;
  2788. }
  2789. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2790. u16 tss_selector, int idt_index, int reason,
  2791. bool has_error_code, u32 error_code)
  2792. {
  2793. int rc;
  2794. invalidate_registers(ctxt);
  2795. ctxt->_eip = ctxt->eip;
  2796. ctxt->dst.type = OP_NONE;
  2797. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2798. has_error_code, error_code);
  2799. if (rc == X86EMUL_CONTINUE) {
  2800. ctxt->eip = ctxt->_eip;
  2801. writeback_registers(ctxt);
  2802. }
  2803. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2804. }
  2805. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
  2806. struct operand *op)
  2807. {
  2808. int df = (ctxt->eflags & X86_EFLAGS_DF) ? -op->count : op->count;
  2809. register_address_increment(ctxt, reg, df * op->bytes);
  2810. op->addr.mem.ea = register_address(ctxt, reg);
  2811. }
  2812. static int em_das(struct x86_emulate_ctxt *ctxt)
  2813. {
  2814. u8 al, old_al;
  2815. bool af, cf, old_cf;
  2816. cf = ctxt->eflags & X86_EFLAGS_CF;
  2817. al = ctxt->dst.val;
  2818. old_al = al;
  2819. old_cf = cf;
  2820. cf = false;
  2821. af = ctxt->eflags & X86_EFLAGS_AF;
  2822. if ((al & 0x0f) > 9 || af) {
  2823. al -= 6;
  2824. cf = old_cf | (al >= 250);
  2825. af = true;
  2826. } else {
  2827. af = false;
  2828. }
  2829. if (old_al > 0x99 || old_cf) {
  2830. al -= 0x60;
  2831. cf = true;
  2832. }
  2833. ctxt->dst.val = al;
  2834. /* Set PF, ZF, SF */
  2835. ctxt->src.type = OP_IMM;
  2836. ctxt->src.val = 0;
  2837. ctxt->src.bytes = 1;
  2838. fastop(ctxt, em_or);
  2839. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2840. if (cf)
  2841. ctxt->eflags |= X86_EFLAGS_CF;
  2842. if (af)
  2843. ctxt->eflags |= X86_EFLAGS_AF;
  2844. return X86EMUL_CONTINUE;
  2845. }
  2846. static int em_aam(struct x86_emulate_ctxt *ctxt)
  2847. {
  2848. u8 al, ah;
  2849. if (ctxt->src.val == 0)
  2850. return emulate_de(ctxt);
  2851. al = ctxt->dst.val & 0xff;
  2852. ah = al / ctxt->src.val;
  2853. al %= ctxt->src.val;
  2854. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
  2855. /* Set PF, ZF, SF */
  2856. ctxt->src.type = OP_IMM;
  2857. ctxt->src.val = 0;
  2858. ctxt->src.bytes = 1;
  2859. fastop(ctxt, em_or);
  2860. return X86EMUL_CONTINUE;
  2861. }
  2862. static int em_aad(struct x86_emulate_ctxt *ctxt)
  2863. {
  2864. u8 al = ctxt->dst.val & 0xff;
  2865. u8 ah = (ctxt->dst.val >> 8) & 0xff;
  2866. al = (al + (ah * ctxt->src.val)) & 0xff;
  2867. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
  2868. /* Set PF, ZF, SF */
  2869. ctxt->src.type = OP_IMM;
  2870. ctxt->src.val = 0;
  2871. ctxt->src.bytes = 1;
  2872. fastop(ctxt, em_or);
  2873. return X86EMUL_CONTINUE;
  2874. }
  2875. static int em_call(struct x86_emulate_ctxt *ctxt)
  2876. {
  2877. int rc;
  2878. long rel = ctxt->src.val;
  2879. ctxt->src.val = (unsigned long)ctxt->_eip;
  2880. rc = jmp_rel(ctxt, rel);
  2881. if (rc != X86EMUL_CONTINUE)
  2882. return rc;
  2883. return em_push(ctxt);
  2884. }
  2885. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2886. {
  2887. u16 sel, old_cs;
  2888. ulong old_eip;
  2889. int rc;
  2890. struct desc_struct old_desc, new_desc;
  2891. const struct x86_emulate_ops *ops = ctxt->ops;
  2892. int cpl = ctxt->ops->cpl(ctxt);
  2893. enum x86emul_mode prev_mode = ctxt->mode;
  2894. old_eip = ctxt->_eip;
  2895. ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
  2896. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2897. rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
  2898. X86_TRANSFER_CALL_JMP, &new_desc);
  2899. if (rc != X86EMUL_CONTINUE)
  2900. return rc;
  2901. rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
  2902. if (rc != X86EMUL_CONTINUE)
  2903. goto fail;
  2904. ctxt->src.val = old_cs;
  2905. rc = em_push(ctxt);
  2906. if (rc != X86EMUL_CONTINUE)
  2907. goto fail;
  2908. ctxt->src.val = old_eip;
  2909. rc = em_push(ctxt);
  2910. /* If we failed, we tainted the memory, but the very least we should
  2911. restore cs */
  2912. if (rc != X86EMUL_CONTINUE) {
  2913. pr_warn_once("faulting far call emulation tainted memory\n");
  2914. goto fail;
  2915. }
  2916. return rc;
  2917. fail:
  2918. ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
  2919. ctxt->mode = prev_mode;
  2920. return rc;
  2921. }
  2922. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2923. {
  2924. int rc;
  2925. unsigned long eip;
  2926. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  2927. if (rc != X86EMUL_CONTINUE)
  2928. return rc;
  2929. rc = assign_eip_near(ctxt, eip);
  2930. if (rc != X86EMUL_CONTINUE)
  2931. return rc;
  2932. rsp_increment(ctxt, ctxt->src.val);
  2933. return X86EMUL_CONTINUE;
  2934. }
  2935. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2936. {
  2937. /* Write back the register source. */
  2938. ctxt->src.val = ctxt->dst.val;
  2939. write_register_operand(&ctxt->src);
  2940. /* Write back the memory destination with implicit LOCK prefix. */
  2941. ctxt->dst.val = ctxt->src.orig_val;
  2942. ctxt->lock_prefix = 1;
  2943. return X86EMUL_CONTINUE;
  2944. }
  2945. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2946. {
  2947. ctxt->dst.val = ctxt->src2.val;
  2948. return fastop(ctxt, em_imul);
  2949. }
  2950. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2951. {
  2952. ctxt->dst.type = OP_REG;
  2953. ctxt->dst.bytes = ctxt->src.bytes;
  2954. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  2955. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2956. return X86EMUL_CONTINUE;
  2957. }
  2958. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2959. {
  2960. u64 tsc = 0;
  2961. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2962. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
  2963. *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
  2964. return X86EMUL_CONTINUE;
  2965. }
  2966. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2967. {
  2968. u64 pmc;
  2969. if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
  2970. return emulate_gp(ctxt, 0);
  2971. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
  2972. *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
  2973. return X86EMUL_CONTINUE;
  2974. }
  2975. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2976. {
  2977. memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
  2978. return X86EMUL_CONTINUE;
  2979. }
  2980. #define FFL(x) bit(X86_FEATURE_##x)
  2981. static int em_movbe(struct x86_emulate_ctxt *ctxt)
  2982. {
  2983. u32 ebx, ecx, edx, eax = 1;
  2984. u16 tmp;
  2985. /*
  2986. * Check MOVBE is set in the guest-visible CPUID leaf.
  2987. */
  2988. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2989. if (!(ecx & FFL(MOVBE)))
  2990. return emulate_ud(ctxt);
  2991. switch (ctxt->op_bytes) {
  2992. case 2:
  2993. /*
  2994. * From MOVBE definition: "...When the operand size is 16 bits,
  2995. * the upper word of the destination register remains unchanged
  2996. * ..."
  2997. *
  2998. * Both casting ->valptr and ->val to u16 breaks strict aliasing
  2999. * rules so we have to do the operation almost per hand.
  3000. */
  3001. tmp = (u16)ctxt->src.val;
  3002. ctxt->dst.val &= ~0xffffUL;
  3003. ctxt->dst.val |= (unsigned long)swab16(tmp);
  3004. break;
  3005. case 4:
  3006. ctxt->dst.val = swab32((u32)ctxt->src.val);
  3007. break;
  3008. case 8:
  3009. ctxt->dst.val = swab64(ctxt->src.val);
  3010. break;
  3011. default:
  3012. BUG();
  3013. }
  3014. return X86EMUL_CONTINUE;
  3015. }
  3016. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  3017. {
  3018. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  3019. return emulate_gp(ctxt, 0);
  3020. /* Disable writeback. */
  3021. ctxt->dst.type = OP_NONE;
  3022. return X86EMUL_CONTINUE;
  3023. }
  3024. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  3025. {
  3026. unsigned long val;
  3027. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3028. val = ctxt->src.val & ~0ULL;
  3029. else
  3030. val = ctxt->src.val & ~0U;
  3031. /* #UD condition is already handled. */
  3032. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  3033. return emulate_gp(ctxt, 0);
  3034. /* Disable writeback. */
  3035. ctxt->dst.type = OP_NONE;
  3036. return X86EMUL_CONTINUE;
  3037. }
  3038. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  3039. {
  3040. u64 msr_data;
  3041. msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
  3042. | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
  3043. if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
  3044. return emulate_gp(ctxt, 0);
  3045. return X86EMUL_CONTINUE;
  3046. }
  3047. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  3048. {
  3049. u64 msr_data;
  3050. if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
  3051. return emulate_gp(ctxt, 0);
  3052. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
  3053. *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
  3054. return X86EMUL_CONTINUE;
  3055. }
  3056. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  3057. {
  3058. if (ctxt->modrm_reg > VCPU_SREG_GS)
  3059. return emulate_ud(ctxt);
  3060. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  3061. if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
  3062. ctxt->dst.bytes = 2;
  3063. return X86EMUL_CONTINUE;
  3064. }
  3065. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  3066. {
  3067. u16 sel = ctxt->src.val;
  3068. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  3069. return emulate_ud(ctxt);
  3070. if (ctxt->modrm_reg == VCPU_SREG_SS)
  3071. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  3072. /* Disable writeback. */
  3073. ctxt->dst.type = OP_NONE;
  3074. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  3075. }
  3076. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  3077. {
  3078. u16 sel = ctxt->src.val;
  3079. /* Disable writeback. */
  3080. ctxt->dst.type = OP_NONE;
  3081. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  3082. }
  3083. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  3084. {
  3085. u16 sel = ctxt->src.val;
  3086. /* Disable writeback. */
  3087. ctxt->dst.type = OP_NONE;
  3088. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  3089. }
  3090. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  3091. {
  3092. int rc;
  3093. ulong linear;
  3094. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  3095. if (rc == X86EMUL_CONTINUE)
  3096. ctxt->ops->invlpg(ctxt, linear);
  3097. /* Disable writeback. */
  3098. ctxt->dst.type = OP_NONE;
  3099. return X86EMUL_CONTINUE;
  3100. }
  3101. static int em_clts(struct x86_emulate_ctxt *ctxt)
  3102. {
  3103. ulong cr0;
  3104. cr0 = ctxt->ops->get_cr(ctxt, 0);
  3105. cr0 &= ~X86_CR0_TS;
  3106. ctxt->ops->set_cr(ctxt, 0, cr0);
  3107. return X86EMUL_CONTINUE;
  3108. }
  3109. static int em_hypercall(struct x86_emulate_ctxt *ctxt)
  3110. {
  3111. int rc = ctxt->ops->fix_hypercall(ctxt);
  3112. if (rc != X86EMUL_CONTINUE)
  3113. return rc;
  3114. /* Let the processor re-execute the fixed hypercall */
  3115. ctxt->_eip = ctxt->eip;
  3116. /* Disable writeback. */
  3117. ctxt->dst.type = OP_NONE;
  3118. return X86EMUL_CONTINUE;
  3119. }
  3120. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  3121. void (*get)(struct x86_emulate_ctxt *ctxt,
  3122. struct desc_ptr *ptr))
  3123. {
  3124. struct desc_ptr desc_ptr;
  3125. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3126. ctxt->op_bytes = 8;
  3127. get(ctxt, &desc_ptr);
  3128. if (ctxt->op_bytes == 2) {
  3129. ctxt->op_bytes = 4;
  3130. desc_ptr.address &= 0x00ffffff;
  3131. }
  3132. /* Disable writeback. */
  3133. ctxt->dst.type = OP_NONE;
  3134. return segmented_write(ctxt, ctxt->dst.addr.mem,
  3135. &desc_ptr, 2 + ctxt->op_bytes);
  3136. }
  3137. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  3138. {
  3139. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  3140. }
  3141. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  3142. {
  3143. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  3144. }
  3145. static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
  3146. {
  3147. struct desc_ptr desc_ptr;
  3148. int rc;
  3149. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3150. ctxt->op_bytes = 8;
  3151. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  3152. &desc_ptr.size, &desc_ptr.address,
  3153. ctxt->op_bytes);
  3154. if (rc != X86EMUL_CONTINUE)
  3155. return rc;
  3156. if (ctxt->mode == X86EMUL_MODE_PROT64 &&
  3157. is_noncanonical_address(desc_ptr.address))
  3158. return emulate_gp(ctxt, 0);
  3159. if (lgdt)
  3160. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  3161. else
  3162. ctxt->ops->set_idt(ctxt, &desc_ptr);
  3163. /* Disable writeback. */
  3164. ctxt->dst.type = OP_NONE;
  3165. return X86EMUL_CONTINUE;
  3166. }
  3167. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  3168. {
  3169. return em_lgdt_lidt(ctxt, true);
  3170. }
  3171. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  3172. {
  3173. return em_lgdt_lidt(ctxt, false);
  3174. }
  3175. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  3176. {
  3177. if (ctxt->dst.type == OP_MEM)
  3178. ctxt->dst.bytes = 2;
  3179. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  3180. return X86EMUL_CONTINUE;
  3181. }
  3182. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  3183. {
  3184. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  3185. | (ctxt->src.val & 0x0f));
  3186. ctxt->dst.type = OP_NONE;
  3187. return X86EMUL_CONTINUE;
  3188. }
  3189. static int em_loop(struct x86_emulate_ctxt *ctxt)
  3190. {
  3191. int rc = X86EMUL_CONTINUE;
  3192. register_address_increment(ctxt, VCPU_REGS_RCX, -1);
  3193. if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
  3194. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  3195. rc = jmp_rel(ctxt, ctxt->src.val);
  3196. return rc;
  3197. }
  3198. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  3199. {
  3200. int rc = X86EMUL_CONTINUE;
  3201. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
  3202. rc = jmp_rel(ctxt, ctxt->src.val);
  3203. return rc;
  3204. }
  3205. static int em_in(struct x86_emulate_ctxt *ctxt)
  3206. {
  3207. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  3208. &ctxt->dst.val))
  3209. return X86EMUL_IO_NEEDED;
  3210. return X86EMUL_CONTINUE;
  3211. }
  3212. static int em_out(struct x86_emulate_ctxt *ctxt)
  3213. {
  3214. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  3215. &ctxt->src.val, 1);
  3216. /* Disable writeback. */
  3217. ctxt->dst.type = OP_NONE;
  3218. return X86EMUL_CONTINUE;
  3219. }
  3220. static int em_cli(struct x86_emulate_ctxt *ctxt)
  3221. {
  3222. if (emulator_bad_iopl(ctxt))
  3223. return emulate_gp(ctxt, 0);
  3224. ctxt->eflags &= ~X86_EFLAGS_IF;
  3225. return X86EMUL_CONTINUE;
  3226. }
  3227. static int em_sti(struct x86_emulate_ctxt *ctxt)
  3228. {
  3229. if (emulator_bad_iopl(ctxt))
  3230. return emulate_gp(ctxt, 0);
  3231. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3232. ctxt->eflags |= X86_EFLAGS_IF;
  3233. return X86EMUL_CONTINUE;
  3234. }
  3235. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  3236. {
  3237. u32 eax, ebx, ecx, edx;
  3238. eax = reg_read(ctxt, VCPU_REGS_RAX);
  3239. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  3240. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  3241. *reg_write(ctxt, VCPU_REGS_RAX) = eax;
  3242. *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
  3243. *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
  3244. *reg_write(ctxt, VCPU_REGS_RDX) = edx;
  3245. return X86EMUL_CONTINUE;
  3246. }
  3247. static int em_sahf(struct x86_emulate_ctxt *ctxt)
  3248. {
  3249. u32 flags;
  3250. flags = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
  3251. X86_EFLAGS_SF;
  3252. flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;
  3253. ctxt->eflags &= ~0xffUL;
  3254. ctxt->eflags |= flags | X86_EFLAGS_FIXED;
  3255. return X86EMUL_CONTINUE;
  3256. }
  3257. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  3258. {
  3259. *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
  3260. *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
  3261. return X86EMUL_CONTINUE;
  3262. }
  3263. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  3264. {
  3265. switch (ctxt->op_bytes) {
  3266. #ifdef CONFIG_X86_64
  3267. case 8:
  3268. asm("bswap %0" : "+r"(ctxt->dst.val));
  3269. break;
  3270. #endif
  3271. default:
  3272. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  3273. break;
  3274. }
  3275. return X86EMUL_CONTINUE;
  3276. }
  3277. static int em_clflush(struct x86_emulate_ctxt *ctxt)
  3278. {
  3279. /* emulating clflush regardless of cpuid */
  3280. return X86EMUL_CONTINUE;
  3281. }
  3282. static int em_movsxd(struct x86_emulate_ctxt *ctxt)
  3283. {
  3284. ctxt->dst.val = (s32) ctxt->src.val;
  3285. return X86EMUL_CONTINUE;
  3286. }
  3287. static bool valid_cr(int nr)
  3288. {
  3289. switch (nr) {
  3290. case 0:
  3291. case 2 ... 4:
  3292. case 8:
  3293. return true;
  3294. default:
  3295. return false;
  3296. }
  3297. }
  3298. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  3299. {
  3300. if (!valid_cr(ctxt->modrm_reg))
  3301. return emulate_ud(ctxt);
  3302. return X86EMUL_CONTINUE;
  3303. }
  3304. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  3305. {
  3306. u64 new_val = ctxt->src.val64;
  3307. int cr = ctxt->modrm_reg;
  3308. u64 efer = 0;
  3309. static u64 cr_reserved_bits[] = {
  3310. 0xffffffff00000000ULL,
  3311. 0, 0, 0, /* CR3 checked later */
  3312. CR4_RESERVED_BITS,
  3313. 0, 0, 0,
  3314. CR8_RESERVED_BITS,
  3315. };
  3316. if (!valid_cr(cr))
  3317. return emulate_ud(ctxt);
  3318. if (new_val & cr_reserved_bits[cr])
  3319. return emulate_gp(ctxt, 0);
  3320. switch (cr) {
  3321. case 0: {
  3322. u64 cr4;
  3323. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  3324. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  3325. return emulate_gp(ctxt, 0);
  3326. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3327. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3328. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  3329. !(cr4 & X86_CR4_PAE))
  3330. return emulate_gp(ctxt, 0);
  3331. break;
  3332. }
  3333. case 3: {
  3334. u64 rsvd = 0;
  3335. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3336. if (efer & EFER_LMA)
  3337. rsvd = CR3_L_MODE_RESERVED_BITS & ~CR3_PCID_INVD;
  3338. if (new_val & rsvd)
  3339. return emulate_gp(ctxt, 0);
  3340. break;
  3341. }
  3342. case 4: {
  3343. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3344. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  3345. return emulate_gp(ctxt, 0);
  3346. break;
  3347. }
  3348. }
  3349. return X86EMUL_CONTINUE;
  3350. }
  3351. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  3352. {
  3353. unsigned long dr7;
  3354. ctxt->ops->get_dr(ctxt, 7, &dr7);
  3355. /* Check if DR7.Global_Enable is set */
  3356. return dr7 & (1 << 13);
  3357. }
  3358. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  3359. {
  3360. int dr = ctxt->modrm_reg;
  3361. u64 cr4;
  3362. if (dr > 7)
  3363. return emulate_ud(ctxt);
  3364. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3365. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  3366. return emulate_ud(ctxt);
  3367. if (check_dr7_gd(ctxt)) {
  3368. ulong dr6;
  3369. ctxt->ops->get_dr(ctxt, 6, &dr6);
  3370. dr6 &= ~15;
  3371. dr6 |= DR6_BD | DR6_RTM;
  3372. ctxt->ops->set_dr(ctxt, 6, dr6);
  3373. return emulate_db(ctxt);
  3374. }
  3375. return X86EMUL_CONTINUE;
  3376. }
  3377. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  3378. {
  3379. u64 new_val = ctxt->src.val64;
  3380. int dr = ctxt->modrm_reg;
  3381. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  3382. return emulate_gp(ctxt, 0);
  3383. return check_dr_read(ctxt);
  3384. }
  3385. static int check_svme(struct x86_emulate_ctxt *ctxt)
  3386. {
  3387. u64 efer;
  3388. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3389. if (!(efer & EFER_SVME))
  3390. return emulate_ud(ctxt);
  3391. return X86EMUL_CONTINUE;
  3392. }
  3393. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  3394. {
  3395. u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
  3396. /* Valid physical address? */
  3397. if (rax & 0xffff000000000000ULL)
  3398. return emulate_gp(ctxt, 0);
  3399. return check_svme(ctxt);
  3400. }
  3401. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  3402. {
  3403. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3404. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  3405. return emulate_ud(ctxt);
  3406. return X86EMUL_CONTINUE;
  3407. }
  3408. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  3409. {
  3410. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3411. u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
  3412. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  3413. ctxt->ops->check_pmc(ctxt, rcx))
  3414. return emulate_gp(ctxt, 0);
  3415. return X86EMUL_CONTINUE;
  3416. }
  3417. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  3418. {
  3419. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  3420. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  3421. return emulate_gp(ctxt, 0);
  3422. return X86EMUL_CONTINUE;
  3423. }
  3424. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  3425. {
  3426. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  3427. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  3428. return emulate_gp(ctxt, 0);
  3429. return X86EMUL_CONTINUE;
  3430. }
  3431. #define D(_y) { .flags = (_y) }
  3432. #define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
  3433. #define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
  3434. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3435. #define N D(NotImpl)
  3436. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  3437. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  3438. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  3439. #define ID(_f, _i) { .flags = ((_f) | InstrDual | ModRM), .u.idual = (_i) }
  3440. #define MD(_f, _m) { .flags = ((_f) | ModeDual), .u.mdual = (_m) }
  3441. #define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
  3442. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  3443. #define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
  3444. #define II(_f, _e, _i) \
  3445. { .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
  3446. #define IIP(_f, _e, _i, _p) \
  3447. { .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
  3448. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3449. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3450. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3451. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3452. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3453. #define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
  3454. #define I2bvIP(_f, _e, _i, _p) \
  3455. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3456. #define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3457. F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3458. F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3459. static const struct opcode group7_rm0[] = {
  3460. N,
  3461. I(SrcNone | Priv | EmulateOnUD, em_hypercall),
  3462. N, N, N, N, N, N,
  3463. };
  3464. static const struct opcode group7_rm1[] = {
  3465. DI(SrcNone | Priv, monitor),
  3466. DI(SrcNone | Priv, mwait),
  3467. N, N, N, N, N, N,
  3468. };
  3469. static const struct opcode group7_rm3[] = {
  3470. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3471. II(SrcNone | Prot | EmulateOnUD, em_hypercall, vmmcall),
  3472. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3473. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3474. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3475. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3476. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3477. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3478. };
  3479. static const struct opcode group7_rm7[] = {
  3480. N,
  3481. DIP(SrcNone, rdtscp, check_rdtsc),
  3482. N, N, N, N, N, N,
  3483. };
  3484. static const struct opcode group1[] = {
  3485. F(Lock, em_add),
  3486. F(Lock | PageTable, em_or),
  3487. F(Lock, em_adc),
  3488. F(Lock, em_sbb),
  3489. F(Lock | PageTable, em_and),
  3490. F(Lock, em_sub),
  3491. F(Lock, em_xor),
  3492. F(NoWrite, em_cmp),
  3493. };
  3494. static const struct opcode group1A[] = {
  3495. I(DstMem | SrcNone | Mov | Stack | IncSP, em_pop), N, N, N, N, N, N, N,
  3496. };
  3497. static const struct opcode group2[] = {
  3498. F(DstMem | ModRM, em_rol),
  3499. F(DstMem | ModRM, em_ror),
  3500. F(DstMem | ModRM, em_rcl),
  3501. F(DstMem | ModRM, em_rcr),
  3502. F(DstMem | ModRM, em_shl),
  3503. F(DstMem | ModRM, em_shr),
  3504. F(DstMem | ModRM, em_shl),
  3505. F(DstMem | ModRM, em_sar),
  3506. };
  3507. static const struct opcode group3[] = {
  3508. F(DstMem | SrcImm | NoWrite, em_test),
  3509. F(DstMem | SrcImm | NoWrite, em_test),
  3510. F(DstMem | SrcNone | Lock, em_not),
  3511. F(DstMem | SrcNone | Lock, em_neg),
  3512. F(DstXacc | Src2Mem, em_mul_ex),
  3513. F(DstXacc | Src2Mem, em_imul_ex),
  3514. F(DstXacc | Src2Mem, em_div_ex),
  3515. F(DstXacc | Src2Mem, em_idiv_ex),
  3516. };
  3517. static const struct opcode group4[] = {
  3518. F(ByteOp | DstMem | SrcNone | Lock, em_inc),
  3519. F(ByteOp | DstMem | SrcNone | Lock, em_dec),
  3520. N, N, N, N, N, N,
  3521. };
  3522. static const struct opcode group5[] = {
  3523. F(DstMem | SrcNone | Lock, em_inc),
  3524. F(DstMem | SrcNone | Lock, em_dec),
  3525. I(SrcMem | NearBranch, em_call_near_abs),
  3526. I(SrcMemFAddr | ImplicitOps, em_call_far),
  3527. I(SrcMem | NearBranch, em_jmp_abs),
  3528. I(SrcMemFAddr | ImplicitOps, em_jmp_far),
  3529. I(SrcMem | Stack, em_push), D(Undefined),
  3530. };
  3531. static const struct opcode group6[] = {
  3532. DI(Prot | DstMem, sldt),
  3533. DI(Prot | DstMem, str),
  3534. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3535. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3536. N, N, N, N,
  3537. };
  3538. static const struct group_dual group7 = { {
  3539. II(Mov | DstMem, em_sgdt, sgdt),
  3540. II(Mov | DstMem, em_sidt, sidt),
  3541. II(SrcMem | Priv, em_lgdt, lgdt),
  3542. II(SrcMem | Priv, em_lidt, lidt),
  3543. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3544. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3545. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3546. }, {
  3547. EXT(0, group7_rm0),
  3548. EXT(0, group7_rm1),
  3549. N, EXT(0, group7_rm3),
  3550. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3551. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3552. EXT(0, group7_rm7),
  3553. } };
  3554. static const struct opcode group8[] = {
  3555. N, N, N, N,
  3556. F(DstMem | SrcImmByte | NoWrite, em_bt),
  3557. F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3558. F(DstMem | SrcImmByte | Lock, em_btr),
  3559. F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3560. };
  3561. static const struct group_dual group9 = { {
  3562. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3563. }, {
  3564. N, N, N, N, N, N, N, N,
  3565. } };
  3566. static const struct opcode group11[] = {
  3567. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3568. X7(D(Undefined)),
  3569. };
  3570. static const struct gprefix pfx_0f_ae_7 = {
  3571. I(SrcMem | ByteOp, em_clflush), N, N, N,
  3572. };
  3573. static const struct group_dual group15 = { {
  3574. N, N, N, N, N, N, N, GP(0, &pfx_0f_ae_7),
  3575. }, {
  3576. N, N, N, N, N, N, N, N,
  3577. } };
  3578. static const struct gprefix pfx_0f_6f_0f_7f = {
  3579. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3580. };
  3581. static const struct instr_dual instr_dual_0f_2b = {
  3582. I(0, em_mov), N
  3583. };
  3584. static const struct gprefix pfx_0f_2b = {
  3585. ID(0, &instr_dual_0f_2b), ID(0, &instr_dual_0f_2b), N, N,
  3586. };
  3587. static const struct gprefix pfx_0f_28_0f_29 = {
  3588. I(Aligned, em_mov), I(Aligned, em_mov), N, N,
  3589. };
  3590. static const struct gprefix pfx_0f_e7 = {
  3591. N, I(Sse, em_mov), N, N,
  3592. };
  3593. static const struct escape escape_d9 = { {
  3594. N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstcw),
  3595. }, {
  3596. /* 0xC0 - 0xC7 */
  3597. N, N, N, N, N, N, N, N,
  3598. /* 0xC8 - 0xCF */
  3599. N, N, N, N, N, N, N, N,
  3600. /* 0xD0 - 0xC7 */
  3601. N, N, N, N, N, N, N, N,
  3602. /* 0xD8 - 0xDF */
  3603. N, N, N, N, N, N, N, N,
  3604. /* 0xE0 - 0xE7 */
  3605. N, N, N, N, N, N, N, N,
  3606. /* 0xE8 - 0xEF */
  3607. N, N, N, N, N, N, N, N,
  3608. /* 0xF0 - 0xF7 */
  3609. N, N, N, N, N, N, N, N,
  3610. /* 0xF8 - 0xFF */
  3611. N, N, N, N, N, N, N, N,
  3612. } };
  3613. static const struct escape escape_db = { {
  3614. N, N, N, N, N, N, N, N,
  3615. }, {
  3616. /* 0xC0 - 0xC7 */
  3617. N, N, N, N, N, N, N, N,
  3618. /* 0xC8 - 0xCF */
  3619. N, N, N, N, N, N, N, N,
  3620. /* 0xD0 - 0xC7 */
  3621. N, N, N, N, N, N, N, N,
  3622. /* 0xD8 - 0xDF */
  3623. N, N, N, N, N, N, N, N,
  3624. /* 0xE0 - 0xE7 */
  3625. N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
  3626. /* 0xE8 - 0xEF */
  3627. N, N, N, N, N, N, N, N,
  3628. /* 0xF0 - 0xF7 */
  3629. N, N, N, N, N, N, N, N,
  3630. /* 0xF8 - 0xFF */
  3631. N, N, N, N, N, N, N, N,
  3632. } };
  3633. static const struct escape escape_dd = { {
  3634. N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstsw),
  3635. }, {
  3636. /* 0xC0 - 0xC7 */
  3637. N, N, N, N, N, N, N, N,
  3638. /* 0xC8 - 0xCF */
  3639. N, N, N, N, N, N, N, N,
  3640. /* 0xD0 - 0xC7 */
  3641. N, N, N, N, N, N, N, N,
  3642. /* 0xD8 - 0xDF */
  3643. N, N, N, N, N, N, N, N,
  3644. /* 0xE0 - 0xE7 */
  3645. N, N, N, N, N, N, N, N,
  3646. /* 0xE8 - 0xEF */
  3647. N, N, N, N, N, N, N, N,
  3648. /* 0xF0 - 0xF7 */
  3649. N, N, N, N, N, N, N, N,
  3650. /* 0xF8 - 0xFF */
  3651. N, N, N, N, N, N, N, N,
  3652. } };
  3653. static const struct instr_dual instr_dual_0f_c3 = {
  3654. I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov), N
  3655. };
  3656. static const struct mode_dual mode_dual_63 = {
  3657. N, I(DstReg | SrcMem32 | ModRM | Mov, em_movsxd)
  3658. };
  3659. static const struct opcode opcode_table[256] = {
  3660. /* 0x00 - 0x07 */
  3661. F6ALU(Lock, em_add),
  3662. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3663. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3664. /* 0x08 - 0x0F */
  3665. F6ALU(Lock | PageTable, em_or),
  3666. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3667. N,
  3668. /* 0x10 - 0x17 */
  3669. F6ALU(Lock, em_adc),
  3670. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3671. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3672. /* 0x18 - 0x1F */
  3673. F6ALU(Lock, em_sbb),
  3674. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3675. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3676. /* 0x20 - 0x27 */
  3677. F6ALU(Lock | PageTable, em_and), N, N,
  3678. /* 0x28 - 0x2F */
  3679. F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3680. /* 0x30 - 0x37 */
  3681. F6ALU(Lock, em_xor), N, N,
  3682. /* 0x38 - 0x3F */
  3683. F6ALU(NoWrite, em_cmp), N, N,
  3684. /* 0x40 - 0x4F */
  3685. X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
  3686. /* 0x50 - 0x57 */
  3687. X8(I(SrcReg | Stack, em_push)),
  3688. /* 0x58 - 0x5F */
  3689. X8(I(DstReg | Stack, em_pop)),
  3690. /* 0x60 - 0x67 */
  3691. I(ImplicitOps | Stack | No64, em_pusha),
  3692. I(ImplicitOps | Stack | No64, em_popa),
  3693. N, MD(ModRM, &mode_dual_63),
  3694. N, N, N, N,
  3695. /* 0x68 - 0x6F */
  3696. I(SrcImm | Mov | Stack, em_push),
  3697. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3698. I(SrcImmByte | Mov | Stack, em_push),
  3699. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3700. I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
  3701. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3702. /* 0x70 - 0x7F */
  3703. X16(D(SrcImmByte | NearBranch)),
  3704. /* 0x80 - 0x87 */
  3705. G(ByteOp | DstMem | SrcImm, group1),
  3706. G(DstMem | SrcImm, group1),
  3707. G(ByteOp | DstMem | SrcImm | No64, group1),
  3708. G(DstMem | SrcImmByte, group1),
  3709. F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
  3710. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3711. /* 0x88 - 0x8F */
  3712. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3713. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3714. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3715. D(ModRM | SrcMem | NoAccess | DstReg),
  3716. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3717. G(0, group1A),
  3718. /* 0x90 - 0x97 */
  3719. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3720. /* 0x98 - 0x9F */
  3721. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3722. I(SrcImmFAddr | No64, em_call_far), N,
  3723. II(ImplicitOps | Stack, em_pushf, pushf),
  3724. II(ImplicitOps | Stack, em_popf, popf),
  3725. I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
  3726. /* 0xA0 - 0xA7 */
  3727. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3728. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3729. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3730. F2bv(SrcSI | DstDI | String | NoWrite, em_cmp_r),
  3731. /* 0xA8 - 0xAF */
  3732. F2bv(DstAcc | SrcImm | NoWrite, em_test),
  3733. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3734. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3735. F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
  3736. /* 0xB0 - 0xB7 */
  3737. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3738. /* 0xB8 - 0xBF */
  3739. X8(I(DstReg | SrcImm64 | Mov, em_mov)),
  3740. /* 0xC0 - 0xC7 */
  3741. G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
  3742. I(ImplicitOps | NearBranch | SrcImmU16, em_ret_near_imm),
  3743. I(ImplicitOps | NearBranch, em_ret),
  3744. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3745. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3746. G(ByteOp, group11), G(0, group11),
  3747. /* 0xC8 - 0xCF */
  3748. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3749. I(ImplicitOps | SrcImmU16, em_ret_far_imm),
  3750. I(ImplicitOps, em_ret_far),
  3751. D(ImplicitOps), DI(SrcImmByte, intn),
  3752. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3753. /* 0xD0 - 0xD7 */
  3754. G(Src2One | ByteOp, group2), G(Src2One, group2),
  3755. G(Src2CL | ByteOp, group2), G(Src2CL, group2),
  3756. I(DstAcc | SrcImmUByte | No64, em_aam),
  3757. I(DstAcc | SrcImmUByte | No64, em_aad),
  3758. F(DstAcc | ByteOp | No64, em_salc),
  3759. I(DstAcc | SrcXLat | ByteOp, em_mov),
  3760. /* 0xD8 - 0xDF */
  3761. N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
  3762. /* 0xE0 - 0xE7 */
  3763. X3(I(SrcImmByte | NearBranch, em_loop)),
  3764. I(SrcImmByte | NearBranch, em_jcxz),
  3765. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3766. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3767. /* 0xE8 - 0xEF */
  3768. I(SrcImm | NearBranch, em_call), D(SrcImm | ImplicitOps | NearBranch),
  3769. I(SrcImmFAddr | No64, em_jmp_far),
  3770. D(SrcImmByte | ImplicitOps | NearBranch),
  3771. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3772. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3773. /* 0xF0 - 0xF7 */
  3774. N, DI(ImplicitOps, icebp), N, N,
  3775. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3776. G(ByteOp, group3), G(0, group3),
  3777. /* 0xF8 - 0xFF */
  3778. D(ImplicitOps), D(ImplicitOps),
  3779. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3780. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3781. };
  3782. static const struct opcode twobyte_table[256] = {
  3783. /* 0x00 - 0x0F */
  3784. G(0, group6), GD(0, &group7), N, N,
  3785. N, I(ImplicitOps | EmulateOnUD, em_syscall),
  3786. II(ImplicitOps | Priv, em_clts, clts), N,
  3787. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3788. N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
  3789. /* 0x10 - 0x1F */
  3790. N, N, N, N, N, N, N, N,
  3791. D(ImplicitOps | ModRM | SrcMem | NoAccess),
  3792. N, N, N, N, N, N, D(ImplicitOps | ModRM | SrcMem | NoAccess),
  3793. /* 0x20 - 0x2F */
  3794. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
  3795. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
  3796. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
  3797. check_cr_write),
  3798. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
  3799. check_dr_write),
  3800. N, N, N, N,
  3801. GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
  3802. GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
  3803. N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
  3804. N, N, N, N,
  3805. /* 0x30 - 0x3F */
  3806. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3807. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3808. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3809. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3810. I(ImplicitOps | EmulateOnUD, em_sysenter),
  3811. I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
  3812. N, N,
  3813. N, N, N, N, N, N, N, N,
  3814. /* 0x40 - 0x4F */
  3815. X16(D(DstReg | SrcMem | ModRM)),
  3816. /* 0x50 - 0x5F */
  3817. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3818. /* 0x60 - 0x6F */
  3819. N, N, N, N,
  3820. N, N, N, N,
  3821. N, N, N, N,
  3822. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3823. /* 0x70 - 0x7F */
  3824. N, N, N, N,
  3825. N, N, N, N,
  3826. N, N, N, N,
  3827. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3828. /* 0x80 - 0x8F */
  3829. X16(D(SrcImm | NearBranch)),
  3830. /* 0x90 - 0x9F */
  3831. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3832. /* 0xA0 - 0xA7 */
  3833. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3834. II(ImplicitOps, em_cpuid, cpuid),
  3835. F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
  3836. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
  3837. F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
  3838. /* 0xA8 - 0xAF */
  3839. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3840. II(EmulateOnUD | ImplicitOps, em_rsm, rsm),
  3841. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3842. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
  3843. F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
  3844. GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
  3845. /* 0xB0 - 0xB7 */
  3846. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable | SrcWrite, em_cmpxchg),
  3847. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3848. F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3849. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3850. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3851. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3852. /* 0xB8 - 0xBF */
  3853. N, N,
  3854. G(BitOp, group8),
  3855. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3856. I(DstReg | SrcMem | ModRM, em_bsf_c),
  3857. I(DstReg | SrcMem | ModRM, em_bsr_c),
  3858. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3859. /* 0xC0 - 0xC7 */
  3860. F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
  3861. N, ID(0, &instr_dual_0f_c3),
  3862. N, N, N, GD(0, &group9),
  3863. /* 0xC8 - 0xCF */
  3864. X8(I(DstReg, em_bswap)),
  3865. /* 0xD0 - 0xDF */
  3866. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3867. /* 0xE0 - 0xEF */
  3868. N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
  3869. N, N, N, N, N, N, N, N,
  3870. /* 0xF0 - 0xFF */
  3871. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3872. };
  3873. static const struct instr_dual instr_dual_0f_38_f0 = {
  3874. I(DstReg | SrcMem | Mov, em_movbe), N
  3875. };
  3876. static const struct instr_dual instr_dual_0f_38_f1 = {
  3877. I(DstMem | SrcReg | Mov, em_movbe), N
  3878. };
  3879. static const struct gprefix three_byte_0f_38_f0 = {
  3880. ID(0, &instr_dual_0f_38_f0), N, N, N
  3881. };
  3882. static const struct gprefix three_byte_0f_38_f1 = {
  3883. ID(0, &instr_dual_0f_38_f1), N, N, N
  3884. };
  3885. /*
  3886. * Insns below are selected by the prefix which indexed by the third opcode
  3887. * byte.
  3888. */
  3889. static const struct opcode opcode_map_0f_38[256] = {
  3890. /* 0x00 - 0x7f */
  3891. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  3892. /* 0x80 - 0xef */
  3893. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  3894. /* 0xf0 - 0xf1 */
  3895. GP(EmulateOnUD | ModRM, &three_byte_0f_38_f0),
  3896. GP(EmulateOnUD | ModRM, &three_byte_0f_38_f1),
  3897. /* 0xf2 - 0xff */
  3898. N, N, X4(N), X8(N)
  3899. };
  3900. #undef D
  3901. #undef N
  3902. #undef G
  3903. #undef GD
  3904. #undef I
  3905. #undef GP
  3906. #undef EXT
  3907. #undef MD
  3908. #undef ID
  3909. #undef D2bv
  3910. #undef D2bvIP
  3911. #undef I2bv
  3912. #undef I2bvIP
  3913. #undef I6ALU
  3914. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3915. {
  3916. unsigned size;
  3917. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3918. if (size == 8)
  3919. size = 4;
  3920. return size;
  3921. }
  3922. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3923. unsigned size, bool sign_extension)
  3924. {
  3925. int rc = X86EMUL_CONTINUE;
  3926. op->type = OP_IMM;
  3927. op->bytes = size;
  3928. op->addr.mem.ea = ctxt->_eip;
  3929. /* NB. Immediates are sign-extended as necessary. */
  3930. switch (op->bytes) {
  3931. case 1:
  3932. op->val = insn_fetch(s8, ctxt);
  3933. break;
  3934. case 2:
  3935. op->val = insn_fetch(s16, ctxt);
  3936. break;
  3937. case 4:
  3938. op->val = insn_fetch(s32, ctxt);
  3939. break;
  3940. case 8:
  3941. op->val = insn_fetch(s64, ctxt);
  3942. break;
  3943. }
  3944. if (!sign_extension) {
  3945. switch (op->bytes) {
  3946. case 1:
  3947. op->val &= 0xff;
  3948. break;
  3949. case 2:
  3950. op->val &= 0xffff;
  3951. break;
  3952. case 4:
  3953. op->val &= 0xffffffff;
  3954. break;
  3955. }
  3956. }
  3957. done:
  3958. return rc;
  3959. }
  3960. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3961. unsigned d)
  3962. {
  3963. int rc = X86EMUL_CONTINUE;
  3964. switch (d) {
  3965. case OpReg:
  3966. decode_register_operand(ctxt, op);
  3967. break;
  3968. case OpImmUByte:
  3969. rc = decode_imm(ctxt, op, 1, false);
  3970. break;
  3971. case OpMem:
  3972. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3973. mem_common:
  3974. *op = ctxt->memop;
  3975. ctxt->memopp = op;
  3976. if (ctxt->d & BitOp)
  3977. fetch_bit_operand(ctxt);
  3978. op->orig_val = op->val;
  3979. break;
  3980. case OpMem64:
  3981. ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
  3982. goto mem_common;
  3983. case OpAcc:
  3984. op->type = OP_REG;
  3985. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3986. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3987. fetch_register_operand(op);
  3988. op->orig_val = op->val;
  3989. break;
  3990. case OpAccLo:
  3991. op->type = OP_REG;
  3992. op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
  3993. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3994. fetch_register_operand(op);
  3995. op->orig_val = op->val;
  3996. break;
  3997. case OpAccHi:
  3998. if (ctxt->d & ByteOp) {
  3999. op->type = OP_NONE;
  4000. break;
  4001. }
  4002. op->type = OP_REG;
  4003. op->bytes = ctxt->op_bytes;
  4004. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  4005. fetch_register_operand(op);
  4006. op->orig_val = op->val;
  4007. break;
  4008. case OpDI:
  4009. op->type = OP_MEM;
  4010. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4011. op->addr.mem.ea =
  4012. register_address(ctxt, VCPU_REGS_RDI);
  4013. op->addr.mem.seg = VCPU_SREG_ES;
  4014. op->val = 0;
  4015. op->count = 1;
  4016. break;
  4017. case OpDX:
  4018. op->type = OP_REG;
  4019. op->bytes = 2;
  4020. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  4021. fetch_register_operand(op);
  4022. break;
  4023. case OpCL:
  4024. op->type = OP_IMM;
  4025. op->bytes = 1;
  4026. op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
  4027. break;
  4028. case OpImmByte:
  4029. rc = decode_imm(ctxt, op, 1, true);
  4030. break;
  4031. case OpOne:
  4032. op->type = OP_IMM;
  4033. op->bytes = 1;
  4034. op->val = 1;
  4035. break;
  4036. case OpImm:
  4037. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  4038. break;
  4039. case OpImm64:
  4040. rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
  4041. break;
  4042. case OpMem8:
  4043. ctxt->memop.bytes = 1;
  4044. if (ctxt->memop.type == OP_REG) {
  4045. ctxt->memop.addr.reg = decode_register(ctxt,
  4046. ctxt->modrm_rm, true);
  4047. fetch_register_operand(&ctxt->memop);
  4048. }
  4049. goto mem_common;
  4050. case OpMem16:
  4051. ctxt->memop.bytes = 2;
  4052. goto mem_common;
  4053. case OpMem32:
  4054. ctxt->memop.bytes = 4;
  4055. goto mem_common;
  4056. case OpImmU16:
  4057. rc = decode_imm(ctxt, op, 2, false);
  4058. break;
  4059. case OpImmU:
  4060. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  4061. break;
  4062. case OpSI:
  4063. op->type = OP_MEM;
  4064. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4065. op->addr.mem.ea =
  4066. register_address(ctxt, VCPU_REGS_RSI);
  4067. op->addr.mem.seg = ctxt->seg_override;
  4068. op->val = 0;
  4069. op->count = 1;
  4070. break;
  4071. case OpXLat:
  4072. op->type = OP_MEM;
  4073. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4074. op->addr.mem.ea =
  4075. address_mask(ctxt,
  4076. reg_read(ctxt, VCPU_REGS_RBX) +
  4077. (reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
  4078. op->addr.mem.seg = ctxt->seg_override;
  4079. op->val = 0;
  4080. break;
  4081. case OpImmFAddr:
  4082. op->type = OP_IMM;
  4083. op->addr.mem.ea = ctxt->_eip;
  4084. op->bytes = ctxt->op_bytes + 2;
  4085. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  4086. break;
  4087. case OpMemFAddr:
  4088. ctxt->memop.bytes = ctxt->op_bytes + 2;
  4089. goto mem_common;
  4090. case OpES:
  4091. op->type = OP_IMM;
  4092. op->val = VCPU_SREG_ES;
  4093. break;
  4094. case OpCS:
  4095. op->type = OP_IMM;
  4096. op->val = VCPU_SREG_CS;
  4097. break;
  4098. case OpSS:
  4099. op->type = OP_IMM;
  4100. op->val = VCPU_SREG_SS;
  4101. break;
  4102. case OpDS:
  4103. op->type = OP_IMM;
  4104. op->val = VCPU_SREG_DS;
  4105. break;
  4106. case OpFS:
  4107. op->type = OP_IMM;
  4108. op->val = VCPU_SREG_FS;
  4109. break;
  4110. case OpGS:
  4111. op->type = OP_IMM;
  4112. op->val = VCPU_SREG_GS;
  4113. break;
  4114. case OpImplicit:
  4115. /* Special instructions do their own operand decoding. */
  4116. default:
  4117. op->type = OP_NONE; /* Disable writeback. */
  4118. break;
  4119. }
  4120. done:
  4121. return rc;
  4122. }
  4123. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  4124. {
  4125. int rc = X86EMUL_CONTINUE;
  4126. int mode = ctxt->mode;
  4127. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  4128. bool op_prefix = false;
  4129. bool has_seg_override = false;
  4130. struct opcode opcode;
  4131. ctxt->memop.type = OP_NONE;
  4132. ctxt->memopp = NULL;
  4133. ctxt->_eip = ctxt->eip;
  4134. ctxt->fetch.ptr = ctxt->fetch.data;
  4135. ctxt->fetch.end = ctxt->fetch.data + insn_len;
  4136. ctxt->opcode_len = 1;
  4137. if (insn_len > 0)
  4138. memcpy(ctxt->fetch.data, insn, insn_len);
  4139. else {
  4140. rc = __do_insn_fetch_bytes(ctxt, 1);
  4141. if (rc != X86EMUL_CONTINUE)
  4142. return rc;
  4143. }
  4144. switch (mode) {
  4145. case X86EMUL_MODE_REAL:
  4146. case X86EMUL_MODE_VM86:
  4147. case X86EMUL_MODE_PROT16:
  4148. def_op_bytes = def_ad_bytes = 2;
  4149. break;
  4150. case X86EMUL_MODE_PROT32:
  4151. def_op_bytes = def_ad_bytes = 4;
  4152. break;
  4153. #ifdef CONFIG_X86_64
  4154. case X86EMUL_MODE_PROT64:
  4155. def_op_bytes = 4;
  4156. def_ad_bytes = 8;
  4157. break;
  4158. #endif
  4159. default:
  4160. return EMULATION_FAILED;
  4161. }
  4162. ctxt->op_bytes = def_op_bytes;
  4163. ctxt->ad_bytes = def_ad_bytes;
  4164. /* Legacy prefixes. */
  4165. for (;;) {
  4166. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  4167. case 0x66: /* operand-size override */
  4168. op_prefix = true;
  4169. /* switch between 2/4 bytes */
  4170. ctxt->op_bytes = def_op_bytes ^ 6;
  4171. break;
  4172. case 0x67: /* address-size override */
  4173. if (mode == X86EMUL_MODE_PROT64)
  4174. /* switch between 4/8 bytes */
  4175. ctxt->ad_bytes = def_ad_bytes ^ 12;
  4176. else
  4177. /* switch between 2/4 bytes */
  4178. ctxt->ad_bytes = def_ad_bytes ^ 6;
  4179. break;
  4180. case 0x26: /* ES override */
  4181. case 0x2e: /* CS override */
  4182. case 0x36: /* SS override */
  4183. case 0x3e: /* DS override */
  4184. has_seg_override = true;
  4185. ctxt->seg_override = (ctxt->b >> 3) & 3;
  4186. break;
  4187. case 0x64: /* FS override */
  4188. case 0x65: /* GS override */
  4189. has_seg_override = true;
  4190. ctxt->seg_override = ctxt->b & 7;
  4191. break;
  4192. case 0x40 ... 0x4f: /* REX */
  4193. if (mode != X86EMUL_MODE_PROT64)
  4194. goto done_prefixes;
  4195. ctxt->rex_prefix = ctxt->b;
  4196. continue;
  4197. case 0xf0: /* LOCK */
  4198. ctxt->lock_prefix = 1;
  4199. break;
  4200. case 0xf2: /* REPNE/REPNZ */
  4201. case 0xf3: /* REP/REPE/REPZ */
  4202. ctxt->rep_prefix = ctxt->b;
  4203. break;
  4204. default:
  4205. goto done_prefixes;
  4206. }
  4207. /* Any legacy prefix after a REX prefix nullifies its effect. */
  4208. ctxt->rex_prefix = 0;
  4209. }
  4210. done_prefixes:
  4211. /* REX prefix. */
  4212. if (ctxt->rex_prefix & 8)
  4213. ctxt->op_bytes = 8; /* REX.W */
  4214. /* Opcode byte(s). */
  4215. opcode = opcode_table[ctxt->b];
  4216. /* Two-byte opcode? */
  4217. if (ctxt->b == 0x0f) {
  4218. ctxt->opcode_len = 2;
  4219. ctxt->b = insn_fetch(u8, ctxt);
  4220. opcode = twobyte_table[ctxt->b];
  4221. /* 0F_38 opcode map */
  4222. if (ctxt->b == 0x38) {
  4223. ctxt->opcode_len = 3;
  4224. ctxt->b = insn_fetch(u8, ctxt);
  4225. opcode = opcode_map_0f_38[ctxt->b];
  4226. }
  4227. }
  4228. ctxt->d = opcode.flags;
  4229. if (ctxt->d & ModRM)
  4230. ctxt->modrm = insn_fetch(u8, ctxt);
  4231. /* vex-prefix instructions are not implemented */
  4232. if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
  4233. (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
  4234. ctxt->d = NotImpl;
  4235. }
  4236. while (ctxt->d & GroupMask) {
  4237. switch (ctxt->d & GroupMask) {
  4238. case Group:
  4239. goffset = (ctxt->modrm >> 3) & 7;
  4240. opcode = opcode.u.group[goffset];
  4241. break;
  4242. case GroupDual:
  4243. goffset = (ctxt->modrm >> 3) & 7;
  4244. if ((ctxt->modrm >> 6) == 3)
  4245. opcode = opcode.u.gdual->mod3[goffset];
  4246. else
  4247. opcode = opcode.u.gdual->mod012[goffset];
  4248. break;
  4249. case RMExt:
  4250. goffset = ctxt->modrm & 7;
  4251. opcode = opcode.u.group[goffset];
  4252. break;
  4253. case Prefix:
  4254. if (ctxt->rep_prefix && op_prefix)
  4255. return EMULATION_FAILED;
  4256. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  4257. switch (simd_prefix) {
  4258. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  4259. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  4260. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  4261. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  4262. }
  4263. break;
  4264. case Escape:
  4265. if (ctxt->modrm > 0xbf)
  4266. opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
  4267. else
  4268. opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
  4269. break;
  4270. case InstrDual:
  4271. if ((ctxt->modrm >> 6) == 3)
  4272. opcode = opcode.u.idual->mod3;
  4273. else
  4274. opcode = opcode.u.idual->mod012;
  4275. break;
  4276. case ModeDual:
  4277. if (ctxt->mode == X86EMUL_MODE_PROT64)
  4278. opcode = opcode.u.mdual->mode64;
  4279. else
  4280. opcode = opcode.u.mdual->mode32;
  4281. break;
  4282. default:
  4283. return EMULATION_FAILED;
  4284. }
  4285. ctxt->d &= ~(u64)GroupMask;
  4286. ctxt->d |= opcode.flags;
  4287. }
  4288. /* Unrecognised? */
  4289. if (ctxt->d == 0)
  4290. return EMULATION_FAILED;
  4291. ctxt->execute = opcode.u.execute;
  4292. if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
  4293. return EMULATION_FAILED;
  4294. if (unlikely(ctxt->d &
  4295. (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
  4296. No16))) {
  4297. /*
  4298. * These are copied unconditionally here, and checked unconditionally
  4299. * in x86_emulate_insn.
  4300. */
  4301. ctxt->check_perm = opcode.check_perm;
  4302. ctxt->intercept = opcode.intercept;
  4303. if (ctxt->d & NotImpl)
  4304. return EMULATION_FAILED;
  4305. if (mode == X86EMUL_MODE_PROT64) {
  4306. if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
  4307. ctxt->op_bytes = 8;
  4308. else if (ctxt->d & NearBranch)
  4309. ctxt->op_bytes = 8;
  4310. }
  4311. if (ctxt->d & Op3264) {
  4312. if (mode == X86EMUL_MODE_PROT64)
  4313. ctxt->op_bytes = 8;
  4314. else
  4315. ctxt->op_bytes = 4;
  4316. }
  4317. if ((ctxt->d & No16) && ctxt->op_bytes == 2)
  4318. ctxt->op_bytes = 4;
  4319. if (ctxt->d & Sse)
  4320. ctxt->op_bytes = 16;
  4321. else if (ctxt->d & Mmx)
  4322. ctxt->op_bytes = 8;
  4323. }
  4324. /* ModRM and SIB bytes. */
  4325. if (ctxt->d & ModRM) {
  4326. rc = decode_modrm(ctxt, &ctxt->memop);
  4327. if (!has_seg_override) {
  4328. has_seg_override = true;
  4329. ctxt->seg_override = ctxt->modrm_seg;
  4330. }
  4331. } else if (ctxt->d & MemAbs)
  4332. rc = decode_abs(ctxt, &ctxt->memop);
  4333. if (rc != X86EMUL_CONTINUE)
  4334. goto done;
  4335. if (!has_seg_override)
  4336. ctxt->seg_override = VCPU_SREG_DS;
  4337. ctxt->memop.addr.mem.seg = ctxt->seg_override;
  4338. /*
  4339. * Decode and fetch the source operand: register, memory
  4340. * or immediate.
  4341. */
  4342. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  4343. if (rc != X86EMUL_CONTINUE)
  4344. goto done;
  4345. /*
  4346. * Decode and fetch the second source operand: register, memory
  4347. * or immediate.
  4348. */
  4349. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  4350. if (rc != X86EMUL_CONTINUE)
  4351. goto done;
  4352. /* Decode and fetch the destination operand: register or memory. */
  4353. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  4354. if (ctxt->rip_relative)
  4355. ctxt->memopp->addr.mem.ea = address_mask(ctxt,
  4356. ctxt->memopp->addr.mem.ea + ctxt->_eip);
  4357. done:
  4358. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  4359. }
  4360. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  4361. {
  4362. return ctxt->d & PageTable;
  4363. }
  4364. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  4365. {
  4366. /* The second termination condition only applies for REPE
  4367. * and REPNE. Test if the repeat string operation prefix is
  4368. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  4369. * corresponding termination condition according to:
  4370. * - if REPE/REPZ and ZF = 0 then done
  4371. * - if REPNE/REPNZ and ZF = 1 then done
  4372. */
  4373. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  4374. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  4375. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  4376. ((ctxt->eflags & X86_EFLAGS_ZF) == 0))
  4377. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  4378. ((ctxt->eflags & X86_EFLAGS_ZF) == X86_EFLAGS_ZF))))
  4379. return true;
  4380. return false;
  4381. }
  4382. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  4383. {
  4384. bool fault = false;
  4385. ctxt->ops->get_fpu(ctxt);
  4386. asm volatile("1: fwait \n\t"
  4387. "2: \n\t"
  4388. ".pushsection .fixup,\"ax\" \n\t"
  4389. "3: \n\t"
  4390. "movb $1, %[fault] \n\t"
  4391. "jmp 2b \n\t"
  4392. ".popsection \n\t"
  4393. _ASM_EXTABLE(1b, 3b)
  4394. : [fault]"+qm"(fault));
  4395. ctxt->ops->put_fpu(ctxt);
  4396. if (unlikely(fault))
  4397. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  4398. return X86EMUL_CONTINUE;
  4399. }
  4400. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  4401. struct operand *op)
  4402. {
  4403. if (op->type == OP_MM)
  4404. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  4405. }
  4406. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
  4407. {
  4408. register void *__sp asm(_ASM_SP);
  4409. ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
  4410. if (!(ctxt->d & ByteOp))
  4411. fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
  4412. asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
  4413. : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
  4414. [fastop]"+S"(fop), "+r"(__sp)
  4415. : "c"(ctxt->src2.val));
  4416. ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
  4417. if (!fop) /* exception is returned in fop variable */
  4418. return emulate_de(ctxt);
  4419. return X86EMUL_CONTINUE;
  4420. }
  4421. void init_decode_cache(struct x86_emulate_ctxt *ctxt)
  4422. {
  4423. memset(&ctxt->rip_relative, 0,
  4424. (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
  4425. ctxt->io_read.pos = 0;
  4426. ctxt->io_read.end = 0;
  4427. ctxt->mem_read.end = 0;
  4428. }
  4429. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  4430. {
  4431. const struct x86_emulate_ops *ops = ctxt->ops;
  4432. int rc = X86EMUL_CONTINUE;
  4433. int saved_dst_type = ctxt->dst.type;
  4434. ctxt->mem_read.pos = 0;
  4435. /* LOCK prefix is allowed only with some instructions */
  4436. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  4437. rc = emulate_ud(ctxt);
  4438. goto done;
  4439. }
  4440. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  4441. rc = emulate_ud(ctxt);
  4442. goto done;
  4443. }
  4444. if (unlikely(ctxt->d &
  4445. (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
  4446. if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
  4447. (ctxt->d & Undefined)) {
  4448. rc = emulate_ud(ctxt);
  4449. goto done;
  4450. }
  4451. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  4452. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  4453. rc = emulate_ud(ctxt);
  4454. goto done;
  4455. }
  4456. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  4457. rc = emulate_nm(ctxt);
  4458. goto done;
  4459. }
  4460. if (ctxt->d & Mmx) {
  4461. rc = flush_pending_x87_faults(ctxt);
  4462. if (rc != X86EMUL_CONTINUE)
  4463. goto done;
  4464. /*
  4465. * Now that we know the fpu is exception safe, we can fetch
  4466. * operands from it.
  4467. */
  4468. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  4469. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  4470. if (!(ctxt->d & Mov))
  4471. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  4472. }
  4473. if (unlikely(ctxt->emul_flags & X86EMUL_GUEST_MASK) && ctxt->intercept) {
  4474. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4475. X86_ICPT_PRE_EXCEPT);
  4476. if (rc != X86EMUL_CONTINUE)
  4477. goto done;
  4478. }
  4479. /* Instruction can only be executed in protected mode */
  4480. if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
  4481. rc = emulate_ud(ctxt);
  4482. goto done;
  4483. }
  4484. /* Privileged instruction can be executed only in CPL=0 */
  4485. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  4486. if (ctxt->d & PrivUD)
  4487. rc = emulate_ud(ctxt);
  4488. else
  4489. rc = emulate_gp(ctxt, 0);
  4490. goto done;
  4491. }
  4492. /* Do instruction specific permission checks */
  4493. if (ctxt->d & CheckPerm) {
  4494. rc = ctxt->check_perm(ctxt);
  4495. if (rc != X86EMUL_CONTINUE)
  4496. goto done;
  4497. }
  4498. if (unlikely(ctxt->emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
  4499. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4500. X86_ICPT_POST_EXCEPT);
  4501. if (rc != X86EMUL_CONTINUE)
  4502. goto done;
  4503. }
  4504. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4505. /* All REP prefixes have the same first termination condition */
  4506. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
  4507. string_registers_quirk(ctxt);
  4508. ctxt->eip = ctxt->_eip;
  4509. ctxt->eflags &= ~X86_EFLAGS_RF;
  4510. goto done;
  4511. }
  4512. }
  4513. }
  4514. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  4515. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  4516. ctxt->src.valptr, ctxt->src.bytes);
  4517. if (rc != X86EMUL_CONTINUE)
  4518. goto done;
  4519. ctxt->src.orig_val64 = ctxt->src.val64;
  4520. }
  4521. if (ctxt->src2.type == OP_MEM) {
  4522. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  4523. &ctxt->src2.val, ctxt->src2.bytes);
  4524. if (rc != X86EMUL_CONTINUE)
  4525. goto done;
  4526. }
  4527. if ((ctxt->d & DstMask) == ImplicitOps)
  4528. goto special_insn;
  4529. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  4530. /* optimisation - avoid slow emulated read if Mov */
  4531. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  4532. &ctxt->dst.val, ctxt->dst.bytes);
  4533. if (rc != X86EMUL_CONTINUE) {
  4534. if (!(ctxt->d & NoWrite) &&
  4535. rc == X86EMUL_PROPAGATE_FAULT &&
  4536. ctxt->exception.vector == PF_VECTOR)
  4537. ctxt->exception.error_code |= PFERR_WRITE_MASK;
  4538. goto done;
  4539. }
  4540. }
  4541. /* Copy full 64-bit value for CMPXCHG8B. */
  4542. ctxt->dst.orig_val64 = ctxt->dst.val64;
  4543. special_insn:
  4544. if (unlikely(ctxt->emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
  4545. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4546. X86_ICPT_POST_MEMACCESS);
  4547. if (rc != X86EMUL_CONTINUE)
  4548. goto done;
  4549. }
  4550. if (ctxt->rep_prefix && (ctxt->d & String))
  4551. ctxt->eflags |= X86_EFLAGS_RF;
  4552. else
  4553. ctxt->eflags &= ~X86_EFLAGS_RF;
  4554. if (ctxt->execute) {
  4555. if (ctxt->d & Fastop) {
  4556. void (*fop)(struct fastop *) = (void *)ctxt->execute;
  4557. rc = fastop(ctxt, fop);
  4558. if (rc != X86EMUL_CONTINUE)
  4559. goto done;
  4560. goto writeback;
  4561. }
  4562. rc = ctxt->execute(ctxt);
  4563. if (rc != X86EMUL_CONTINUE)
  4564. goto done;
  4565. goto writeback;
  4566. }
  4567. if (ctxt->opcode_len == 2)
  4568. goto twobyte_insn;
  4569. else if (ctxt->opcode_len == 3)
  4570. goto threebyte_insn;
  4571. switch (ctxt->b) {
  4572. case 0x70 ... 0x7f: /* jcc (short) */
  4573. if (test_cc(ctxt->b, ctxt->eflags))
  4574. rc = jmp_rel(ctxt, ctxt->src.val);
  4575. break;
  4576. case 0x8d: /* lea r16/r32, m */
  4577. ctxt->dst.val = ctxt->src.addr.mem.ea;
  4578. break;
  4579. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  4580. if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
  4581. ctxt->dst.type = OP_NONE;
  4582. else
  4583. rc = em_xchg(ctxt);
  4584. break;
  4585. case 0x98: /* cbw/cwde/cdqe */
  4586. switch (ctxt->op_bytes) {
  4587. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  4588. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  4589. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  4590. }
  4591. break;
  4592. case 0xcc: /* int3 */
  4593. rc = emulate_int(ctxt, 3);
  4594. break;
  4595. case 0xcd: /* int n */
  4596. rc = emulate_int(ctxt, ctxt->src.val);
  4597. break;
  4598. case 0xce: /* into */
  4599. if (ctxt->eflags & X86_EFLAGS_OF)
  4600. rc = emulate_int(ctxt, 4);
  4601. break;
  4602. case 0xe9: /* jmp rel */
  4603. case 0xeb: /* jmp rel short */
  4604. rc = jmp_rel(ctxt, ctxt->src.val);
  4605. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  4606. break;
  4607. case 0xf4: /* hlt */
  4608. ctxt->ops->halt(ctxt);
  4609. break;
  4610. case 0xf5: /* cmc */
  4611. /* complement carry flag from eflags reg */
  4612. ctxt->eflags ^= X86_EFLAGS_CF;
  4613. break;
  4614. case 0xf8: /* clc */
  4615. ctxt->eflags &= ~X86_EFLAGS_CF;
  4616. break;
  4617. case 0xf9: /* stc */
  4618. ctxt->eflags |= X86_EFLAGS_CF;
  4619. break;
  4620. case 0xfc: /* cld */
  4621. ctxt->eflags &= ~X86_EFLAGS_DF;
  4622. break;
  4623. case 0xfd: /* std */
  4624. ctxt->eflags |= X86_EFLAGS_DF;
  4625. break;
  4626. default:
  4627. goto cannot_emulate;
  4628. }
  4629. if (rc != X86EMUL_CONTINUE)
  4630. goto done;
  4631. writeback:
  4632. if (ctxt->d & SrcWrite) {
  4633. BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
  4634. rc = writeback(ctxt, &ctxt->src);
  4635. if (rc != X86EMUL_CONTINUE)
  4636. goto done;
  4637. }
  4638. if (!(ctxt->d & NoWrite)) {
  4639. rc = writeback(ctxt, &ctxt->dst);
  4640. if (rc != X86EMUL_CONTINUE)
  4641. goto done;
  4642. }
  4643. /*
  4644. * restore dst type in case the decoding will be reused
  4645. * (happens for string instruction )
  4646. */
  4647. ctxt->dst.type = saved_dst_type;
  4648. if ((ctxt->d & SrcMask) == SrcSI)
  4649. string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
  4650. if ((ctxt->d & DstMask) == DstDI)
  4651. string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
  4652. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4653. unsigned int count;
  4654. struct read_cache *r = &ctxt->io_read;
  4655. if ((ctxt->d & SrcMask) == SrcSI)
  4656. count = ctxt->src.count;
  4657. else
  4658. count = ctxt->dst.count;
  4659. register_address_increment(ctxt, VCPU_REGS_RCX, -count);
  4660. if (!string_insn_completed(ctxt)) {
  4661. /*
  4662. * Re-enter guest when pio read ahead buffer is empty
  4663. * or, if it is not used, after each 1024 iteration.
  4664. */
  4665. if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
  4666. (r->end == 0 || r->end != r->pos)) {
  4667. /*
  4668. * Reset read cache. Usually happens before
  4669. * decode, but since instruction is restarted
  4670. * we have to do it here.
  4671. */
  4672. ctxt->mem_read.end = 0;
  4673. writeback_registers(ctxt);
  4674. return EMULATION_RESTART;
  4675. }
  4676. goto done; /* skip rip writeback */
  4677. }
  4678. ctxt->eflags &= ~X86_EFLAGS_RF;
  4679. }
  4680. ctxt->eip = ctxt->_eip;
  4681. done:
  4682. if (rc == X86EMUL_PROPAGATE_FAULT) {
  4683. WARN_ON(ctxt->exception.vector > 0x1f);
  4684. ctxt->have_exception = true;
  4685. }
  4686. if (rc == X86EMUL_INTERCEPTED)
  4687. return EMULATION_INTERCEPTED;
  4688. if (rc == X86EMUL_CONTINUE)
  4689. writeback_registers(ctxt);
  4690. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  4691. twobyte_insn:
  4692. switch (ctxt->b) {
  4693. case 0x09: /* wbinvd */
  4694. (ctxt->ops->wbinvd)(ctxt);
  4695. break;
  4696. case 0x08: /* invd */
  4697. case 0x0d: /* GrpP (prefetch) */
  4698. case 0x18: /* Grp16 (prefetch/nop) */
  4699. case 0x1f: /* nop */
  4700. break;
  4701. case 0x20: /* mov cr, reg */
  4702. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  4703. break;
  4704. case 0x21: /* mov from dr to reg */
  4705. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  4706. break;
  4707. case 0x40 ... 0x4f: /* cmov */
  4708. if (test_cc(ctxt->b, ctxt->eflags))
  4709. ctxt->dst.val = ctxt->src.val;
  4710. else if (ctxt->op_bytes != 4)
  4711. ctxt->dst.type = OP_NONE; /* no writeback */
  4712. break;
  4713. case 0x80 ... 0x8f: /* jnz rel, etc*/
  4714. if (test_cc(ctxt->b, ctxt->eflags))
  4715. rc = jmp_rel(ctxt, ctxt->src.val);
  4716. break;
  4717. case 0x90 ... 0x9f: /* setcc r/m8 */
  4718. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  4719. break;
  4720. case 0xb6 ... 0xb7: /* movzx */
  4721. ctxt->dst.bytes = ctxt->op_bytes;
  4722. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4723. : (u16) ctxt->src.val;
  4724. break;
  4725. case 0xbe ... 0xbf: /* movsx */
  4726. ctxt->dst.bytes = ctxt->op_bytes;
  4727. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4728. (s16) ctxt->src.val;
  4729. break;
  4730. default:
  4731. goto cannot_emulate;
  4732. }
  4733. threebyte_insn:
  4734. if (rc != X86EMUL_CONTINUE)
  4735. goto done;
  4736. goto writeback;
  4737. cannot_emulate:
  4738. return EMULATION_FAILED;
  4739. }
  4740. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
  4741. {
  4742. invalidate_registers(ctxt);
  4743. }
  4744. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
  4745. {
  4746. writeback_registers(ctxt);
  4747. }