i915_gpu_error.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272
  1. /*
  2. * Copyright (c) 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. * Mika Kuoppala <mika.kuoppala@intel.com>
  27. *
  28. */
  29. #include <generated/utsrelease.h>
  30. #include "i915_drv.h"
  31. static const char *yesno(int v)
  32. {
  33. return v ? "yes" : "no";
  34. }
  35. static const char *ring_str(int ring)
  36. {
  37. switch (ring) {
  38. case RCS: return "render";
  39. case VCS: return "bsd";
  40. case BCS: return "blt";
  41. case VECS: return "vebox";
  42. default: return "";
  43. }
  44. }
  45. static const char *pin_flag(int pinned)
  46. {
  47. if (pinned > 0)
  48. return " P";
  49. else if (pinned < 0)
  50. return " p";
  51. else
  52. return "";
  53. }
  54. static const char *tiling_flag(int tiling)
  55. {
  56. switch (tiling) {
  57. default:
  58. case I915_TILING_NONE: return "";
  59. case I915_TILING_X: return " X";
  60. case I915_TILING_Y: return " Y";
  61. }
  62. }
  63. static const char *dirty_flag(int dirty)
  64. {
  65. return dirty ? " dirty" : "";
  66. }
  67. static const char *purgeable_flag(int purgeable)
  68. {
  69. return purgeable ? " purgeable" : "";
  70. }
  71. static bool __i915_error_ok(struct drm_i915_error_state_buf *e)
  72. {
  73. if (!e->err && WARN(e->bytes > (e->size - 1), "overflow")) {
  74. e->err = -ENOSPC;
  75. return false;
  76. }
  77. if (e->bytes == e->size - 1 || e->err)
  78. return false;
  79. return true;
  80. }
  81. static bool __i915_error_seek(struct drm_i915_error_state_buf *e,
  82. unsigned len)
  83. {
  84. if (e->pos + len <= e->start) {
  85. e->pos += len;
  86. return false;
  87. }
  88. /* First vsnprintf needs to fit in its entirety for memmove */
  89. if (len >= e->size) {
  90. e->err = -EIO;
  91. return false;
  92. }
  93. return true;
  94. }
  95. static void __i915_error_advance(struct drm_i915_error_state_buf *e,
  96. unsigned len)
  97. {
  98. /* If this is first printf in this window, adjust it so that
  99. * start position matches start of the buffer
  100. */
  101. if (e->pos < e->start) {
  102. const size_t off = e->start - e->pos;
  103. /* Should not happen but be paranoid */
  104. if (off > len || e->bytes) {
  105. e->err = -EIO;
  106. return;
  107. }
  108. memmove(e->buf, e->buf + off, len - off);
  109. e->bytes = len - off;
  110. e->pos = e->start;
  111. return;
  112. }
  113. e->bytes += len;
  114. e->pos += len;
  115. }
  116. static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
  117. const char *f, va_list args)
  118. {
  119. unsigned len;
  120. if (!__i915_error_ok(e))
  121. return;
  122. /* Seek the first printf which is hits start position */
  123. if (e->pos < e->start) {
  124. va_list tmp;
  125. va_copy(tmp, args);
  126. len = vsnprintf(NULL, 0, f, tmp);
  127. va_end(tmp);
  128. if (!__i915_error_seek(e, len))
  129. return;
  130. }
  131. len = vsnprintf(e->buf + e->bytes, e->size - e->bytes, f, args);
  132. if (len >= e->size - e->bytes)
  133. len = e->size - e->bytes - 1;
  134. __i915_error_advance(e, len);
  135. }
  136. static void i915_error_puts(struct drm_i915_error_state_buf *e,
  137. const char *str)
  138. {
  139. unsigned len;
  140. if (!__i915_error_ok(e))
  141. return;
  142. len = strlen(str);
  143. /* Seek the first printf which is hits start position */
  144. if (e->pos < e->start) {
  145. if (!__i915_error_seek(e, len))
  146. return;
  147. }
  148. if (len >= e->size - e->bytes)
  149. len = e->size - e->bytes - 1;
  150. memcpy(e->buf + e->bytes, str, len);
  151. __i915_error_advance(e, len);
  152. }
  153. #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
  154. #define err_puts(e, s) i915_error_puts(e, s)
  155. static void print_error_buffers(struct drm_i915_error_state_buf *m,
  156. const char *name,
  157. struct drm_i915_error_buffer *err,
  158. int count)
  159. {
  160. err_printf(m, "%s [%d]:\n", name, count);
  161. while (count--) {
  162. err_printf(m, " %08x %8u %02x %02x %x %x",
  163. err->gtt_offset,
  164. err->size,
  165. err->read_domains,
  166. err->write_domain,
  167. err->rseqno, err->wseqno);
  168. err_puts(m, pin_flag(err->pinned));
  169. err_puts(m, tiling_flag(err->tiling));
  170. err_puts(m, dirty_flag(err->dirty));
  171. err_puts(m, purgeable_flag(err->purgeable));
  172. err_puts(m, err->ring != -1 ? " " : "");
  173. err_puts(m, ring_str(err->ring));
  174. err_puts(m, i915_cache_level_str(err->cache_level));
  175. if (err->name)
  176. err_printf(m, " (name: %d)", err->name);
  177. if (err->fence_reg != I915_FENCE_REG_NONE)
  178. err_printf(m, " (fence: %d)", err->fence_reg);
  179. err_puts(m, "\n");
  180. err++;
  181. }
  182. }
  183. static const char *hangcheck_action_to_str(enum intel_ring_hangcheck_action a)
  184. {
  185. switch (a) {
  186. case HANGCHECK_IDLE:
  187. return "idle";
  188. case HANGCHECK_WAIT:
  189. return "wait";
  190. case HANGCHECK_ACTIVE:
  191. return "active";
  192. case HANGCHECK_KICK:
  193. return "kick";
  194. case HANGCHECK_HUNG:
  195. return "hung";
  196. }
  197. return "unknown";
  198. }
  199. static void i915_ring_error_state(struct drm_i915_error_state_buf *m,
  200. struct drm_device *dev,
  201. struct drm_i915_error_ring *ring)
  202. {
  203. if (!ring->valid)
  204. return;
  205. err_printf(m, " HEAD: 0x%08x\n", ring->head);
  206. err_printf(m, " TAIL: 0x%08x\n", ring->tail);
  207. err_printf(m, " CTL: 0x%08x\n", ring->ctl);
  208. err_printf(m, " HWS: 0x%08x\n", ring->hws);
  209. err_printf(m, " ACTHD: 0x%08x\n", ring->acthd);
  210. err_printf(m, " IPEIR: 0x%08x\n", ring->ipeir);
  211. err_printf(m, " IPEHR: 0x%08x\n", ring->ipehr);
  212. err_printf(m, " INSTDONE: 0x%08x\n", ring->instdone);
  213. if (INTEL_INFO(dev)->gen >= 4) {
  214. err_printf(m, " BBADDR: 0x%08llx\n", ring->bbaddr);
  215. err_printf(m, " BB_STATE: 0x%08x\n", ring->bbstate);
  216. err_printf(m, " INSTPS: 0x%08x\n", ring->instps);
  217. }
  218. err_printf(m, " INSTPM: 0x%08x\n", ring->instpm);
  219. err_printf(m, " FADDR: 0x%08x\n", ring->faddr);
  220. if (INTEL_INFO(dev)->gen >= 6) {
  221. err_printf(m, " RC PSMI: 0x%08x\n", ring->rc_psmi);
  222. err_printf(m, " FAULT_REG: 0x%08x\n", ring->fault_reg);
  223. err_printf(m, " SYNC_0: 0x%08x [last synced 0x%08x]\n",
  224. ring->semaphore_mboxes[0],
  225. ring->semaphore_seqno[0]);
  226. err_printf(m, " SYNC_1: 0x%08x [last synced 0x%08x]\n",
  227. ring->semaphore_mboxes[1],
  228. ring->semaphore_seqno[1]);
  229. if (HAS_VEBOX(dev)) {
  230. err_printf(m, " SYNC_2: 0x%08x [last synced 0x%08x]\n",
  231. ring->semaphore_mboxes[2],
  232. ring->semaphore_seqno[2]);
  233. }
  234. }
  235. if (USES_PPGTT(dev)) {
  236. err_printf(m, " GFX_MODE: 0x%08x\n", ring->vm_info.gfx_mode);
  237. if (INTEL_INFO(dev)->gen >= 8) {
  238. int i;
  239. for (i = 0; i < 4; i++)
  240. err_printf(m, " PDP%d: 0x%016llx\n",
  241. i, ring->vm_info.pdp[i]);
  242. } else {
  243. err_printf(m, " PP_DIR_BASE: 0x%08x\n",
  244. ring->vm_info.pp_dir_base);
  245. }
  246. }
  247. err_printf(m, " seqno: 0x%08x\n", ring->seqno);
  248. err_printf(m, " waiting: %s\n", yesno(ring->waiting));
  249. err_printf(m, " ring->head: 0x%08x\n", ring->cpu_ring_head);
  250. err_printf(m, " ring->tail: 0x%08x\n", ring->cpu_ring_tail);
  251. err_printf(m, " hangcheck: %s [%d]\n",
  252. hangcheck_action_to_str(ring->hangcheck_action),
  253. ring->hangcheck_score);
  254. }
  255. void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
  256. {
  257. va_list args;
  258. va_start(args, f);
  259. i915_error_vprintf(e, f, args);
  260. va_end(args);
  261. }
  262. static void print_error_obj(struct drm_i915_error_state_buf *m,
  263. struct drm_i915_error_object *obj)
  264. {
  265. int page, offset, elt;
  266. for (page = offset = 0; page < obj->page_count; page++) {
  267. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  268. err_printf(m, "%08x : %08x\n", offset,
  269. obj->pages[page][elt]);
  270. offset += 4;
  271. }
  272. }
  273. }
  274. int i915_error_state_to_str(struct drm_i915_error_state_buf *m,
  275. const struct i915_error_state_file_priv *error_priv)
  276. {
  277. struct drm_device *dev = error_priv->dev;
  278. drm_i915_private_t *dev_priv = dev->dev_private;
  279. struct drm_i915_error_state *error = error_priv->error;
  280. int i, j, offset, elt;
  281. int max_hangcheck_score;
  282. if (!error) {
  283. err_printf(m, "no error state collected\n");
  284. goto out;
  285. }
  286. err_printf(m, "%s\n", error->error_msg);
  287. err_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  288. error->time.tv_usec);
  289. err_printf(m, "Kernel: " UTS_RELEASE "\n");
  290. max_hangcheck_score = 0;
  291. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  292. if (error->ring[i].hangcheck_score > max_hangcheck_score)
  293. max_hangcheck_score = error->ring[i].hangcheck_score;
  294. }
  295. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  296. if (error->ring[i].hangcheck_score == max_hangcheck_score &&
  297. error->ring[i].pid != -1) {
  298. err_printf(m, "Active process (on ring %s): %s [%d]\n",
  299. ring_str(i),
  300. error->ring[i].comm,
  301. error->ring[i].pid);
  302. }
  303. }
  304. err_printf(m, "Reset count: %u\n", error->reset_count);
  305. err_printf(m, "Suspend count: %u\n", error->suspend_count);
  306. err_printf(m, "PCI ID: 0x%04x\n", dev->pdev->device);
  307. err_printf(m, "EIR: 0x%08x\n", error->eir);
  308. err_printf(m, "IER: 0x%08x\n", error->ier);
  309. err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  310. err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
  311. err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
  312. err_printf(m, "CCID: 0x%08x\n", error->ccid);
  313. err_printf(m, "Missed interrupts: 0x%08lx\n", dev_priv->gpu_error.missed_irq_rings);
  314. for (i = 0; i < dev_priv->num_fence_regs; i++)
  315. err_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
  316. for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
  317. err_printf(m, " INSTDONE_%d: 0x%08x\n", i,
  318. error->extra_instdone[i]);
  319. if (INTEL_INFO(dev)->gen >= 6) {
  320. err_printf(m, "ERROR: 0x%08x\n", error->error);
  321. err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
  322. }
  323. if (INTEL_INFO(dev)->gen == 7)
  324. err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);
  325. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  326. err_printf(m, "%s command stream:\n", ring_str(i));
  327. i915_ring_error_state(m, dev, &error->ring[i]);
  328. }
  329. if (error->active_bo)
  330. print_error_buffers(m, "Active",
  331. error->active_bo[0],
  332. error->active_bo_count[0]);
  333. if (error->pinned_bo)
  334. print_error_buffers(m, "Pinned",
  335. error->pinned_bo[0],
  336. error->pinned_bo_count[0]);
  337. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  338. struct drm_i915_error_object *obj;
  339. obj = error->ring[i].batchbuffer;
  340. if (obj) {
  341. err_puts(m, dev_priv->ring[i].name);
  342. if (error->ring[i].pid != -1)
  343. err_printf(m, " (submitted by %s [%d])",
  344. error->ring[i].comm,
  345. error->ring[i].pid);
  346. err_printf(m, " --- gtt_offset = 0x%08x\n",
  347. obj->gtt_offset);
  348. print_error_obj(m, obj);
  349. }
  350. obj = error->ring[i].wa_batchbuffer;
  351. if (obj) {
  352. err_printf(m, "%s (w/a) --- gtt_offset = 0x%08x\n",
  353. dev_priv->ring[i].name, obj->gtt_offset);
  354. print_error_obj(m, obj);
  355. }
  356. if (error->ring[i].num_requests) {
  357. err_printf(m, "%s --- %d requests\n",
  358. dev_priv->ring[i].name,
  359. error->ring[i].num_requests);
  360. for (j = 0; j < error->ring[i].num_requests; j++) {
  361. err_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
  362. error->ring[i].requests[j].seqno,
  363. error->ring[i].requests[j].jiffies,
  364. error->ring[i].requests[j].tail);
  365. }
  366. }
  367. if ((obj = error->ring[i].ringbuffer)) {
  368. err_printf(m, "%s --- ringbuffer = 0x%08x\n",
  369. dev_priv->ring[i].name,
  370. obj->gtt_offset);
  371. print_error_obj(m, obj);
  372. }
  373. if ((obj = error->ring[i].hws_page)) {
  374. err_printf(m, "%s --- HW Status = 0x%08x\n",
  375. dev_priv->ring[i].name,
  376. obj->gtt_offset);
  377. offset = 0;
  378. for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
  379. err_printf(m, "[%04x] %08x %08x %08x %08x\n",
  380. offset,
  381. obj->pages[0][elt],
  382. obj->pages[0][elt+1],
  383. obj->pages[0][elt+2],
  384. obj->pages[0][elt+3]);
  385. offset += 16;
  386. }
  387. }
  388. if ((obj = error->ring[i].ctx)) {
  389. err_printf(m, "%s --- HW Context = 0x%08x\n",
  390. dev_priv->ring[i].name,
  391. obj->gtt_offset);
  392. offset = 0;
  393. for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
  394. err_printf(m, "[%04x] %08x %08x %08x %08x\n",
  395. offset,
  396. obj->pages[0][elt],
  397. obj->pages[0][elt+1],
  398. obj->pages[0][elt+2],
  399. obj->pages[0][elt+3]);
  400. offset += 16;
  401. }
  402. }
  403. }
  404. if (error->overlay)
  405. intel_overlay_print_error_state(m, error->overlay);
  406. if (error->display)
  407. intel_display_print_error_state(m, dev, error->display);
  408. out:
  409. if (m->bytes == 0 && m->err)
  410. return m->err;
  411. return 0;
  412. }
  413. int i915_error_state_buf_init(struct drm_i915_error_state_buf *ebuf,
  414. size_t count, loff_t pos)
  415. {
  416. memset(ebuf, 0, sizeof(*ebuf));
  417. /* We need to have enough room to store any i915_error_state printf
  418. * so that we can move it to start position.
  419. */
  420. ebuf->size = count + 1 > PAGE_SIZE ? count + 1 : PAGE_SIZE;
  421. ebuf->buf = kmalloc(ebuf->size,
  422. GFP_TEMPORARY | __GFP_NORETRY | __GFP_NOWARN);
  423. if (ebuf->buf == NULL) {
  424. ebuf->size = PAGE_SIZE;
  425. ebuf->buf = kmalloc(ebuf->size, GFP_TEMPORARY);
  426. }
  427. if (ebuf->buf == NULL) {
  428. ebuf->size = 128;
  429. ebuf->buf = kmalloc(ebuf->size, GFP_TEMPORARY);
  430. }
  431. if (ebuf->buf == NULL)
  432. return -ENOMEM;
  433. ebuf->start = pos;
  434. return 0;
  435. }
  436. static void i915_error_object_free(struct drm_i915_error_object *obj)
  437. {
  438. int page;
  439. if (obj == NULL)
  440. return;
  441. for (page = 0; page < obj->page_count; page++)
  442. kfree(obj->pages[page]);
  443. kfree(obj);
  444. }
  445. static void i915_error_state_free(struct kref *error_ref)
  446. {
  447. struct drm_i915_error_state *error = container_of(error_ref,
  448. typeof(*error), ref);
  449. int i;
  450. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  451. i915_error_object_free(error->ring[i].batchbuffer);
  452. i915_error_object_free(error->ring[i].ringbuffer);
  453. i915_error_object_free(error->ring[i].hws_page);
  454. i915_error_object_free(error->ring[i].ctx);
  455. kfree(error->ring[i].requests);
  456. }
  457. kfree(error->active_bo);
  458. kfree(error->overlay);
  459. kfree(error->display);
  460. kfree(error);
  461. }
  462. static struct drm_i915_error_object *
  463. i915_error_object_create_sized(struct drm_i915_private *dev_priv,
  464. struct drm_i915_gem_object *src,
  465. struct i915_address_space *vm,
  466. const int num_pages)
  467. {
  468. struct drm_i915_error_object *dst;
  469. int i;
  470. u32 reloc_offset;
  471. if (src == NULL || src->pages == NULL)
  472. return NULL;
  473. dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
  474. if (dst == NULL)
  475. return NULL;
  476. reloc_offset = dst->gtt_offset = i915_gem_obj_offset(src, vm);
  477. for (i = 0; i < num_pages; i++) {
  478. unsigned long flags;
  479. void *d;
  480. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  481. if (d == NULL)
  482. goto unwind;
  483. local_irq_save(flags);
  484. if (src->cache_level == I915_CACHE_NONE &&
  485. reloc_offset < dev_priv->gtt.mappable_end &&
  486. src->has_global_gtt_mapping &&
  487. i915_is_ggtt(vm)) {
  488. void __iomem *s;
  489. /* Simply ignore tiling or any overlapping fence.
  490. * It's part of the error state, and this hopefully
  491. * captures what the GPU read.
  492. */
  493. s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
  494. reloc_offset);
  495. memcpy_fromio(d, s, PAGE_SIZE);
  496. io_mapping_unmap_atomic(s);
  497. } else if (src->stolen) {
  498. unsigned long offset;
  499. offset = dev_priv->mm.stolen_base;
  500. offset += src->stolen->start;
  501. offset += i << PAGE_SHIFT;
  502. memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
  503. } else {
  504. struct page *page;
  505. void *s;
  506. page = i915_gem_object_get_page(src, i);
  507. drm_clflush_pages(&page, 1);
  508. s = kmap_atomic(page);
  509. memcpy(d, s, PAGE_SIZE);
  510. kunmap_atomic(s);
  511. drm_clflush_pages(&page, 1);
  512. }
  513. local_irq_restore(flags);
  514. dst->pages[i] = d;
  515. reloc_offset += PAGE_SIZE;
  516. }
  517. dst->page_count = num_pages;
  518. return dst;
  519. unwind:
  520. while (i--)
  521. kfree(dst->pages[i]);
  522. kfree(dst);
  523. return NULL;
  524. }
  525. #define i915_error_object_create(dev_priv, src, vm) \
  526. i915_error_object_create_sized((dev_priv), (src), (vm), \
  527. (src)->base.size>>PAGE_SHIFT)
  528. #define i915_error_ggtt_object_create(dev_priv, src) \
  529. i915_error_object_create_sized((dev_priv), (src), &(dev_priv)->gtt.base, \
  530. (src)->base.size>>PAGE_SHIFT)
  531. static void capture_bo(struct drm_i915_error_buffer *err,
  532. struct drm_i915_gem_object *obj)
  533. {
  534. err->size = obj->base.size;
  535. err->name = obj->base.name;
  536. err->rseqno = obj->last_read_seqno;
  537. err->wseqno = obj->last_write_seqno;
  538. err->gtt_offset = i915_gem_obj_ggtt_offset(obj);
  539. err->read_domains = obj->base.read_domains;
  540. err->write_domain = obj->base.write_domain;
  541. err->fence_reg = obj->fence_reg;
  542. err->pinned = 0;
  543. if (i915_gem_obj_is_pinned(obj))
  544. err->pinned = 1;
  545. if (obj->user_pin_count > 0)
  546. err->pinned = -1;
  547. err->tiling = obj->tiling_mode;
  548. err->dirty = obj->dirty;
  549. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  550. err->ring = obj->ring ? obj->ring->id : -1;
  551. err->cache_level = obj->cache_level;
  552. }
  553. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  554. int count, struct list_head *head)
  555. {
  556. struct i915_vma *vma;
  557. int i = 0;
  558. list_for_each_entry(vma, head, mm_list) {
  559. capture_bo(err++, vma->obj);
  560. if (++i == count)
  561. break;
  562. }
  563. return i;
  564. }
  565. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  566. int count, struct list_head *head)
  567. {
  568. struct drm_i915_gem_object *obj;
  569. int i = 0;
  570. list_for_each_entry(obj, head, global_list) {
  571. if (!i915_gem_obj_is_pinned(obj))
  572. continue;
  573. capture_bo(err++, obj);
  574. if (++i == count)
  575. break;
  576. }
  577. return i;
  578. }
  579. /* Generate a semi-unique error code. The code is not meant to have meaning, The
  580. * code's only purpose is to try to prevent false duplicated bug reports by
  581. * grossly estimating a GPU error state.
  582. *
  583. * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
  584. * the hang if we could strip the GTT offset information from it.
  585. *
  586. * It's only a small step better than a random number in its current form.
  587. */
  588. static uint32_t i915_error_generate_code(struct drm_i915_private *dev_priv,
  589. struct drm_i915_error_state *error,
  590. int *ring_id)
  591. {
  592. uint32_t error_code = 0;
  593. int i;
  594. /* IPEHR would be an ideal way to detect errors, as it's the gross
  595. * measure of "the command that hung." However, has some very common
  596. * synchronization commands which almost always appear in the case
  597. * strictly a client bug. Use instdone to differentiate those some.
  598. */
  599. for (i = 0; i < I915_NUM_RINGS; i++) {
  600. if (error->ring[i].hangcheck_action == HANGCHECK_HUNG) {
  601. if (ring_id)
  602. *ring_id = i;
  603. return error->ring[i].ipehr ^ error->ring[i].instdone;
  604. }
  605. }
  606. return error_code;
  607. }
  608. static void i915_gem_record_fences(struct drm_device *dev,
  609. struct drm_i915_error_state *error)
  610. {
  611. struct drm_i915_private *dev_priv = dev->dev_private;
  612. int i;
  613. /* Fences */
  614. switch (INTEL_INFO(dev)->gen) {
  615. case 8:
  616. case 7:
  617. case 6:
  618. for (i = 0; i < dev_priv->num_fence_regs; i++)
  619. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  620. break;
  621. case 5:
  622. case 4:
  623. for (i = 0; i < 16; i++)
  624. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  625. break;
  626. case 3:
  627. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  628. for (i = 0; i < 8; i++)
  629. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  630. case 2:
  631. for (i = 0; i < 8; i++)
  632. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  633. break;
  634. default:
  635. BUG();
  636. }
  637. }
  638. static void i915_record_ring_state(struct drm_device *dev,
  639. struct intel_ring_buffer *ring,
  640. struct drm_i915_error_ring *ering)
  641. {
  642. struct drm_i915_private *dev_priv = dev->dev_private;
  643. if (INTEL_INFO(dev)->gen >= 6) {
  644. ering->rc_psmi = I915_READ(ring->mmio_base + 0x50);
  645. ering->fault_reg = I915_READ(RING_FAULT_REG(ring));
  646. ering->semaphore_mboxes[0]
  647. = I915_READ(RING_SYNC_0(ring->mmio_base));
  648. ering->semaphore_mboxes[1]
  649. = I915_READ(RING_SYNC_1(ring->mmio_base));
  650. ering->semaphore_seqno[0] = ring->sync_seqno[0];
  651. ering->semaphore_seqno[1] = ring->sync_seqno[1];
  652. }
  653. if (HAS_VEBOX(dev)) {
  654. ering->semaphore_mboxes[2] =
  655. I915_READ(RING_SYNC_2(ring->mmio_base));
  656. ering->semaphore_seqno[2] = ring->sync_seqno[2];
  657. }
  658. if (INTEL_INFO(dev)->gen >= 4) {
  659. ering->faddr = I915_READ(RING_DMA_FADD(ring->mmio_base));
  660. ering->ipeir = I915_READ(RING_IPEIR(ring->mmio_base));
  661. ering->ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
  662. ering->instdone = I915_READ(RING_INSTDONE(ring->mmio_base));
  663. ering->instps = I915_READ(RING_INSTPS(ring->mmio_base));
  664. ering->bbaddr = I915_READ(RING_BBADDR(ring->mmio_base));
  665. if (INTEL_INFO(dev)->gen >= 8)
  666. ering->bbaddr |= (u64) I915_READ(RING_BBADDR_UDW(ring->mmio_base)) << 32;
  667. ering->bbstate = I915_READ(RING_BBSTATE(ring->mmio_base));
  668. } else {
  669. ering->faddr = I915_READ(DMA_FADD_I8XX);
  670. ering->ipeir = I915_READ(IPEIR);
  671. ering->ipehr = I915_READ(IPEHR);
  672. ering->instdone = I915_READ(INSTDONE);
  673. }
  674. ering->waiting = waitqueue_active(&ring->irq_queue);
  675. ering->instpm = I915_READ(RING_INSTPM(ring->mmio_base));
  676. ering->seqno = ring->get_seqno(ring, false);
  677. ering->acthd = intel_ring_get_active_head(ring);
  678. ering->head = I915_READ_HEAD(ring);
  679. ering->tail = I915_READ_TAIL(ring);
  680. ering->ctl = I915_READ_CTL(ring);
  681. if (I915_NEED_GFX_HWS(dev)) {
  682. int mmio;
  683. if (IS_GEN7(dev)) {
  684. switch (ring->id) {
  685. default:
  686. case RCS:
  687. mmio = RENDER_HWS_PGA_GEN7;
  688. break;
  689. case BCS:
  690. mmio = BLT_HWS_PGA_GEN7;
  691. break;
  692. case VCS:
  693. mmio = BSD_HWS_PGA_GEN7;
  694. break;
  695. case VECS:
  696. mmio = VEBOX_HWS_PGA_GEN7;
  697. break;
  698. }
  699. } else if (IS_GEN6(ring->dev)) {
  700. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  701. } else {
  702. /* XXX: gen8 returns to sanity */
  703. mmio = RING_HWS_PGA(ring->mmio_base);
  704. }
  705. ering->hws = I915_READ(mmio);
  706. }
  707. ering->cpu_ring_head = ring->head;
  708. ering->cpu_ring_tail = ring->tail;
  709. ering->hangcheck_score = ring->hangcheck.score;
  710. ering->hangcheck_action = ring->hangcheck.action;
  711. if (USES_PPGTT(dev)) {
  712. int i;
  713. ering->vm_info.gfx_mode = I915_READ(RING_MODE_GEN7(ring));
  714. switch (INTEL_INFO(dev)->gen) {
  715. case 8:
  716. for (i = 0; i < 4; i++) {
  717. ering->vm_info.pdp[i] =
  718. I915_READ(GEN8_RING_PDP_UDW(ring, i));
  719. ering->vm_info.pdp[i] <<= 32;
  720. ering->vm_info.pdp[i] |=
  721. I915_READ(GEN8_RING_PDP_LDW(ring, i));
  722. }
  723. break;
  724. case 7:
  725. ering->vm_info.pp_dir_base =
  726. I915_READ(RING_PP_DIR_BASE(ring));
  727. break;
  728. case 6:
  729. ering->vm_info.pp_dir_base =
  730. I915_READ(RING_PP_DIR_BASE_READ(ring));
  731. break;
  732. }
  733. }
  734. }
  735. static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
  736. struct drm_i915_error_state *error,
  737. struct drm_i915_error_ring *ering)
  738. {
  739. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  740. struct drm_i915_gem_object *obj;
  741. /* Currently render ring is the only HW context user */
  742. if (ring->id != RCS || !error->ccid)
  743. return;
  744. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  745. if ((error->ccid & PAGE_MASK) == i915_gem_obj_ggtt_offset(obj)) {
  746. ering->ctx = i915_error_object_create_sized(dev_priv,
  747. obj,
  748. &dev_priv->gtt.base,
  749. 1);
  750. break;
  751. }
  752. }
  753. }
  754. static void i915_gem_record_rings(struct drm_device *dev,
  755. struct drm_i915_error_state *error)
  756. {
  757. struct drm_i915_private *dev_priv = dev->dev_private;
  758. struct drm_i915_gem_request *request;
  759. int i, count;
  760. for (i = 0; i < I915_NUM_RINGS; i++) {
  761. struct intel_ring_buffer *ring = &dev_priv->ring[i];
  762. if (ring->dev == NULL)
  763. continue;
  764. error->ring[i].valid = true;
  765. i915_record_ring_state(dev, ring, &error->ring[i]);
  766. error->ring[i].pid = -1;
  767. request = i915_gem_find_active_request(ring);
  768. if (request) {
  769. /* We need to copy these to an anonymous buffer
  770. * as the simplest method to avoid being overwritten
  771. * by userspace.
  772. */
  773. error->ring[i].batchbuffer =
  774. i915_error_object_create(dev_priv,
  775. request->batch_obj,
  776. request->ctx ?
  777. request->ctx->vm :
  778. &dev_priv->gtt.base);
  779. if (HAS_BROKEN_CS_TLB(dev_priv->dev) &&
  780. ring->scratch.obj)
  781. error->ring[i].wa_batchbuffer =
  782. i915_error_ggtt_object_create(dev_priv,
  783. ring->scratch.obj);
  784. if (request->file_priv) {
  785. struct task_struct *task;
  786. rcu_read_lock();
  787. task = pid_task(request->file_priv->file->pid,
  788. PIDTYPE_PID);
  789. if (task) {
  790. strcpy(error->ring[i].comm, task->comm);
  791. error->ring[i].pid = task->pid;
  792. }
  793. rcu_read_unlock();
  794. }
  795. }
  796. error->ring[i].ringbuffer =
  797. i915_error_ggtt_object_create(dev_priv, ring->obj);
  798. if (ring->status_page.obj)
  799. error->ring[i].hws_page =
  800. i915_error_ggtt_object_create(dev_priv, ring->status_page.obj);
  801. i915_gem_record_active_context(ring, error, &error->ring[i]);
  802. count = 0;
  803. list_for_each_entry(request, &ring->request_list, list)
  804. count++;
  805. error->ring[i].num_requests = count;
  806. error->ring[i].requests =
  807. kcalloc(count, sizeof(*error->ring[i].requests),
  808. GFP_ATOMIC);
  809. if (error->ring[i].requests == NULL) {
  810. error->ring[i].num_requests = 0;
  811. continue;
  812. }
  813. count = 0;
  814. list_for_each_entry(request, &ring->request_list, list) {
  815. struct drm_i915_error_request *erq;
  816. erq = &error->ring[i].requests[count++];
  817. erq->seqno = request->seqno;
  818. erq->jiffies = request->emitted_jiffies;
  819. erq->tail = request->tail;
  820. }
  821. }
  822. }
  823. /* FIXME: Since pin count/bound list is global, we duplicate what we capture per
  824. * VM.
  825. */
  826. static void i915_gem_capture_vm(struct drm_i915_private *dev_priv,
  827. struct drm_i915_error_state *error,
  828. struct i915_address_space *vm,
  829. const int ndx)
  830. {
  831. struct drm_i915_error_buffer *active_bo = NULL, *pinned_bo = NULL;
  832. struct drm_i915_gem_object *obj;
  833. struct i915_vma *vma;
  834. int i;
  835. i = 0;
  836. list_for_each_entry(vma, &vm->active_list, mm_list)
  837. i++;
  838. error->active_bo_count[ndx] = i;
  839. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
  840. if (i915_gem_obj_is_pinned(obj))
  841. i++;
  842. error->pinned_bo_count[ndx] = i - error->active_bo_count[ndx];
  843. if (i) {
  844. active_bo = kcalloc(i, sizeof(*active_bo), GFP_ATOMIC);
  845. if (active_bo)
  846. pinned_bo = active_bo + error->active_bo_count[ndx];
  847. }
  848. if (active_bo)
  849. error->active_bo_count[ndx] =
  850. capture_active_bo(active_bo,
  851. error->active_bo_count[ndx],
  852. &vm->active_list);
  853. if (pinned_bo)
  854. error->pinned_bo_count[ndx] =
  855. capture_pinned_bo(pinned_bo,
  856. error->pinned_bo_count[ndx],
  857. &dev_priv->mm.bound_list);
  858. error->active_bo[ndx] = active_bo;
  859. error->pinned_bo[ndx] = pinned_bo;
  860. }
  861. static void i915_gem_capture_buffers(struct drm_i915_private *dev_priv,
  862. struct drm_i915_error_state *error)
  863. {
  864. struct i915_address_space *vm;
  865. int cnt = 0, i = 0;
  866. list_for_each_entry(vm, &dev_priv->vm_list, global_link)
  867. cnt++;
  868. error->active_bo = kcalloc(cnt, sizeof(*error->active_bo), GFP_ATOMIC);
  869. error->pinned_bo = kcalloc(cnt, sizeof(*error->pinned_bo), GFP_ATOMIC);
  870. error->active_bo_count = kcalloc(cnt, sizeof(*error->active_bo_count),
  871. GFP_ATOMIC);
  872. error->pinned_bo_count = kcalloc(cnt, sizeof(*error->pinned_bo_count),
  873. GFP_ATOMIC);
  874. list_for_each_entry(vm, &dev_priv->vm_list, global_link)
  875. i915_gem_capture_vm(dev_priv, error, vm, i++);
  876. }
  877. /* Capture all registers which don't fit into another category. */
  878. static void i915_capture_reg_state(struct drm_i915_private *dev_priv,
  879. struct drm_i915_error_state *error)
  880. {
  881. struct drm_device *dev = dev_priv->dev;
  882. int pipe;
  883. /* General organization
  884. * 1. Registers specific to a single generation
  885. * 2. Registers which belong to multiple generations
  886. * 3. Feature specific registers.
  887. * 4. Everything else
  888. * Please try to follow the order.
  889. */
  890. /* 1: Registers specific to a single generation */
  891. if (IS_VALLEYVIEW(dev)) {
  892. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  893. error->forcewake = I915_READ(FORCEWAKE_VLV);
  894. }
  895. if (IS_GEN7(dev))
  896. error->err_int = I915_READ(GEN7_ERR_INT);
  897. if (IS_GEN6(dev)) {
  898. error->forcewake = I915_READ(FORCEWAKE);
  899. error->gab_ctl = I915_READ(GAB_CTL);
  900. error->gfx_mode = I915_READ(GFX_MODE);
  901. }
  902. if (IS_GEN2(dev))
  903. error->ier = I915_READ16(IER);
  904. /* 2: Registers which belong to multiple generations */
  905. if (INTEL_INFO(dev)->gen >= 7)
  906. error->forcewake = I915_READ(FORCEWAKE_MT);
  907. if (INTEL_INFO(dev)->gen >= 6) {
  908. error->derrmr = I915_READ(DERRMR);
  909. error->error = I915_READ(ERROR_GEN6);
  910. error->done_reg = I915_READ(DONE_REG);
  911. }
  912. /* 3: Feature specific registers */
  913. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  914. error->gam_ecochk = I915_READ(GAM_ECOCHK);
  915. error->gac_eco = I915_READ(GAC_ECO_BITS);
  916. }
  917. /* 4: Everything else */
  918. if (HAS_HW_CONTEXTS(dev))
  919. error->ccid = I915_READ(CCID);
  920. if (HAS_PCH_SPLIT(dev))
  921. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  922. else {
  923. error->ier = I915_READ(IER);
  924. for_each_pipe(pipe)
  925. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  926. }
  927. /* 4: Everything else */
  928. error->eir = I915_READ(EIR);
  929. error->pgtbl_er = I915_READ(PGTBL_ER);
  930. i915_get_extra_instdone(dev, error->extra_instdone);
  931. }
  932. static void i915_error_capture_msg(struct drm_device *dev,
  933. struct drm_i915_error_state *error,
  934. bool wedged,
  935. const char *error_msg)
  936. {
  937. struct drm_i915_private *dev_priv = dev->dev_private;
  938. u32 ecode;
  939. int ring_id = -1, len;
  940. ecode = i915_error_generate_code(dev_priv, error, &ring_id);
  941. len = scnprintf(error->error_msg, sizeof(error->error_msg),
  942. "GPU HANG: ecode %d:0x%08x", ring_id, ecode);
  943. if (ring_id != -1 && error->ring[ring_id].pid != -1)
  944. len += scnprintf(error->error_msg + len,
  945. sizeof(error->error_msg) - len,
  946. ", in %s [%d]",
  947. error->ring[ring_id].comm,
  948. error->ring[ring_id].pid);
  949. scnprintf(error->error_msg + len, sizeof(error->error_msg) - len,
  950. ", reason: %s, action: %s",
  951. error_msg,
  952. wedged ? "reset" : "continue");
  953. }
  954. static void i915_capture_gen_state(struct drm_i915_private *dev_priv,
  955. struct drm_i915_error_state *error)
  956. {
  957. error->reset_count = i915_reset_count(&dev_priv->gpu_error);
  958. error->suspend_count = dev_priv->suspend_count;
  959. }
  960. /**
  961. * i915_capture_error_state - capture an error record for later analysis
  962. * @dev: drm device
  963. *
  964. * Should be called when an error is detected (either a hang or an error
  965. * interrupt) to capture error state from the time of the error. Fills
  966. * out a structure which becomes available in debugfs for user level tools
  967. * to pick up.
  968. */
  969. void i915_capture_error_state(struct drm_device *dev, bool wedged,
  970. const char *error_msg)
  971. {
  972. static bool warned;
  973. struct drm_i915_private *dev_priv = dev->dev_private;
  974. struct drm_i915_error_state *error;
  975. unsigned long flags;
  976. /* Account for pipe specific data like PIPE*STAT */
  977. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  978. if (!error) {
  979. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  980. return;
  981. }
  982. kref_init(&error->ref);
  983. i915_capture_gen_state(dev_priv, error);
  984. i915_capture_reg_state(dev_priv, error);
  985. i915_gem_capture_buffers(dev_priv, error);
  986. i915_gem_record_fences(dev, error);
  987. i915_gem_record_rings(dev, error);
  988. do_gettimeofday(&error->time);
  989. error->overlay = intel_overlay_capture_error_state(dev);
  990. error->display = intel_display_capture_error_state(dev);
  991. i915_error_capture_msg(dev, error, wedged, error_msg);
  992. DRM_INFO("%s\n", error->error_msg);
  993. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  994. if (dev_priv->gpu_error.first_error == NULL) {
  995. dev_priv->gpu_error.first_error = error;
  996. error = NULL;
  997. }
  998. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  999. if (error) {
  1000. i915_error_state_free(&error->ref);
  1001. return;
  1002. }
  1003. if (!warned) {
  1004. DRM_INFO("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
  1005. DRM_INFO("Please file a _new_ bug report on bugs.freedesktop.org against DRI -> DRM/Intel\n");
  1006. DRM_INFO("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
  1007. DRM_INFO("The gpu crash dump is required to analyze gpu hangs, so please always attach it.\n");
  1008. DRM_INFO("GPU crash dump saved to /sys/class/drm/card%d/error\n", dev->primary->index);
  1009. warned = true;
  1010. }
  1011. }
  1012. void i915_error_state_get(struct drm_device *dev,
  1013. struct i915_error_state_file_priv *error_priv)
  1014. {
  1015. struct drm_i915_private *dev_priv = dev->dev_private;
  1016. unsigned long flags;
  1017. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1018. error_priv->error = dev_priv->gpu_error.first_error;
  1019. if (error_priv->error)
  1020. kref_get(&error_priv->error->ref);
  1021. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1022. }
  1023. void i915_error_state_put(struct i915_error_state_file_priv *error_priv)
  1024. {
  1025. if (error_priv->error)
  1026. kref_put(&error_priv->error->ref, i915_error_state_free);
  1027. }
  1028. void i915_destroy_error_state(struct drm_device *dev)
  1029. {
  1030. struct drm_i915_private *dev_priv = dev->dev_private;
  1031. struct drm_i915_error_state *error;
  1032. unsigned long flags;
  1033. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1034. error = dev_priv->gpu_error.first_error;
  1035. dev_priv->gpu_error.first_error = NULL;
  1036. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1037. if (error)
  1038. kref_put(&error->ref, i915_error_state_free);
  1039. }
  1040. const char *i915_cache_level_str(int type)
  1041. {
  1042. switch (type) {
  1043. case I915_CACHE_NONE: return " uncached";
  1044. case I915_CACHE_LLC: return " snooped or LLC";
  1045. case I915_CACHE_L3_LLC: return " L3+LLC";
  1046. case I915_CACHE_WT: return " WT";
  1047. default: return "";
  1048. }
  1049. }
  1050. /* NB: please notice the memset */
  1051. void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone)
  1052. {
  1053. struct drm_i915_private *dev_priv = dev->dev_private;
  1054. memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
  1055. switch (INTEL_INFO(dev)->gen) {
  1056. case 2:
  1057. case 3:
  1058. instdone[0] = I915_READ(INSTDONE);
  1059. break;
  1060. case 4:
  1061. case 5:
  1062. case 6:
  1063. instdone[0] = I915_READ(INSTDONE_I965);
  1064. instdone[1] = I915_READ(INSTDONE1);
  1065. break;
  1066. default:
  1067. WARN_ONCE(1, "Unsupported platform\n");
  1068. case 7:
  1069. case 8:
  1070. instdone[0] = I915_READ(GEN7_INSTDONE_1);
  1071. instdone[1] = I915_READ(GEN7_SC_INSTDONE);
  1072. instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
  1073. instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
  1074. break;
  1075. }
  1076. }