imx-tve.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731
  1. /*
  2. * i.MX drm driver - Television Encoder (TVEv2)
  3. *
  4. * Copyright (C) 2013 Philipp Zabel, Pengutronix
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/clk.h>
  16. #include <linux/clk-provider.h>
  17. #include <linux/component.h>
  18. #include <linux/module.h>
  19. #include <linux/i2c.h>
  20. #include <linux/regmap.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/videodev2.h>
  24. #include <drm/drmP.h>
  25. #include <drm/drm_atomic_helper.h>
  26. #include <drm/drm_fb_helper.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <video/imx-ipu-v3.h>
  29. #include "imx-drm.h"
  30. #define TVE_COM_CONF_REG 0x00
  31. #define TVE_TVDAC0_CONT_REG 0x28
  32. #define TVE_TVDAC1_CONT_REG 0x2c
  33. #define TVE_TVDAC2_CONT_REG 0x30
  34. #define TVE_CD_CONT_REG 0x34
  35. #define TVE_INT_CONT_REG 0x64
  36. #define TVE_STAT_REG 0x68
  37. #define TVE_TST_MODE_REG 0x6c
  38. #define TVE_MV_CONT_REG 0xdc
  39. /* TVE_COM_CONF_REG */
  40. #define TVE_SYNC_CH_2_EN BIT(22)
  41. #define TVE_SYNC_CH_1_EN BIT(21)
  42. #define TVE_SYNC_CH_0_EN BIT(20)
  43. #define TVE_TV_OUT_MODE_MASK (0x7 << 12)
  44. #define TVE_TV_OUT_DISABLE (0x0 << 12)
  45. #define TVE_TV_OUT_CVBS_0 (0x1 << 12)
  46. #define TVE_TV_OUT_CVBS_2 (0x2 << 12)
  47. #define TVE_TV_OUT_CVBS_0_2 (0x3 << 12)
  48. #define TVE_TV_OUT_SVIDEO_0_1 (0x4 << 12)
  49. #define TVE_TV_OUT_SVIDEO_0_1_CVBS2_2 (0x5 << 12)
  50. #define TVE_TV_OUT_YPBPR (0x6 << 12)
  51. #define TVE_TV_OUT_RGB (0x7 << 12)
  52. #define TVE_TV_STAND_MASK (0xf << 8)
  53. #define TVE_TV_STAND_HD_1080P30 (0xc << 8)
  54. #define TVE_P2I_CONV_EN BIT(7)
  55. #define TVE_INP_VIDEO_FORM BIT(6)
  56. #define TVE_INP_YCBCR_422 (0x0 << 6)
  57. #define TVE_INP_YCBCR_444 (0x1 << 6)
  58. #define TVE_DATA_SOURCE_MASK (0x3 << 4)
  59. #define TVE_DATA_SOURCE_BUS1 (0x0 << 4)
  60. #define TVE_DATA_SOURCE_BUS2 (0x1 << 4)
  61. #define TVE_DATA_SOURCE_EXT (0x2 << 4)
  62. #define TVE_DATA_SOURCE_TESTGEN (0x3 << 4)
  63. #define TVE_IPU_CLK_EN_OFS 3
  64. #define TVE_IPU_CLK_EN BIT(3)
  65. #define TVE_DAC_SAMP_RATE_OFS 1
  66. #define TVE_DAC_SAMP_RATE_WIDTH 2
  67. #define TVE_DAC_SAMP_RATE_MASK (0x3 << 1)
  68. #define TVE_DAC_FULL_RATE (0x0 << 1)
  69. #define TVE_DAC_DIV2_RATE (0x1 << 1)
  70. #define TVE_DAC_DIV4_RATE (0x2 << 1)
  71. #define TVE_EN BIT(0)
  72. /* TVE_TVDACx_CONT_REG */
  73. #define TVE_TVDAC_GAIN_MASK (0x3f << 0)
  74. /* TVE_CD_CONT_REG */
  75. #define TVE_CD_CH_2_SM_EN BIT(22)
  76. #define TVE_CD_CH_1_SM_EN BIT(21)
  77. #define TVE_CD_CH_0_SM_EN BIT(20)
  78. #define TVE_CD_CH_2_LM_EN BIT(18)
  79. #define TVE_CD_CH_1_LM_EN BIT(17)
  80. #define TVE_CD_CH_0_LM_EN BIT(16)
  81. #define TVE_CD_CH_2_REF_LVL BIT(10)
  82. #define TVE_CD_CH_1_REF_LVL BIT(9)
  83. #define TVE_CD_CH_0_REF_LVL BIT(8)
  84. #define TVE_CD_EN BIT(0)
  85. /* TVE_INT_CONT_REG */
  86. #define TVE_FRAME_END_IEN BIT(13)
  87. #define TVE_CD_MON_END_IEN BIT(2)
  88. #define TVE_CD_SM_IEN BIT(1)
  89. #define TVE_CD_LM_IEN BIT(0)
  90. /* TVE_TST_MODE_REG */
  91. #define TVE_TVDAC_TEST_MODE_MASK (0x7 << 0)
  92. enum {
  93. TVE_MODE_TVOUT,
  94. TVE_MODE_VGA,
  95. };
  96. struct imx_tve {
  97. struct drm_connector connector;
  98. struct drm_encoder encoder;
  99. struct device *dev;
  100. spinlock_t lock; /* register lock */
  101. bool enabled;
  102. int mode;
  103. int di_hsync_pin;
  104. int di_vsync_pin;
  105. struct regmap *regmap;
  106. struct regulator *dac_reg;
  107. struct i2c_adapter *ddc;
  108. struct clk *clk;
  109. struct clk *di_sel_clk;
  110. struct clk_hw clk_hw_di;
  111. struct clk *di_clk;
  112. };
  113. static inline struct imx_tve *con_to_tve(struct drm_connector *c)
  114. {
  115. return container_of(c, struct imx_tve, connector);
  116. }
  117. static inline struct imx_tve *enc_to_tve(struct drm_encoder *e)
  118. {
  119. return container_of(e, struct imx_tve, encoder);
  120. }
  121. static void tve_lock(void *__tve)
  122. __acquires(&tve->lock)
  123. {
  124. struct imx_tve *tve = __tve;
  125. spin_lock(&tve->lock);
  126. }
  127. static void tve_unlock(void *__tve)
  128. __releases(&tve->lock)
  129. {
  130. struct imx_tve *tve = __tve;
  131. spin_unlock(&tve->lock);
  132. }
  133. static void tve_enable(struct imx_tve *tve)
  134. {
  135. int ret;
  136. if (!tve->enabled) {
  137. tve->enabled = true;
  138. clk_prepare_enable(tve->clk);
  139. ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
  140. TVE_EN, TVE_EN);
  141. }
  142. /* clear interrupt status register */
  143. regmap_write(tve->regmap, TVE_STAT_REG, 0xffffffff);
  144. /* cable detection irq disabled in VGA mode, enabled in TVOUT mode */
  145. if (tve->mode == TVE_MODE_VGA)
  146. regmap_write(tve->regmap, TVE_INT_CONT_REG, 0);
  147. else
  148. regmap_write(tve->regmap, TVE_INT_CONT_REG,
  149. TVE_CD_SM_IEN |
  150. TVE_CD_LM_IEN |
  151. TVE_CD_MON_END_IEN);
  152. }
  153. static void tve_disable(struct imx_tve *tve)
  154. {
  155. int ret;
  156. if (tve->enabled) {
  157. tve->enabled = false;
  158. ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
  159. TVE_EN, 0);
  160. clk_disable_unprepare(tve->clk);
  161. }
  162. }
  163. static int tve_setup_tvout(struct imx_tve *tve)
  164. {
  165. return -ENOTSUPP;
  166. }
  167. static int tve_setup_vga(struct imx_tve *tve)
  168. {
  169. unsigned int mask;
  170. unsigned int val;
  171. int ret;
  172. /* set gain to (1 + 10/128) to provide 0.7V peak-to-peak amplitude */
  173. ret = regmap_update_bits(tve->regmap, TVE_TVDAC0_CONT_REG,
  174. TVE_TVDAC_GAIN_MASK, 0x0a);
  175. if (ret)
  176. return ret;
  177. ret = regmap_update_bits(tve->regmap, TVE_TVDAC1_CONT_REG,
  178. TVE_TVDAC_GAIN_MASK, 0x0a);
  179. if (ret)
  180. return ret;
  181. ret = regmap_update_bits(tve->regmap, TVE_TVDAC2_CONT_REG,
  182. TVE_TVDAC_GAIN_MASK, 0x0a);
  183. if (ret)
  184. return ret;
  185. /* set configuration register */
  186. mask = TVE_DATA_SOURCE_MASK | TVE_INP_VIDEO_FORM;
  187. val = TVE_DATA_SOURCE_BUS2 | TVE_INP_YCBCR_444;
  188. mask |= TVE_TV_STAND_MASK | TVE_P2I_CONV_EN;
  189. val |= TVE_TV_STAND_HD_1080P30 | 0;
  190. mask |= TVE_TV_OUT_MODE_MASK | TVE_SYNC_CH_0_EN;
  191. val |= TVE_TV_OUT_RGB | TVE_SYNC_CH_0_EN;
  192. ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG, mask, val);
  193. if (ret)
  194. return ret;
  195. /* set test mode (as documented) */
  196. return regmap_update_bits(tve->regmap, TVE_TST_MODE_REG,
  197. TVE_TVDAC_TEST_MODE_MASK, 1);
  198. }
  199. static enum drm_connector_status imx_tve_connector_detect(
  200. struct drm_connector *connector, bool force)
  201. {
  202. return connector_status_connected;
  203. }
  204. static int imx_tve_connector_get_modes(struct drm_connector *connector)
  205. {
  206. struct imx_tve *tve = con_to_tve(connector);
  207. struct edid *edid;
  208. int ret = 0;
  209. if (!tve->ddc)
  210. return 0;
  211. edid = drm_get_edid(connector, tve->ddc);
  212. if (edid) {
  213. drm_mode_connector_update_edid_property(connector, edid);
  214. ret = drm_add_edid_modes(connector, edid);
  215. kfree(edid);
  216. }
  217. return ret;
  218. }
  219. static int imx_tve_connector_mode_valid(struct drm_connector *connector,
  220. struct drm_display_mode *mode)
  221. {
  222. struct imx_tve *tve = con_to_tve(connector);
  223. unsigned long rate;
  224. /* pixel clock with 2x oversampling */
  225. rate = clk_round_rate(tve->clk, 2000UL * mode->clock) / 2000;
  226. if (rate == mode->clock)
  227. return MODE_OK;
  228. /* pixel clock without oversampling */
  229. rate = clk_round_rate(tve->clk, 1000UL * mode->clock) / 1000;
  230. if (rate == mode->clock)
  231. return MODE_OK;
  232. dev_warn(tve->dev, "ignoring mode %dx%d\n",
  233. mode->hdisplay, mode->vdisplay);
  234. return MODE_BAD;
  235. }
  236. static struct drm_encoder *imx_tve_connector_best_encoder(
  237. struct drm_connector *connector)
  238. {
  239. struct imx_tve *tve = con_to_tve(connector);
  240. return &tve->encoder;
  241. }
  242. static void imx_tve_encoder_mode_set(struct drm_encoder *encoder,
  243. struct drm_display_mode *orig_mode,
  244. struct drm_display_mode *mode)
  245. {
  246. struct imx_tve *tve = enc_to_tve(encoder);
  247. unsigned long rounded_rate;
  248. unsigned long rate;
  249. int div = 1;
  250. int ret;
  251. /*
  252. * FIXME
  253. * we should try 4k * mode->clock first,
  254. * and enable 4x oversampling for lower resolutions
  255. */
  256. rate = 2000UL * mode->clock;
  257. clk_set_rate(tve->clk, rate);
  258. rounded_rate = clk_get_rate(tve->clk);
  259. if (rounded_rate >= rate)
  260. div = 2;
  261. clk_set_rate(tve->di_clk, rounded_rate / div);
  262. ret = clk_set_parent(tve->di_sel_clk, tve->di_clk);
  263. if (ret < 0) {
  264. dev_err(tve->dev, "failed to set di_sel parent to tve_di: %d\n",
  265. ret);
  266. }
  267. regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
  268. TVE_IPU_CLK_EN, TVE_IPU_CLK_EN);
  269. if (tve->mode == TVE_MODE_VGA)
  270. ret = tve_setup_vga(tve);
  271. else
  272. ret = tve_setup_tvout(tve);
  273. if (ret)
  274. dev_err(tve->dev, "failed to set configuration: %d\n", ret);
  275. }
  276. static void imx_tve_encoder_enable(struct drm_encoder *encoder)
  277. {
  278. struct imx_tve *tve = enc_to_tve(encoder);
  279. tve_enable(tve);
  280. }
  281. static void imx_tve_encoder_disable(struct drm_encoder *encoder)
  282. {
  283. struct imx_tve *tve = enc_to_tve(encoder);
  284. tve_disable(tve);
  285. }
  286. static int imx_tve_atomic_check(struct drm_encoder *encoder,
  287. struct drm_crtc_state *crtc_state,
  288. struct drm_connector_state *conn_state)
  289. {
  290. struct imx_crtc_state *imx_crtc_state = to_imx_crtc_state(crtc_state);
  291. struct imx_tve *tve = enc_to_tve(encoder);
  292. imx_crtc_state->bus_format = MEDIA_BUS_FMT_GBR888_1X24;
  293. imx_crtc_state->di_hsync_pin = tve->di_hsync_pin;
  294. imx_crtc_state->di_vsync_pin = tve->di_vsync_pin;
  295. return 0;
  296. }
  297. static const struct drm_connector_funcs imx_tve_connector_funcs = {
  298. .dpms = drm_atomic_helper_connector_dpms,
  299. .fill_modes = drm_helper_probe_single_connector_modes,
  300. .detect = imx_tve_connector_detect,
  301. .destroy = imx_drm_connector_destroy,
  302. .reset = drm_atomic_helper_connector_reset,
  303. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  304. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  305. };
  306. static const struct drm_connector_helper_funcs imx_tve_connector_helper_funcs = {
  307. .get_modes = imx_tve_connector_get_modes,
  308. .best_encoder = imx_tve_connector_best_encoder,
  309. .mode_valid = imx_tve_connector_mode_valid,
  310. };
  311. static const struct drm_encoder_funcs imx_tve_encoder_funcs = {
  312. .destroy = imx_drm_encoder_destroy,
  313. };
  314. static const struct drm_encoder_helper_funcs imx_tve_encoder_helper_funcs = {
  315. .mode_set = imx_tve_encoder_mode_set,
  316. .enable = imx_tve_encoder_enable,
  317. .disable = imx_tve_encoder_disable,
  318. .atomic_check = imx_tve_atomic_check,
  319. };
  320. static irqreturn_t imx_tve_irq_handler(int irq, void *data)
  321. {
  322. struct imx_tve *tve = data;
  323. unsigned int val;
  324. regmap_read(tve->regmap, TVE_STAT_REG, &val);
  325. /* clear interrupt status register */
  326. regmap_write(tve->regmap, TVE_STAT_REG, 0xffffffff);
  327. return IRQ_HANDLED;
  328. }
  329. static unsigned long clk_tve_di_recalc_rate(struct clk_hw *hw,
  330. unsigned long parent_rate)
  331. {
  332. struct imx_tve *tve = container_of(hw, struct imx_tve, clk_hw_di);
  333. unsigned int val;
  334. int ret;
  335. ret = regmap_read(tve->regmap, TVE_COM_CONF_REG, &val);
  336. if (ret < 0)
  337. return 0;
  338. switch (val & TVE_DAC_SAMP_RATE_MASK) {
  339. case TVE_DAC_DIV4_RATE:
  340. return parent_rate / 4;
  341. case TVE_DAC_DIV2_RATE:
  342. return parent_rate / 2;
  343. case TVE_DAC_FULL_RATE:
  344. default:
  345. return parent_rate;
  346. }
  347. return 0;
  348. }
  349. static long clk_tve_di_round_rate(struct clk_hw *hw, unsigned long rate,
  350. unsigned long *prate)
  351. {
  352. unsigned long div;
  353. div = *prate / rate;
  354. if (div >= 4)
  355. return *prate / 4;
  356. else if (div >= 2)
  357. return *prate / 2;
  358. return *prate;
  359. }
  360. static int clk_tve_di_set_rate(struct clk_hw *hw, unsigned long rate,
  361. unsigned long parent_rate)
  362. {
  363. struct imx_tve *tve = container_of(hw, struct imx_tve, clk_hw_di);
  364. unsigned long div;
  365. u32 val;
  366. int ret;
  367. div = parent_rate / rate;
  368. if (div >= 4)
  369. val = TVE_DAC_DIV4_RATE;
  370. else if (div >= 2)
  371. val = TVE_DAC_DIV2_RATE;
  372. else
  373. val = TVE_DAC_FULL_RATE;
  374. ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
  375. TVE_DAC_SAMP_RATE_MASK, val);
  376. if (ret < 0) {
  377. dev_err(tve->dev, "failed to set divider: %d\n", ret);
  378. return ret;
  379. }
  380. return 0;
  381. }
  382. static struct clk_ops clk_tve_di_ops = {
  383. .round_rate = clk_tve_di_round_rate,
  384. .set_rate = clk_tve_di_set_rate,
  385. .recalc_rate = clk_tve_di_recalc_rate,
  386. };
  387. static int tve_clk_init(struct imx_tve *tve, void __iomem *base)
  388. {
  389. const char *tve_di_parent[1];
  390. struct clk_init_data init = {
  391. .name = "tve_di",
  392. .ops = &clk_tve_di_ops,
  393. .num_parents = 1,
  394. .flags = 0,
  395. };
  396. tve_di_parent[0] = __clk_get_name(tve->clk);
  397. init.parent_names = (const char **)&tve_di_parent;
  398. tve->clk_hw_di.init = &init;
  399. tve->di_clk = clk_register(tve->dev, &tve->clk_hw_di);
  400. if (IS_ERR(tve->di_clk)) {
  401. dev_err(tve->dev, "failed to register TVE output clock: %ld\n",
  402. PTR_ERR(tve->di_clk));
  403. return PTR_ERR(tve->di_clk);
  404. }
  405. return 0;
  406. }
  407. static int imx_tve_register(struct drm_device *drm, struct imx_tve *tve)
  408. {
  409. int encoder_type;
  410. int ret;
  411. encoder_type = tve->mode == TVE_MODE_VGA ?
  412. DRM_MODE_ENCODER_DAC : DRM_MODE_ENCODER_TVDAC;
  413. ret = imx_drm_encoder_parse_of(drm, &tve->encoder, tve->dev->of_node);
  414. if (ret)
  415. return ret;
  416. drm_encoder_helper_add(&tve->encoder, &imx_tve_encoder_helper_funcs);
  417. drm_encoder_init(drm, &tve->encoder, &imx_tve_encoder_funcs,
  418. encoder_type, NULL);
  419. drm_connector_helper_add(&tve->connector,
  420. &imx_tve_connector_helper_funcs);
  421. drm_connector_init(drm, &tve->connector, &imx_tve_connector_funcs,
  422. DRM_MODE_CONNECTOR_VGA);
  423. drm_mode_connector_attach_encoder(&tve->connector, &tve->encoder);
  424. return 0;
  425. }
  426. static bool imx_tve_readable_reg(struct device *dev, unsigned int reg)
  427. {
  428. return (reg % 4 == 0) && (reg <= 0xdc);
  429. }
  430. static struct regmap_config tve_regmap_config = {
  431. .reg_bits = 32,
  432. .val_bits = 32,
  433. .reg_stride = 4,
  434. .readable_reg = imx_tve_readable_reg,
  435. .lock = tve_lock,
  436. .unlock = tve_unlock,
  437. .max_register = 0xdc,
  438. };
  439. static const char * const imx_tve_modes[] = {
  440. [TVE_MODE_TVOUT] = "tvout",
  441. [TVE_MODE_VGA] = "vga",
  442. };
  443. static const int of_get_tve_mode(struct device_node *np)
  444. {
  445. const char *bm;
  446. int ret, i;
  447. ret = of_property_read_string(np, "fsl,tve-mode", &bm);
  448. if (ret < 0)
  449. return ret;
  450. for (i = 0; i < ARRAY_SIZE(imx_tve_modes); i++)
  451. if (!strcasecmp(bm, imx_tve_modes[i]))
  452. return i;
  453. return -EINVAL;
  454. }
  455. static int imx_tve_bind(struct device *dev, struct device *master, void *data)
  456. {
  457. struct platform_device *pdev = to_platform_device(dev);
  458. struct drm_device *drm = data;
  459. struct device_node *np = dev->of_node;
  460. struct device_node *ddc_node;
  461. struct imx_tve *tve;
  462. struct resource *res;
  463. void __iomem *base;
  464. unsigned int val;
  465. int irq;
  466. int ret;
  467. tve = devm_kzalloc(dev, sizeof(*tve), GFP_KERNEL);
  468. if (!tve)
  469. return -ENOMEM;
  470. tve->dev = dev;
  471. spin_lock_init(&tve->lock);
  472. ddc_node = of_parse_phandle(np, "ddc-i2c-bus", 0);
  473. if (ddc_node) {
  474. tve->ddc = of_find_i2c_adapter_by_node(ddc_node);
  475. of_node_put(ddc_node);
  476. }
  477. tve->mode = of_get_tve_mode(np);
  478. if (tve->mode != TVE_MODE_VGA) {
  479. dev_err(dev, "only VGA mode supported, currently\n");
  480. return -EINVAL;
  481. }
  482. if (tve->mode == TVE_MODE_VGA) {
  483. ret = of_property_read_u32(np, "fsl,hsync-pin",
  484. &tve->di_hsync_pin);
  485. if (ret < 0) {
  486. dev_err(dev, "failed to get hsync pin\n");
  487. return ret;
  488. }
  489. ret |= of_property_read_u32(np, "fsl,vsync-pin",
  490. &tve->di_vsync_pin);
  491. if (ret < 0) {
  492. dev_err(dev, "failed to get vsync pin\n");
  493. return ret;
  494. }
  495. }
  496. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  497. base = devm_ioremap_resource(dev, res);
  498. if (IS_ERR(base))
  499. return PTR_ERR(base);
  500. tve_regmap_config.lock_arg = tve;
  501. tve->regmap = devm_regmap_init_mmio_clk(dev, "tve", base,
  502. &tve_regmap_config);
  503. if (IS_ERR(tve->regmap)) {
  504. dev_err(dev, "failed to init regmap: %ld\n",
  505. PTR_ERR(tve->regmap));
  506. return PTR_ERR(tve->regmap);
  507. }
  508. irq = platform_get_irq(pdev, 0);
  509. if (irq < 0) {
  510. dev_err(dev, "failed to get irq\n");
  511. return irq;
  512. }
  513. ret = devm_request_threaded_irq(dev, irq, NULL,
  514. imx_tve_irq_handler, IRQF_ONESHOT,
  515. "imx-tve", tve);
  516. if (ret < 0) {
  517. dev_err(dev, "failed to request irq: %d\n", ret);
  518. return ret;
  519. }
  520. tve->dac_reg = devm_regulator_get(dev, "dac");
  521. if (!IS_ERR(tve->dac_reg)) {
  522. ret = regulator_set_voltage(tve->dac_reg, 2750000, 2750000);
  523. if (ret)
  524. return ret;
  525. ret = regulator_enable(tve->dac_reg);
  526. if (ret)
  527. return ret;
  528. }
  529. tve->clk = devm_clk_get(dev, "tve");
  530. if (IS_ERR(tve->clk)) {
  531. dev_err(dev, "failed to get high speed tve clock: %ld\n",
  532. PTR_ERR(tve->clk));
  533. return PTR_ERR(tve->clk);
  534. }
  535. /* this is the IPU DI clock input selector, can be parented to tve_di */
  536. tve->di_sel_clk = devm_clk_get(dev, "di_sel");
  537. if (IS_ERR(tve->di_sel_clk)) {
  538. dev_err(dev, "failed to get ipu di mux clock: %ld\n",
  539. PTR_ERR(tve->di_sel_clk));
  540. return PTR_ERR(tve->di_sel_clk);
  541. }
  542. ret = tve_clk_init(tve, base);
  543. if (ret < 0)
  544. return ret;
  545. ret = regmap_read(tve->regmap, TVE_COM_CONF_REG, &val);
  546. if (ret < 0) {
  547. dev_err(dev, "failed to read configuration register: %d\n",
  548. ret);
  549. return ret;
  550. }
  551. if (val != 0x00100000) {
  552. dev_err(dev, "configuration register default value indicates this is not a TVEv2\n");
  553. return -ENODEV;
  554. }
  555. /* disable cable detection for VGA mode */
  556. ret = regmap_write(tve->regmap, TVE_CD_CONT_REG, 0);
  557. if (ret)
  558. return ret;
  559. ret = imx_tve_register(drm, tve);
  560. if (ret)
  561. return ret;
  562. dev_set_drvdata(dev, tve);
  563. return 0;
  564. }
  565. static void imx_tve_unbind(struct device *dev, struct device *master,
  566. void *data)
  567. {
  568. struct imx_tve *tve = dev_get_drvdata(dev);
  569. tve->connector.funcs->destroy(&tve->connector);
  570. tve->encoder.funcs->destroy(&tve->encoder);
  571. if (!IS_ERR(tve->dac_reg))
  572. regulator_disable(tve->dac_reg);
  573. }
  574. static const struct component_ops imx_tve_ops = {
  575. .bind = imx_tve_bind,
  576. .unbind = imx_tve_unbind,
  577. };
  578. static int imx_tve_probe(struct platform_device *pdev)
  579. {
  580. return component_add(&pdev->dev, &imx_tve_ops);
  581. }
  582. static int imx_tve_remove(struct platform_device *pdev)
  583. {
  584. component_del(&pdev->dev, &imx_tve_ops);
  585. return 0;
  586. }
  587. static const struct of_device_id imx_tve_dt_ids[] = {
  588. { .compatible = "fsl,imx53-tve", },
  589. { /* sentinel */ }
  590. };
  591. MODULE_DEVICE_TABLE(of, imx_tve_dt_ids);
  592. static struct platform_driver imx_tve_driver = {
  593. .probe = imx_tve_probe,
  594. .remove = imx_tve_remove,
  595. .driver = {
  596. .of_match_table = imx_tve_dt_ids,
  597. .name = "imx-tve",
  598. },
  599. };
  600. module_platform_driver(imx_tve_driver);
  601. MODULE_DESCRIPTION("i.MX Television Encoder driver");
  602. MODULE_AUTHOR("Philipp Zabel, Pengutronix");
  603. MODULE_LICENSE("GPL");
  604. MODULE_ALIAS("platform:imx-tve");