i915_gpu_error.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340
  1. /*
  2. * Copyright (c) 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. * Mika Kuoppala <mika.kuoppala@intel.com>
  27. *
  28. */
  29. #include <generated/utsrelease.h>
  30. #include "i915_drv.h"
  31. static const char *yesno(int v)
  32. {
  33. return v ? "yes" : "no";
  34. }
  35. static const char *ring_str(int ring)
  36. {
  37. switch (ring) {
  38. case RCS: return "render";
  39. case VCS: return "bsd";
  40. case BCS: return "blt";
  41. case VECS: return "vebox";
  42. case VCS2: return "bsd2";
  43. default: return "";
  44. }
  45. }
  46. static const char *pin_flag(int pinned)
  47. {
  48. if (pinned > 0)
  49. return " P";
  50. else if (pinned < 0)
  51. return " p";
  52. else
  53. return "";
  54. }
  55. static const char *tiling_flag(int tiling)
  56. {
  57. switch (tiling) {
  58. default:
  59. case I915_TILING_NONE: return "";
  60. case I915_TILING_X: return " X";
  61. case I915_TILING_Y: return " Y";
  62. }
  63. }
  64. static const char *dirty_flag(int dirty)
  65. {
  66. return dirty ? " dirty" : "";
  67. }
  68. static const char *purgeable_flag(int purgeable)
  69. {
  70. return purgeable ? " purgeable" : "";
  71. }
  72. static bool __i915_error_ok(struct drm_i915_error_state_buf *e)
  73. {
  74. if (!e->err && WARN(e->bytes > (e->size - 1), "overflow")) {
  75. e->err = -ENOSPC;
  76. return false;
  77. }
  78. if (e->bytes == e->size - 1 || e->err)
  79. return false;
  80. return true;
  81. }
  82. static bool __i915_error_seek(struct drm_i915_error_state_buf *e,
  83. unsigned len)
  84. {
  85. if (e->pos + len <= e->start) {
  86. e->pos += len;
  87. return false;
  88. }
  89. /* First vsnprintf needs to fit in its entirety for memmove */
  90. if (len >= e->size) {
  91. e->err = -EIO;
  92. return false;
  93. }
  94. return true;
  95. }
  96. static void __i915_error_advance(struct drm_i915_error_state_buf *e,
  97. unsigned len)
  98. {
  99. /* If this is first printf in this window, adjust it so that
  100. * start position matches start of the buffer
  101. */
  102. if (e->pos < e->start) {
  103. const size_t off = e->start - e->pos;
  104. /* Should not happen but be paranoid */
  105. if (off > len || e->bytes) {
  106. e->err = -EIO;
  107. return;
  108. }
  109. memmove(e->buf, e->buf + off, len - off);
  110. e->bytes = len - off;
  111. e->pos = e->start;
  112. return;
  113. }
  114. e->bytes += len;
  115. e->pos += len;
  116. }
  117. static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
  118. const char *f, va_list args)
  119. {
  120. unsigned len;
  121. if (!__i915_error_ok(e))
  122. return;
  123. /* Seek the first printf which is hits start position */
  124. if (e->pos < e->start) {
  125. va_list tmp;
  126. va_copy(tmp, args);
  127. len = vsnprintf(NULL, 0, f, tmp);
  128. va_end(tmp);
  129. if (!__i915_error_seek(e, len))
  130. return;
  131. }
  132. len = vsnprintf(e->buf + e->bytes, e->size - e->bytes, f, args);
  133. if (len >= e->size - e->bytes)
  134. len = e->size - e->bytes - 1;
  135. __i915_error_advance(e, len);
  136. }
  137. static void i915_error_puts(struct drm_i915_error_state_buf *e,
  138. const char *str)
  139. {
  140. unsigned len;
  141. if (!__i915_error_ok(e))
  142. return;
  143. len = strlen(str);
  144. /* Seek the first printf which is hits start position */
  145. if (e->pos < e->start) {
  146. if (!__i915_error_seek(e, len))
  147. return;
  148. }
  149. if (len >= e->size - e->bytes)
  150. len = e->size - e->bytes - 1;
  151. memcpy(e->buf + e->bytes, str, len);
  152. __i915_error_advance(e, len);
  153. }
  154. #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
  155. #define err_puts(e, s) i915_error_puts(e, s)
  156. static void print_error_buffers(struct drm_i915_error_state_buf *m,
  157. const char *name,
  158. struct drm_i915_error_buffer *err,
  159. int count)
  160. {
  161. err_printf(m, "%s [%d]:\n", name, count);
  162. while (count--) {
  163. err_printf(m, " %08x %8u %02x %02x %x %x",
  164. err->gtt_offset,
  165. err->size,
  166. err->read_domains,
  167. err->write_domain,
  168. err->rseqno, err->wseqno);
  169. err_puts(m, pin_flag(err->pinned));
  170. err_puts(m, tiling_flag(err->tiling));
  171. err_puts(m, dirty_flag(err->dirty));
  172. err_puts(m, purgeable_flag(err->purgeable));
  173. err_puts(m, err->userptr ? " userptr" : "");
  174. err_puts(m, err->ring != -1 ? " " : "");
  175. err_puts(m, ring_str(err->ring));
  176. err_puts(m, i915_cache_level_str(err->cache_level));
  177. if (err->name)
  178. err_printf(m, " (name: %d)", err->name);
  179. if (err->fence_reg != I915_FENCE_REG_NONE)
  180. err_printf(m, " (fence: %d)", err->fence_reg);
  181. err_puts(m, "\n");
  182. err++;
  183. }
  184. }
  185. static const char *hangcheck_action_to_str(enum intel_ring_hangcheck_action a)
  186. {
  187. switch (a) {
  188. case HANGCHECK_IDLE:
  189. return "idle";
  190. case HANGCHECK_WAIT:
  191. return "wait";
  192. case HANGCHECK_ACTIVE:
  193. return "active";
  194. case HANGCHECK_ACTIVE_LOOP:
  195. return "active (loop)";
  196. case HANGCHECK_KICK:
  197. return "kick";
  198. case HANGCHECK_HUNG:
  199. return "hung";
  200. }
  201. return "unknown";
  202. }
  203. static void i915_ring_error_state(struct drm_i915_error_state_buf *m,
  204. struct drm_device *dev,
  205. struct drm_i915_error_ring *ring)
  206. {
  207. if (!ring->valid)
  208. return;
  209. err_printf(m, " HEAD: 0x%08x\n", ring->head);
  210. err_printf(m, " TAIL: 0x%08x\n", ring->tail);
  211. err_printf(m, " CTL: 0x%08x\n", ring->ctl);
  212. err_printf(m, " HWS: 0x%08x\n", ring->hws);
  213. err_printf(m, " ACTHD: 0x%08x %08x\n", (u32)(ring->acthd>>32), (u32)ring->acthd);
  214. err_printf(m, " IPEIR: 0x%08x\n", ring->ipeir);
  215. err_printf(m, " IPEHR: 0x%08x\n", ring->ipehr);
  216. err_printf(m, " INSTDONE: 0x%08x\n", ring->instdone);
  217. if (INTEL_INFO(dev)->gen >= 4) {
  218. err_printf(m, " BBADDR: 0x%08x %08x\n", (u32)(ring->bbaddr>>32), (u32)ring->bbaddr);
  219. err_printf(m, " BB_STATE: 0x%08x\n", ring->bbstate);
  220. err_printf(m, " INSTPS: 0x%08x\n", ring->instps);
  221. }
  222. err_printf(m, " INSTPM: 0x%08x\n", ring->instpm);
  223. err_printf(m, " FADDR: 0x%08x %08x\n", upper_32_bits(ring->faddr),
  224. lower_32_bits(ring->faddr));
  225. if (INTEL_INFO(dev)->gen >= 6) {
  226. err_printf(m, " RC PSMI: 0x%08x\n", ring->rc_psmi);
  227. err_printf(m, " FAULT_REG: 0x%08x\n", ring->fault_reg);
  228. err_printf(m, " SYNC_0: 0x%08x [last synced 0x%08x]\n",
  229. ring->semaphore_mboxes[0],
  230. ring->semaphore_seqno[0]);
  231. err_printf(m, " SYNC_1: 0x%08x [last synced 0x%08x]\n",
  232. ring->semaphore_mboxes[1],
  233. ring->semaphore_seqno[1]);
  234. if (HAS_VEBOX(dev)) {
  235. err_printf(m, " SYNC_2: 0x%08x [last synced 0x%08x]\n",
  236. ring->semaphore_mboxes[2],
  237. ring->semaphore_seqno[2]);
  238. }
  239. }
  240. if (USES_PPGTT(dev)) {
  241. err_printf(m, " GFX_MODE: 0x%08x\n", ring->vm_info.gfx_mode);
  242. if (INTEL_INFO(dev)->gen >= 8) {
  243. int i;
  244. for (i = 0; i < 4; i++)
  245. err_printf(m, " PDP%d: 0x%016llx\n",
  246. i, ring->vm_info.pdp[i]);
  247. } else {
  248. err_printf(m, " PP_DIR_BASE: 0x%08x\n",
  249. ring->vm_info.pp_dir_base);
  250. }
  251. }
  252. err_printf(m, " seqno: 0x%08x\n", ring->seqno);
  253. err_printf(m, " waiting: %s\n", yesno(ring->waiting));
  254. err_printf(m, " ring->head: 0x%08x\n", ring->cpu_ring_head);
  255. err_printf(m, " ring->tail: 0x%08x\n", ring->cpu_ring_tail);
  256. err_printf(m, " hangcheck: %s [%d]\n",
  257. hangcheck_action_to_str(ring->hangcheck_action),
  258. ring->hangcheck_score);
  259. }
  260. void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
  261. {
  262. va_list args;
  263. va_start(args, f);
  264. i915_error_vprintf(e, f, args);
  265. va_end(args);
  266. }
  267. static void print_error_obj(struct drm_i915_error_state_buf *m,
  268. struct drm_i915_error_object *obj)
  269. {
  270. int page, offset, elt;
  271. for (page = offset = 0; page < obj->page_count; page++) {
  272. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  273. err_printf(m, "%08x : %08x\n", offset,
  274. obj->pages[page][elt]);
  275. offset += 4;
  276. }
  277. }
  278. }
  279. int i915_error_state_to_str(struct drm_i915_error_state_buf *m,
  280. const struct i915_error_state_file_priv *error_priv)
  281. {
  282. struct drm_device *dev = error_priv->dev;
  283. struct drm_i915_private *dev_priv = dev->dev_private;
  284. struct drm_i915_error_state *error = error_priv->error;
  285. struct drm_i915_error_object *obj;
  286. int i, j, offset, elt;
  287. int max_hangcheck_score;
  288. if (!error) {
  289. err_printf(m, "no error state collected\n");
  290. goto out;
  291. }
  292. err_printf(m, "%s\n", error->error_msg);
  293. err_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  294. error->time.tv_usec);
  295. err_printf(m, "Kernel: " UTS_RELEASE "\n");
  296. max_hangcheck_score = 0;
  297. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  298. if (error->ring[i].hangcheck_score > max_hangcheck_score)
  299. max_hangcheck_score = error->ring[i].hangcheck_score;
  300. }
  301. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  302. if (error->ring[i].hangcheck_score == max_hangcheck_score &&
  303. error->ring[i].pid != -1) {
  304. err_printf(m, "Active process (on ring %s): %s [%d]\n",
  305. ring_str(i),
  306. error->ring[i].comm,
  307. error->ring[i].pid);
  308. }
  309. }
  310. err_printf(m, "Reset count: %u\n", error->reset_count);
  311. err_printf(m, "Suspend count: %u\n", error->suspend_count);
  312. err_printf(m, "PCI ID: 0x%04x\n", dev->pdev->device);
  313. err_printf(m, "EIR: 0x%08x\n", error->eir);
  314. err_printf(m, "IER: 0x%08x\n", error->ier);
  315. if (INTEL_INFO(dev)->gen >= 8) {
  316. for (i = 0; i < 4; i++)
  317. err_printf(m, "GTIER gt %d: 0x%08x\n", i,
  318. error->gtier[i]);
  319. } else if (HAS_PCH_SPLIT(dev) || IS_VALLEYVIEW(dev))
  320. err_printf(m, "GTIER: 0x%08x\n", error->gtier[0]);
  321. err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  322. err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
  323. err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
  324. err_printf(m, "CCID: 0x%08x\n", error->ccid);
  325. err_printf(m, "Missed interrupts: 0x%08lx\n", dev_priv->gpu_error.missed_irq_rings);
  326. for (i = 0; i < dev_priv->num_fence_regs; i++)
  327. err_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
  328. for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
  329. err_printf(m, " INSTDONE_%d: 0x%08x\n", i,
  330. error->extra_instdone[i]);
  331. if (INTEL_INFO(dev)->gen >= 6) {
  332. err_printf(m, "ERROR: 0x%08x\n", error->error);
  333. err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
  334. }
  335. if (INTEL_INFO(dev)->gen == 7)
  336. err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);
  337. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  338. err_printf(m, "%s command stream:\n", ring_str(i));
  339. i915_ring_error_state(m, dev, &error->ring[i]);
  340. }
  341. if (error->active_bo)
  342. print_error_buffers(m, "Active",
  343. error->active_bo[0],
  344. error->active_bo_count[0]);
  345. if (error->pinned_bo)
  346. print_error_buffers(m, "Pinned",
  347. error->pinned_bo[0],
  348. error->pinned_bo_count[0]);
  349. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  350. obj = error->ring[i].batchbuffer;
  351. if (obj) {
  352. err_puts(m, dev_priv->ring[i].name);
  353. if (error->ring[i].pid != -1)
  354. err_printf(m, " (submitted by %s [%d])",
  355. error->ring[i].comm,
  356. error->ring[i].pid);
  357. err_printf(m, " --- gtt_offset = 0x%08x\n",
  358. obj->gtt_offset);
  359. print_error_obj(m, obj);
  360. }
  361. obj = error->ring[i].wa_batchbuffer;
  362. if (obj) {
  363. err_printf(m, "%s (w/a) --- gtt_offset = 0x%08x\n",
  364. dev_priv->ring[i].name, obj->gtt_offset);
  365. print_error_obj(m, obj);
  366. }
  367. if (error->ring[i].num_requests) {
  368. err_printf(m, "%s --- %d requests\n",
  369. dev_priv->ring[i].name,
  370. error->ring[i].num_requests);
  371. for (j = 0; j < error->ring[i].num_requests; j++) {
  372. err_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
  373. error->ring[i].requests[j].seqno,
  374. error->ring[i].requests[j].jiffies,
  375. error->ring[i].requests[j].tail);
  376. }
  377. }
  378. if ((obj = error->ring[i].ringbuffer)) {
  379. err_printf(m, "%s --- ringbuffer = 0x%08x\n",
  380. dev_priv->ring[i].name,
  381. obj->gtt_offset);
  382. print_error_obj(m, obj);
  383. }
  384. if ((obj = error->ring[i].hws_page)) {
  385. err_printf(m, "%s --- HW Status = 0x%08x\n",
  386. dev_priv->ring[i].name,
  387. obj->gtt_offset);
  388. offset = 0;
  389. for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
  390. err_printf(m, "[%04x] %08x %08x %08x %08x\n",
  391. offset,
  392. obj->pages[0][elt],
  393. obj->pages[0][elt+1],
  394. obj->pages[0][elt+2],
  395. obj->pages[0][elt+3]);
  396. offset += 16;
  397. }
  398. }
  399. if ((obj = error->ring[i].ctx)) {
  400. err_printf(m, "%s --- HW Context = 0x%08x\n",
  401. dev_priv->ring[i].name,
  402. obj->gtt_offset);
  403. print_error_obj(m, obj);
  404. }
  405. }
  406. if ((obj = error->semaphore_obj)) {
  407. err_printf(m, "Semaphore page = 0x%08x\n", obj->gtt_offset);
  408. for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
  409. err_printf(m, "[%04x] %08x %08x %08x %08x\n",
  410. elt * 4,
  411. obj->pages[0][elt],
  412. obj->pages[0][elt+1],
  413. obj->pages[0][elt+2],
  414. obj->pages[0][elt+3]);
  415. }
  416. }
  417. if (error->overlay)
  418. intel_overlay_print_error_state(m, error->overlay);
  419. if (error->display)
  420. intel_display_print_error_state(m, dev, error->display);
  421. out:
  422. if (m->bytes == 0 && m->err)
  423. return m->err;
  424. return 0;
  425. }
  426. int i915_error_state_buf_init(struct drm_i915_error_state_buf *ebuf,
  427. size_t count, loff_t pos)
  428. {
  429. memset(ebuf, 0, sizeof(*ebuf));
  430. /* We need to have enough room to store any i915_error_state printf
  431. * so that we can move it to start position.
  432. */
  433. ebuf->size = count + 1 > PAGE_SIZE ? count + 1 : PAGE_SIZE;
  434. ebuf->buf = kmalloc(ebuf->size,
  435. GFP_TEMPORARY | __GFP_NORETRY | __GFP_NOWARN);
  436. if (ebuf->buf == NULL) {
  437. ebuf->size = PAGE_SIZE;
  438. ebuf->buf = kmalloc(ebuf->size, GFP_TEMPORARY);
  439. }
  440. if (ebuf->buf == NULL) {
  441. ebuf->size = 128;
  442. ebuf->buf = kmalloc(ebuf->size, GFP_TEMPORARY);
  443. }
  444. if (ebuf->buf == NULL)
  445. return -ENOMEM;
  446. ebuf->start = pos;
  447. return 0;
  448. }
  449. static void i915_error_object_free(struct drm_i915_error_object *obj)
  450. {
  451. int page;
  452. if (obj == NULL)
  453. return;
  454. for (page = 0; page < obj->page_count; page++)
  455. kfree(obj->pages[page]);
  456. kfree(obj);
  457. }
  458. static void i915_error_state_free(struct kref *error_ref)
  459. {
  460. struct drm_i915_error_state *error = container_of(error_ref,
  461. typeof(*error), ref);
  462. int i;
  463. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  464. i915_error_object_free(error->ring[i].batchbuffer);
  465. i915_error_object_free(error->ring[i].ringbuffer);
  466. i915_error_object_free(error->ring[i].hws_page);
  467. i915_error_object_free(error->ring[i].ctx);
  468. kfree(error->ring[i].requests);
  469. }
  470. i915_error_object_free(error->semaphore_obj);
  471. kfree(error->active_bo);
  472. kfree(error->overlay);
  473. kfree(error->display);
  474. kfree(error);
  475. }
  476. static struct drm_i915_error_object *
  477. i915_error_object_create_sized(struct drm_i915_private *dev_priv,
  478. struct drm_i915_gem_object *src,
  479. struct i915_address_space *vm,
  480. const int num_pages)
  481. {
  482. struct drm_i915_error_object *dst;
  483. int i;
  484. u32 reloc_offset;
  485. if (src == NULL || src->pages == NULL)
  486. return NULL;
  487. dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
  488. if (dst == NULL)
  489. return NULL;
  490. reloc_offset = dst->gtt_offset = i915_gem_obj_offset(src, vm);
  491. for (i = 0; i < num_pages; i++) {
  492. unsigned long flags;
  493. void *d;
  494. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  495. if (d == NULL)
  496. goto unwind;
  497. local_irq_save(flags);
  498. if (src->cache_level == I915_CACHE_NONE &&
  499. reloc_offset < dev_priv->gtt.mappable_end &&
  500. src->has_global_gtt_mapping &&
  501. i915_is_ggtt(vm)) {
  502. void __iomem *s;
  503. /* Simply ignore tiling or any overlapping fence.
  504. * It's part of the error state, and this hopefully
  505. * captures what the GPU read.
  506. */
  507. s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
  508. reloc_offset);
  509. memcpy_fromio(d, s, PAGE_SIZE);
  510. io_mapping_unmap_atomic(s);
  511. } else if (src->stolen) {
  512. unsigned long offset;
  513. offset = dev_priv->mm.stolen_base;
  514. offset += src->stolen->start;
  515. offset += i << PAGE_SHIFT;
  516. memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
  517. } else {
  518. struct page *page;
  519. void *s;
  520. page = i915_gem_object_get_page(src, i);
  521. drm_clflush_pages(&page, 1);
  522. s = kmap_atomic(page);
  523. memcpy(d, s, PAGE_SIZE);
  524. kunmap_atomic(s);
  525. drm_clflush_pages(&page, 1);
  526. }
  527. local_irq_restore(flags);
  528. dst->pages[i] = d;
  529. reloc_offset += PAGE_SIZE;
  530. }
  531. dst->page_count = num_pages;
  532. return dst;
  533. unwind:
  534. while (i--)
  535. kfree(dst->pages[i]);
  536. kfree(dst);
  537. return NULL;
  538. }
  539. #define i915_error_object_create(dev_priv, src, vm) \
  540. i915_error_object_create_sized((dev_priv), (src), (vm), \
  541. (src)->base.size>>PAGE_SHIFT)
  542. #define i915_error_ggtt_object_create(dev_priv, src) \
  543. i915_error_object_create_sized((dev_priv), (src), &(dev_priv)->gtt.base, \
  544. (src)->base.size>>PAGE_SHIFT)
  545. static void capture_bo(struct drm_i915_error_buffer *err,
  546. struct drm_i915_gem_object *obj)
  547. {
  548. err->size = obj->base.size;
  549. err->name = obj->base.name;
  550. err->rseqno = obj->last_read_seqno;
  551. err->wseqno = obj->last_write_seqno;
  552. err->gtt_offset = i915_gem_obj_ggtt_offset(obj);
  553. err->read_domains = obj->base.read_domains;
  554. err->write_domain = obj->base.write_domain;
  555. err->fence_reg = obj->fence_reg;
  556. err->pinned = 0;
  557. if (i915_gem_obj_is_pinned(obj))
  558. err->pinned = 1;
  559. if (obj->user_pin_count > 0)
  560. err->pinned = -1;
  561. err->tiling = obj->tiling_mode;
  562. err->dirty = obj->dirty;
  563. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  564. err->userptr = obj->userptr.mm != NULL;
  565. err->ring = obj->ring ? obj->ring->id : -1;
  566. err->cache_level = obj->cache_level;
  567. }
  568. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  569. int count, struct list_head *head)
  570. {
  571. struct i915_vma *vma;
  572. int i = 0;
  573. list_for_each_entry(vma, head, mm_list) {
  574. capture_bo(err++, vma->obj);
  575. if (++i == count)
  576. break;
  577. }
  578. return i;
  579. }
  580. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  581. int count, struct list_head *head)
  582. {
  583. struct drm_i915_gem_object *obj;
  584. int i = 0;
  585. list_for_each_entry(obj, head, global_list) {
  586. if (!i915_gem_obj_is_pinned(obj))
  587. continue;
  588. capture_bo(err++, obj);
  589. if (++i == count)
  590. break;
  591. }
  592. return i;
  593. }
  594. /* Generate a semi-unique error code. The code is not meant to have meaning, The
  595. * code's only purpose is to try to prevent false duplicated bug reports by
  596. * grossly estimating a GPU error state.
  597. *
  598. * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
  599. * the hang if we could strip the GTT offset information from it.
  600. *
  601. * It's only a small step better than a random number in its current form.
  602. */
  603. static uint32_t i915_error_generate_code(struct drm_i915_private *dev_priv,
  604. struct drm_i915_error_state *error,
  605. int *ring_id)
  606. {
  607. uint32_t error_code = 0;
  608. int i;
  609. /* IPEHR would be an ideal way to detect errors, as it's the gross
  610. * measure of "the command that hung." However, has some very common
  611. * synchronization commands which almost always appear in the case
  612. * strictly a client bug. Use instdone to differentiate those some.
  613. */
  614. for (i = 0; i < I915_NUM_RINGS; i++) {
  615. if (error->ring[i].hangcheck_action == HANGCHECK_HUNG) {
  616. if (ring_id)
  617. *ring_id = i;
  618. return error->ring[i].ipehr ^ error->ring[i].instdone;
  619. }
  620. }
  621. return error_code;
  622. }
  623. static void i915_gem_record_fences(struct drm_device *dev,
  624. struct drm_i915_error_state *error)
  625. {
  626. struct drm_i915_private *dev_priv = dev->dev_private;
  627. int i;
  628. /* Fences */
  629. switch (INTEL_INFO(dev)->gen) {
  630. case 8:
  631. case 7:
  632. case 6:
  633. for (i = 0; i < dev_priv->num_fence_regs; i++)
  634. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  635. break;
  636. case 5:
  637. case 4:
  638. for (i = 0; i < 16; i++)
  639. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  640. break;
  641. case 3:
  642. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  643. for (i = 0; i < 8; i++)
  644. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  645. case 2:
  646. for (i = 0; i < 8; i++)
  647. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  648. break;
  649. default:
  650. BUG();
  651. }
  652. }
  653. static void gen8_record_semaphore_state(struct drm_i915_private *dev_priv,
  654. struct drm_i915_error_state *error,
  655. struct intel_engine_cs *ring,
  656. struct drm_i915_error_ring *ering)
  657. {
  658. struct intel_engine_cs *to;
  659. int i;
  660. if (!i915_semaphore_is_enabled(dev_priv->dev))
  661. return;
  662. if (!error->semaphore_obj)
  663. error->semaphore_obj =
  664. i915_error_object_create(dev_priv,
  665. dev_priv->semaphore_obj,
  666. &dev_priv->gtt.base);
  667. for_each_ring(to, dev_priv, i) {
  668. int idx;
  669. u16 signal_offset;
  670. u32 *tmp;
  671. if (ring == to)
  672. continue;
  673. signal_offset = (GEN8_SIGNAL_OFFSET(ring, i) & (PAGE_SIZE - 1))
  674. / 4;
  675. tmp = error->semaphore_obj->pages[0];
  676. idx = intel_ring_sync_index(ring, to);
  677. ering->semaphore_mboxes[idx] = tmp[signal_offset];
  678. ering->semaphore_seqno[idx] = ring->semaphore.sync_seqno[idx];
  679. }
  680. }
  681. static void gen6_record_semaphore_state(struct drm_i915_private *dev_priv,
  682. struct intel_engine_cs *ring,
  683. struct drm_i915_error_ring *ering)
  684. {
  685. ering->semaphore_mboxes[0] = I915_READ(RING_SYNC_0(ring->mmio_base));
  686. ering->semaphore_mboxes[1] = I915_READ(RING_SYNC_1(ring->mmio_base));
  687. ering->semaphore_seqno[0] = ring->semaphore.sync_seqno[0];
  688. ering->semaphore_seqno[1] = ring->semaphore.sync_seqno[1];
  689. if (HAS_VEBOX(dev_priv->dev)) {
  690. ering->semaphore_mboxes[2] =
  691. I915_READ(RING_SYNC_2(ring->mmio_base));
  692. ering->semaphore_seqno[2] = ring->semaphore.sync_seqno[2];
  693. }
  694. }
  695. static void i915_record_ring_state(struct drm_device *dev,
  696. struct drm_i915_error_state *error,
  697. struct intel_engine_cs *ring,
  698. struct drm_i915_error_ring *ering)
  699. {
  700. struct drm_i915_private *dev_priv = dev->dev_private;
  701. if (INTEL_INFO(dev)->gen >= 6) {
  702. ering->rc_psmi = I915_READ(ring->mmio_base + 0x50);
  703. ering->fault_reg = I915_READ(RING_FAULT_REG(ring));
  704. if (INTEL_INFO(dev)->gen >= 8)
  705. gen8_record_semaphore_state(dev_priv, error, ring, ering);
  706. else
  707. gen6_record_semaphore_state(dev_priv, ring, ering);
  708. }
  709. if (INTEL_INFO(dev)->gen >= 4) {
  710. ering->faddr = I915_READ(RING_DMA_FADD(ring->mmio_base));
  711. ering->ipeir = I915_READ(RING_IPEIR(ring->mmio_base));
  712. ering->ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
  713. ering->instdone = I915_READ(RING_INSTDONE(ring->mmio_base));
  714. ering->instps = I915_READ(RING_INSTPS(ring->mmio_base));
  715. ering->bbaddr = I915_READ(RING_BBADDR(ring->mmio_base));
  716. if (INTEL_INFO(dev)->gen >= 8) {
  717. ering->faddr |= (u64) I915_READ(RING_DMA_FADD_UDW(ring->mmio_base)) << 32;
  718. ering->bbaddr |= (u64) I915_READ(RING_BBADDR_UDW(ring->mmio_base)) << 32;
  719. }
  720. ering->bbstate = I915_READ(RING_BBSTATE(ring->mmio_base));
  721. } else {
  722. ering->faddr = I915_READ(DMA_FADD_I8XX);
  723. ering->ipeir = I915_READ(IPEIR);
  724. ering->ipehr = I915_READ(IPEHR);
  725. ering->instdone = I915_READ(INSTDONE);
  726. }
  727. ering->waiting = waitqueue_active(&ring->irq_queue);
  728. ering->instpm = I915_READ(RING_INSTPM(ring->mmio_base));
  729. ering->seqno = ring->get_seqno(ring, false);
  730. ering->acthd = intel_ring_get_active_head(ring);
  731. ering->head = I915_READ_HEAD(ring);
  732. ering->tail = I915_READ_TAIL(ring);
  733. ering->ctl = I915_READ_CTL(ring);
  734. if (I915_NEED_GFX_HWS(dev)) {
  735. int mmio;
  736. if (IS_GEN7(dev)) {
  737. switch (ring->id) {
  738. default:
  739. case RCS:
  740. mmio = RENDER_HWS_PGA_GEN7;
  741. break;
  742. case BCS:
  743. mmio = BLT_HWS_PGA_GEN7;
  744. break;
  745. case VCS:
  746. mmio = BSD_HWS_PGA_GEN7;
  747. break;
  748. case VECS:
  749. mmio = VEBOX_HWS_PGA_GEN7;
  750. break;
  751. }
  752. } else if (IS_GEN6(ring->dev)) {
  753. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  754. } else {
  755. /* XXX: gen8 returns to sanity */
  756. mmio = RING_HWS_PGA(ring->mmio_base);
  757. }
  758. ering->hws = I915_READ(mmio);
  759. }
  760. ering->cpu_ring_head = ring->buffer->head;
  761. ering->cpu_ring_tail = ring->buffer->tail;
  762. ering->hangcheck_score = ring->hangcheck.score;
  763. ering->hangcheck_action = ring->hangcheck.action;
  764. if (USES_PPGTT(dev)) {
  765. int i;
  766. ering->vm_info.gfx_mode = I915_READ(RING_MODE_GEN7(ring));
  767. switch (INTEL_INFO(dev)->gen) {
  768. case 8:
  769. for (i = 0; i < 4; i++) {
  770. ering->vm_info.pdp[i] =
  771. I915_READ(GEN8_RING_PDP_UDW(ring, i));
  772. ering->vm_info.pdp[i] <<= 32;
  773. ering->vm_info.pdp[i] |=
  774. I915_READ(GEN8_RING_PDP_LDW(ring, i));
  775. }
  776. break;
  777. case 7:
  778. ering->vm_info.pp_dir_base =
  779. I915_READ(RING_PP_DIR_BASE(ring));
  780. break;
  781. case 6:
  782. ering->vm_info.pp_dir_base =
  783. I915_READ(RING_PP_DIR_BASE_READ(ring));
  784. break;
  785. }
  786. }
  787. }
  788. static void i915_gem_record_active_context(struct intel_engine_cs *ring,
  789. struct drm_i915_error_state *error,
  790. struct drm_i915_error_ring *ering)
  791. {
  792. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  793. struct drm_i915_gem_object *obj;
  794. /* Currently render ring is the only HW context user */
  795. if (ring->id != RCS || !error->ccid)
  796. return;
  797. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  798. if (!i915_gem_obj_ggtt_bound(obj))
  799. continue;
  800. if ((error->ccid & PAGE_MASK) == i915_gem_obj_ggtt_offset(obj)) {
  801. ering->ctx = i915_error_ggtt_object_create(dev_priv, obj);
  802. break;
  803. }
  804. }
  805. }
  806. static void i915_gem_record_rings(struct drm_device *dev,
  807. struct drm_i915_error_state *error)
  808. {
  809. struct drm_i915_private *dev_priv = dev->dev_private;
  810. struct drm_i915_gem_request *request;
  811. int i, count;
  812. for (i = 0; i < I915_NUM_RINGS; i++) {
  813. struct intel_engine_cs *ring = &dev_priv->ring[i];
  814. error->ring[i].pid = -1;
  815. if (ring->dev == NULL)
  816. continue;
  817. error->ring[i].valid = true;
  818. i915_record_ring_state(dev, error, ring, &error->ring[i]);
  819. request = i915_gem_find_active_request(ring);
  820. if (request) {
  821. struct i915_address_space *vm;
  822. vm = request->ctx && request->ctx->ppgtt ?
  823. &request->ctx->ppgtt->base :
  824. &dev_priv->gtt.base;
  825. /* We need to copy these to an anonymous buffer
  826. * as the simplest method to avoid being overwritten
  827. * by userspace.
  828. */
  829. error->ring[i].batchbuffer =
  830. i915_error_object_create(dev_priv,
  831. request->batch_obj,
  832. vm);
  833. if (HAS_BROKEN_CS_TLB(dev_priv->dev) &&
  834. ring->scratch.obj)
  835. error->ring[i].wa_batchbuffer =
  836. i915_error_ggtt_object_create(dev_priv,
  837. ring->scratch.obj);
  838. if (request->file_priv) {
  839. struct task_struct *task;
  840. rcu_read_lock();
  841. task = pid_task(request->file_priv->file->pid,
  842. PIDTYPE_PID);
  843. if (task) {
  844. strcpy(error->ring[i].comm, task->comm);
  845. error->ring[i].pid = task->pid;
  846. }
  847. rcu_read_unlock();
  848. }
  849. }
  850. error->ring[i].ringbuffer =
  851. i915_error_ggtt_object_create(dev_priv, ring->buffer->obj);
  852. if (ring->status_page.obj)
  853. error->ring[i].hws_page =
  854. i915_error_ggtt_object_create(dev_priv, ring->status_page.obj);
  855. i915_gem_record_active_context(ring, error, &error->ring[i]);
  856. count = 0;
  857. list_for_each_entry(request, &ring->request_list, list)
  858. count++;
  859. error->ring[i].num_requests = count;
  860. error->ring[i].requests =
  861. kcalloc(count, sizeof(*error->ring[i].requests),
  862. GFP_ATOMIC);
  863. if (error->ring[i].requests == NULL) {
  864. error->ring[i].num_requests = 0;
  865. continue;
  866. }
  867. count = 0;
  868. list_for_each_entry(request, &ring->request_list, list) {
  869. struct drm_i915_error_request *erq;
  870. erq = &error->ring[i].requests[count++];
  871. erq->seqno = request->seqno;
  872. erq->jiffies = request->emitted_jiffies;
  873. erq->tail = request->tail;
  874. }
  875. }
  876. }
  877. /* FIXME: Since pin count/bound list is global, we duplicate what we capture per
  878. * VM.
  879. */
  880. static void i915_gem_capture_vm(struct drm_i915_private *dev_priv,
  881. struct drm_i915_error_state *error,
  882. struct i915_address_space *vm,
  883. const int ndx)
  884. {
  885. struct drm_i915_error_buffer *active_bo = NULL, *pinned_bo = NULL;
  886. struct drm_i915_gem_object *obj;
  887. struct i915_vma *vma;
  888. int i;
  889. i = 0;
  890. list_for_each_entry(vma, &vm->active_list, mm_list)
  891. i++;
  892. error->active_bo_count[ndx] = i;
  893. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
  894. if (i915_gem_obj_is_pinned(obj))
  895. i++;
  896. error->pinned_bo_count[ndx] = i - error->active_bo_count[ndx];
  897. if (i) {
  898. active_bo = kcalloc(i, sizeof(*active_bo), GFP_ATOMIC);
  899. if (active_bo)
  900. pinned_bo = active_bo + error->active_bo_count[ndx];
  901. }
  902. if (active_bo)
  903. error->active_bo_count[ndx] =
  904. capture_active_bo(active_bo,
  905. error->active_bo_count[ndx],
  906. &vm->active_list);
  907. if (pinned_bo)
  908. error->pinned_bo_count[ndx] =
  909. capture_pinned_bo(pinned_bo,
  910. error->pinned_bo_count[ndx],
  911. &dev_priv->mm.bound_list);
  912. error->active_bo[ndx] = active_bo;
  913. error->pinned_bo[ndx] = pinned_bo;
  914. }
  915. static void i915_gem_capture_buffers(struct drm_i915_private *dev_priv,
  916. struct drm_i915_error_state *error)
  917. {
  918. struct i915_address_space *vm;
  919. int cnt = 0, i = 0;
  920. list_for_each_entry(vm, &dev_priv->vm_list, global_link)
  921. cnt++;
  922. error->active_bo = kcalloc(cnt, sizeof(*error->active_bo), GFP_ATOMIC);
  923. error->pinned_bo = kcalloc(cnt, sizeof(*error->pinned_bo), GFP_ATOMIC);
  924. error->active_bo_count = kcalloc(cnt, sizeof(*error->active_bo_count),
  925. GFP_ATOMIC);
  926. error->pinned_bo_count = kcalloc(cnt, sizeof(*error->pinned_bo_count),
  927. GFP_ATOMIC);
  928. list_for_each_entry(vm, &dev_priv->vm_list, global_link)
  929. i915_gem_capture_vm(dev_priv, error, vm, i++);
  930. }
  931. /* Capture all registers which don't fit into another category. */
  932. static void i915_capture_reg_state(struct drm_i915_private *dev_priv,
  933. struct drm_i915_error_state *error)
  934. {
  935. struct drm_device *dev = dev_priv->dev;
  936. int i;
  937. /* General organization
  938. * 1. Registers specific to a single generation
  939. * 2. Registers which belong to multiple generations
  940. * 3. Feature specific registers.
  941. * 4. Everything else
  942. * Please try to follow the order.
  943. */
  944. /* 1: Registers specific to a single generation */
  945. if (IS_VALLEYVIEW(dev)) {
  946. error->gtier[0] = I915_READ(GTIER);
  947. error->ier = I915_READ(VLV_IER);
  948. error->forcewake = I915_READ(FORCEWAKE_VLV);
  949. }
  950. if (IS_GEN7(dev))
  951. error->err_int = I915_READ(GEN7_ERR_INT);
  952. if (IS_GEN6(dev)) {
  953. error->forcewake = I915_READ(FORCEWAKE);
  954. error->gab_ctl = I915_READ(GAB_CTL);
  955. error->gfx_mode = I915_READ(GFX_MODE);
  956. }
  957. /* 2: Registers which belong to multiple generations */
  958. if (INTEL_INFO(dev)->gen >= 7)
  959. error->forcewake = I915_READ(FORCEWAKE_MT);
  960. if (INTEL_INFO(dev)->gen >= 6) {
  961. error->derrmr = I915_READ(DERRMR);
  962. error->error = I915_READ(ERROR_GEN6);
  963. error->done_reg = I915_READ(DONE_REG);
  964. }
  965. /* 3: Feature specific registers */
  966. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  967. error->gam_ecochk = I915_READ(GAM_ECOCHK);
  968. error->gac_eco = I915_READ(GAC_ECO_BITS);
  969. }
  970. /* 4: Everything else */
  971. if (HAS_HW_CONTEXTS(dev))
  972. error->ccid = I915_READ(CCID);
  973. if (INTEL_INFO(dev)->gen >= 8) {
  974. error->ier = I915_READ(GEN8_DE_MISC_IER);
  975. for (i = 0; i < 4; i++)
  976. error->gtier[i] = I915_READ(GEN8_GT_IER(i));
  977. } else if (HAS_PCH_SPLIT(dev)) {
  978. error->ier = I915_READ(DEIER);
  979. error->gtier[0] = I915_READ(GTIER);
  980. } else if (IS_GEN2(dev)) {
  981. error->ier = I915_READ16(IER);
  982. } else if (!IS_VALLEYVIEW(dev)) {
  983. error->ier = I915_READ(IER);
  984. }
  985. error->eir = I915_READ(EIR);
  986. error->pgtbl_er = I915_READ(PGTBL_ER);
  987. i915_get_extra_instdone(dev, error->extra_instdone);
  988. }
  989. static void i915_error_capture_msg(struct drm_device *dev,
  990. struct drm_i915_error_state *error,
  991. bool wedged,
  992. const char *error_msg)
  993. {
  994. struct drm_i915_private *dev_priv = dev->dev_private;
  995. u32 ecode;
  996. int ring_id = -1, len;
  997. ecode = i915_error_generate_code(dev_priv, error, &ring_id);
  998. len = scnprintf(error->error_msg, sizeof(error->error_msg),
  999. "GPU HANG: ecode %d:0x%08x", ring_id, ecode);
  1000. if (ring_id != -1 && error->ring[ring_id].pid != -1)
  1001. len += scnprintf(error->error_msg + len,
  1002. sizeof(error->error_msg) - len,
  1003. ", in %s [%d]",
  1004. error->ring[ring_id].comm,
  1005. error->ring[ring_id].pid);
  1006. scnprintf(error->error_msg + len, sizeof(error->error_msg) - len,
  1007. ", reason: %s, action: %s",
  1008. error_msg,
  1009. wedged ? "reset" : "continue");
  1010. }
  1011. static void i915_capture_gen_state(struct drm_i915_private *dev_priv,
  1012. struct drm_i915_error_state *error)
  1013. {
  1014. error->reset_count = i915_reset_count(&dev_priv->gpu_error);
  1015. error->suspend_count = dev_priv->suspend_count;
  1016. }
  1017. /**
  1018. * i915_capture_error_state - capture an error record for later analysis
  1019. * @dev: drm device
  1020. *
  1021. * Should be called when an error is detected (either a hang or an error
  1022. * interrupt) to capture error state from the time of the error. Fills
  1023. * out a structure which becomes available in debugfs for user level tools
  1024. * to pick up.
  1025. */
  1026. void i915_capture_error_state(struct drm_device *dev, bool wedged,
  1027. const char *error_msg)
  1028. {
  1029. static bool warned;
  1030. struct drm_i915_private *dev_priv = dev->dev_private;
  1031. struct drm_i915_error_state *error;
  1032. unsigned long flags;
  1033. /* Account for pipe specific data like PIPE*STAT */
  1034. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  1035. if (!error) {
  1036. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  1037. return;
  1038. }
  1039. kref_init(&error->ref);
  1040. i915_capture_gen_state(dev_priv, error);
  1041. i915_capture_reg_state(dev_priv, error);
  1042. i915_gem_capture_buffers(dev_priv, error);
  1043. i915_gem_record_fences(dev, error);
  1044. i915_gem_record_rings(dev, error);
  1045. do_gettimeofday(&error->time);
  1046. error->overlay = intel_overlay_capture_error_state(dev);
  1047. error->display = intel_display_capture_error_state(dev);
  1048. i915_error_capture_msg(dev, error, wedged, error_msg);
  1049. DRM_INFO("%s\n", error->error_msg);
  1050. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1051. if (dev_priv->gpu_error.first_error == NULL) {
  1052. dev_priv->gpu_error.first_error = error;
  1053. error = NULL;
  1054. }
  1055. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1056. if (error) {
  1057. i915_error_state_free(&error->ref);
  1058. return;
  1059. }
  1060. if (!warned) {
  1061. DRM_INFO("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
  1062. DRM_INFO("Please file a _new_ bug report on bugs.freedesktop.org against DRI -> DRM/Intel\n");
  1063. DRM_INFO("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
  1064. DRM_INFO("The gpu crash dump is required to analyze gpu hangs, so please always attach it.\n");
  1065. DRM_INFO("GPU crash dump saved to /sys/class/drm/card%d/error\n", dev->primary->index);
  1066. warned = true;
  1067. }
  1068. }
  1069. void i915_error_state_get(struct drm_device *dev,
  1070. struct i915_error_state_file_priv *error_priv)
  1071. {
  1072. struct drm_i915_private *dev_priv = dev->dev_private;
  1073. unsigned long flags;
  1074. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1075. error_priv->error = dev_priv->gpu_error.first_error;
  1076. if (error_priv->error)
  1077. kref_get(&error_priv->error->ref);
  1078. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1079. }
  1080. void i915_error_state_put(struct i915_error_state_file_priv *error_priv)
  1081. {
  1082. if (error_priv->error)
  1083. kref_put(&error_priv->error->ref, i915_error_state_free);
  1084. }
  1085. void i915_destroy_error_state(struct drm_device *dev)
  1086. {
  1087. struct drm_i915_private *dev_priv = dev->dev_private;
  1088. struct drm_i915_error_state *error;
  1089. unsigned long flags;
  1090. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1091. error = dev_priv->gpu_error.first_error;
  1092. dev_priv->gpu_error.first_error = NULL;
  1093. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1094. if (error)
  1095. kref_put(&error->ref, i915_error_state_free);
  1096. }
  1097. const char *i915_cache_level_str(int type)
  1098. {
  1099. switch (type) {
  1100. case I915_CACHE_NONE: return " uncached";
  1101. case I915_CACHE_LLC: return " snooped or LLC";
  1102. case I915_CACHE_L3_LLC: return " L3+LLC";
  1103. case I915_CACHE_WT: return " WT";
  1104. default: return "";
  1105. }
  1106. }
  1107. /* NB: please notice the memset */
  1108. void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone)
  1109. {
  1110. struct drm_i915_private *dev_priv = dev->dev_private;
  1111. memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
  1112. switch (INTEL_INFO(dev)->gen) {
  1113. case 2:
  1114. case 3:
  1115. instdone[0] = I915_READ(INSTDONE);
  1116. break;
  1117. case 4:
  1118. case 5:
  1119. case 6:
  1120. instdone[0] = I915_READ(INSTDONE_I965);
  1121. instdone[1] = I915_READ(INSTDONE1);
  1122. break;
  1123. default:
  1124. WARN_ONCE(1, "Unsupported platform\n");
  1125. case 7:
  1126. case 8:
  1127. instdone[0] = I915_READ(GEN7_INSTDONE_1);
  1128. instdone[1] = I915_READ(GEN7_SC_INSTDONE);
  1129. instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
  1130. instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
  1131. break;
  1132. }
  1133. }