skl-sst-ipc.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998
  1. /*
  2. * skl-sst-ipc.c - Intel skl IPC Support
  3. *
  4. * Copyright (C) 2014-15, Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as version 2, as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. */
  15. #include <linux/device.h>
  16. #include "../common/sst-dsp.h"
  17. #include "../common/sst-dsp-priv.h"
  18. #include "skl.h"
  19. #include "skl-sst-dsp.h"
  20. #include "skl-sst-ipc.h"
  21. #include "sound/hdaudio_ext.h"
  22. #define IPC_IXC_STATUS_BITS 24
  23. /* Global Message - Generic */
  24. #define IPC_GLB_TYPE_SHIFT 24
  25. #define IPC_GLB_TYPE_MASK (0xf << IPC_GLB_TYPE_SHIFT)
  26. #define IPC_GLB_TYPE(x) ((x) << IPC_GLB_TYPE_SHIFT)
  27. /* Global Message - Reply */
  28. #define IPC_GLB_REPLY_STATUS_SHIFT 24
  29. #define IPC_GLB_REPLY_STATUS_MASK ((0x1 << IPC_GLB_REPLY_STATUS_SHIFT) - 1)
  30. #define IPC_GLB_REPLY_STATUS(x) ((x) << IPC_GLB_REPLY_STATUS_SHIFT)
  31. #define IPC_TIMEOUT_MSECS 3000
  32. #define IPC_EMPTY_LIST_SIZE 8
  33. #define IPC_MSG_TARGET_SHIFT 30
  34. #define IPC_MSG_TARGET_MASK 0x1
  35. #define IPC_MSG_TARGET(x) (((x) & IPC_MSG_TARGET_MASK) \
  36. << IPC_MSG_TARGET_SHIFT)
  37. #define IPC_MSG_DIR_SHIFT 29
  38. #define IPC_MSG_DIR_MASK 0x1
  39. #define IPC_MSG_DIR(x) (((x) & IPC_MSG_DIR_MASK) \
  40. << IPC_MSG_DIR_SHIFT)
  41. /* Global Notification Message */
  42. #define IPC_GLB_NOTIFY_TYPE_SHIFT 16
  43. #define IPC_GLB_NOTIFY_TYPE_MASK 0xFF
  44. #define IPC_GLB_NOTIFY_TYPE(x) (((x) >> IPC_GLB_NOTIFY_TYPE_SHIFT) \
  45. & IPC_GLB_NOTIFY_TYPE_MASK)
  46. #define IPC_GLB_NOTIFY_MSG_TYPE_SHIFT 24
  47. #define IPC_GLB_NOTIFY_MSG_TYPE_MASK 0x1F
  48. #define IPC_GLB_NOTIFY_MSG_TYPE(x) (((x) >> IPC_GLB_NOTIFY_MSG_TYPE_SHIFT) \
  49. & IPC_GLB_NOTIFY_MSG_TYPE_MASK)
  50. #define IPC_GLB_NOTIFY_RSP_SHIFT 29
  51. #define IPC_GLB_NOTIFY_RSP_MASK 0x1
  52. #define IPC_GLB_NOTIFY_RSP_TYPE(x) (((x) >> IPC_GLB_NOTIFY_RSP_SHIFT) \
  53. & IPC_GLB_NOTIFY_RSP_MASK)
  54. /* Pipeline operations */
  55. /* Create pipeline message */
  56. #define IPC_PPL_MEM_SIZE_SHIFT 0
  57. #define IPC_PPL_MEM_SIZE_MASK 0x7FF
  58. #define IPC_PPL_MEM_SIZE(x) (((x) & IPC_PPL_MEM_SIZE_MASK) \
  59. << IPC_PPL_MEM_SIZE_SHIFT)
  60. #define IPC_PPL_TYPE_SHIFT 11
  61. #define IPC_PPL_TYPE_MASK 0x1F
  62. #define IPC_PPL_TYPE(x) (((x) & IPC_PPL_TYPE_MASK) \
  63. << IPC_PPL_TYPE_SHIFT)
  64. #define IPC_INSTANCE_ID_SHIFT 16
  65. #define IPC_INSTANCE_ID_MASK 0xFF
  66. #define IPC_INSTANCE_ID(x) (((x) & IPC_INSTANCE_ID_MASK) \
  67. << IPC_INSTANCE_ID_SHIFT)
  68. #define IPC_PPL_LP_MODE_SHIFT 0
  69. #define IPC_PPL_LP_MODE_MASK 0x1
  70. #define IPC_PPL_LP_MODE(x) (((x) & IPC_PPL_LP_MODE_MASK) \
  71. << IPC_PPL_LP_MODE_SHIFT)
  72. /* Set pipeline state message */
  73. #define IPC_PPL_STATE_SHIFT 0
  74. #define IPC_PPL_STATE_MASK 0x1F
  75. #define IPC_PPL_STATE(x) (((x) & IPC_PPL_STATE_MASK) \
  76. << IPC_PPL_STATE_SHIFT)
  77. /* Module operations primary register */
  78. #define IPC_MOD_ID_SHIFT 0
  79. #define IPC_MOD_ID_MASK 0xFFFF
  80. #define IPC_MOD_ID(x) (((x) & IPC_MOD_ID_MASK) \
  81. << IPC_MOD_ID_SHIFT)
  82. #define IPC_MOD_INSTANCE_ID_SHIFT 16
  83. #define IPC_MOD_INSTANCE_ID_MASK 0xFF
  84. #define IPC_MOD_INSTANCE_ID(x) (((x) & IPC_MOD_INSTANCE_ID_MASK) \
  85. << IPC_MOD_INSTANCE_ID_SHIFT)
  86. /* Init instance message extension register */
  87. #define IPC_PARAM_BLOCK_SIZE_SHIFT 0
  88. #define IPC_PARAM_BLOCK_SIZE_MASK 0xFFFF
  89. #define IPC_PARAM_BLOCK_SIZE(x) (((x) & IPC_PARAM_BLOCK_SIZE_MASK) \
  90. << IPC_PARAM_BLOCK_SIZE_SHIFT)
  91. #define IPC_PPL_INSTANCE_ID_SHIFT 16
  92. #define IPC_PPL_INSTANCE_ID_MASK 0xFF
  93. #define IPC_PPL_INSTANCE_ID(x) (((x) & IPC_PPL_INSTANCE_ID_MASK) \
  94. << IPC_PPL_INSTANCE_ID_SHIFT)
  95. #define IPC_CORE_ID_SHIFT 24
  96. #define IPC_CORE_ID_MASK 0x1F
  97. #define IPC_CORE_ID(x) (((x) & IPC_CORE_ID_MASK) \
  98. << IPC_CORE_ID_SHIFT)
  99. #define IPC_DOMAIN_SHIFT 28
  100. #define IPC_DOMAIN_MASK 0x1
  101. #define IPC_DOMAIN(x) (((x) & IPC_DOMAIN_MASK) \
  102. << IPC_DOMAIN_SHIFT)
  103. /* Bind/Unbind message extension register */
  104. #define IPC_DST_MOD_ID_SHIFT 0
  105. #define IPC_DST_MOD_ID(x) (((x) & IPC_MOD_ID_MASK) \
  106. << IPC_DST_MOD_ID_SHIFT)
  107. #define IPC_DST_MOD_INSTANCE_ID_SHIFT 16
  108. #define IPC_DST_MOD_INSTANCE_ID(x) (((x) & IPC_MOD_INSTANCE_ID_MASK) \
  109. << IPC_DST_MOD_INSTANCE_ID_SHIFT)
  110. #define IPC_DST_QUEUE_SHIFT 24
  111. #define IPC_DST_QUEUE_MASK 0x7
  112. #define IPC_DST_QUEUE(x) (((x) & IPC_DST_QUEUE_MASK) \
  113. << IPC_DST_QUEUE_SHIFT)
  114. #define IPC_SRC_QUEUE_SHIFT 27
  115. #define IPC_SRC_QUEUE_MASK 0x7
  116. #define IPC_SRC_QUEUE(x) (((x) & IPC_SRC_QUEUE_MASK) \
  117. << IPC_SRC_QUEUE_SHIFT)
  118. /* Load Module count */
  119. #define IPC_LOAD_MODULE_SHIFT 0
  120. #define IPC_LOAD_MODULE_MASK 0xFF
  121. #define IPC_LOAD_MODULE_CNT(x) (((x) & IPC_LOAD_MODULE_MASK) \
  122. << IPC_LOAD_MODULE_SHIFT)
  123. /* Save pipeline messgae extension register */
  124. #define IPC_DMA_ID_SHIFT 0
  125. #define IPC_DMA_ID_MASK 0x1F
  126. #define IPC_DMA_ID(x) (((x) & IPC_DMA_ID_MASK) \
  127. << IPC_DMA_ID_SHIFT)
  128. /* Large Config message extension register */
  129. #define IPC_DATA_OFFSET_SZ_SHIFT 0
  130. #define IPC_DATA_OFFSET_SZ_MASK 0xFFFFF
  131. #define IPC_DATA_OFFSET_SZ(x) (((x) & IPC_DATA_OFFSET_SZ_MASK) \
  132. << IPC_DATA_OFFSET_SZ_SHIFT)
  133. #define IPC_DATA_OFFSET_SZ_CLEAR ~(IPC_DATA_OFFSET_SZ_MASK \
  134. << IPC_DATA_OFFSET_SZ_SHIFT)
  135. #define IPC_LARGE_PARAM_ID_SHIFT 20
  136. #define IPC_LARGE_PARAM_ID_MASK 0xFF
  137. #define IPC_LARGE_PARAM_ID(x) (((x) & IPC_LARGE_PARAM_ID_MASK) \
  138. << IPC_LARGE_PARAM_ID_SHIFT)
  139. #define IPC_FINAL_BLOCK_SHIFT 28
  140. #define IPC_FINAL_BLOCK_MASK 0x1
  141. #define IPC_FINAL_BLOCK(x) (((x) & IPC_FINAL_BLOCK_MASK) \
  142. << IPC_FINAL_BLOCK_SHIFT)
  143. #define IPC_INITIAL_BLOCK_SHIFT 29
  144. #define IPC_INITIAL_BLOCK_MASK 0x1
  145. #define IPC_INITIAL_BLOCK(x) (((x) & IPC_INITIAL_BLOCK_MASK) \
  146. << IPC_INITIAL_BLOCK_SHIFT)
  147. #define IPC_INITIAL_BLOCK_CLEAR ~(IPC_INITIAL_BLOCK_MASK \
  148. << IPC_INITIAL_BLOCK_SHIFT)
  149. /* Set D0ix IPC extension register */
  150. #define IPC_D0IX_WAKE_SHIFT 0
  151. #define IPC_D0IX_WAKE_MASK 0x1
  152. #define IPC_D0IX_WAKE(x) (((x) & IPC_D0IX_WAKE_MASK) \
  153. << IPC_D0IX_WAKE_SHIFT)
  154. #define IPC_D0IX_STREAMING_SHIFT 1
  155. #define IPC_D0IX_STREAMING_MASK 0x1
  156. #define IPC_D0IX_STREAMING(x) (((x) & IPC_D0IX_STREAMING_MASK) \
  157. << IPC_D0IX_STREAMING_SHIFT)
  158. enum skl_ipc_msg_target {
  159. IPC_FW_GEN_MSG = 0,
  160. IPC_MOD_MSG = 1
  161. };
  162. enum skl_ipc_msg_direction {
  163. IPC_MSG_REQUEST = 0,
  164. IPC_MSG_REPLY = 1
  165. };
  166. /* Global Message Types */
  167. enum skl_ipc_glb_type {
  168. IPC_GLB_GET_FW_VERSION = 0, /* Retrieves firmware version */
  169. IPC_GLB_LOAD_MULTIPLE_MODS = 15,
  170. IPC_GLB_UNLOAD_MULTIPLE_MODS = 16,
  171. IPC_GLB_CREATE_PPL = 17,
  172. IPC_GLB_DELETE_PPL = 18,
  173. IPC_GLB_SET_PPL_STATE = 19,
  174. IPC_GLB_GET_PPL_STATE = 20,
  175. IPC_GLB_GET_PPL_CONTEXT_SIZE = 21,
  176. IPC_GLB_SAVE_PPL = 22,
  177. IPC_GLB_RESTORE_PPL = 23,
  178. IPC_GLB_LOAD_LIBRARY = 24,
  179. IPC_GLB_NOTIFY = 26,
  180. IPC_GLB_MAX_IPC_MSG_NUMBER = 31 /* Maximum message number */
  181. };
  182. enum skl_ipc_glb_reply {
  183. IPC_GLB_REPLY_SUCCESS = 0,
  184. IPC_GLB_REPLY_UNKNOWN_MSG_TYPE = 1,
  185. IPC_GLB_REPLY_ERROR_INVALID_PARAM = 2,
  186. IPC_GLB_REPLY_BUSY = 3,
  187. IPC_GLB_REPLY_PENDING = 4,
  188. IPC_GLB_REPLY_FAILURE = 5,
  189. IPC_GLB_REPLY_INVALID_REQUEST = 6,
  190. IPC_GLB_REPLY_OUT_OF_MEMORY = 7,
  191. IPC_GLB_REPLY_OUT_OF_MIPS = 8,
  192. IPC_GLB_REPLY_INVALID_RESOURCE_ID = 9,
  193. IPC_GLB_REPLY_INVALID_RESOURCE_STATE = 10,
  194. IPC_GLB_REPLY_MOD_MGMT_ERROR = 100,
  195. IPC_GLB_REPLY_MOD_LOAD_CL_FAILED = 101,
  196. IPC_GLB_REPLY_MOD_LOAD_INVALID_HASH = 102,
  197. IPC_GLB_REPLY_MOD_UNLOAD_INST_EXIST = 103,
  198. IPC_GLB_REPLY_MOD_NOT_INITIALIZED = 104,
  199. IPC_GLB_REPLY_INVALID_CONFIG_PARAM_ID = 120,
  200. IPC_GLB_REPLY_INVALID_CONFIG_DATA_LEN = 121,
  201. IPC_GLB_REPLY_GATEWAY_NOT_INITIALIZED = 140,
  202. IPC_GLB_REPLY_GATEWAY_NOT_EXIST = 141,
  203. IPC_GLB_REPLY_PPL_NOT_INITIALIZED = 160,
  204. IPC_GLB_REPLY_PPL_NOT_EXIST = 161,
  205. IPC_GLB_REPLY_PPL_SAVE_FAILED = 162,
  206. IPC_GLB_REPLY_PPL_RESTORE_FAILED = 163,
  207. IPC_MAX_STATUS = ((1<<IPC_IXC_STATUS_BITS)-1)
  208. };
  209. enum skl_ipc_notification_type {
  210. IPC_GLB_NOTIFY_GLITCH = 0,
  211. IPC_GLB_NOTIFY_OVERRUN = 1,
  212. IPC_GLB_NOTIFY_UNDERRUN = 2,
  213. IPC_GLB_NOTIFY_END_STREAM = 3,
  214. IPC_GLB_NOTIFY_PHRASE_DETECTED = 4,
  215. IPC_GLB_NOTIFY_RESOURCE_EVENT = 5,
  216. IPC_GLB_NOTIFY_LOG_BUFFER_STATUS = 6,
  217. IPC_GLB_NOTIFY_TIMESTAMP_CAPTURED = 7,
  218. IPC_GLB_NOTIFY_FW_READY = 8
  219. };
  220. /* Module Message Types */
  221. enum skl_ipc_module_msg {
  222. IPC_MOD_INIT_INSTANCE = 0,
  223. IPC_MOD_CONFIG_GET = 1,
  224. IPC_MOD_CONFIG_SET = 2,
  225. IPC_MOD_LARGE_CONFIG_GET = 3,
  226. IPC_MOD_LARGE_CONFIG_SET = 4,
  227. IPC_MOD_BIND = 5,
  228. IPC_MOD_UNBIND = 6,
  229. IPC_MOD_SET_DX = 7,
  230. IPC_MOD_SET_D0IX = 8
  231. };
  232. static void skl_ipc_tx_data_copy(struct ipc_message *msg, char *tx_data,
  233. size_t tx_size)
  234. {
  235. if (tx_size)
  236. memcpy(msg->tx_data, tx_data, tx_size);
  237. }
  238. static bool skl_ipc_is_dsp_busy(struct sst_dsp *dsp)
  239. {
  240. u32 hipci;
  241. hipci = sst_dsp_shim_read_unlocked(dsp, SKL_ADSP_REG_HIPCI);
  242. return (hipci & SKL_ADSP_REG_HIPCI_BUSY);
  243. }
  244. /* Lock to be held by caller */
  245. static void skl_ipc_tx_msg(struct sst_generic_ipc *ipc, struct ipc_message *msg)
  246. {
  247. struct skl_ipc_header *header = (struct skl_ipc_header *)(&msg->header);
  248. if (msg->tx_size)
  249. sst_dsp_outbox_write(ipc->dsp, msg->tx_data, msg->tx_size);
  250. sst_dsp_shim_write_unlocked(ipc->dsp, SKL_ADSP_REG_HIPCIE,
  251. header->extension);
  252. sst_dsp_shim_write_unlocked(ipc->dsp, SKL_ADSP_REG_HIPCI,
  253. header->primary | SKL_ADSP_REG_HIPCI_BUSY);
  254. }
  255. int skl_ipc_check_D0i0(struct sst_dsp *dsp, bool state)
  256. {
  257. int ret;
  258. /* check D0i3 support */
  259. if (!dsp->fw_ops.set_state_D0i0)
  260. return 0;
  261. /* Attempt D0i0 or D0i3 based on state */
  262. if (state)
  263. ret = dsp->fw_ops.set_state_D0i0(dsp);
  264. else
  265. ret = dsp->fw_ops.set_state_D0i3(dsp);
  266. return ret;
  267. }
  268. static struct ipc_message *skl_ipc_reply_get_msg(struct sst_generic_ipc *ipc,
  269. u64 ipc_header)
  270. {
  271. struct ipc_message *msg = NULL;
  272. struct skl_ipc_header *header = (struct skl_ipc_header *)(&ipc_header);
  273. if (list_empty(&ipc->rx_list)) {
  274. dev_err(ipc->dev, "ipc: rx list is empty but received 0x%x\n",
  275. header->primary);
  276. goto out;
  277. }
  278. msg = list_first_entry(&ipc->rx_list, struct ipc_message, list);
  279. out:
  280. return msg;
  281. }
  282. static int skl_ipc_process_notification(struct sst_generic_ipc *ipc,
  283. struct skl_ipc_header header)
  284. {
  285. struct skl_sst *skl = container_of(ipc, struct skl_sst, ipc);
  286. if (IPC_GLB_NOTIFY_MSG_TYPE(header.primary)) {
  287. switch (IPC_GLB_NOTIFY_TYPE(header.primary)) {
  288. case IPC_GLB_NOTIFY_UNDERRUN:
  289. dev_err(ipc->dev, "FW Underrun %x\n", header.primary);
  290. break;
  291. case IPC_GLB_NOTIFY_RESOURCE_EVENT:
  292. dev_err(ipc->dev, "MCPS Budget Violation: %x\n",
  293. header.primary);
  294. break;
  295. case IPC_GLB_NOTIFY_FW_READY:
  296. skl->boot_complete = true;
  297. wake_up(&skl->boot_wait);
  298. break;
  299. case IPC_GLB_NOTIFY_PHRASE_DETECTED:
  300. dev_dbg(ipc->dev, "***** Phrase Detected **********\n");
  301. /*
  302. * Per HW recomendation, After phrase detection,
  303. * clear the CGCTL.MISCBDCGE.
  304. *
  305. * This will be set back on stream closure
  306. */
  307. skl->enable_miscbdcge(ipc->dev, false);
  308. skl->miscbdcg_disabled = true;
  309. break;
  310. default:
  311. dev_err(ipc->dev, "ipc: Unhandled error msg=%x\n",
  312. header.primary);
  313. break;
  314. }
  315. }
  316. return 0;
  317. }
  318. static void skl_ipc_process_reply(struct sst_generic_ipc *ipc,
  319. struct skl_ipc_header header)
  320. {
  321. struct ipc_message *msg;
  322. u32 reply = header.primary & IPC_GLB_REPLY_STATUS_MASK;
  323. u64 *ipc_header = (u64 *)(&header);
  324. msg = skl_ipc_reply_get_msg(ipc, *ipc_header);
  325. if (msg == NULL) {
  326. dev_dbg(ipc->dev, "ipc: rx list is empty\n");
  327. return;
  328. }
  329. /* first process the header */
  330. switch (reply) {
  331. case IPC_GLB_REPLY_SUCCESS:
  332. dev_dbg(ipc->dev, "ipc FW reply %x: success\n", header.primary);
  333. /* copy the rx data from the mailbox */
  334. sst_dsp_inbox_read(ipc->dsp, msg->rx_data, msg->rx_size);
  335. break;
  336. case IPC_GLB_REPLY_OUT_OF_MEMORY:
  337. dev_err(ipc->dev, "ipc fw reply: %x: no memory\n", header.primary);
  338. msg->errno = -ENOMEM;
  339. break;
  340. case IPC_GLB_REPLY_BUSY:
  341. dev_err(ipc->dev, "ipc fw reply: %x: Busy\n", header.primary);
  342. msg->errno = -EBUSY;
  343. break;
  344. default:
  345. dev_err(ipc->dev, "Unknown ipc reply: 0x%x\n", reply);
  346. msg->errno = -EINVAL;
  347. break;
  348. }
  349. if (reply != IPC_GLB_REPLY_SUCCESS) {
  350. dev_err(ipc->dev, "ipc FW reply: reply=%d\n", reply);
  351. dev_err(ipc->dev, "FW Error Code: %u\n",
  352. ipc->dsp->fw_ops.get_fw_errcode(ipc->dsp));
  353. }
  354. list_del(&msg->list);
  355. sst_ipc_tx_msg_reply_complete(ipc, msg);
  356. }
  357. irqreturn_t skl_dsp_irq_thread_handler(int irq, void *context)
  358. {
  359. struct sst_dsp *dsp = context;
  360. struct skl_sst *skl = sst_dsp_get_thread_context(dsp);
  361. struct sst_generic_ipc *ipc = &skl->ipc;
  362. struct skl_ipc_header header = {0};
  363. u32 hipcie, hipct, hipcte;
  364. int ipc_irq = 0;
  365. if (dsp->intr_status & SKL_ADSPIS_CL_DMA)
  366. skl_cldma_process_intr(dsp);
  367. /* Here we handle IPC interrupts only */
  368. if (!(dsp->intr_status & SKL_ADSPIS_IPC))
  369. return IRQ_NONE;
  370. hipcie = sst_dsp_shim_read_unlocked(dsp, SKL_ADSP_REG_HIPCIE);
  371. hipct = sst_dsp_shim_read_unlocked(dsp, SKL_ADSP_REG_HIPCT);
  372. /* reply message from DSP */
  373. if (hipcie & SKL_ADSP_REG_HIPCIE_DONE) {
  374. sst_dsp_shim_update_bits(dsp, SKL_ADSP_REG_HIPCCTL,
  375. SKL_ADSP_REG_HIPCCTL_DONE, 0);
  376. /* clear DONE bit - tell DSP we have completed the operation */
  377. sst_dsp_shim_update_bits_forced(dsp, SKL_ADSP_REG_HIPCIE,
  378. SKL_ADSP_REG_HIPCIE_DONE, SKL_ADSP_REG_HIPCIE_DONE);
  379. ipc_irq = 1;
  380. /* unmask Done interrupt */
  381. sst_dsp_shim_update_bits(dsp, SKL_ADSP_REG_HIPCCTL,
  382. SKL_ADSP_REG_HIPCCTL_DONE, SKL_ADSP_REG_HIPCCTL_DONE);
  383. }
  384. /* New message from DSP */
  385. if (hipct & SKL_ADSP_REG_HIPCT_BUSY) {
  386. hipcte = sst_dsp_shim_read_unlocked(dsp, SKL_ADSP_REG_HIPCTE);
  387. header.primary = hipct;
  388. header.extension = hipcte;
  389. dev_dbg(dsp->dev, "IPC irq: Firmware respond primary:%x\n",
  390. header.primary);
  391. dev_dbg(dsp->dev, "IPC irq: Firmware respond extension:%x\n",
  392. header.extension);
  393. if (IPC_GLB_NOTIFY_RSP_TYPE(header.primary)) {
  394. /* Handle Immediate reply from DSP Core */
  395. skl_ipc_process_reply(ipc, header);
  396. } else {
  397. dev_dbg(dsp->dev, "IPC irq: Notification from firmware\n");
  398. skl_ipc_process_notification(ipc, header);
  399. }
  400. /* clear busy interrupt */
  401. sst_dsp_shim_update_bits_forced(dsp, SKL_ADSP_REG_HIPCT,
  402. SKL_ADSP_REG_HIPCT_BUSY, SKL_ADSP_REG_HIPCT_BUSY);
  403. ipc_irq = 1;
  404. }
  405. if (ipc_irq == 0)
  406. return IRQ_NONE;
  407. skl_ipc_int_enable(dsp);
  408. /* continue to send any remaining messages... */
  409. schedule_work(&ipc->kwork);
  410. return IRQ_HANDLED;
  411. }
  412. void skl_ipc_int_enable(struct sst_dsp *ctx)
  413. {
  414. sst_dsp_shim_update_bits(ctx, SKL_ADSP_REG_ADSPIC,
  415. SKL_ADSPIC_IPC, SKL_ADSPIC_IPC);
  416. }
  417. void skl_ipc_int_disable(struct sst_dsp *ctx)
  418. {
  419. sst_dsp_shim_update_bits_unlocked(ctx, SKL_ADSP_REG_ADSPIC,
  420. SKL_ADSPIC_IPC, 0);
  421. }
  422. void skl_ipc_op_int_enable(struct sst_dsp *ctx)
  423. {
  424. /* enable IPC DONE interrupt */
  425. sst_dsp_shim_update_bits(ctx, SKL_ADSP_REG_HIPCCTL,
  426. SKL_ADSP_REG_HIPCCTL_DONE, SKL_ADSP_REG_HIPCCTL_DONE);
  427. /* Enable IPC BUSY interrupt */
  428. sst_dsp_shim_update_bits(ctx, SKL_ADSP_REG_HIPCCTL,
  429. SKL_ADSP_REG_HIPCCTL_BUSY, SKL_ADSP_REG_HIPCCTL_BUSY);
  430. }
  431. void skl_ipc_op_int_disable(struct sst_dsp *ctx)
  432. {
  433. /* disable IPC DONE interrupt */
  434. sst_dsp_shim_update_bits_unlocked(ctx, SKL_ADSP_REG_HIPCCTL,
  435. SKL_ADSP_REG_HIPCCTL_DONE, 0);
  436. /* Disable IPC BUSY interrupt */
  437. sst_dsp_shim_update_bits_unlocked(ctx, SKL_ADSP_REG_HIPCCTL,
  438. SKL_ADSP_REG_HIPCCTL_BUSY, 0);
  439. }
  440. bool skl_ipc_int_status(struct sst_dsp *ctx)
  441. {
  442. return sst_dsp_shim_read_unlocked(ctx,
  443. SKL_ADSP_REG_ADSPIS) & SKL_ADSPIS_IPC;
  444. }
  445. int skl_ipc_init(struct device *dev, struct skl_sst *skl)
  446. {
  447. struct sst_generic_ipc *ipc;
  448. int err;
  449. ipc = &skl->ipc;
  450. ipc->dsp = skl->dsp;
  451. ipc->dev = dev;
  452. ipc->tx_data_max_size = SKL_ADSP_W1_SZ;
  453. ipc->rx_data_max_size = SKL_ADSP_W0_UP_SZ;
  454. err = sst_ipc_init(ipc);
  455. if (err)
  456. return err;
  457. ipc->ops.tx_msg = skl_ipc_tx_msg;
  458. ipc->ops.tx_data_copy = skl_ipc_tx_data_copy;
  459. ipc->ops.is_dsp_busy = skl_ipc_is_dsp_busy;
  460. return 0;
  461. }
  462. void skl_ipc_free(struct sst_generic_ipc *ipc)
  463. {
  464. /* Disable IPC DONE interrupt */
  465. sst_dsp_shim_update_bits(ipc->dsp, SKL_ADSP_REG_HIPCCTL,
  466. SKL_ADSP_REG_HIPCCTL_DONE, 0);
  467. /* Disable IPC BUSY interrupt */
  468. sst_dsp_shim_update_bits(ipc->dsp, SKL_ADSP_REG_HIPCCTL,
  469. SKL_ADSP_REG_HIPCCTL_BUSY, 0);
  470. sst_ipc_fini(ipc);
  471. }
  472. int skl_ipc_create_pipeline(struct sst_generic_ipc *ipc,
  473. u16 ppl_mem_size, u8 ppl_type, u8 instance_id, u8 lp_mode)
  474. {
  475. struct skl_ipc_header header = {0};
  476. u64 *ipc_header = (u64 *)(&header);
  477. int ret;
  478. header.primary = IPC_MSG_TARGET(IPC_FW_GEN_MSG);
  479. header.primary |= IPC_MSG_DIR(IPC_MSG_REQUEST);
  480. header.primary |= IPC_GLB_TYPE(IPC_GLB_CREATE_PPL);
  481. header.primary |= IPC_INSTANCE_ID(instance_id);
  482. header.primary |= IPC_PPL_TYPE(ppl_type);
  483. header.primary |= IPC_PPL_MEM_SIZE(ppl_mem_size);
  484. header.extension = IPC_PPL_LP_MODE(lp_mode);
  485. dev_dbg(ipc->dev, "In %s header=%d\n", __func__, header.primary);
  486. ret = sst_ipc_tx_message_wait(ipc, *ipc_header, NULL, 0, NULL, 0);
  487. if (ret < 0) {
  488. dev_err(ipc->dev, "ipc: create pipeline fail, err: %d\n", ret);
  489. return ret;
  490. }
  491. return ret;
  492. }
  493. EXPORT_SYMBOL_GPL(skl_ipc_create_pipeline);
  494. int skl_ipc_delete_pipeline(struct sst_generic_ipc *ipc, u8 instance_id)
  495. {
  496. struct skl_ipc_header header = {0};
  497. u64 *ipc_header = (u64 *)(&header);
  498. int ret;
  499. header.primary = IPC_MSG_TARGET(IPC_FW_GEN_MSG);
  500. header.primary |= IPC_MSG_DIR(IPC_MSG_REQUEST);
  501. header.primary |= IPC_GLB_TYPE(IPC_GLB_DELETE_PPL);
  502. header.primary |= IPC_INSTANCE_ID(instance_id);
  503. dev_dbg(ipc->dev, "In %s header=%d\n", __func__, header.primary);
  504. ret = sst_ipc_tx_message_wait(ipc, *ipc_header, NULL, 0, NULL, 0);
  505. if (ret < 0) {
  506. dev_err(ipc->dev, "ipc: delete pipeline failed, err %d\n", ret);
  507. return ret;
  508. }
  509. return 0;
  510. }
  511. EXPORT_SYMBOL_GPL(skl_ipc_delete_pipeline);
  512. int skl_ipc_set_pipeline_state(struct sst_generic_ipc *ipc,
  513. u8 instance_id, enum skl_ipc_pipeline_state state)
  514. {
  515. struct skl_ipc_header header = {0};
  516. u64 *ipc_header = (u64 *)(&header);
  517. int ret;
  518. header.primary = IPC_MSG_TARGET(IPC_FW_GEN_MSG);
  519. header.primary |= IPC_MSG_DIR(IPC_MSG_REQUEST);
  520. header.primary |= IPC_GLB_TYPE(IPC_GLB_SET_PPL_STATE);
  521. header.primary |= IPC_INSTANCE_ID(instance_id);
  522. header.primary |= IPC_PPL_STATE(state);
  523. dev_dbg(ipc->dev, "In %s header=%d\n", __func__, header.primary);
  524. ret = sst_ipc_tx_message_wait(ipc, *ipc_header, NULL, 0, NULL, 0);
  525. if (ret < 0) {
  526. dev_err(ipc->dev, "ipc: set pipeline state failed, err: %d\n", ret);
  527. return ret;
  528. }
  529. return ret;
  530. }
  531. EXPORT_SYMBOL_GPL(skl_ipc_set_pipeline_state);
  532. int
  533. skl_ipc_save_pipeline(struct sst_generic_ipc *ipc, u8 instance_id, int dma_id)
  534. {
  535. struct skl_ipc_header header = {0};
  536. u64 *ipc_header = (u64 *)(&header);
  537. int ret;
  538. header.primary = IPC_MSG_TARGET(IPC_FW_GEN_MSG);
  539. header.primary |= IPC_MSG_DIR(IPC_MSG_REQUEST);
  540. header.primary |= IPC_GLB_TYPE(IPC_GLB_SAVE_PPL);
  541. header.primary |= IPC_INSTANCE_ID(instance_id);
  542. header.extension = IPC_DMA_ID(dma_id);
  543. dev_dbg(ipc->dev, "In %s header=%d\n", __func__, header.primary);
  544. ret = sst_ipc_tx_message_wait(ipc, *ipc_header, NULL, 0, NULL, 0);
  545. if (ret < 0) {
  546. dev_err(ipc->dev, "ipc: save pipeline failed, err: %d\n", ret);
  547. return ret;
  548. }
  549. return ret;
  550. }
  551. EXPORT_SYMBOL_GPL(skl_ipc_save_pipeline);
  552. int skl_ipc_restore_pipeline(struct sst_generic_ipc *ipc, u8 instance_id)
  553. {
  554. struct skl_ipc_header header = {0};
  555. u64 *ipc_header = (u64 *)(&header);
  556. int ret;
  557. header.primary = IPC_MSG_TARGET(IPC_FW_GEN_MSG);
  558. header.primary |= IPC_MSG_DIR(IPC_MSG_REQUEST);
  559. header.primary |= IPC_GLB_TYPE(IPC_GLB_RESTORE_PPL);
  560. header.primary |= IPC_INSTANCE_ID(instance_id);
  561. dev_dbg(ipc->dev, "In %s header=%d\n", __func__, header.primary);
  562. ret = sst_ipc_tx_message_wait(ipc, *ipc_header, NULL, 0, NULL, 0);
  563. if (ret < 0) {
  564. dev_err(ipc->dev, "ipc: restore pipeline failed, err: %d\n", ret);
  565. return ret;
  566. }
  567. return ret;
  568. }
  569. EXPORT_SYMBOL_GPL(skl_ipc_restore_pipeline);
  570. int skl_ipc_set_dx(struct sst_generic_ipc *ipc, u8 instance_id,
  571. u16 module_id, struct skl_ipc_dxstate_info *dx)
  572. {
  573. struct skl_ipc_header header = {0};
  574. u64 *ipc_header = (u64 *)(&header);
  575. int ret;
  576. header.primary = IPC_MSG_TARGET(IPC_MOD_MSG);
  577. header.primary |= IPC_MSG_DIR(IPC_MSG_REQUEST);
  578. header.primary |= IPC_GLB_TYPE(IPC_MOD_SET_DX);
  579. header.primary |= IPC_MOD_INSTANCE_ID(instance_id);
  580. header.primary |= IPC_MOD_ID(module_id);
  581. dev_dbg(ipc->dev, "In %s primary =%x ext=%x\n", __func__,
  582. header.primary, header.extension);
  583. ret = sst_ipc_tx_message_wait(ipc, *ipc_header,
  584. dx, sizeof(*dx), NULL, 0);
  585. if (ret < 0) {
  586. dev_err(ipc->dev, "ipc: set dx failed, err %d\n", ret);
  587. return ret;
  588. }
  589. return ret;
  590. }
  591. EXPORT_SYMBOL_GPL(skl_ipc_set_dx);
  592. int skl_ipc_init_instance(struct sst_generic_ipc *ipc,
  593. struct skl_ipc_init_instance_msg *msg, void *param_data)
  594. {
  595. struct skl_ipc_header header = {0};
  596. u64 *ipc_header = (u64 *)(&header);
  597. int ret;
  598. u32 *buffer = (u32 *)param_data;
  599. /* param_block_size must be in dwords */
  600. u16 param_block_size = msg->param_data_size / sizeof(u32);
  601. print_hex_dump_debug("Param data:", DUMP_PREFIX_NONE,
  602. 16, 4, buffer, param_block_size, false);
  603. header.primary = IPC_MSG_TARGET(IPC_MOD_MSG);
  604. header.primary |= IPC_MSG_DIR(IPC_MSG_REQUEST);
  605. header.primary |= IPC_GLB_TYPE(IPC_MOD_INIT_INSTANCE);
  606. header.primary |= IPC_MOD_INSTANCE_ID(msg->instance_id);
  607. header.primary |= IPC_MOD_ID(msg->module_id);
  608. header.extension = IPC_CORE_ID(msg->core_id);
  609. header.extension |= IPC_PPL_INSTANCE_ID(msg->ppl_instance_id);
  610. header.extension |= IPC_PARAM_BLOCK_SIZE(param_block_size);
  611. header.extension |= IPC_DOMAIN(msg->domain);
  612. dev_dbg(ipc->dev, "In %s primary =%x ext=%x\n", __func__,
  613. header.primary, header.extension);
  614. ret = sst_ipc_tx_message_wait(ipc, *ipc_header, param_data,
  615. msg->param_data_size, NULL, 0);
  616. if (ret < 0) {
  617. dev_err(ipc->dev, "ipc: init instance failed\n");
  618. return ret;
  619. }
  620. return ret;
  621. }
  622. EXPORT_SYMBOL_GPL(skl_ipc_init_instance);
  623. int skl_ipc_bind_unbind(struct sst_generic_ipc *ipc,
  624. struct skl_ipc_bind_unbind_msg *msg)
  625. {
  626. struct skl_ipc_header header = {0};
  627. u64 *ipc_header = (u64 *)(&header);
  628. u8 bind_unbind = msg->bind ? IPC_MOD_BIND : IPC_MOD_UNBIND;
  629. int ret;
  630. header.primary = IPC_MSG_TARGET(IPC_MOD_MSG);
  631. header.primary |= IPC_MSG_DIR(IPC_MSG_REQUEST);
  632. header.primary |= IPC_GLB_TYPE(bind_unbind);
  633. header.primary |= IPC_MOD_INSTANCE_ID(msg->instance_id);
  634. header.primary |= IPC_MOD_ID(msg->module_id);
  635. header.extension = IPC_DST_MOD_ID(msg->dst_module_id);
  636. header.extension |= IPC_DST_MOD_INSTANCE_ID(msg->dst_instance_id);
  637. header.extension |= IPC_DST_QUEUE(msg->dst_queue);
  638. header.extension |= IPC_SRC_QUEUE(msg->src_queue);
  639. dev_dbg(ipc->dev, "In %s hdr=%x ext=%x\n", __func__, header.primary,
  640. header.extension);
  641. ret = sst_ipc_tx_message_wait(ipc, *ipc_header, NULL, 0, NULL, 0);
  642. if (ret < 0) {
  643. dev_err(ipc->dev, "ipc: bind/unbind failed\n");
  644. return ret;
  645. }
  646. return ret;
  647. }
  648. EXPORT_SYMBOL_GPL(skl_ipc_bind_unbind);
  649. /*
  650. * In order to load a module we need to send IPC to initiate that. DMA will
  651. * performed to load the module memory. The FW supports multiple module load
  652. * at single shot, so we can send IPC with N modules represented by
  653. * module_cnt
  654. */
  655. int skl_ipc_load_modules(struct sst_generic_ipc *ipc,
  656. u8 module_cnt, void *data)
  657. {
  658. struct skl_ipc_header header = {0};
  659. u64 *ipc_header = (u64 *)(&header);
  660. int ret;
  661. header.primary = IPC_MSG_TARGET(IPC_FW_GEN_MSG);
  662. header.primary |= IPC_MSG_DIR(IPC_MSG_REQUEST);
  663. header.primary |= IPC_GLB_TYPE(IPC_GLB_LOAD_MULTIPLE_MODS);
  664. header.primary |= IPC_LOAD_MODULE_CNT(module_cnt);
  665. ret = sst_ipc_tx_message_wait(ipc, *ipc_header, data,
  666. (sizeof(u16) * module_cnt), NULL, 0);
  667. if (ret < 0)
  668. dev_err(ipc->dev, "ipc: load modules failed :%d\n", ret);
  669. return ret;
  670. }
  671. EXPORT_SYMBOL_GPL(skl_ipc_load_modules);
  672. int skl_ipc_unload_modules(struct sst_generic_ipc *ipc, u8 module_cnt,
  673. void *data)
  674. {
  675. struct skl_ipc_header header = {0};
  676. u64 *ipc_header = (u64 *)(&header);
  677. int ret;
  678. header.primary = IPC_MSG_TARGET(IPC_FW_GEN_MSG);
  679. header.primary |= IPC_MSG_DIR(IPC_MSG_REQUEST);
  680. header.primary |= IPC_GLB_TYPE(IPC_GLB_UNLOAD_MULTIPLE_MODS);
  681. header.primary |= IPC_LOAD_MODULE_CNT(module_cnt);
  682. ret = sst_ipc_tx_message_wait(ipc, *ipc_header, data,
  683. (sizeof(u16) * module_cnt), NULL, 0);
  684. if (ret < 0)
  685. dev_err(ipc->dev, "ipc: unload modules failed :%d\n", ret);
  686. return ret;
  687. }
  688. EXPORT_SYMBOL_GPL(skl_ipc_unload_modules);
  689. int skl_ipc_set_large_config(struct sst_generic_ipc *ipc,
  690. struct skl_ipc_large_config_msg *msg, u32 *param)
  691. {
  692. struct skl_ipc_header header = {0};
  693. u64 *ipc_header = (u64 *)(&header);
  694. int ret = 0;
  695. size_t sz_remaining, tx_size, data_offset;
  696. header.primary = IPC_MSG_TARGET(IPC_MOD_MSG);
  697. header.primary |= IPC_MSG_DIR(IPC_MSG_REQUEST);
  698. header.primary |= IPC_GLB_TYPE(IPC_MOD_LARGE_CONFIG_SET);
  699. header.primary |= IPC_MOD_INSTANCE_ID(msg->instance_id);
  700. header.primary |= IPC_MOD_ID(msg->module_id);
  701. header.extension = IPC_DATA_OFFSET_SZ(msg->param_data_size);
  702. header.extension |= IPC_LARGE_PARAM_ID(msg->large_param_id);
  703. header.extension |= IPC_FINAL_BLOCK(0);
  704. header.extension |= IPC_INITIAL_BLOCK(1);
  705. sz_remaining = msg->param_data_size;
  706. data_offset = 0;
  707. while (sz_remaining != 0) {
  708. tx_size = sz_remaining > SKL_ADSP_W1_SZ
  709. ? SKL_ADSP_W1_SZ : sz_remaining;
  710. if (tx_size == sz_remaining)
  711. header.extension |= IPC_FINAL_BLOCK(1);
  712. dev_dbg(ipc->dev, "In %s primary=%#x ext=%#x\n", __func__,
  713. header.primary, header.extension);
  714. dev_dbg(ipc->dev, "transmitting offset: %#x, size: %#x\n",
  715. (unsigned)data_offset, (unsigned)tx_size);
  716. ret = sst_ipc_tx_message_wait(ipc, *ipc_header,
  717. ((char *)param) + data_offset,
  718. tx_size, NULL, 0);
  719. if (ret < 0) {
  720. dev_err(ipc->dev,
  721. "ipc: set large config fail, err: %d\n", ret);
  722. return ret;
  723. }
  724. sz_remaining -= tx_size;
  725. data_offset = msg->param_data_size - sz_remaining;
  726. /* clear the fields */
  727. header.extension &= IPC_INITIAL_BLOCK_CLEAR;
  728. header.extension &= IPC_DATA_OFFSET_SZ_CLEAR;
  729. /* fill the fields */
  730. header.extension |= IPC_INITIAL_BLOCK(0);
  731. header.extension |= IPC_DATA_OFFSET_SZ(data_offset);
  732. }
  733. return ret;
  734. }
  735. EXPORT_SYMBOL_GPL(skl_ipc_set_large_config);
  736. int skl_ipc_get_large_config(struct sst_generic_ipc *ipc,
  737. struct skl_ipc_large_config_msg *msg, u32 *param)
  738. {
  739. struct skl_ipc_header header = {0};
  740. u64 *ipc_header = (u64 *)(&header);
  741. int ret = 0;
  742. size_t sz_remaining, rx_size, data_offset;
  743. header.primary = IPC_MSG_TARGET(IPC_MOD_MSG);
  744. header.primary |= IPC_MSG_DIR(IPC_MSG_REQUEST);
  745. header.primary |= IPC_GLB_TYPE(IPC_MOD_LARGE_CONFIG_GET);
  746. header.primary |= IPC_MOD_INSTANCE_ID(msg->instance_id);
  747. header.primary |= IPC_MOD_ID(msg->module_id);
  748. header.extension = IPC_DATA_OFFSET_SZ(msg->param_data_size);
  749. header.extension |= IPC_LARGE_PARAM_ID(msg->large_param_id);
  750. header.extension |= IPC_FINAL_BLOCK(1);
  751. header.extension |= IPC_INITIAL_BLOCK(1);
  752. sz_remaining = msg->param_data_size;
  753. data_offset = 0;
  754. while (sz_remaining != 0) {
  755. rx_size = sz_remaining > SKL_ADSP_W1_SZ
  756. ? SKL_ADSP_W1_SZ : sz_remaining;
  757. if (rx_size == sz_remaining)
  758. header.extension |= IPC_FINAL_BLOCK(1);
  759. ret = sst_ipc_tx_message_wait(ipc, *ipc_header, NULL, 0,
  760. ((char *)param) + data_offset,
  761. msg->param_data_size);
  762. if (ret < 0) {
  763. dev_err(ipc->dev,
  764. "ipc: get large config fail, err: %d\n", ret);
  765. return ret;
  766. }
  767. sz_remaining -= rx_size;
  768. data_offset = msg->param_data_size - sz_remaining;
  769. /* clear the fields */
  770. header.extension &= IPC_INITIAL_BLOCK_CLEAR;
  771. header.extension &= IPC_DATA_OFFSET_SZ_CLEAR;
  772. /* fill the fields */
  773. header.extension |= IPC_INITIAL_BLOCK(1);
  774. header.extension |= IPC_DATA_OFFSET_SZ(data_offset);
  775. }
  776. return ret;
  777. }
  778. EXPORT_SYMBOL_GPL(skl_ipc_get_large_config);
  779. int skl_sst_ipc_load_library(struct sst_generic_ipc *ipc,
  780. u8 dma_id, u8 table_id)
  781. {
  782. struct skl_ipc_header header = {0};
  783. u64 *ipc_header = (u64 *)(&header);
  784. int ret = 0;
  785. header.primary = IPC_MSG_TARGET(IPC_FW_GEN_MSG);
  786. header.primary |= IPC_MSG_DIR(IPC_MSG_REQUEST);
  787. header.primary |= IPC_GLB_TYPE(IPC_GLB_LOAD_LIBRARY);
  788. header.primary |= IPC_MOD_INSTANCE_ID(table_id);
  789. header.primary |= IPC_MOD_ID(dma_id);
  790. ret = sst_ipc_tx_message_wait(ipc, *ipc_header, NULL, 0, NULL, 0);
  791. if (ret < 0)
  792. dev_err(ipc->dev, "ipc: load lib failed\n");
  793. return ret;
  794. }
  795. EXPORT_SYMBOL_GPL(skl_sst_ipc_load_library);
  796. int skl_ipc_set_d0ix(struct sst_generic_ipc *ipc, struct skl_ipc_d0ix_msg *msg)
  797. {
  798. struct skl_ipc_header header = {0};
  799. u64 *ipc_header = (u64 *)(&header);
  800. int ret;
  801. header.primary = IPC_MSG_TARGET(IPC_MOD_MSG);
  802. header.primary |= IPC_MSG_DIR(IPC_MSG_REQUEST);
  803. header.primary |= IPC_GLB_TYPE(IPC_MOD_SET_D0IX);
  804. header.primary |= IPC_MOD_INSTANCE_ID(msg->instance_id);
  805. header.primary |= IPC_MOD_ID(msg->module_id);
  806. header.extension = IPC_D0IX_WAKE(msg->wake);
  807. header.extension |= IPC_D0IX_STREAMING(msg->streaming);
  808. dev_dbg(ipc->dev, "In %s primary=%x ext=%x\n", __func__,
  809. header.primary, header.extension);
  810. /*
  811. * Use the nopm IPC here as we dont want it checking for D0iX
  812. */
  813. ret = sst_ipc_tx_message_nopm(ipc, *ipc_header, NULL, 0, NULL, 0);
  814. if (ret < 0)
  815. dev_err(ipc->dev, "ipc: set d0ix failed, err %d\n", ret);
  816. return ret;
  817. }
  818. EXPORT_SYMBOL_GPL(skl_ipc_set_d0ix);